si_dpm.c 252 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_dpm.h"
  27. #include "amdgpu_atombios.h"
  28. #include "si/sid.h"
  29. #include "r600_dpm.h"
  30. #include "si_dpm.h"
  31. #include "atom.h"
  32. #include "../include/pptable.h"
  33. #include <linux/math64.h>
  34. #include <linux/seq_file.h>
  35. #include <linux/firmware.h>
  36. #define MC_CG_ARB_FREQ_F0 0x0a
  37. #define MC_CG_ARB_FREQ_F1 0x0b
  38. #define MC_CG_ARB_FREQ_F2 0x0c
  39. #define MC_CG_ARB_FREQ_F3 0x0d
  40. #define SMC_RAM_END 0x20000
  41. #define SCLK_MIN_DEEPSLEEP_FREQ 1350
  42. /* sizeof(ATOM_PPLIB_EXTENDEDHEADER) */
  43. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2 12
  44. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3 14
  45. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4 16
  46. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5 18
  47. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6 20
  48. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7 22
  49. #define BIOS_SCRATCH_4 0x5cd
  50. MODULE_FIRMWARE("radeon/tahiti_smc.bin");
  51. MODULE_FIRMWARE("radeon/tahiti_k_smc.bin");
  52. MODULE_FIRMWARE("radeon/pitcairn_smc.bin");
  53. MODULE_FIRMWARE("radeon/pitcairn_k_smc.bin");
  54. MODULE_FIRMWARE("radeon/verde_smc.bin");
  55. MODULE_FIRMWARE("radeon/verde_k_smc.bin");
  56. MODULE_FIRMWARE("radeon/oland_smc.bin");
  57. MODULE_FIRMWARE("radeon/oland_k_smc.bin");
  58. MODULE_FIRMWARE("radeon/hainan_smc.bin");
  59. MODULE_FIRMWARE("radeon/hainan_k_smc.bin");
  60. union power_info {
  61. struct _ATOM_POWERPLAY_INFO info;
  62. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  63. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  64. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  65. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  66. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  67. struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
  68. struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
  69. };
  70. union fan_info {
  71. struct _ATOM_PPLIB_FANTABLE fan;
  72. struct _ATOM_PPLIB_FANTABLE2 fan2;
  73. struct _ATOM_PPLIB_FANTABLE3 fan3;
  74. };
  75. union pplib_clock_info {
  76. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  77. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  78. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  79. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  80. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  81. };
  82. static const u32 r600_utc[R600_PM_NUMBER_OF_TC] =
  83. {
  84. R600_UTC_DFLT_00,
  85. R600_UTC_DFLT_01,
  86. R600_UTC_DFLT_02,
  87. R600_UTC_DFLT_03,
  88. R600_UTC_DFLT_04,
  89. R600_UTC_DFLT_05,
  90. R600_UTC_DFLT_06,
  91. R600_UTC_DFLT_07,
  92. R600_UTC_DFLT_08,
  93. R600_UTC_DFLT_09,
  94. R600_UTC_DFLT_10,
  95. R600_UTC_DFLT_11,
  96. R600_UTC_DFLT_12,
  97. R600_UTC_DFLT_13,
  98. R600_UTC_DFLT_14,
  99. };
  100. static const u32 r600_dtc[R600_PM_NUMBER_OF_TC] =
  101. {
  102. R600_DTC_DFLT_00,
  103. R600_DTC_DFLT_01,
  104. R600_DTC_DFLT_02,
  105. R600_DTC_DFLT_03,
  106. R600_DTC_DFLT_04,
  107. R600_DTC_DFLT_05,
  108. R600_DTC_DFLT_06,
  109. R600_DTC_DFLT_07,
  110. R600_DTC_DFLT_08,
  111. R600_DTC_DFLT_09,
  112. R600_DTC_DFLT_10,
  113. R600_DTC_DFLT_11,
  114. R600_DTC_DFLT_12,
  115. R600_DTC_DFLT_13,
  116. R600_DTC_DFLT_14,
  117. };
  118. static const struct si_cac_config_reg cac_weights_tahiti[] =
  119. {
  120. { 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
  121. { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  122. { 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
  123. { 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
  124. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  125. { 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  126. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  127. { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  128. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  129. { 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
  130. { 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  131. { 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
  132. { 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
  133. { 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
  134. { 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
  135. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  136. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  137. { 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
  138. { 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  139. { 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
  140. { 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
  141. { 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
  142. { 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  143. { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  144. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  145. { 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  146. { 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  147. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  148. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  149. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  150. { 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
  151. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  152. { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  153. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  154. { 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  155. { 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  156. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  157. { 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  158. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  159. { 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
  160. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  161. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  162. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  163. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  164. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  165. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  166. { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  167. { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  168. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  169. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  170. { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  171. { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  172. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  173. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  174. { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  175. { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  176. { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  177. { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  178. { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  179. { 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
  180. { 0xFFFFFFFF }
  181. };
  182. static const struct si_cac_config_reg lcac_tahiti[] =
  183. {
  184. { 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  185. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  186. { 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  187. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  188. { 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  189. { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  190. { 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  191. { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  192. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  193. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  194. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  195. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  196. { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  197. { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  198. { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  199. { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  200. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  201. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  202. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  203. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  204. { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  205. { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  206. { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  207. { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  208. { 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  209. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  210. { 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  211. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  212. { 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  213. { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  214. { 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  215. { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  216. { 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  217. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  218. { 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  219. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  220. { 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  221. { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  222. { 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  223. { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  224. { 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  225. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  226. { 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  227. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  228. { 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  229. { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  230. { 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  231. { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  232. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  233. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  234. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  235. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  236. { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  237. { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  238. { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  239. { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  240. { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  241. { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  242. { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  243. { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  244. { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  245. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  246. { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  247. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  248. { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  249. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  250. { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  251. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  252. { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  253. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  254. { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  255. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  256. { 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  257. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  258. { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  259. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  260. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  261. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  262. { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  263. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  264. { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  265. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  266. { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  267. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  268. { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  269. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  270. { 0xFFFFFFFF }
  271. };
  272. static const struct si_cac_config_reg cac_override_tahiti[] =
  273. {
  274. { 0xFFFFFFFF }
  275. };
  276. static const struct si_powertune_data powertune_data_tahiti =
  277. {
  278. ((1 << 16) | 27027),
  279. 6,
  280. 0,
  281. 4,
  282. 95,
  283. {
  284. 0UL,
  285. 0UL,
  286. 4521550UL,
  287. 309631529UL,
  288. -1270850L,
  289. 4513710L,
  290. 40
  291. },
  292. 595000000UL,
  293. 12,
  294. {
  295. 0,
  296. 0,
  297. 0,
  298. 0,
  299. 0,
  300. 0,
  301. 0,
  302. 0
  303. },
  304. true
  305. };
  306. static const struct si_dte_data dte_data_tahiti =
  307. {
  308. { 1159409, 0, 0, 0, 0 },
  309. { 777, 0, 0, 0, 0 },
  310. 2,
  311. 54000,
  312. 127000,
  313. 25,
  314. 2,
  315. 10,
  316. 13,
  317. { 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
  318. { 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
  319. { 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
  320. 85,
  321. false
  322. };
  323. #if 0
  324. static const struct si_dte_data dte_data_tahiti_le =
  325. {
  326. { 0x1E8480, 0x7A1200, 0x2160EC0, 0x3938700, 0 },
  327. { 0x7D, 0x7D, 0x4E4, 0xB00, 0 },
  328. 0x5,
  329. 0xAFC8,
  330. 0x64,
  331. 0x32,
  332. 1,
  333. 0,
  334. 0x10,
  335. { 0x78, 0x7C, 0x82, 0x88, 0x8E, 0x94, 0x9A, 0xA0, 0xA6, 0xAC, 0xB0, 0xB4, 0xB8, 0xBC, 0xC0, 0xC4 },
  336. { 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700 },
  337. { 0x2AF8, 0x2AF8, 0x29BB, 0x27F9, 0x2637, 0x2475, 0x22B3, 0x20F1, 0x1F2F, 0x1D6D, 0x1734, 0x1414, 0x10F4, 0xDD4, 0xAB4, 0x794 },
  338. 85,
  339. true
  340. };
  341. #endif
  342. static const struct si_dte_data dte_data_tahiti_pro =
  343. {
  344. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  345. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  346. 5,
  347. 45000,
  348. 100,
  349. 0xA,
  350. 1,
  351. 0,
  352. 0x10,
  353. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  354. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  355. { 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  356. 90,
  357. true
  358. };
  359. static const struct si_dte_data dte_data_new_zealand =
  360. {
  361. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
  362. { 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
  363. 0x5,
  364. 0xAFC8,
  365. 0x69,
  366. 0x32,
  367. 1,
  368. 0,
  369. 0x10,
  370. { 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
  371. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  372. { 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
  373. 85,
  374. true
  375. };
  376. static const struct si_dte_data dte_data_aruba_pro =
  377. {
  378. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  379. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  380. 5,
  381. 45000,
  382. 100,
  383. 0xA,
  384. 1,
  385. 0,
  386. 0x10,
  387. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  388. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  389. { 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  390. 90,
  391. true
  392. };
  393. static const struct si_dte_data dte_data_malta =
  394. {
  395. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  396. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  397. 5,
  398. 45000,
  399. 100,
  400. 0xA,
  401. 1,
  402. 0,
  403. 0x10,
  404. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  405. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  406. { 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  407. 90,
  408. true
  409. };
  410. static const struct si_cac_config_reg cac_weights_pitcairn[] =
  411. {
  412. { 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
  413. { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  414. { 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  415. { 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
  416. { 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
  417. { 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  418. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  419. { 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  420. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  421. { 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
  422. { 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
  423. { 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
  424. { 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
  425. { 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
  426. { 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  427. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  428. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  429. { 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
  430. { 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
  431. { 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
  432. { 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
  433. { 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
  434. { 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
  435. { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  436. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  437. { 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
  438. { 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
  439. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  440. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  441. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  442. { 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
  443. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  444. { 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
  445. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  446. { 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
  447. { 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
  448. { 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
  449. { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  450. { 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
  451. { 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  452. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  453. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  454. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  455. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  456. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  457. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  458. { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  459. { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  460. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  461. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  462. { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  463. { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  464. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  465. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  466. { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  467. { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  468. { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  469. { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  470. { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  471. { 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
  472. { 0xFFFFFFFF }
  473. };
  474. static const struct si_cac_config_reg lcac_pitcairn[] =
  475. {
  476. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  477. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  478. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  479. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  480. { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  481. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  482. { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  483. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  484. { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  485. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  486. { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  487. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  488. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  489. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  490. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  491. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  492. { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  493. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  494. { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  495. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  496. { 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  497. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  498. { 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  499. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  500. { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  501. { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  502. { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  503. { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  504. { 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  505. { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  506. { 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  507. { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  508. { 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  509. { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  510. { 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  511. { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  512. { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  513. { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  514. { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  515. { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  516. { 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  517. { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  518. { 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  519. { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  520. { 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  521. { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  522. { 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  523. { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  524. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  525. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  526. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  527. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  528. { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  529. { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  530. { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  531. { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  532. { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  533. { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  534. { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  535. { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  536. { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  537. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  538. { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  539. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  540. { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  541. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  542. { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  543. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  544. { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  545. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  546. { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  547. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  548. { 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  549. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  550. { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  551. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  552. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  553. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  554. { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  555. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  556. { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  557. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  558. { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  559. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  560. { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  561. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  562. { 0xFFFFFFFF }
  563. };
  564. static const struct si_cac_config_reg cac_override_pitcairn[] =
  565. {
  566. { 0xFFFFFFFF }
  567. };
  568. static const struct si_powertune_data powertune_data_pitcairn =
  569. {
  570. ((1 << 16) | 27027),
  571. 5,
  572. 0,
  573. 6,
  574. 100,
  575. {
  576. 51600000UL,
  577. 1800000UL,
  578. 7194395UL,
  579. 309631529UL,
  580. -1270850L,
  581. 4513710L,
  582. 100
  583. },
  584. 117830498UL,
  585. 12,
  586. {
  587. 0,
  588. 0,
  589. 0,
  590. 0,
  591. 0,
  592. 0,
  593. 0,
  594. 0
  595. },
  596. true
  597. };
  598. static const struct si_dte_data dte_data_pitcairn =
  599. {
  600. { 0, 0, 0, 0, 0 },
  601. { 0, 0, 0, 0, 0 },
  602. 0,
  603. 0,
  604. 0,
  605. 0,
  606. 0,
  607. 0,
  608. 0,
  609. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  610. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  611. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  612. 0,
  613. false
  614. };
  615. static const struct si_dte_data dte_data_curacao_xt =
  616. {
  617. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  618. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  619. 5,
  620. 45000,
  621. 100,
  622. 0xA,
  623. 1,
  624. 0,
  625. 0x10,
  626. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  627. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  628. { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  629. 90,
  630. true
  631. };
  632. static const struct si_dte_data dte_data_curacao_pro =
  633. {
  634. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  635. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  636. 5,
  637. 45000,
  638. 100,
  639. 0xA,
  640. 1,
  641. 0,
  642. 0x10,
  643. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  644. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  645. { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  646. 90,
  647. true
  648. };
  649. static const struct si_dte_data dte_data_neptune_xt =
  650. {
  651. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  652. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  653. 5,
  654. 45000,
  655. 100,
  656. 0xA,
  657. 1,
  658. 0,
  659. 0x10,
  660. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  661. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  662. { 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  663. 90,
  664. true
  665. };
  666. static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
  667. {
  668. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  669. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  670. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  671. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  672. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  673. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  674. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  675. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  676. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  677. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  678. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  679. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  680. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  681. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  682. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  683. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  684. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  685. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  686. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  687. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  688. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  689. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  690. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  691. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  692. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  693. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  694. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  695. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  696. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  697. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  698. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  699. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  700. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  701. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  702. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  703. { 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
  704. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  705. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  706. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  707. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  708. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  709. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  710. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  711. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  712. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  713. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  714. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  715. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  716. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  717. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  718. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  719. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  720. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  721. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  722. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  723. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  724. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  725. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  726. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  727. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  728. { 0xFFFFFFFF }
  729. };
  730. static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
  731. {
  732. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  733. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  734. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  735. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  736. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  737. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  738. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  739. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  740. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  741. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  742. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  743. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  744. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  745. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  746. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  747. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  748. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  749. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  750. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  751. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  752. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  753. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  754. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  755. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  756. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  757. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  758. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  759. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  760. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  761. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  762. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  763. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  764. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  765. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  766. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  767. { 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
  768. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  769. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  770. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  771. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  772. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  773. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  774. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  775. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  776. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  777. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  778. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  779. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  780. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  781. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  782. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  783. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  784. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  785. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  786. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  787. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  788. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  789. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  790. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  791. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  792. { 0xFFFFFFFF }
  793. };
  794. static const struct si_cac_config_reg cac_weights_heathrow[] =
  795. {
  796. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  797. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  798. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  799. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  800. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  801. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  802. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  803. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  804. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  805. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  806. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  807. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  808. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  809. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  810. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  811. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  812. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  813. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  814. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  815. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  816. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  817. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  818. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  819. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  820. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  821. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  822. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  823. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  824. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  825. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  826. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  827. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  828. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  829. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  830. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  831. { 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
  832. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  833. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  834. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  835. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  836. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  837. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  838. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  839. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  840. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  841. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  842. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  843. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  844. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  845. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  846. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  847. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  848. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  849. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  850. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  851. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  852. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  853. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  854. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  855. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  856. { 0xFFFFFFFF }
  857. };
  858. static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
  859. {
  860. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  861. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  862. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  863. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  864. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  865. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  866. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  867. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  868. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  869. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  870. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  871. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  872. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  873. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  874. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  875. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  876. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  877. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  878. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  879. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  880. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  881. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  882. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  883. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  884. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  885. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  886. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  887. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  888. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  889. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  890. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  891. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  892. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  893. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  894. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  895. { 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
  896. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  897. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  898. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  899. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  900. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  901. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  902. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  903. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  904. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  905. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  906. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  907. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  908. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  909. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  910. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  911. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  912. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  913. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  914. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  915. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  916. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  917. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  918. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  919. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  920. { 0xFFFFFFFF }
  921. };
  922. static const struct si_cac_config_reg cac_weights_cape_verde[] =
  923. {
  924. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  925. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  926. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  927. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  928. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  929. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  930. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  931. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  932. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  933. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  934. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  935. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  936. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  937. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  938. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  939. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  940. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  941. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  942. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  943. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  944. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  945. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  946. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  947. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  948. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  949. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  950. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  951. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  952. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  953. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  954. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  955. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  956. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  957. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  958. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  959. { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
  960. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  961. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  962. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  963. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  964. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  965. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  966. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  967. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  968. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  969. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  970. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  971. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  972. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  973. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  974. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  975. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  976. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  977. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  978. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  979. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  980. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  981. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  982. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  983. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  984. { 0xFFFFFFFF }
  985. };
  986. static const struct si_cac_config_reg lcac_cape_verde[] =
  987. {
  988. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  989. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  990. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  991. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  992. { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  993. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  994. { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  995. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  996. { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  997. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  998. { 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  999. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1000. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1001. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1002. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1003. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1004. { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  1005. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1006. { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  1007. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1008. { 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1009. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1010. { 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1011. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1012. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1013. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1014. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1015. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1016. { 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1017. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1018. { 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1019. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1020. { 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1021. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1022. { 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1023. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1024. { 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1025. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1026. { 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1027. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1028. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1029. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1030. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1031. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1032. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1033. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1034. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1035. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1036. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1037. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1038. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1039. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1040. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1041. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1042. { 0xFFFFFFFF }
  1043. };
  1044. static const struct si_cac_config_reg cac_override_cape_verde[] =
  1045. {
  1046. { 0xFFFFFFFF }
  1047. };
  1048. static const struct si_powertune_data powertune_data_cape_verde =
  1049. {
  1050. ((1 << 16) | 0x6993),
  1051. 5,
  1052. 0,
  1053. 7,
  1054. 105,
  1055. {
  1056. 0UL,
  1057. 0UL,
  1058. 7194395UL,
  1059. 309631529UL,
  1060. -1270850L,
  1061. 4513710L,
  1062. 100
  1063. },
  1064. 117830498UL,
  1065. 12,
  1066. {
  1067. 0,
  1068. 0,
  1069. 0,
  1070. 0,
  1071. 0,
  1072. 0,
  1073. 0,
  1074. 0
  1075. },
  1076. true
  1077. };
  1078. static const struct si_dte_data dte_data_cape_verde =
  1079. {
  1080. { 0, 0, 0, 0, 0 },
  1081. { 0, 0, 0, 0, 0 },
  1082. 0,
  1083. 0,
  1084. 0,
  1085. 0,
  1086. 0,
  1087. 0,
  1088. 0,
  1089. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1090. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1091. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1092. 0,
  1093. false
  1094. };
  1095. static const struct si_dte_data dte_data_venus_xtx =
  1096. {
  1097. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1098. { 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
  1099. 5,
  1100. 55000,
  1101. 0x69,
  1102. 0xA,
  1103. 1,
  1104. 0,
  1105. 0x3,
  1106. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1107. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1108. { 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1109. 90,
  1110. true
  1111. };
  1112. static const struct si_dte_data dte_data_venus_xt =
  1113. {
  1114. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1115. { 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
  1116. 5,
  1117. 55000,
  1118. 0x69,
  1119. 0xA,
  1120. 1,
  1121. 0,
  1122. 0x3,
  1123. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1124. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1125. { 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1126. 90,
  1127. true
  1128. };
  1129. static const struct si_dte_data dte_data_venus_pro =
  1130. {
  1131. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1132. { 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
  1133. 5,
  1134. 55000,
  1135. 0x69,
  1136. 0xA,
  1137. 1,
  1138. 0,
  1139. 0x3,
  1140. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1141. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1142. { 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1143. 90,
  1144. true
  1145. };
  1146. static const struct si_cac_config_reg cac_weights_oland[] =
  1147. {
  1148. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  1149. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  1150. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  1151. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  1152. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1153. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  1154. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  1155. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  1156. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  1157. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  1158. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  1159. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  1160. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  1161. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  1162. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  1163. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  1164. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  1165. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  1166. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  1167. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  1168. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  1169. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  1170. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  1171. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  1172. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  1173. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1174. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1175. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1176. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1177. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  1178. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1179. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  1180. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  1181. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  1182. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1183. { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
  1184. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1185. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1186. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1187. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  1188. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  1189. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1190. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1191. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1192. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1193. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1194. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1195. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1196. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1197. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1198. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1199. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1200. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1201. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1202. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1203. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1204. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1205. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1206. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1207. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  1208. { 0xFFFFFFFF }
  1209. };
  1210. static const struct si_cac_config_reg cac_weights_mars_pro[] =
  1211. {
  1212. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1213. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1214. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1215. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1216. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1217. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1218. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1219. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1220. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1221. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1222. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1223. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1224. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1225. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1226. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1227. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1228. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1229. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1230. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1231. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1232. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1233. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1234. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1235. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1236. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1237. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1238. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1239. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1240. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1241. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1242. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1243. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1244. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1245. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1246. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1247. { 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
  1248. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1249. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1250. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1251. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1252. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1253. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1254. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1255. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1256. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1257. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1258. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1259. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1260. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1261. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1262. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1263. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1264. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1265. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1266. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1267. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1268. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1269. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1270. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1271. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1272. { 0xFFFFFFFF }
  1273. };
  1274. static const struct si_cac_config_reg cac_weights_mars_xt[] =
  1275. {
  1276. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1277. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1278. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1279. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1280. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1281. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1282. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1283. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1284. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1285. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1286. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1287. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1288. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1289. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1290. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1291. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1292. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1293. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1294. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1295. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1296. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1297. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1298. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1299. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1300. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1301. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1302. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1303. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1304. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1305. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1306. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1307. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1308. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1309. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1310. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1311. { 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
  1312. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1313. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1314. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1315. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1316. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1317. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1318. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1319. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1320. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1321. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1322. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1323. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1324. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1325. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1326. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1327. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1328. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1329. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1330. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1331. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1332. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1333. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1334. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1335. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1336. { 0xFFFFFFFF }
  1337. };
  1338. static const struct si_cac_config_reg cac_weights_oland_pro[] =
  1339. {
  1340. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1341. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1342. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1343. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1344. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1345. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1346. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1347. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1348. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1349. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1350. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1351. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1352. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1353. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1354. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1355. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1356. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1357. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1358. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1359. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1360. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1361. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1362. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1363. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1364. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1365. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1366. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1367. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1368. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1369. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1370. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1371. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1372. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1373. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1374. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1375. { 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
  1376. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1377. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1378. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1379. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1380. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1381. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1382. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1383. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1384. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1385. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1386. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1387. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1388. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1389. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1390. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1391. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1392. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1393. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1394. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1395. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1396. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1397. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1398. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1399. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1400. { 0xFFFFFFFF }
  1401. };
  1402. static const struct si_cac_config_reg cac_weights_oland_xt[] =
  1403. {
  1404. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1405. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1406. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1407. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1408. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1409. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1410. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1411. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1412. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1413. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1414. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1415. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1416. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1417. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1418. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1419. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1420. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1421. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1422. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1423. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1424. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1425. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1426. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1427. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1428. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1429. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1430. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1431. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1432. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1433. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1434. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1435. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1436. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1437. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1438. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1439. { 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
  1440. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1441. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1442. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1443. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1444. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1445. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1446. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1447. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1448. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1449. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1450. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1451. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1452. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1453. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1454. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1455. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1456. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1457. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1458. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1459. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1460. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1461. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1462. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1463. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1464. { 0xFFFFFFFF }
  1465. };
  1466. static const struct si_cac_config_reg lcac_oland[] =
  1467. {
  1468. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1469. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1470. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1471. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1472. { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1473. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1474. { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1475. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1476. { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1477. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1478. { 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  1479. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1480. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1481. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1482. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1483. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1484. { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1485. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1486. { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1487. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1488. { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1489. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1490. { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1491. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1492. { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1493. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1494. { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1495. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1496. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1497. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1498. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1499. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1500. { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1501. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1502. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1503. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1504. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1505. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1506. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1507. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1508. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1509. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1510. { 0xFFFFFFFF }
  1511. };
  1512. static const struct si_cac_config_reg lcac_mars_pro[] =
  1513. {
  1514. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1515. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1516. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1517. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1518. { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1519. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1520. { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1521. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1522. { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1523. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1524. { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1525. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1526. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1527. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1528. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1529. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1530. { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1531. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1532. { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1533. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1534. { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1535. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1536. { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1537. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1538. { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1539. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1540. { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1541. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1542. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1543. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1544. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1545. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1546. { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1547. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1548. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1549. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1550. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1551. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1552. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1553. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1554. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1555. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1556. { 0xFFFFFFFF }
  1557. };
  1558. static const struct si_cac_config_reg cac_override_oland[] =
  1559. {
  1560. { 0xFFFFFFFF }
  1561. };
  1562. static const struct si_powertune_data powertune_data_oland =
  1563. {
  1564. ((1 << 16) | 0x6993),
  1565. 5,
  1566. 0,
  1567. 7,
  1568. 105,
  1569. {
  1570. 0UL,
  1571. 0UL,
  1572. 7194395UL,
  1573. 309631529UL,
  1574. -1270850L,
  1575. 4513710L,
  1576. 100
  1577. },
  1578. 117830498UL,
  1579. 12,
  1580. {
  1581. 0,
  1582. 0,
  1583. 0,
  1584. 0,
  1585. 0,
  1586. 0,
  1587. 0,
  1588. 0
  1589. },
  1590. true
  1591. };
  1592. static const struct si_powertune_data powertune_data_mars_pro =
  1593. {
  1594. ((1 << 16) | 0x6993),
  1595. 5,
  1596. 0,
  1597. 7,
  1598. 105,
  1599. {
  1600. 0UL,
  1601. 0UL,
  1602. 7194395UL,
  1603. 309631529UL,
  1604. -1270850L,
  1605. 4513710L,
  1606. 100
  1607. },
  1608. 117830498UL,
  1609. 12,
  1610. {
  1611. 0,
  1612. 0,
  1613. 0,
  1614. 0,
  1615. 0,
  1616. 0,
  1617. 0,
  1618. 0
  1619. },
  1620. true
  1621. };
  1622. static const struct si_dte_data dte_data_oland =
  1623. {
  1624. { 0, 0, 0, 0, 0 },
  1625. { 0, 0, 0, 0, 0 },
  1626. 0,
  1627. 0,
  1628. 0,
  1629. 0,
  1630. 0,
  1631. 0,
  1632. 0,
  1633. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1634. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1635. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1636. 0,
  1637. false
  1638. };
  1639. static const struct si_dte_data dte_data_mars_pro =
  1640. {
  1641. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1642. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  1643. 5,
  1644. 55000,
  1645. 105,
  1646. 0xA,
  1647. 1,
  1648. 0,
  1649. 0x10,
  1650. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  1651. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  1652. { 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1653. 90,
  1654. true
  1655. };
  1656. static const struct si_dte_data dte_data_sun_xt =
  1657. {
  1658. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1659. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  1660. 5,
  1661. 55000,
  1662. 105,
  1663. 0xA,
  1664. 1,
  1665. 0,
  1666. 0x10,
  1667. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  1668. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  1669. { 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1670. 90,
  1671. true
  1672. };
  1673. static const struct si_cac_config_reg cac_weights_hainan[] =
  1674. {
  1675. { 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
  1676. { 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
  1677. { 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
  1678. { 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
  1679. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1680. { 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
  1681. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1682. { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1683. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1684. { 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
  1685. { 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
  1686. { 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
  1687. { 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
  1688. { 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1689. { 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
  1690. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1691. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1692. { 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
  1693. { 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
  1694. { 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
  1695. { 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
  1696. { 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
  1697. { 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
  1698. { 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
  1699. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1700. { 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
  1701. { 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
  1702. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1703. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1704. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1705. { 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
  1706. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1707. { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1708. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1709. { 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
  1710. { 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
  1711. { 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
  1712. { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1713. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1714. { 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
  1715. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1716. { 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
  1717. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1718. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1719. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1720. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1721. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1722. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1723. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1724. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1725. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1726. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1727. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1728. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1729. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1730. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1731. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1732. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1733. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1734. { 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
  1735. { 0xFFFFFFFF }
  1736. };
  1737. static const struct si_powertune_data powertune_data_hainan =
  1738. {
  1739. ((1 << 16) | 0x6993),
  1740. 5,
  1741. 0,
  1742. 9,
  1743. 105,
  1744. {
  1745. 0UL,
  1746. 0UL,
  1747. 7194395UL,
  1748. 309631529UL,
  1749. -1270850L,
  1750. 4513710L,
  1751. 100
  1752. },
  1753. 117830498UL,
  1754. 12,
  1755. {
  1756. 0,
  1757. 0,
  1758. 0,
  1759. 0,
  1760. 0,
  1761. 0,
  1762. 0,
  1763. 0
  1764. },
  1765. true
  1766. };
  1767. static struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev);
  1768. static struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev);
  1769. static struct ni_power_info *ni_get_pi(struct amdgpu_device *adev);
  1770. static struct si_ps *si_get_ps(struct amdgpu_ps *rps);
  1771. static int si_populate_voltage_value(struct amdgpu_device *adev,
  1772. const struct atom_voltage_table *table,
  1773. u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
  1774. static int si_get_std_voltage_value(struct amdgpu_device *adev,
  1775. SISLANDS_SMC_VOLTAGE_VALUE *voltage,
  1776. u16 *std_voltage);
  1777. static int si_write_smc_soft_register(struct amdgpu_device *adev,
  1778. u16 reg_offset, u32 value);
  1779. static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
  1780. struct rv7xx_pl *pl,
  1781. SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
  1782. static int si_calculate_sclk_params(struct amdgpu_device *adev,
  1783. u32 engine_clock,
  1784. SISLANDS_SMC_SCLK_VALUE *sclk);
  1785. static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev);
  1786. static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
  1787. static void si_dpm_set_dpm_funcs(struct amdgpu_device *adev);
  1788. static void si_dpm_set_irq_funcs(struct amdgpu_device *adev);
  1789. static struct si_power_info *si_get_pi(struct amdgpu_device *adev)
  1790. {
  1791. struct si_power_info *pi = adev->pm.dpm.priv;
  1792. return pi;
  1793. }
  1794. static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
  1795. u16 v, s32 t, u32 ileakage, u32 *leakage)
  1796. {
  1797. s64 kt, kv, leakage_w, i_leakage, vddc;
  1798. s64 temperature, t_slope, t_intercept, av, bv, t_ref;
  1799. s64 tmp;
  1800. i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
  1801. vddc = div64_s64(drm_int2fixp(v), 1000);
  1802. temperature = div64_s64(drm_int2fixp(t), 1000);
  1803. t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
  1804. t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
  1805. av = div64_s64(drm_int2fixp(coeff->av), 100000000);
  1806. bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
  1807. t_ref = drm_int2fixp(coeff->t_ref);
  1808. tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
  1809. kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
  1810. kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
  1811. kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
  1812. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  1813. *leakage = drm_fixp2int(leakage_w * 1000);
  1814. }
  1815. static void si_calculate_leakage_for_v_and_t(struct amdgpu_device *adev,
  1816. const struct ni_leakage_coeffients *coeff,
  1817. u16 v,
  1818. s32 t,
  1819. u32 i_leakage,
  1820. u32 *leakage)
  1821. {
  1822. si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
  1823. }
  1824. static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
  1825. const u32 fixed_kt, u16 v,
  1826. u32 ileakage, u32 *leakage)
  1827. {
  1828. s64 kt, kv, leakage_w, i_leakage, vddc;
  1829. i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
  1830. vddc = div64_s64(drm_int2fixp(v), 1000);
  1831. kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
  1832. kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
  1833. drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
  1834. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  1835. *leakage = drm_fixp2int(leakage_w * 1000);
  1836. }
  1837. static void si_calculate_leakage_for_v(struct amdgpu_device *adev,
  1838. const struct ni_leakage_coeffients *coeff,
  1839. const u32 fixed_kt,
  1840. u16 v,
  1841. u32 i_leakage,
  1842. u32 *leakage)
  1843. {
  1844. si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
  1845. }
  1846. static void si_update_dte_from_pl2(struct amdgpu_device *adev,
  1847. struct si_dte_data *dte_data)
  1848. {
  1849. u32 p_limit1 = adev->pm.dpm.tdp_limit;
  1850. u32 p_limit2 = adev->pm.dpm.near_tdp_limit;
  1851. u32 k = dte_data->k;
  1852. u32 t_max = dte_data->max_t;
  1853. u32 t_split[5] = { 10, 15, 20, 25, 30 };
  1854. u32 t_0 = dte_data->t0;
  1855. u32 i;
  1856. if (p_limit2 != 0 && p_limit2 <= p_limit1) {
  1857. dte_data->tdep_count = 3;
  1858. for (i = 0; i < k; i++) {
  1859. dte_data->r[i] =
  1860. (t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
  1861. (p_limit2 * (u32)100);
  1862. }
  1863. dte_data->tdep_r[1] = dte_data->r[4] * 2;
  1864. for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
  1865. dte_data->tdep_r[i] = dte_data->r[4];
  1866. }
  1867. } else {
  1868. DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
  1869. }
  1870. }
  1871. static struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev)
  1872. {
  1873. struct rv7xx_power_info *pi = adev->pm.dpm.priv;
  1874. return pi;
  1875. }
  1876. static struct ni_power_info *ni_get_pi(struct amdgpu_device *adev)
  1877. {
  1878. struct ni_power_info *pi = adev->pm.dpm.priv;
  1879. return pi;
  1880. }
  1881. static struct si_ps *si_get_ps(struct amdgpu_ps *aps)
  1882. {
  1883. struct si_ps *ps = aps->ps_priv;
  1884. return ps;
  1885. }
  1886. static void si_initialize_powertune_defaults(struct amdgpu_device *adev)
  1887. {
  1888. struct ni_power_info *ni_pi = ni_get_pi(adev);
  1889. struct si_power_info *si_pi = si_get_pi(adev);
  1890. bool update_dte_from_pl2 = false;
  1891. if (adev->asic_type == CHIP_TAHITI) {
  1892. si_pi->cac_weights = cac_weights_tahiti;
  1893. si_pi->lcac_config = lcac_tahiti;
  1894. si_pi->cac_override = cac_override_tahiti;
  1895. si_pi->powertune_data = &powertune_data_tahiti;
  1896. si_pi->dte_data = dte_data_tahiti;
  1897. switch (adev->pdev->device) {
  1898. case 0x6798:
  1899. si_pi->dte_data.enable_dte_by_default = true;
  1900. break;
  1901. case 0x6799:
  1902. si_pi->dte_data = dte_data_new_zealand;
  1903. break;
  1904. case 0x6790:
  1905. case 0x6791:
  1906. case 0x6792:
  1907. case 0x679E:
  1908. si_pi->dte_data = dte_data_aruba_pro;
  1909. update_dte_from_pl2 = true;
  1910. break;
  1911. case 0x679B:
  1912. si_pi->dte_data = dte_data_malta;
  1913. update_dte_from_pl2 = true;
  1914. break;
  1915. case 0x679A:
  1916. si_pi->dte_data = dte_data_tahiti_pro;
  1917. update_dte_from_pl2 = true;
  1918. break;
  1919. default:
  1920. if (si_pi->dte_data.enable_dte_by_default == true)
  1921. DRM_ERROR("DTE is not enabled!\n");
  1922. break;
  1923. }
  1924. } else if (adev->asic_type == CHIP_PITCAIRN) {
  1925. si_pi->cac_weights = cac_weights_pitcairn;
  1926. si_pi->lcac_config = lcac_pitcairn;
  1927. si_pi->cac_override = cac_override_pitcairn;
  1928. si_pi->powertune_data = &powertune_data_pitcairn;
  1929. switch (adev->pdev->device) {
  1930. case 0x6810:
  1931. case 0x6818:
  1932. si_pi->dte_data = dte_data_curacao_xt;
  1933. update_dte_from_pl2 = true;
  1934. break;
  1935. case 0x6819:
  1936. case 0x6811:
  1937. si_pi->dte_data = dte_data_curacao_pro;
  1938. update_dte_from_pl2 = true;
  1939. break;
  1940. case 0x6800:
  1941. case 0x6806:
  1942. si_pi->dte_data = dte_data_neptune_xt;
  1943. update_dte_from_pl2 = true;
  1944. break;
  1945. default:
  1946. si_pi->dte_data = dte_data_pitcairn;
  1947. break;
  1948. }
  1949. } else if (adev->asic_type == CHIP_VERDE) {
  1950. si_pi->lcac_config = lcac_cape_verde;
  1951. si_pi->cac_override = cac_override_cape_verde;
  1952. si_pi->powertune_data = &powertune_data_cape_verde;
  1953. switch (adev->pdev->device) {
  1954. case 0x683B:
  1955. case 0x683F:
  1956. case 0x6829:
  1957. case 0x6835:
  1958. si_pi->cac_weights = cac_weights_cape_verde_pro;
  1959. si_pi->dte_data = dte_data_cape_verde;
  1960. break;
  1961. case 0x682C:
  1962. si_pi->cac_weights = cac_weights_cape_verde_pro;
  1963. si_pi->dte_data = dte_data_sun_xt;
  1964. break;
  1965. case 0x6825:
  1966. case 0x6827:
  1967. si_pi->cac_weights = cac_weights_heathrow;
  1968. si_pi->dte_data = dte_data_cape_verde;
  1969. break;
  1970. case 0x6824:
  1971. case 0x682D:
  1972. si_pi->cac_weights = cac_weights_chelsea_xt;
  1973. si_pi->dte_data = dte_data_cape_verde;
  1974. break;
  1975. case 0x682F:
  1976. si_pi->cac_weights = cac_weights_chelsea_pro;
  1977. si_pi->dte_data = dte_data_cape_verde;
  1978. break;
  1979. case 0x6820:
  1980. si_pi->cac_weights = cac_weights_heathrow;
  1981. si_pi->dte_data = dte_data_venus_xtx;
  1982. break;
  1983. case 0x6821:
  1984. si_pi->cac_weights = cac_weights_heathrow;
  1985. si_pi->dte_data = dte_data_venus_xt;
  1986. break;
  1987. case 0x6823:
  1988. case 0x682B:
  1989. case 0x6822:
  1990. case 0x682A:
  1991. si_pi->cac_weights = cac_weights_chelsea_pro;
  1992. si_pi->dte_data = dte_data_venus_pro;
  1993. break;
  1994. default:
  1995. si_pi->cac_weights = cac_weights_cape_verde;
  1996. si_pi->dte_data = dte_data_cape_verde;
  1997. break;
  1998. }
  1999. } else if (adev->asic_type == CHIP_OLAND) {
  2000. si_pi->lcac_config = lcac_mars_pro;
  2001. si_pi->cac_override = cac_override_oland;
  2002. si_pi->powertune_data = &powertune_data_mars_pro;
  2003. si_pi->dte_data = dte_data_mars_pro;
  2004. switch (adev->pdev->device) {
  2005. case 0x6601:
  2006. case 0x6621:
  2007. case 0x6603:
  2008. case 0x6605:
  2009. si_pi->cac_weights = cac_weights_mars_pro;
  2010. update_dte_from_pl2 = true;
  2011. break;
  2012. case 0x6600:
  2013. case 0x6606:
  2014. case 0x6620:
  2015. case 0x6604:
  2016. si_pi->cac_weights = cac_weights_mars_xt;
  2017. update_dte_from_pl2 = true;
  2018. break;
  2019. case 0x6611:
  2020. case 0x6613:
  2021. case 0x6608:
  2022. si_pi->cac_weights = cac_weights_oland_pro;
  2023. update_dte_from_pl2 = true;
  2024. break;
  2025. case 0x6610:
  2026. si_pi->cac_weights = cac_weights_oland_xt;
  2027. update_dte_from_pl2 = true;
  2028. break;
  2029. default:
  2030. si_pi->cac_weights = cac_weights_oland;
  2031. si_pi->lcac_config = lcac_oland;
  2032. si_pi->cac_override = cac_override_oland;
  2033. si_pi->powertune_data = &powertune_data_oland;
  2034. si_pi->dte_data = dte_data_oland;
  2035. break;
  2036. }
  2037. } else if (adev->asic_type == CHIP_HAINAN) {
  2038. si_pi->cac_weights = cac_weights_hainan;
  2039. si_pi->lcac_config = lcac_oland;
  2040. si_pi->cac_override = cac_override_oland;
  2041. si_pi->powertune_data = &powertune_data_hainan;
  2042. si_pi->dte_data = dte_data_sun_xt;
  2043. update_dte_from_pl2 = true;
  2044. } else {
  2045. DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
  2046. return;
  2047. }
  2048. ni_pi->enable_power_containment = false;
  2049. ni_pi->enable_cac = false;
  2050. ni_pi->enable_sq_ramping = false;
  2051. si_pi->enable_dte = false;
  2052. if (si_pi->powertune_data->enable_powertune_by_default) {
  2053. ni_pi->enable_power_containment = true;
  2054. ni_pi->enable_cac = true;
  2055. if (si_pi->dte_data.enable_dte_by_default) {
  2056. si_pi->enable_dte = true;
  2057. if (update_dte_from_pl2)
  2058. si_update_dte_from_pl2(adev, &si_pi->dte_data);
  2059. }
  2060. ni_pi->enable_sq_ramping = true;
  2061. }
  2062. ni_pi->driver_calculate_cac_leakage = true;
  2063. ni_pi->cac_configuration_required = true;
  2064. if (ni_pi->cac_configuration_required) {
  2065. ni_pi->support_cac_long_term_average = true;
  2066. si_pi->dyn_powertune_data.l2_lta_window_size =
  2067. si_pi->powertune_data->l2_lta_window_size_default;
  2068. si_pi->dyn_powertune_data.lts_truncate =
  2069. si_pi->powertune_data->lts_truncate_default;
  2070. } else {
  2071. ni_pi->support_cac_long_term_average = false;
  2072. si_pi->dyn_powertune_data.l2_lta_window_size = 0;
  2073. si_pi->dyn_powertune_data.lts_truncate = 0;
  2074. }
  2075. si_pi->dyn_powertune_data.disable_uvd_powertune = false;
  2076. }
  2077. static u32 si_get_smc_power_scaling_factor(struct amdgpu_device *adev)
  2078. {
  2079. return 1;
  2080. }
  2081. static u32 si_calculate_cac_wintime(struct amdgpu_device *adev)
  2082. {
  2083. u32 xclk;
  2084. u32 wintime;
  2085. u32 cac_window;
  2086. u32 cac_window_size;
  2087. xclk = amdgpu_asic_get_xclk(adev);
  2088. if (xclk == 0)
  2089. return 0;
  2090. cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
  2091. cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
  2092. wintime = (cac_window_size * 100) / xclk;
  2093. return wintime;
  2094. }
  2095. static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
  2096. {
  2097. return power_in_watts;
  2098. }
  2099. static int si_calculate_adjusted_tdp_limits(struct amdgpu_device *adev,
  2100. bool adjust_polarity,
  2101. u32 tdp_adjustment,
  2102. u32 *tdp_limit,
  2103. u32 *near_tdp_limit)
  2104. {
  2105. u32 adjustment_delta, max_tdp_limit;
  2106. if (tdp_adjustment > (u32)adev->pm.dpm.tdp_od_limit)
  2107. return -EINVAL;
  2108. max_tdp_limit = ((100 + 100) * adev->pm.dpm.tdp_limit) / 100;
  2109. if (adjust_polarity) {
  2110. *tdp_limit = ((100 + tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
  2111. *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - adev->pm.dpm.tdp_limit);
  2112. } else {
  2113. *tdp_limit = ((100 - tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
  2114. adjustment_delta = adev->pm.dpm.tdp_limit - *tdp_limit;
  2115. if (adjustment_delta < adev->pm.dpm.near_tdp_limit_adjusted)
  2116. *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
  2117. else
  2118. *near_tdp_limit = 0;
  2119. }
  2120. if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
  2121. return -EINVAL;
  2122. if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
  2123. return -EINVAL;
  2124. return 0;
  2125. }
  2126. static int si_populate_smc_tdp_limits(struct amdgpu_device *adev,
  2127. struct amdgpu_ps *amdgpu_state)
  2128. {
  2129. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2130. struct si_power_info *si_pi = si_get_pi(adev);
  2131. if (ni_pi->enable_power_containment) {
  2132. SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
  2133. PP_SIslands_PAPMParameters *papm_parm;
  2134. struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
  2135. u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
  2136. u32 tdp_limit;
  2137. u32 near_tdp_limit;
  2138. int ret;
  2139. if (scaling_factor == 0)
  2140. return -EINVAL;
  2141. memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
  2142. ret = si_calculate_adjusted_tdp_limits(adev,
  2143. false, /* ??? */
  2144. adev->pm.dpm.tdp_adjustment,
  2145. &tdp_limit,
  2146. &near_tdp_limit);
  2147. if (ret)
  2148. return ret;
  2149. smc_table->dpm2Params.TDPLimit =
  2150. cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
  2151. smc_table->dpm2Params.NearTDPLimit =
  2152. cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
  2153. smc_table->dpm2Params.SafePowerLimit =
  2154. cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
  2155. ret = amdgpu_si_copy_bytes_to_smc(adev,
  2156. (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
  2157. offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
  2158. (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
  2159. sizeof(u32) * 3,
  2160. si_pi->sram_end);
  2161. if (ret)
  2162. return ret;
  2163. if (si_pi->enable_ppm) {
  2164. papm_parm = &si_pi->papm_parm;
  2165. memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
  2166. papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
  2167. papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
  2168. papm_parm->dGPU_T_Warning = cpu_to_be32(95);
  2169. papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
  2170. papm_parm->PlatformPowerLimit = 0xffffffff;
  2171. papm_parm->NearTDPLimitPAPM = 0xffffffff;
  2172. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->papm_cfg_table_start,
  2173. (u8 *)papm_parm,
  2174. sizeof(PP_SIslands_PAPMParameters),
  2175. si_pi->sram_end);
  2176. if (ret)
  2177. return ret;
  2178. }
  2179. }
  2180. return 0;
  2181. }
  2182. static int si_populate_smc_tdp_limits_2(struct amdgpu_device *adev,
  2183. struct amdgpu_ps *amdgpu_state)
  2184. {
  2185. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2186. struct si_power_info *si_pi = si_get_pi(adev);
  2187. if (ni_pi->enable_power_containment) {
  2188. SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
  2189. u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
  2190. int ret;
  2191. memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
  2192. smc_table->dpm2Params.NearTDPLimit =
  2193. cpu_to_be32(si_scale_power_for_smc(adev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
  2194. smc_table->dpm2Params.SafePowerLimit =
  2195. cpu_to_be32(si_scale_power_for_smc((adev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
  2196. ret = amdgpu_si_copy_bytes_to_smc(adev,
  2197. (si_pi->state_table_start +
  2198. offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
  2199. offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
  2200. (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
  2201. sizeof(u32) * 2,
  2202. si_pi->sram_end);
  2203. if (ret)
  2204. return ret;
  2205. }
  2206. return 0;
  2207. }
  2208. static u16 si_calculate_power_efficiency_ratio(struct amdgpu_device *adev,
  2209. const u16 prev_std_vddc,
  2210. const u16 curr_std_vddc)
  2211. {
  2212. u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
  2213. u64 prev_vddc = (u64)prev_std_vddc;
  2214. u64 curr_vddc = (u64)curr_std_vddc;
  2215. u64 pwr_efficiency_ratio, n, d;
  2216. if ((prev_vddc == 0) || (curr_vddc == 0))
  2217. return 0;
  2218. n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
  2219. d = prev_vddc * prev_vddc;
  2220. pwr_efficiency_ratio = div64_u64(n, d);
  2221. if (pwr_efficiency_ratio > (u64)0xFFFF)
  2222. return 0;
  2223. return (u16)pwr_efficiency_ratio;
  2224. }
  2225. static bool si_should_disable_uvd_powertune(struct amdgpu_device *adev,
  2226. struct amdgpu_ps *amdgpu_state)
  2227. {
  2228. struct si_power_info *si_pi = si_get_pi(adev);
  2229. if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
  2230. amdgpu_state->vclk && amdgpu_state->dclk)
  2231. return true;
  2232. return false;
  2233. }
  2234. struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev)
  2235. {
  2236. struct evergreen_power_info *pi = adev->pm.dpm.priv;
  2237. return pi;
  2238. }
  2239. static int si_populate_power_containment_values(struct amdgpu_device *adev,
  2240. struct amdgpu_ps *amdgpu_state,
  2241. SISLANDS_SMC_SWSTATE *smc_state)
  2242. {
  2243. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2244. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2245. struct si_ps *state = si_get_ps(amdgpu_state);
  2246. SISLANDS_SMC_VOLTAGE_VALUE vddc;
  2247. u32 prev_sclk;
  2248. u32 max_sclk;
  2249. u32 min_sclk;
  2250. u16 prev_std_vddc;
  2251. u16 curr_std_vddc;
  2252. int i;
  2253. u16 pwr_efficiency_ratio;
  2254. u8 max_ps_percent;
  2255. bool disable_uvd_power_tune;
  2256. int ret;
  2257. if (ni_pi->enable_power_containment == false)
  2258. return 0;
  2259. if (state->performance_level_count == 0)
  2260. return -EINVAL;
  2261. if (smc_state->levelCount != state->performance_level_count)
  2262. return -EINVAL;
  2263. disable_uvd_power_tune = si_should_disable_uvd_powertune(adev, amdgpu_state);
  2264. smc_state->levels[0].dpm2.MaxPS = 0;
  2265. smc_state->levels[0].dpm2.NearTDPDec = 0;
  2266. smc_state->levels[0].dpm2.AboveSafeInc = 0;
  2267. smc_state->levels[0].dpm2.BelowSafeInc = 0;
  2268. smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
  2269. for (i = 1; i < state->performance_level_count; i++) {
  2270. prev_sclk = state->performance_levels[i-1].sclk;
  2271. max_sclk = state->performance_levels[i].sclk;
  2272. if (i == 1)
  2273. max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
  2274. else
  2275. max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
  2276. if (prev_sclk > max_sclk)
  2277. return -EINVAL;
  2278. if ((max_ps_percent == 0) ||
  2279. (prev_sclk == max_sclk) ||
  2280. disable_uvd_power_tune)
  2281. min_sclk = max_sclk;
  2282. else if (i == 1)
  2283. min_sclk = prev_sclk;
  2284. else
  2285. min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
  2286. if (min_sclk < state->performance_levels[0].sclk)
  2287. min_sclk = state->performance_levels[0].sclk;
  2288. if (min_sclk == 0)
  2289. return -EINVAL;
  2290. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  2291. state->performance_levels[i-1].vddc, &vddc);
  2292. if (ret)
  2293. return ret;
  2294. ret = si_get_std_voltage_value(adev, &vddc, &prev_std_vddc);
  2295. if (ret)
  2296. return ret;
  2297. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  2298. state->performance_levels[i].vddc, &vddc);
  2299. if (ret)
  2300. return ret;
  2301. ret = si_get_std_voltage_value(adev, &vddc, &curr_std_vddc);
  2302. if (ret)
  2303. return ret;
  2304. pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(adev,
  2305. prev_std_vddc, curr_std_vddc);
  2306. smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
  2307. smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
  2308. smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
  2309. smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
  2310. smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
  2311. }
  2312. return 0;
  2313. }
  2314. static int si_populate_sq_ramping_values(struct amdgpu_device *adev,
  2315. struct amdgpu_ps *amdgpu_state,
  2316. SISLANDS_SMC_SWSTATE *smc_state)
  2317. {
  2318. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2319. struct si_ps *state = si_get_ps(amdgpu_state);
  2320. u32 sq_power_throttle, sq_power_throttle2;
  2321. bool enable_sq_ramping = ni_pi->enable_sq_ramping;
  2322. int i;
  2323. if (state->performance_level_count == 0)
  2324. return -EINVAL;
  2325. if (smc_state->levelCount != state->performance_level_count)
  2326. return -EINVAL;
  2327. if (adev->pm.dpm.sq_ramping_threshold == 0)
  2328. return -EINVAL;
  2329. if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
  2330. enable_sq_ramping = false;
  2331. if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
  2332. enable_sq_ramping = false;
  2333. if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
  2334. enable_sq_ramping = false;
  2335. if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
  2336. enable_sq_ramping = false;
  2337. if (SISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
  2338. enable_sq_ramping = false;
  2339. for (i = 0; i < state->performance_level_count; i++) {
  2340. sq_power_throttle = 0;
  2341. sq_power_throttle2 = 0;
  2342. if ((state->performance_levels[i].sclk >= adev->pm.dpm.sq_ramping_threshold) &&
  2343. enable_sq_ramping) {
  2344. sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
  2345. sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
  2346. sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
  2347. sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
  2348. sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
  2349. } else {
  2350. sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
  2351. sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  2352. }
  2353. smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
  2354. smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
  2355. }
  2356. return 0;
  2357. }
  2358. static int si_enable_power_containment(struct amdgpu_device *adev,
  2359. struct amdgpu_ps *amdgpu_new_state,
  2360. bool enable)
  2361. {
  2362. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2363. PPSMC_Result smc_result;
  2364. int ret = 0;
  2365. if (ni_pi->enable_power_containment) {
  2366. if (enable) {
  2367. if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
  2368. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_TDPClampingActive);
  2369. if (smc_result != PPSMC_Result_OK) {
  2370. ret = -EINVAL;
  2371. ni_pi->pc_enabled = false;
  2372. } else {
  2373. ni_pi->pc_enabled = true;
  2374. }
  2375. }
  2376. } else {
  2377. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_TDPClampingInactive);
  2378. if (smc_result != PPSMC_Result_OK)
  2379. ret = -EINVAL;
  2380. ni_pi->pc_enabled = false;
  2381. }
  2382. }
  2383. return ret;
  2384. }
  2385. static int si_initialize_smc_dte_tables(struct amdgpu_device *adev)
  2386. {
  2387. struct si_power_info *si_pi = si_get_pi(adev);
  2388. int ret = 0;
  2389. struct si_dte_data *dte_data = &si_pi->dte_data;
  2390. Smc_SIslands_DTE_Configuration *dte_tables = NULL;
  2391. u32 table_size;
  2392. u8 tdep_count;
  2393. u32 i;
  2394. if (dte_data == NULL)
  2395. si_pi->enable_dte = false;
  2396. if (si_pi->enable_dte == false)
  2397. return 0;
  2398. if (dte_data->k <= 0)
  2399. return -EINVAL;
  2400. dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
  2401. if (dte_tables == NULL) {
  2402. si_pi->enable_dte = false;
  2403. return -ENOMEM;
  2404. }
  2405. table_size = dte_data->k;
  2406. if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
  2407. table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
  2408. tdep_count = dte_data->tdep_count;
  2409. if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
  2410. tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
  2411. dte_tables->K = cpu_to_be32(table_size);
  2412. dte_tables->T0 = cpu_to_be32(dte_data->t0);
  2413. dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
  2414. dte_tables->WindowSize = dte_data->window_size;
  2415. dte_tables->temp_select = dte_data->temp_select;
  2416. dte_tables->DTE_mode = dte_data->dte_mode;
  2417. dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
  2418. if (tdep_count > 0)
  2419. table_size--;
  2420. for (i = 0; i < table_size; i++) {
  2421. dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
  2422. dte_tables->R[i] = cpu_to_be32(dte_data->r[i]);
  2423. }
  2424. dte_tables->Tdep_count = tdep_count;
  2425. for (i = 0; i < (u32)tdep_count; i++) {
  2426. dte_tables->T_limits[i] = dte_data->t_limits[i];
  2427. dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
  2428. dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
  2429. }
  2430. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->dte_table_start,
  2431. (u8 *)dte_tables,
  2432. sizeof(Smc_SIslands_DTE_Configuration),
  2433. si_pi->sram_end);
  2434. kfree(dte_tables);
  2435. return ret;
  2436. }
  2437. static int si_get_cac_std_voltage_max_min(struct amdgpu_device *adev,
  2438. u16 *max, u16 *min)
  2439. {
  2440. struct si_power_info *si_pi = si_get_pi(adev);
  2441. struct amdgpu_cac_leakage_table *table =
  2442. &adev->pm.dpm.dyn_state.cac_leakage_table;
  2443. u32 i;
  2444. u32 v0_loadline;
  2445. if (table == NULL)
  2446. return -EINVAL;
  2447. *max = 0;
  2448. *min = 0xFFFF;
  2449. for (i = 0; i < table->count; i++) {
  2450. if (table->entries[i].vddc > *max)
  2451. *max = table->entries[i].vddc;
  2452. if (table->entries[i].vddc < *min)
  2453. *min = table->entries[i].vddc;
  2454. }
  2455. if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
  2456. return -EINVAL;
  2457. v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
  2458. if (v0_loadline > 0xFFFFUL)
  2459. return -EINVAL;
  2460. *min = (u16)v0_loadline;
  2461. if ((*min > *max) || (*max == 0) || (*min == 0))
  2462. return -EINVAL;
  2463. return 0;
  2464. }
  2465. static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
  2466. {
  2467. return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
  2468. SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2469. }
  2470. static int si_init_dte_leakage_table(struct amdgpu_device *adev,
  2471. PP_SIslands_CacConfig *cac_tables,
  2472. u16 vddc_max, u16 vddc_min, u16 vddc_step,
  2473. u16 t0, u16 t_step)
  2474. {
  2475. struct si_power_info *si_pi = si_get_pi(adev);
  2476. u32 leakage;
  2477. unsigned int i, j;
  2478. s32 t;
  2479. u32 smc_leakage;
  2480. u32 scaling_factor;
  2481. u16 voltage;
  2482. scaling_factor = si_get_smc_power_scaling_factor(adev);
  2483. for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
  2484. t = (1000 * (i * t_step + t0));
  2485. for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2486. voltage = vddc_max - (vddc_step * j);
  2487. si_calculate_leakage_for_v_and_t(adev,
  2488. &si_pi->powertune_data->leakage_coefficients,
  2489. voltage,
  2490. t,
  2491. si_pi->dyn_powertune_data.cac_leakage,
  2492. &leakage);
  2493. smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
  2494. if (smc_leakage > 0xFFFF)
  2495. smc_leakage = 0xFFFF;
  2496. cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
  2497. cpu_to_be16((u16)smc_leakage);
  2498. }
  2499. }
  2500. return 0;
  2501. }
  2502. static int si_init_simplified_leakage_table(struct amdgpu_device *adev,
  2503. PP_SIslands_CacConfig *cac_tables,
  2504. u16 vddc_max, u16 vddc_min, u16 vddc_step)
  2505. {
  2506. struct si_power_info *si_pi = si_get_pi(adev);
  2507. u32 leakage;
  2508. unsigned int i, j;
  2509. u32 smc_leakage;
  2510. u32 scaling_factor;
  2511. u16 voltage;
  2512. scaling_factor = si_get_smc_power_scaling_factor(adev);
  2513. for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2514. voltage = vddc_max - (vddc_step * j);
  2515. si_calculate_leakage_for_v(adev,
  2516. &si_pi->powertune_data->leakage_coefficients,
  2517. si_pi->powertune_data->fixed_kt,
  2518. voltage,
  2519. si_pi->dyn_powertune_data.cac_leakage,
  2520. &leakage);
  2521. smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
  2522. if (smc_leakage > 0xFFFF)
  2523. smc_leakage = 0xFFFF;
  2524. for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
  2525. cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
  2526. cpu_to_be16((u16)smc_leakage);
  2527. }
  2528. return 0;
  2529. }
  2530. static int si_initialize_smc_cac_tables(struct amdgpu_device *adev)
  2531. {
  2532. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2533. struct si_power_info *si_pi = si_get_pi(adev);
  2534. PP_SIslands_CacConfig *cac_tables = NULL;
  2535. u16 vddc_max, vddc_min, vddc_step;
  2536. u16 t0, t_step;
  2537. u32 load_line_slope, reg;
  2538. int ret = 0;
  2539. u32 ticks_per_us = amdgpu_asic_get_xclk(adev) / 100;
  2540. if (ni_pi->enable_cac == false)
  2541. return 0;
  2542. cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
  2543. if (!cac_tables)
  2544. return -ENOMEM;
  2545. reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
  2546. reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
  2547. WREG32(CG_CAC_CTRL, reg);
  2548. si_pi->dyn_powertune_data.cac_leakage = adev->pm.dpm.cac_leakage;
  2549. si_pi->dyn_powertune_data.dc_pwr_value =
  2550. si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
  2551. si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(adev);
  2552. si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
  2553. si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
  2554. ret = si_get_cac_std_voltage_max_min(adev, &vddc_max, &vddc_min);
  2555. if (ret)
  2556. goto done_free;
  2557. vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
  2558. vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
  2559. t_step = 4;
  2560. t0 = 60;
  2561. if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
  2562. ret = si_init_dte_leakage_table(adev, cac_tables,
  2563. vddc_max, vddc_min, vddc_step,
  2564. t0, t_step);
  2565. else
  2566. ret = si_init_simplified_leakage_table(adev, cac_tables,
  2567. vddc_max, vddc_min, vddc_step);
  2568. if (ret)
  2569. goto done_free;
  2570. load_line_slope = ((u32)adev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
  2571. cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
  2572. cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
  2573. cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
  2574. cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
  2575. cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
  2576. cac_tables->R_LL = cpu_to_be32(load_line_slope);
  2577. cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
  2578. cac_tables->calculation_repeats = cpu_to_be32(2);
  2579. cac_tables->dc_cac = cpu_to_be32(0);
  2580. cac_tables->log2_PG_LKG_SCALE = 12;
  2581. cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
  2582. cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
  2583. cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
  2584. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->cac_table_start,
  2585. (u8 *)cac_tables,
  2586. sizeof(PP_SIslands_CacConfig),
  2587. si_pi->sram_end);
  2588. if (ret)
  2589. goto done_free;
  2590. ret = si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
  2591. done_free:
  2592. if (ret) {
  2593. ni_pi->enable_cac = false;
  2594. ni_pi->enable_power_containment = false;
  2595. }
  2596. kfree(cac_tables);
  2597. return ret;
  2598. }
  2599. static int si_program_cac_config_registers(struct amdgpu_device *adev,
  2600. const struct si_cac_config_reg *cac_config_regs)
  2601. {
  2602. const struct si_cac_config_reg *config_regs = cac_config_regs;
  2603. u32 data = 0, offset;
  2604. if (!config_regs)
  2605. return -EINVAL;
  2606. while (config_regs->offset != 0xFFFFFFFF) {
  2607. switch (config_regs->type) {
  2608. case SISLANDS_CACCONFIG_CGIND:
  2609. offset = SMC_CG_IND_START + config_regs->offset;
  2610. if (offset < SMC_CG_IND_END)
  2611. data = RREG32_SMC(offset);
  2612. break;
  2613. default:
  2614. data = RREG32(config_regs->offset);
  2615. break;
  2616. }
  2617. data &= ~config_regs->mask;
  2618. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  2619. switch (config_regs->type) {
  2620. case SISLANDS_CACCONFIG_CGIND:
  2621. offset = SMC_CG_IND_START + config_regs->offset;
  2622. if (offset < SMC_CG_IND_END)
  2623. WREG32_SMC(offset, data);
  2624. break;
  2625. default:
  2626. WREG32(config_regs->offset, data);
  2627. break;
  2628. }
  2629. config_regs++;
  2630. }
  2631. return 0;
  2632. }
  2633. static int si_initialize_hardware_cac_manager(struct amdgpu_device *adev)
  2634. {
  2635. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2636. struct si_power_info *si_pi = si_get_pi(adev);
  2637. int ret;
  2638. if ((ni_pi->enable_cac == false) ||
  2639. (ni_pi->cac_configuration_required == false))
  2640. return 0;
  2641. ret = si_program_cac_config_registers(adev, si_pi->lcac_config);
  2642. if (ret)
  2643. return ret;
  2644. ret = si_program_cac_config_registers(adev, si_pi->cac_override);
  2645. if (ret)
  2646. return ret;
  2647. ret = si_program_cac_config_registers(adev, si_pi->cac_weights);
  2648. if (ret)
  2649. return ret;
  2650. return 0;
  2651. }
  2652. static int si_enable_smc_cac(struct amdgpu_device *adev,
  2653. struct amdgpu_ps *amdgpu_new_state,
  2654. bool enable)
  2655. {
  2656. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2657. struct si_power_info *si_pi = si_get_pi(adev);
  2658. PPSMC_Result smc_result;
  2659. int ret = 0;
  2660. if (ni_pi->enable_cac) {
  2661. if (enable) {
  2662. if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
  2663. if (ni_pi->support_cac_long_term_average) {
  2664. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgEnable);
  2665. if (smc_result != PPSMC_Result_OK)
  2666. ni_pi->support_cac_long_term_average = false;
  2667. }
  2668. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
  2669. if (smc_result != PPSMC_Result_OK) {
  2670. ret = -EINVAL;
  2671. ni_pi->cac_enabled = false;
  2672. } else {
  2673. ni_pi->cac_enabled = true;
  2674. }
  2675. if (si_pi->enable_dte) {
  2676. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
  2677. if (smc_result != PPSMC_Result_OK)
  2678. ret = -EINVAL;
  2679. }
  2680. }
  2681. } else if (ni_pi->cac_enabled) {
  2682. if (si_pi->enable_dte)
  2683. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
  2684. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
  2685. ni_pi->cac_enabled = false;
  2686. if (ni_pi->support_cac_long_term_average)
  2687. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgDisable);
  2688. }
  2689. }
  2690. return ret;
  2691. }
  2692. static int si_init_smc_spll_table(struct amdgpu_device *adev)
  2693. {
  2694. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2695. struct si_power_info *si_pi = si_get_pi(adev);
  2696. SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
  2697. SISLANDS_SMC_SCLK_VALUE sclk_params;
  2698. u32 fb_div, p_div;
  2699. u32 clk_s, clk_v;
  2700. u32 sclk = 0;
  2701. int ret = 0;
  2702. u32 tmp;
  2703. int i;
  2704. if (si_pi->spll_table_start == 0)
  2705. return -EINVAL;
  2706. spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
  2707. if (spll_table == NULL)
  2708. return -ENOMEM;
  2709. for (i = 0; i < 256; i++) {
  2710. ret = si_calculate_sclk_params(adev, sclk, &sclk_params);
  2711. if (ret)
  2712. break;
  2713. p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
  2714. fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  2715. clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
  2716. clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
  2717. fb_div &= ~0x00001FFF;
  2718. fb_div >>= 1;
  2719. clk_v >>= 6;
  2720. if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
  2721. ret = -EINVAL;
  2722. if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
  2723. ret = -EINVAL;
  2724. if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  2725. ret = -EINVAL;
  2726. if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
  2727. ret = -EINVAL;
  2728. if (ret)
  2729. break;
  2730. tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
  2731. ((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
  2732. spll_table->freq[i] = cpu_to_be32(tmp);
  2733. tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
  2734. ((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
  2735. spll_table->ss[i] = cpu_to_be32(tmp);
  2736. sclk += 512;
  2737. }
  2738. if (!ret)
  2739. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->spll_table_start,
  2740. (u8 *)spll_table,
  2741. sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
  2742. si_pi->sram_end);
  2743. if (ret)
  2744. ni_pi->enable_power_containment = false;
  2745. kfree(spll_table);
  2746. return ret;
  2747. }
  2748. struct si_dpm_quirk {
  2749. u32 chip_vendor;
  2750. u32 chip_device;
  2751. u32 subsys_vendor;
  2752. u32 subsys_device;
  2753. u32 max_sclk;
  2754. u32 max_mclk;
  2755. };
  2756. /* cards with dpm stability problems */
  2757. static struct si_dpm_quirk si_dpm_quirk_list[] = {
  2758. /* PITCAIRN - https://bugs.freedesktop.org/show_bug.cgi?id=76490 */
  2759. { PCI_VENDOR_ID_ATI, 0x6810, 0x1462, 0x3036, 0, 120000 },
  2760. { PCI_VENDOR_ID_ATI, 0x6811, 0x174b, 0xe271, 0, 120000 },
  2761. { PCI_VENDOR_ID_ATI, 0x6810, 0x174b, 0xe271, 85000, 90000 },
  2762. { PCI_VENDOR_ID_ATI, 0x6811, 0x1462, 0x2015, 0, 120000 },
  2763. { PCI_VENDOR_ID_ATI, 0x6811, 0x1043, 0x2015, 0, 120000 },
  2764. { 0, 0, 0, 0 },
  2765. };
  2766. static u16 si_get_lower_of_leakage_and_vce_voltage(struct amdgpu_device *adev,
  2767. u16 vce_voltage)
  2768. {
  2769. u16 highest_leakage = 0;
  2770. struct si_power_info *si_pi = si_get_pi(adev);
  2771. int i;
  2772. for (i = 0; i < si_pi->leakage_voltage.count; i++){
  2773. if (highest_leakage < si_pi->leakage_voltage.entries[i].voltage)
  2774. highest_leakage = si_pi->leakage_voltage.entries[i].voltage;
  2775. }
  2776. if (si_pi->leakage_voltage.count && (highest_leakage < vce_voltage))
  2777. return highest_leakage;
  2778. return vce_voltage;
  2779. }
  2780. static int si_get_vce_clock_voltage(struct amdgpu_device *adev,
  2781. u32 evclk, u32 ecclk, u16 *voltage)
  2782. {
  2783. u32 i;
  2784. int ret = -EINVAL;
  2785. struct amdgpu_vce_clock_voltage_dependency_table *table =
  2786. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  2787. if (((evclk == 0) && (ecclk == 0)) ||
  2788. (table && (table->count == 0))) {
  2789. *voltage = 0;
  2790. return 0;
  2791. }
  2792. for (i = 0; i < table->count; i++) {
  2793. if ((evclk <= table->entries[i].evclk) &&
  2794. (ecclk <= table->entries[i].ecclk)) {
  2795. *voltage = table->entries[i].v;
  2796. ret = 0;
  2797. break;
  2798. }
  2799. }
  2800. /* if no match return the highest voltage */
  2801. if (ret)
  2802. *voltage = table->entries[table->count - 1].v;
  2803. *voltage = si_get_lower_of_leakage_and_vce_voltage(adev, *voltage);
  2804. return ret;
  2805. }
  2806. static bool si_dpm_vblank_too_short(struct amdgpu_device *adev)
  2807. {
  2808. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  2809. /* we never hit the non-gddr5 limit so disable it */
  2810. u32 switch_limit = adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 0;
  2811. if (vblank_time < switch_limit)
  2812. return true;
  2813. else
  2814. return false;
  2815. }
  2816. static int ni_copy_and_switch_arb_sets(struct amdgpu_device *adev,
  2817. u32 arb_freq_src, u32 arb_freq_dest)
  2818. {
  2819. u32 mc_arb_dram_timing;
  2820. u32 mc_arb_dram_timing2;
  2821. u32 burst_time;
  2822. u32 mc_cg_config;
  2823. switch (arb_freq_src) {
  2824. case MC_CG_ARB_FREQ_F0:
  2825. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  2826. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  2827. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE0_MASK) >> STATE0_SHIFT;
  2828. break;
  2829. case MC_CG_ARB_FREQ_F1:
  2830. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_1);
  2831. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_1);
  2832. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE1_MASK) >> STATE1_SHIFT;
  2833. break;
  2834. case MC_CG_ARB_FREQ_F2:
  2835. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_2);
  2836. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_2);
  2837. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE2_MASK) >> STATE2_SHIFT;
  2838. break;
  2839. case MC_CG_ARB_FREQ_F3:
  2840. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_3);
  2841. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_3);
  2842. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE3_MASK) >> STATE3_SHIFT;
  2843. break;
  2844. default:
  2845. return -EINVAL;
  2846. }
  2847. switch (arb_freq_dest) {
  2848. case MC_CG_ARB_FREQ_F0:
  2849. WREG32(MC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  2850. WREG32(MC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  2851. WREG32_P(MC_ARB_BURST_TIME, STATE0(burst_time), ~STATE0_MASK);
  2852. break;
  2853. case MC_CG_ARB_FREQ_F1:
  2854. WREG32(MC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  2855. WREG32(MC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  2856. WREG32_P(MC_ARB_BURST_TIME, STATE1(burst_time), ~STATE1_MASK);
  2857. break;
  2858. case MC_CG_ARB_FREQ_F2:
  2859. WREG32(MC_ARB_DRAM_TIMING_2, mc_arb_dram_timing);
  2860. WREG32(MC_ARB_DRAM_TIMING2_2, mc_arb_dram_timing2);
  2861. WREG32_P(MC_ARB_BURST_TIME, STATE2(burst_time), ~STATE2_MASK);
  2862. break;
  2863. case MC_CG_ARB_FREQ_F3:
  2864. WREG32(MC_ARB_DRAM_TIMING_3, mc_arb_dram_timing);
  2865. WREG32(MC_ARB_DRAM_TIMING2_3, mc_arb_dram_timing2);
  2866. WREG32_P(MC_ARB_BURST_TIME, STATE3(burst_time), ~STATE3_MASK);
  2867. break;
  2868. default:
  2869. return -EINVAL;
  2870. }
  2871. mc_cg_config = RREG32(MC_CG_CONFIG) | 0x0000000F;
  2872. WREG32(MC_CG_CONFIG, mc_cg_config);
  2873. WREG32_P(MC_ARB_CG, CG_ARB_REQ(arb_freq_dest), ~CG_ARB_REQ_MASK);
  2874. return 0;
  2875. }
  2876. static void ni_update_current_ps(struct amdgpu_device *adev,
  2877. struct amdgpu_ps *rps)
  2878. {
  2879. struct si_ps *new_ps = si_get_ps(rps);
  2880. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2881. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2882. eg_pi->current_rps = *rps;
  2883. ni_pi->current_ps = *new_ps;
  2884. eg_pi->current_rps.ps_priv = &ni_pi->current_ps;
  2885. }
  2886. static void ni_update_requested_ps(struct amdgpu_device *adev,
  2887. struct amdgpu_ps *rps)
  2888. {
  2889. struct si_ps *new_ps = si_get_ps(rps);
  2890. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2891. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2892. eg_pi->requested_rps = *rps;
  2893. ni_pi->requested_ps = *new_ps;
  2894. eg_pi->requested_rps.ps_priv = &ni_pi->requested_ps;
  2895. }
  2896. static void ni_set_uvd_clock_before_set_eng_clock(struct amdgpu_device *adev,
  2897. struct amdgpu_ps *new_ps,
  2898. struct amdgpu_ps *old_ps)
  2899. {
  2900. struct si_ps *new_state = si_get_ps(new_ps);
  2901. struct si_ps *current_state = si_get_ps(old_ps);
  2902. if ((new_ps->vclk == old_ps->vclk) &&
  2903. (new_ps->dclk == old_ps->dclk))
  2904. return;
  2905. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk >=
  2906. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  2907. return;
  2908. amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
  2909. }
  2910. static void ni_set_uvd_clock_after_set_eng_clock(struct amdgpu_device *adev,
  2911. struct amdgpu_ps *new_ps,
  2912. struct amdgpu_ps *old_ps)
  2913. {
  2914. struct si_ps *new_state = si_get_ps(new_ps);
  2915. struct si_ps *current_state = si_get_ps(old_ps);
  2916. if ((new_ps->vclk == old_ps->vclk) &&
  2917. (new_ps->dclk == old_ps->dclk))
  2918. return;
  2919. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk <
  2920. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  2921. return;
  2922. amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
  2923. }
  2924. static u16 btc_find_voltage(struct atom_voltage_table *table, u16 voltage)
  2925. {
  2926. unsigned int i;
  2927. for (i = 0; i < table->count; i++)
  2928. if (voltage <= table->entries[i].value)
  2929. return table->entries[i].value;
  2930. return table->entries[table->count - 1].value;
  2931. }
  2932. static u32 btc_find_valid_clock(struct amdgpu_clock_array *clocks,
  2933. u32 max_clock, u32 requested_clock)
  2934. {
  2935. unsigned int i;
  2936. if ((clocks == NULL) || (clocks->count == 0))
  2937. return (requested_clock < max_clock) ? requested_clock : max_clock;
  2938. for (i = 0; i < clocks->count; i++) {
  2939. if (clocks->values[i] >= requested_clock)
  2940. return (clocks->values[i] < max_clock) ? clocks->values[i] : max_clock;
  2941. }
  2942. return (clocks->values[clocks->count - 1] < max_clock) ?
  2943. clocks->values[clocks->count - 1] : max_clock;
  2944. }
  2945. static u32 btc_get_valid_mclk(struct amdgpu_device *adev,
  2946. u32 max_mclk, u32 requested_mclk)
  2947. {
  2948. return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_mclk_values,
  2949. max_mclk, requested_mclk);
  2950. }
  2951. static u32 btc_get_valid_sclk(struct amdgpu_device *adev,
  2952. u32 max_sclk, u32 requested_sclk)
  2953. {
  2954. return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_sclk_values,
  2955. max_sclk, requested_sclk);
  2956. }
  2957. static void btc_get_max_clock_from_voltage_dependency_table(struct amdgpu_clock_voltage_dependency_table *table,
  2958. u32 *max_clock)
  2959. {
  2960. u32 i, clock = 0;
  2961. if ((table == NULL) || (table->count == 0)) {
  2962. *max_clock = clock;
  2963. return;
  2964. }
  2965. for (i = 0; i < table->count; i++) {
  2966. if (clock < table->entries[i].clk)
  2967. clock = table->entries[i].clk;
  2968. }
  2969. *max_clock = clock;
  2970. }
  2971. static void btc_apply_voltage_dependency_rules(struct amdgpu_clock_voltage_dependency_table *table,
  2972. u32 clock, u16 max_voltage, u16 *voltage)
  2973. {
  2974. u32 i;
  2975. if ((table == NULL) || (table->count == 0))
  2976. return;
  2977. for (i= 0; i < table->count; i++) {
  2978. if (clock <= table->entries[i].clk) {
  2979. if (*voltage < table->entries[i].v)
  2980. *voltage = (u16)((table->entries[i].v < max_voltage) ?
  2981. table->entries[i].v : max_voltage);
  2982. return;
  2983. }
  2984. }
  2985. *voltage = (*voltage > max_voltage) ? *voltage : max_voltage;
  2986. }
  2987. static void btc_adjust_clock_combinations(struct amdgpu_device *adev,
  2988. const struct amdgpu_clock_and_voltage_limits *max_limits,
  2989. struct rv7xx_pl *pl)
  2990. {
  2991. if ((pl->mclk == 0) || (pl->sclk == 0))
  2992. return;
  2993. if (pl->mclk == pl->sclk)
  2994. return;
  2995. if (pl->mclk > pl->sclk) {
  2996. if (((pl->mclk + (pl->sclk - 1)) / pl->sclk) > adev->pm.dpm.dyn_state.mclk_sclk_ratio)
  2997. pl->sclk = btc_get_valid_sclk(adev,
  2998. max_limits->sclk,
  2999. (pl->mclk +
  3000. (adev->pm.dpm.dyn_state.mclk_sclk_ratio - 1)) /
  3001. adev->pm.dpm.dyn_state.mclk_sclk_ratio);
  3002. } else {
  3003. if ((pl->sclk - pl->mclk) > adev->pm.dpm.dyn_state.sclk_mclk_delta)
  3004. pl->mclk = btc_get_valid_mclk(adev,
  3005. max_limits->mclk,
  3006. pl->sclk -
  3007. adev->pm.dpm.dyn_state.sclk_mclk_delta);
  3008. }
  3009. }
  3010. static void btc_apply_voltage_delta_rules(struct amdgpu_device *adev,
  3011. u16 max_vddc, u16 max_vddci,
  3012. u16 *vddc, u16 *vddci)
  3013. {
  3014. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3015. u16 new_voltage;
  3016. if ((0 == *vddc) || (0 == *vddci))
  3017. return;
  3018. if (*vddc > *vddci) {
  3019. if ((*vddc - *vddci) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
  3020. new_voltage = btc_find_voltage(&eg_pi->vddci_voltage_table,
  3021. (*vddc - adev->pm.dpm.dyn_state.vddc_vddci_delta));
  3022. *vddci = (new_voltage < max_vddci) ? new_voltage : max_vddci;
  3023. }
  3024. } else {
  3025. if ((*vddci - *vddc) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
  3026. new_voltage = btc_find_voltage(&eg_pi->vddc_voltage_table,
  3027. (*vddci - adev->pm.dpm.dyn_state.vddc_vddci_delta));
  3028. *vddc = (new_voltage < max_vddc) ? new_voltage : max_vddc;
  3029. }
  3030. }
  3031. }
  3032. static enum amdgpu_pcie_gen r600_get_pcie_gen_support(struct amdgpu_device *adev,
  3033. u32 sys_mask,
  3034. enum amdgpu_pcie_gen asic_gen,
  3035. enum amdgpu_pcie_gen default_gen)
  3036. {
  3037. switch (asic_gen) {
  3038. case AMDGPU_PCIE_GEN1:
  3039. return AMDGPU_PCIE_GEN1;
  3040. case AMDGPU_PCIE_GEN2:
  3041. return AMDGPU_PCIE_GEN2;
  3042. case AMDGPU_PCIE_GEN3:
  3043. return AMDGPU_PCIE_GEN3;
  3044. default:
  3045. if ((sys_mask & DRM_PCIE_SPEED_80) && (default_gen == AMDGPU_PCIE_GEN3))
  3046. return AMDGPU_PCIE_GEN3;
  3047. else if ((sys_mask & DRM_PCIE_SPEED_50) && (default_gen == AMDGPU_PCIE_GEN2))
  3048. return AMDGPU_PCIE_GEN2;
  3049. else
  3050. return AMDGPU_PCIE_GEN1;
  3051. }
  3052. return AMDGPU_PCIE_GEN1;
  3053. }
  3054. static void r600_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
  3055. u32 *p, u32 *u)
  3056. {
  3057. u32 b_c = 0;
  3058. u32 i_c;
  3059. u32 tmp;
  3060. i_c = (i * r_c) / 100;
  3061. tmp = i_c >> p_b;
  3062. while (tmp) {
  3063. b_c++;
  3064. tmp >>= 1;
  3065. }
  3066. *u = (b_c + 1) / 2;
  3067. *p = i_c / (1 << (2 * (*u)));
  3068. }
  3069. static int r600_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th)
  3070. {
  3071. u32 k, a, ah, al;
  3072. u32 t1;
  3073. if ((fl == 0) || (fh == 0) || (fl > fh))
  3074. return -EINVAL;
  3075. k = (100 * fh) / fl;
  3076. t1 = (t * (k - 100));
  3077. a = (1000 * (100 * h + t1)) / (10000 + (t1 / 100));
  3078. a = (a + 5) / 10;
  3079. ah = ((a * t) + 5000) / 10000;
  3080. al = a - ah;
  3081. *th = t - ah;
  3082. *tl = t + al;
  3083. return 0;
  3084. }
  3085. static bool r600_is_uvd_state(u32 class, u32 class2)
  3086. {
  3087. if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  3088. return true;
  3089. if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  3090. return true;
  3091. if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  3092. return true;
  3093. if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  3094. return true;
  3095. if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  3096. return true;
  3097. return false;
  3098. }
  3099. static u8 rv770_get_memory_module_index(struct amdgpu_device *adev)
  3100. {
  3101. return (u8) ((RREG32(BIOS_SCRATCH_4) >> 16) & 0xff);
  3102. }
  3103. static void rv770_get_max_vddc(struct amdgpu_device *adev)
  3104. {
  3105. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3106. u16 vddc;
  3107. if (amdgpu_atombios_get_max_vddc(adev, 0, 0, &vddc))
  3108. pi->max_vddc = 0;
  3109. else
  3110. pi->max_vddc = vddc;
  3111. }
  3112. static void rv770_get_engine_memory_ss(struct amdgpu_device *adev)
  3113. {
  3114. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3115. struct amdgpu_atom_ss ss;
  3116. pi->sclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
  3117. ASIC_INTERNAL_ENGINE_SS, 0);
  3118. pi->mclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
  3119. ASIC_INTERNAL_MEMORY_SS, 0);
  3120. if (pi->sclk_ss || pi->mclk_ss)
  3121. pi->dynamic_ss = true;
  3122. else
  3123. pi->dynamic_ss = false;
  3124. }
  3125. static void si_apply_state_adjust_rules(struct amdgpu_device *adev,
  3126. struct amdgpu_ps *rps)
  3127. {
  3128. struct si_ps *ps = si_get_ps(rps);
  3129. struct amdgpu_clock_and_voltage_limits *max_limits;
  3130. bool disable_mclk_switching = false;
  3131. bool disable_sclk_switching = false;
  3132. u32 mclk, sclk;
  3133. u16 vddc, vddci, min_vce_voltage = 0;
  3134. u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
  3135. u32 max_sclk = 0, max_mclk = 0;
  3136. int i;
  3137. struct si_dpm_quirk *p = si_dpm_quirk_list;
  3138. /* Apply dpm quirks */
  3139. while (p && p->chip_device != 0) {
  3140. if (adev->pdev->vendor == p->chip_vendor &&
  3141. adev->pdev->device == p->chip_device &&
  3142. adev->pdev->subsystem_vendor == p->subsys_vendor &&
  3143. adev->pdev->subsystem_device == p->subsys_device) {
  3144. max_sclk = p->max_sclk;
  3145. max_mclk = p->max_mclk;
  3146. break;
  3147. }
  3148. ++p;
  3149. }
  3150. if (rps->vce_active) {
  3151. rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
  3152. rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
  3153. si_get_vce_clock_voltage(adev, rps->evclk, rps->ecclk,
  3154. &min_vce_voltage);
  3155. } else {
  3156. rps->evclk = 0;
  3157. rps->ecclk = 0;
  3158. }
  3159. if ((adev->pm.dpm.new_active_crtc_count > 1) ||
  3160. si_dpm_vblank_too_short(adev))
  3161. disable_mclk_switching = true;
  3162. if (rps->vclk || rps->dclk) {
  3163. disable_mclk_switching = true;
  3164. disable_sclk_switching = true;
  3165. }
  3166. if (adev->pm.dpm.ac_power)
  3167. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3168. else
  3169. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3170. for (i = ps->performance_level_count - 2; i >= 0; i--) {
  3171. if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
  3172. ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
  3173. }
  3174. if (adev->pm.dpm.ac_power == false) {
  3175. for (i = 0; i < ps->performance_level_count; i++) {
  3176. if (ps->performance_levels[i].mclk > max_limits->mclk)
  3177. ps->performance_levels[i].mclk = max_limits->mclk;
  3178. if (ps->performance_levels[i].sclk > max_limits->sclk)
  3179. ps->performance_levels[i].sclk = max_limits->sclk;
  3180. if (ps->performance_levels[i].vddc > max_limits->vddc)
  3181. ps->performance_levels[i].vddc = max_limits->vddc;
  3182. if (ps->performance_levels[i].vddci > max_limits->vddci)
  3183. ps->performance_levels[i].vddci = max_limits->vddci;
  3184. }
  3185. }
  3186. /* limit clocks to max supported clocks based on voltage dependency tables */
  3187. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  3188. &max_sclk_vddc);
  3189. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3190. &max_mclk_vddci);
  3191. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3192. &max_mclk_vddc);
  3193. for (i = 0; i < ps->performance_level_count; i++) {
  3194. if (max_sclk_vddc) {
  3195. if (ps->performance_levels[i].sclk > max_sclk_vddc)
  3196. ps->performance_levels[i].sclk = max_sclk_vddc;
  3197. }
  3198. if (max_mclk_vddci) {
  3199. if (ps->performance_levels[i].mclk > max_mclk_vddci)
  3200. ps->performance_levels[i].mclk = max_mclk_vddci;
  3201. }
  3202. if (max_mclk_vddc) {
  3203. if (ps->performance_levels[i].mclk > max_mclk_vddc)
  3204. ps->performance_levels[i].mclk = max_mclk_vddc;
  3205. }
  3206. if (max_mclk) {
  3207. if (ps->performance_levels[i].mclk > max_mclk)
  3208. ps->performance_levels[i].mclk = max_mclk;
  3209. }
  3210. if (max_sclk) {
  3211. if (ps->performance_levels[i].sclk > max_sclk)
  3212. ps->performance_levels[i].sclk = max_sclk;
  3213. }
  3214. }
  3215. /* XXX validate the min clocks required for display */
  3216. if (disable_mclk_switching) {
  3217. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  3218. vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
  3219. } else {
  3220. mclk = ps->performance_levels[0].mclk;
  3221. vddci = ps->performance_levels[0].vddci;
  3222. }
  3223. if (disable_sclk_switching) {
  3224. sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
  3225. vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
  3226. } else {
  3227. sclk = ps->performance_levels[0].sclk;
  3228. vddc = ps->performance_levels[0].vddc;
  3229. }
  3230. if (rps->vce_active) {
  3231. if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
  3232. sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
  3233. if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
  3234. mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
  3235. }
  3236. /* adjusted low state */
  3237. ps->performance_levels[0].sclk = sclk;
  3238. ps->performance_levels[0].mclk = mclk;
  3239. ps->performance_levels[0].vddc = vddc;
  3240. ps->performance_levels[0].vddci = vddci;
  3241. if (disable_sclk_switching) {
  3242. sclk = ps->performance_levels[0].sclk;
  3243. for (i = 1; i < ps->performance_level_count; i++) {
  3244. if (sclk < ps->performance_levels[i].sclk)
  3245. sclk = ps->performance_levels[i].sclk;
  3246. }
  3247. for (i = 0; i < ps->performance_level_count; i++) {
  3248. ps->performance_levels[i].sclk = sclk;
  3249. ps->performance_levels[i].vddc = vddc;
  3250. }
  3251. } else {
  3252. for (i = 1; i < ps->performance_level_count; i++) {
  3253. if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
  3254. ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
  3255. if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
  3256. ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
  3257. }
  3258. }
  3259. if (disable_mclk_switching) {
  3260. mclk = ps->performance_levels[0].mclk;
  3261. for (i = 1; i < ps->performance_level_count; i++) {
  3262. if (mclk < ps->performance_levels[i].mclk)
  3263. mclk = ps->performance_levels[i].mclk;
  3264. }
  3265. for (i = 0; i < ps->performance_level_count; i++) {
  3266. ps->performance_levels[i].mclk = mclk;
  3267. ps->performance_levels[i].vddci = vddci;
  3268. }
  3269. } else {
  3270. for (i = 1; i < ps->performance_level_count; i++) {
  3271. if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
  3272. ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
  3273. if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
  3274. ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
  3275. }
  3276. }
  3277. for (i = 0; i < ps->performance_level_count; i++)
  3278. btc_adjust_clock_combinations(adev, max_limits,
  3279. &ps->performance_levels[i]);
  3280. for (i = 0; i < ps->performance_level_count; i++) {
  3281. if (ps->performance_levels[i].vddc < min_vce_voltage)
  3282. ps->performance_levels[i].vddc = min_vce_voltage;
  3283. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  3284. ps->performance_levels[i].sclk,
  3285. max_limits->vddc, &ps->performance_levels[i].vddc);
  3286. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3287. ps->performance_levels[i].mclk,
  3288. max_limits->vddci, &ps->performance_levels[i].vddci);
  3289. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3290. ps->performance_levels[i].mclk,
  3291. max_limits->vddc, &ps->performance_levels[i].vddc);
  3292. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  3293. adev->clock.current_dispclk,
  3294. max_limits->vddc, &ps->performance_levels[i].vddc);
  3295. }
  3296. for (i = 0; i < ps->performance_level_count; i++) {
  3297. btc_apply_voltage_delta_rules(adev,
  3298. max_limits->vddc, max_limits->vddci,
  3299. &ps->performance_levels[i].vddc,
  3300. &ps->performance_levels[i].vddci);
  3301. }
  3302. ps->dc_compatible = true;
  3303. for (i = 0; i < ps->performance_level_count; i++) {
  3304. if (ps->performance_levels[i].vddc > adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
  3305. ps->dc_compatible = false;
  3306. }
  3307. }
  3308. #if 0
  3309. static int si_read_smc_soft_register(struct amdgpu_device *adev,
  3310. u16 reg_offset, u32 *value)
  3311. {
  3312. struct si_power_info *si_pi = si_get_pi(adev);
  3313. return amdgpu_si_read_smc_sram_dword(adev,
  3314. si_pi->soft_regs_start + reg_offset, value,
  3315. si_pi->sram_end);
  3316. }
  3317. #endif
  3318. static int si_write_smc_soft_register(struct amdgpu_device *adev,
  3319. u16 reg_offset, u32 value)
  3320. {
  3321. struct si_power_info *si_pi = si_get_pi(adev);
  3322. return amdgpu_si_write_smc_sram_dword(adev,
  3323. si_pi->soft_regs_start + reg_offset,
  3324. value, si_pi->sram_end);
  3325. }
  3326. static bool si_is_special_1gb_platform(struct amdgpu_device *adev)
  3327. {
  3328. bool ret = false;
  3329. u32 tmp, width, row, column, bank, density;
  3330. bool is_memory_gddr5, is_special;
  3331. tmp = RREG32(MC_SEQ_MISC0);
  3332. is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
  3333. is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
  3334. & (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
  3335. WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
  3336. width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
  3337. tmp = RREG32(MC_ARB_RAMCFG);
  3338. row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
  3339. column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
  3340. bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
  3341. density = (1 << (row + column - 20 + bank)) * width;
  3342. if ((adev->pdev->device == 0x6819) &&
  3343. is_memory_gddr5 && is_special && (density == 0x400))
  3344. ret = true;
  3345. return ret;
  3346. }
  3347. static void si_get_leakage_vddc(struct amdgpu_device *adev)
  3348. {
  3349. struct si_power_info *si_pi = si_get_pi(adev);
  3350. u16 vddc, count = 0;
  3351. int i, ret;
  3352. for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
  3353. ret = amdgpu_atombios_get_leakage_vddc_based_on_leakage_idx(adev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
  3354. if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
  3355. si_pi->leakage_voltage.entries[count].voltage = vddc;
  3356. si_pi->leakage_voltage.entries[count].leakage_index =
  3357. SISLANDS_LEAKAGE_INDEX0 + i;
  3358. count++;
  3359. }
  3360. }
  3361. si_pi->leakage_voltage.count = count;
  3362. }
  3363. static int si_get_leakage_voltage_from_leakage_index(struct amdgpu_device *adev,
  3364. u32 index, u16 *leakage_voltage)
  3365. {
  3366. struct si_power_info *si_pi = si_get_pi(adev);
  3367. int i;
  3368. if (leakage_voltage == NULL)
  3369. return -EINVAL;
  3370. if ((index & 0xff00) != 0xff00)
  3371. return -EINVAL;
  3372. if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
  3373. return -EINVAL;
  3374. if (index < SISLANDS_LEAKAGE_INDEX0)
  3375. return -EINVAL;
  3376. for (i = 0; i < si_pi->leakage_voltage.count; i++) {
  3377. if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
  3378. *leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
  3379. return 0;
  3380. }
  3381. }
  3382. return -EAGAIN;
  3383. }
  3384. static void si_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
  3385. {
  3386. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3387. bool want_thermal_protection;
  3388. enum amdgpu_dpm_event_src dpm_event_src;
  3389. switch (sources) {
  3390. case 0:
  3391. default:
  3392. want_thermal_protection = false;
  3393. break;
  3394. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
  3395. want_thermal_protection = true;
  3396. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
  3397. break;
  3398. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  3399. want_thermal_protection = true;
  3400. dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
  3401. break;
  3402. case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  3403. (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  3404. want_thermal_protection = true;
  3405. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  3406. break;
  3407. }
  3408. if (want_thermal_protection) {
  3409. WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
  3410. if (pi->thermal_protection)
  3411. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  3412. } else {
  3413. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  3414. }
  3415. }
  3416. static void si_enable_auto_throttle_source(struct amdgpu_device *adev,
  3417. enum amdgpu_dpm_auto_throttle_src source,
  3418. bool enable)
  3419. {
  3420. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3421. if (enable) {
  3422. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  3423. pi->active_auto_throttle_sources |= 1 << source;
  3424. si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  3425. }
  3426. } else {
  3427. if (pi->active_auto_throttle_sources & (1 << source)) {
  3428. pi->active_auto_throttle_sources &= ~(1 << source);
  3429. si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  3430. }
  3431. }
  3432. }
  3433. static void si_start_dpm(struct amdgpu_device *adev)
  3434. {
  3435. WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
  3436. }
  3437. static void si_stop_dpm(struct amdgpu_device *adev)
  3438. {
  3439. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  3440. }
  3441. static void si_enable_sclk_control(struct amdgpu_device *adev, bool enable)
  3442. {
  3443. if (enable)
  3444. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
  3445. else
  3446. WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
  3447. }
  3448. #if 0
  3449. static int si_notify_hardware_of_thermal_state(struct amdgpu_device *adev,
  3450. u32 thermal_level)
  3451. {
  3452. PPSMC_Result ret;
  3453. if (thermal_level == 0) {
  3454. ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
  3455. if (ret == PPSMC_Result_OK)
  3456. return 0;
  3457. else
  3458. return -EINVAL;
  3459. }
  3460. return 0;
  3461. }
  3462. static void si_notify_hardware_vpu_recovery_event(struct amdgpu_device *adev)
  3463. {
  3464. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
  3465. }
  3466. #endif
  3467. #if 0
  3468. static int si_notify_hw_of_powersource(struct amdgpu_device *adev, bool ac_power)
  3469. {
  3470. if (ac_power)
  3471. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
  3472. 0 : -EINVAL;
  3473. return 0;
  3474. }
  3475. #endif
  3476. static PPSMC_Result si_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  3477. PPSMC_Msg msg, u32 parameter)
  3478. {
  3479. WREG32(SMC_SCRATCH0, parameter);
  3480. return amdgpu_si_send_msg_to_smc(adev, msg);
  3481. }
  3482. static int si_restrict_performance_levels_before_switch(struct amdgpu_device *adev)
  3483. {
  3484. if (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
  3485. return -EINVAL;
  3486. return (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
  3487. 0 : -EINVAL;
  3488. }
  3489. static int si_dpm_force_performance_level(struct amdgpu_device *adev,
  3490. enum amdgpu_dpm_forced_level level)
  3491. {
  3492. struct amdgpu_ps *rps = adev->pm.dpm.current_ps;
  3493. struct si_ps *ps = si_get_ps(rps);
  3494. u32 levels = ps->performance_level_count;
  3495. if (level == AMDGPU_DPM_FORCED_LEVEL_HIGH) {
  3496. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
  3497. return -EINVAL;
  3498. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
  3499. return -EINVAL;
  3500. } else if (level == AMDGPU_DPM_FORCED_LEVEL_LOW) {
  3501. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  3502. return -EINVAL;
  3503. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
  3504. return -EINVAL;
  3505. } else if (level == AMDGPU_DPM_FORCED_LEVEL_AUTO) {
  3506. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  3507. return -EINVAL;
  3508. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
  3509. return -EINVAL;
  3510. }
  3511. adev->pm.dpm.forced_level = level;
  3512. return 0;
  3513. }
  3514. #if 0
  3515. static int si_set_boot_state(struct amdgpu_device *adev)
  3516. {
  3517. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
  3518. 0 : -EINVAL;
  3519. }
  3520. #endif
  3521. static int si_set_sw_state(struct amdgpu_device *adev)
  3522. {
  3523. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
  3524. 0 : -EINVAL;
  3525. }
  3526. static int si_halt_smc(struct amdgpu_device *adev)
  3527. {
  3528. if (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
  3529. return -EINVAL;
  3530. return (amdgpu_si_wait_for_smc_inactive(adev) == PPSMC_Result_OK) ?
  3531. 0 : -EINVAL;
  3532. }
  3533. static int si_resume_smc(struct amdgpu_device *adev)
  3534. {
  3535. if (amdgpu_si_send_msg_to_smc(adev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
  3536. return -EINVAL;
  3537. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
  3538. 0 : -EINVAL;
  3539. }
  3540. static void si_dpm_start_smc(struct amdgpu_device *adev)
  3541. {
  3542. amdgpu_si_program_jump_on_start(adev);
  3543. amdgpu_si_start_smc(adev);
  3544. amdgpu_si_smc_clock(adev, true);
  3545. }
  3546. static void si_dpm_stop_smc(struct amdgpu_device *adev)
  3547. {
  3548. amdgpu_si_reset_smc(adev);
  3549. amdgpu_si_smc_clock(adev, false);
  3550. }
  3551. static int si_process_firmware_header(struct amdgpu_device *adev)
  3552. {
  3553. struct si_power_info *si_pi = si_get_pi(adev);
  3554. u32 tmp;
  3555. int ret;
  3556. ret = amdgpu_si_read_smc_sram_dword(adev,
  3557. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3558. SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
  3559. &tmp, si_pi->sram_end);
  3560. if (ret)
  3561. return ret;
  3562. si_pi->state_table_start = tmp;
  3563. ret = amdgpu_si_read_smc_sram_dword(adev,
  3564. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3565. SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
  3566. &tmp, si_pi->sram_end);
  3567. if (ret)
  3568. return ret;
  3569. si_pi->soft_regs_start = tmp;
  3570. ret = amdgpu_si_read_smc_sram_dword(adev,
  3571. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3572. SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
  3573. &tmp, si_pi->sram_end);
  3574. if (ret)
  3575. return ret;
  3576. si_pi->mc_reg_table_start = tmp;
  3577. ret = amdgpu_si_read_smc_sram_dword(adev,
  3578. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3579. SISLANDS_SMC_FIRMWARE_HEADER_fanTable,
  3580. &tmp, si_pi->sram_end);
  3581. if (ret)
  3582. return ret;
  3583. si_pi->fan_table_start = tmp;
  3584. ret = amdgpu_si_read_smc_sram_dword(adev,
  3585. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3586. SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
  3587. &tmp, si_pi->sram_end);
  3588. if (ret)
  3589. return ret;
  3590. si_pi->arb_table_start = tmp;
  3591. ret = amdgpu_si_read_smc_sram_dword(adev,
  3592. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3593. SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
  3594. &tmp, si_pi->sram_end);
  3595. if (ret)
  3596. return ret;
  3597. si_pi->cac_table_start = tmp;
  3598. ret = amdgpu_si_read_smc_sram_dword(adev,
  3599. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3600. SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
  3601. &tmp, si_pi->sram_end);
  3602. if (ret)
  3603. return ret;
  3604. si_pi->dte_table_start = tmp;
  3605. ret = amdgpu_si_read_smc_sram_dword(adev,
  3606. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3607. SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
  3608. &tmp, si_pi->sram_end);
  3609. if (ret)
  3610. return ret;
  3611. si_pi->spll_table_start = tmp;
  3612. ret = amdgpu_si_read_smc_sram_dword(adev,
  3613. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3614. SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
  3615. &tmp, si_pi->sram_end);
  3616. if (ret)
  3617. return ret;
  3618. si_pi->papm_cfg_table_start = tmp;
  3619. return ret;
  3620. }
  3621. static void si_read_clock_registers(struct amdgpu_device *adev)
  3622. {
  3623. struct si_power_info *si_pi = si_get_pi(adev);
  3624. si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  3625. si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
  3626. si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
  3627. si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
  3628. si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
  3629. si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
  3630. si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  3631. si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  3632. si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  3633. si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  3634. si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
  3635. si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
  3636. si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
  3637. si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  3638. si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  3639. }
  3640. static void si_enable_thermal_protection(struct amdgpu_device *adev,
  3641. bool enable)
  3642. {
  3643. if (enable)
  3644. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  3645. else
  3646. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  3647. }
  3648. static void si_enable_acpi_power_management(struct amdgpu_device *adev)
  3649. {
  3650. WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
  3651. }
  3652. #if 0
  3653. static int si_enter_ulp_state(struct amdgpu_device *adev)
  3654. {
  3655. WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  3656. udelay(25000);
  3657. return 0;
  3658. }
  3659. static int si_exit_ulp_state(struct amdgpu_device *adev)
  3660. {
  3661. int i;
  3662. WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  3663. udelay(7000);
  3664. for (i = 0; i < adev->usec_timeout; i++) {
  3665. if (RREG32(SMC_RESP_0) == 1)
  3666. break;
  3667. udelay(1000);
  3668. }
  3669. return 0;
  3670. }
  3671. #endif
  3672. static int si_notify_smc_display_change(struct amdgpu_device *adev,
  3673. bool has_display)
  3674. {
  3675. PPSMC_Msg msg = has_display ?
  3676. PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  3677. return (amdgpu_si_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ?
  3678. 0 : -EINVAL;
  3679. }
  3680. static void si_program_response_times(struct amdgpu_device *adev)
  3681. {
  3682. u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
  3683. u32 vddc_dly, acpi_dly, vbi_dly;
  3684. u32 reference_clock;
  3685. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
  3686. voltage_response_time = (u32)adev->pm.dpm.voltage_response_time;
  3687. backbias_response_time = (u32)adev->pm.dpm.backbias_response_time;
  3688. if (voltage_response_time == 0)
  3689. voltage_response_time = 1000;
  3690. acpi_delay_time = 15000;
  3691. vbi_time_out = 100000;
  3692. reference_clock = amdgpu_asic_get_xclk(adev);
  3693. vddc_dly = (voltage_response_time * reference_clock) / 100;
  3694. acpi_dly = (acpi_delay_time * reference_clock) / 100;
  3695. vbi_dly = (vbi_time_out * reference_clock) / 100;
  3696. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
  3697. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
  3698. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
  3699. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
  3700. }
  3701. static void si_program_ds_registers(struct amdgpu_device *adev)
  3702. {
  3703. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3704. u32 tmp;
  3705. /* DEEP_SLEEP_CLK_SEL field should be 0x10 on tahiti A0 */
  3706. if (adev->asic_type == CHIP_TAHITI && adev->rev_id == 0x0)
  3707. tmp = 0x10;
  3708. else
  3709. tmp = 0x1;
  3710. if (eg_pi->sclk_deep_sleep) {
  3711. WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
  3712. WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
  3713. ~AUTOSCALE_ON_SS_CLEAR);
  3714. }
  3715. }
  3716. static void si_program_display_gap(struct amdgpu_device *adev)
  3717. {
  3718. u32 tmp, pipe;
  3719. int i;
  3720. tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  3721. if (adev->pm.dpm.new_active_crtc_count > 0)
  3722. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  3723. else
  3724. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  3725. if (adev->pm.dpm.new_active_crtc_count > 1)
  3726. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  3727. else
  3728. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  3729. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  3730. tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
  3731. pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
  3732. if ((adev->pm.dpm.new_active_crtc_count > 0) &&
  3733. (!(adev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
  3734. /* find the first active crtc */
  3735. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  3736. if (adev->pm.dpm.new_active_crtcs & (1 << i))
  3737. break;
  3738. }
  3739. if (i == adev->mode_info.num_crtc)
  3740. pipe = 0;
  3741. else
  3742. pipe = i;
  3743. tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
  3744. tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
  3745. WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
  3746. }
  3747. /* Setting this to false forces the performance state to low if the crtcs are disabled.
  3748. * This can be a problem on PowerXpress systems or if you want to use the card
  3749. * for offscreen rendering or compute if there are no crtcs enabled.
  3750. */
  3751. si_notify_smc_display_change(adev, adev->pm.dpm.new_active_crtc_count > 0);
  3752. }
  3753. static void si_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
  3754. {
  3755. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3756. if (enable) {
  3757. if (pi->sclk_ss)
  3758. WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
  3759. } else {
  3760. WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
  3761. WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
  3762. }
  3763. }
  3764. static void si_setup_bsp(struct amdgpu_device *adev)
  3765. {
  3766. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3767. u32 xclk = amdgpu_asic_get_xclk(adev);
  3768. r600_calculate_u_and_p(pi->asi,
  3769. xclk,
  3770. 16,
  3771. &pi->bsp,
  3772. &pi->bsu);
  3773. r600_calculate_u_and_p(pi->pasi,
  3774. xclk,
  3775. 16,
  3776. &pi->pbsp,
  3777. &pi->pbsu);
  3778. pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
  3779. pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
  3780. WREG32(CG_BSP, pi->dsp);
  3781. }
  3782. static void si_program_git(struct amdgpu_device *adev)
  3783. {
  3784. WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
  3785. }
  3786. static void si_program_tp(struct amdgpu_device *adev)
  3787. {
  3788. int i;
  3789. enum r600_td td = R600_TD_DFLT;
  3790. for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
  3791. WREG32(CG_FFCT_0 + i, (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
  3792. if (td == R600_TD_AUTO)
  3793. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
  3794. else
  3795. WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
  3796. if (td == R600_TD_UP)
  3797. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
  3798. if (td == R600_TD_DOWN)
  3799. WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
  3800. }
  3801. static void si_program_tpp(struct amdgpu_device *adev)
  3802. {
  3803. WREG32(CG_TPC, R600_TPC_DFLT);
  3804. }
  3805. static void si_program_sstp(struct amdgpu_device *adev)
  3806. {
  3807. WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  3808. }
  3809. static void si_enable_display_gap(struct amdgpu_device *adev)
  3810. {
  3811. u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
  3812. tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  3813. tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  3814. DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
  3815. tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
  3816. tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
  3817. DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
  3818. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  3819. }
  3820. static void si_program_vc(struct amdgpu_device *adev)
  3821. {
  3822. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3823. WREG32(CG_FTV, pi->vrc);
  3824. }
  3825. static void si_clear_vc(struct amdgpu_device *adev)
  3826. {
  3827. WREG32(CG_FTV, 0);
  3828. }
  3829. static u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
  3830. {
  3831. u8 mc_para_index;
  3832. if (memory_clock < 10000)
  3833. mc_para_index = 0;
  3834. else if (memory_clock >= 80000)
  3835. mc_para_index = 0x0f;
  3836. else
  3837. mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
  3838. return mc_para_index;
  3839. }
  3840. static u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
  3841. {
  3842. u8 mc_para_index;
  3843. if (strobe_mode) {
  3844. if (memory_clock < 12500)
  3845. mc_para_index = 0x00;
  3846. else if (memory_clock > 47500)
  3847. mc_para_index = 0x0f;
  3848. else
  3849. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  3850. } else {
  3851. if (memory_clock < 65000)
  3852. mc_para_index = 0x00;
  3853. else if (memory_clock > 135000)
  3854. mc_para_index = 0x0f;
  3855. else
  3856. mc_para_index = (u8)((memory_clock - 60000) / 5000);
  3857. }
  3858. return mc_para_index;
  3859. }
  3860. static u8 si_get_strobe_mode_settings(struct amdgpu_device *adev, u32 mclk)
  3861. {
  3862. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3863. bool strobe_mode = false;
  3864. u8 result = 0;
  3865. if (mclk <= pi->mclk_strobe_mode_threshold)
  3866. strobe_mode = true;
  3867. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  3868. result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
  3869. else
  3870. result = si_get_ddr3_mclk_frequency_ratio(mclk);
  3871. if (strobe_mode)
  3872. result |= SISLANDS_SMC_STROBE_ENABLE;
  3873. return result;
  3874. }
  3875. static int si_upload_firmware(struct amdgpu_device *adev)
  3876. {
  3877. struct si_power_info *si_pi = si_get_pi(adev);
  3878. amdgpu_si_reset_smc(adev);
  3879. amdgpu_si_smc_clock(adev, false);
  3880. return amdgpu_si_load_smc_ucode(adev, si_pi->sram_end);
  3881. }
  3882. static bool si_validate_phase_shedding_tables(struct amdgpu_device *adev,
  3883. const struct atom_voltage_table *table,
  3884. const struct amdgpu_phase_shedding_limits_table *limits)
  3885. {
  3886. u32 data, num_bits, num_levels;
  3887. if ((table == NULL) || (limits == NULL))
  3888. return false;
  3889. data = table->mask_low;
  3890. num_bits = hweight32(data);
  3891. if (num_bits == 0)
  3892. return false;
  3893. num_levels = (1 << num_bits);
  3894. if (table->count != num_levels)
  3895. return false;
  3896. if (limits->count != (num_levels - 1))
  3897. return false;
  3898. return true;
  3899. }
  3900. static void si_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
  3901. u32 max_voltage_steps,
  3902. struct atom_voltage_table *voltage_table)
  3903. {
  3904. unsigned int i, diff;
  3905. if (voltage_table->count <= max_voltage_steps)
  3906. return;
  3907. diff = voltage_table->count - max_voltage_steps;
  3908. for (i= 0; i < max_voltage_steps; i++)
  3909. voltage_table->entries[i] = voltage_table->entries[i + diff];
  3910. voltage_table->count = max_voltage_steps;
  3911. }
  3912. static int si_get_svi2_voltage_table(struct amdgpu_device *adev,
  3913. struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
  3914. struct atom_voltage_table *voltage_table)
  3915. {
  3916. u32 i;
  3917. if (voltage_dependency_table == NULL)
  3918. return -EINVAL;
  3919. voltage_table->mask_low = 0;
  3920. voltage_table->phase_delay = 0;
  3921. voltage_table->count = voltage_dependency_table->count;
  3922. for (i = 0; i < voltage_table->count; i++) {
  3923. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  3924. voltage_table->entries[i].smio_low = 0;
  3925. }
  3926. return 0;
  3927. }
  3928. static int si_construct_voltage_tables(struct amdgpu_device *adev)
  3929. {
  3930. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3931. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3932. struct si_power_info *si_pi = si_get_pi(adev);
  3933. int ret;
  3934. if (pi->voltage_control) {
  3935. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  3936. VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
  3937. if (ret)
  3938. return ret;
  3939. if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3940. si_trim_voltage_table_to_fit_state_table(adev,
  3941. SISLANDS_MAX_NO_VREG_STEPS,
  3942. &eg_pi->vddc_voltage_table);
  3943. } else if (si_pi->voltage_control_svi2) {
  3944. ret = si_get_svi2_voltage_table(adev,
  3945. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3946. &eg_pi->vddc_voltage_table);
  3947. if (ret)
  3948. return ret;
  3949. } else {
  3950. return -EINVAL;
  3951. }
  3952. if (eg_pi->vddci_control) {
  3953. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
  3954. VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
  3955. if (ret)
  3956. return ret;
  3957. if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3958. si_trim_voltage_table_to_fit_state_table(adev,
  3959. SISLANDS_MAX_NO_VREG_STEPS,
  3960. &eg_pi->vddci_voltage_table);
  3961. }
  3962. if (si_pi->vddci_control_svi2) {
  3963. ret = si_get_svi2_voltage_table(adev,
  3964. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3965. &eg_pi->vddci_voltage_table);
  3966. if (ret)
  3967. return ret;
  3968. }
  3969. if (pi->mvdd_control) {
  3970. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
  3971. VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
  3972. if (ret) {
  3973. pi->mvdd_control = false;
  3974. return ret;
  3975. }
  3976. if (si_pi->mvdd_voltage_table.count == 0) {
  3977. pi->mvdd_control = false;
  3978. return -EINVAL;
  3979. }
  3980. if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3981. si_trim_voltage_table_to_fit_state_table(adev,
  3982. SISLANDS_MAX_NO_VREG_STEPS,
  3983. &si_pi->mvdd_voltage_table);
  3984. }
  3985. if (si_pi->vddc_phase_shed_control) {
  3986. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  3987. VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
  3988. if (ret)
  3989. si_pi->vddc_phase_shed_control = false;
  3990. if ((si_pi->vddc_phase_shed_table.count == 0) ||
  3991. (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
  3992. si_pi->vddc_phase_shed_control = false;
  3993. }
  3994. return 0;
  3995. }
  3996. static void si_populate_smc_voltage_table(struct amdgpu_device *adev,
  3997. const struct atom_voltage_table *voltage_table,
  3998. SISLANDS_SMC_STATETABLE *table)
  3999. {
  4000. unsigned int i;
  4001. for (i = 0; i < voltage_table->count; i++)
  4002. table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
  4003. }
  4004. static int si_populate_smc_voltage_tables(struct amdgpu_device *adev,
  4005. SISLANDS_SMC_STATETABLE *table)
  4006. {
  4007. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4008. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4009. struct si_power_info *si_pi = si_get_pi(adev);
  4010. u8 i;
  4011. if (si_pi->voltage_control_svi2) {
  4012. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc,
  4013. si_pi->svc_gpio_id);
  4014. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd,
  4015. si_pi->svd_gpio_id);
  4016. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_plat_type,
  4017. 2);
  4018. } else {
  4019. if (eg_pi->vddc_voltage_table.count) {
  4020. si_populate_smc_voltage_table(adev, &eg_pi->vddc_voltage_table, table);
  4021. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
  4022. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  4023. for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
  4024. if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
  4025. table->maxVDDCIndexInPPTable = i;
  4026. break;
  4027. }
  4028. }
  4029. }
  4030. if (eg_pi->vddci_voltage_table.count) {
  4031. si_populate_smc_voltage_table(adev, &eg_pi->vddci_voltage_table, table);
  4032. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
  4033. cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
  4034. }
  4035. if (si_pi->mvdd_voltage_table.count) {
  4036. si_populate_smc_voltage_table(adev, &si_pi->mvdd_voltage_table, table);
  4037. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
  4038. cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
  4039. }
  4040. if (si_pi->vddc_phase_shed_control) {
  4041. if (si_validate_phase_shedding_tables(adev, &si_pi->vddc_phase_shed_table,
  4042. &adev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
  4043. si_populate_smc_voltage_table(adev, &si_pi->vddc_phase_shed_table, table);
  4044. table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
  4045. cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
  4046. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
  4047. (u32)si_pi->vddc_phase_shed_table.phase_delay);
  4048. } else {
  4049. si_pi->vddc_phase_shed_control = false;
  4050. }
  4051. }
  4052. }
  4053. return 0;
  4054. }
  4055. static int si_populate_voltage_value(struct amdgpu_device *adev,
  4056. const struct atom_voltage_table *table,
  4057. u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4058. {
  4059. unsigned int i;
  4060. for (i = 0; i < table->count; i++) {
  4061. if (value <= table->entries[i].value) {
  4062. voltage->index = (u8)i;
  4063. voltage->value = cpu_to_be16(table->entries[i].value);
  4064. break;
  4065. }
  4066. }
  4067. if (i >= table->count)
  4068. return -EINVAL;
  4069. return 0;
  4070. }
  4071. static int si_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
  4072. SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4073. {
  4074. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4075. struct si_power_info *si_pi = si_get_pi(adev);
  4076. if (pi->mvdd_control) {
  4077. if (mclk <= pi->mvdd_split_frequency)
  4078. voltage->index = 0;
  4079. else
  4080. voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
  4081. voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
  4082. }
  4083. return 0;
  4084. }
  4085. static int si_get_std_voltage_value(struct amdgpu_device *adev,
  4086. SISLANDS_SMC_VOLTAGE_VALUE *voltage,
  4087. u16 *std_voltage)
  4088. {
  4089. u16 v_index;
  4090. bool voltage_found = false;
  4091. *std_voltage = be16_to_cpu(voltage->value);
  4092. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  4093. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
  4094. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  4095. return -EINVAL;
  4096. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  4097. if (be16_to_cpu(voltage->value) ==
  4098. (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  4099. voltage_found = true;
  4100. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4101. *std_voltage =
  4102. adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
  4103. else
  4104. *std_voltage =
  4105. adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
  4106. break;
  4107. }
  4108. }
  4109. if (!voltage_found) {
  4110. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  4111. if (be16_to_cpu(voltage->value) <=
  4112. (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  4113. voltage_found = true;
  4114. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4115. *std_voltage =
  4116. adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
  4117. else
  4118. *std_voltage =
  4119. adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
  4120. break;
  4121. }
  4122. }
  4123. }
  4124. } else {
  4125. if ((u32)voltage->index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4126. *std_voltage = adev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
  4127. }
  4128. }
  4129. return 0;
  4130. }
  4131. static int si_populate_std_voltage_value(struct amdgpu_device *adev,
  4132. u16 value, u8 index,
  4133. SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4134. {
  4135. voltage->index = index;
  4136. voltage->value = cpu_to_be16(value);
  4137. return 0;
  4138. }
  4139. static int si_populate_phase_shedding_value(struct amdgpu_device *adev,
  4140. const struct amdgpu_phase_shedding_limits_table *limits,
  4141. u16 voltage, u32 sclk, u32 mclk,
  4142. SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
  4143. {
  4144. unsigned int i;
  4145. for (i = 0; i < limits->count; i++) {
  4146. if ((voltage <= limits->entries[i].voltage) &&
  4147. (sclk <= limits->entries[i].sclk) &&
  4148. (mclk <= limits->entries[i].mclk))
  4149. break;
  4150. }
  4151. smc_voltage->phase_settings = (u8)i;
  4152. return 0;
  4153. }
  4154. static int si_init_arb_table_index(struct amdgpu_device *adev)
  4155. {
  4156. struct si_power_info *si_pi = si_get_pi(adev);
  4157. u32 tmp;
  4158. int ret;
  4159. ret = amdgpu_si_read_smc_sram_dword(adev, si_pi->arb_table_start,
  4160. &tmp, si_pi->sram_end);
  4161. if (ret)
  4162. return ret;
  4163. tmp &= 0x00FFFFFF;
  4164. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  4165. return amdgpu_si_write_smc_sram_dword(adev, si_pi->arb_table_start,
  4166. tmp, si_pi->sram_end);
  4167. }
  4168. static int si_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
  4169. {
  4170. return ni_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  4171. }
  4172. static int si_reset_to_default(struct amdgpu_device *adev)
  4173. {
  4174. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  4175. 0 : -EINVAL;
  4176. }
  4177. static int si_force_switch_to_arb_f0(struct amdgpu_device *adev)
  4178. {
  4179. struct si_power_info *si_pi = si_get_pi(adev);
  4180. u32 tmp;
  4181. int ret;
  4182. ret = amdgpu_si_read_smc_sram_dword(adev, si_pi->arb_table_start,
  4183. &tmp, si_pi->sram_end);
  4184. if (ret)
  4185. return ret;
  4186. tmp = (tmp >> 24) & 0xff;
  4187. if (tmp == MC_CG_ARB_FREQ_F0)
  4188. return 0;
  4189. return ni_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
  4190. }
  4191. static u32 si_calculate_memory_refresh_rate(struct amdgpu_device *adev,
  4192. u32 engine_clock)
  4193. {
  4194. u32 dram_rows;
  4195. u32 dram_refresh_rate;
  4196. u32 mc_arb_rfsh_rate;
  4197. u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  4198. if (tmp >= 4)
  4199. dram_rows = 16384;
  4200. else
  4201. dram_rows = 1 << (tmp + 10);
  4202. dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
  4203. mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
  4204. return mc_arb_rfsh_rate;
  4205. }
  4206. static int si_populate_memory_timing_parameters(struct amdgpu_device *adev,
  4207. struct rv7xx_pl *pl,
  4208. SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
  4209. {
  4210. u32 dram_timing;
  4211. u32 dram_timing2;
  4212. u32 burst_time;
  4213. arb_regs->mc_arb_rfsh_rate =
  4214. (u8)si_calculate_memory_refresh_rate(adev, pl->sclk);
  4215. amdgpu_atombios_set_engine_dram_timings(adev,
  4216. pl->sclk,
  4217. pl->mclk);
  4218. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  4219. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  4220. burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
  4221. arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
  4222. arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
  4223. arb_regs->mc_arb_burst_time = (u8)burst_time;
  4224. return 0;
  4225. }
  4226. static int si_do_program_memory_timing_parameters(struct amdgpu_device *adev,
  4227. struct amdgpu_ps *amdgpu_state,
  4228. unsigned int first_arb_set)
  4229. {
  4230. struct si_power_info *si_pi = si_get_pi(adev);
  4231. struct si_ps *state = si_get_ps(amdgpu_state);
  4232. SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  4233. int i, ret = 0;
  4234. for (i = 0; i < state->performance_level_count; i++) {
  4235. ret = si_populate_memory_timing_parameters(adev, &state->performance_levels[i], &arb_regs);
  4236. if (ret)
  4237. break;
  4238. ret = amdgpu_si_copy_bytes_to_smc(adev,
  4239. si_pi->arb_table_start +
  4240. offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
  4241. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
  4242. (u8 *)&arb_regs,
  4243. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
  4244. si_pi->sram_end);
  4245. if (ret)
  4246. break;
  4247. }
  4248. return ret;
  4249. }
  4250. static int si_program_memory_timing_parameters(struct amdgpu_device *adev,
  4251. struct amdgpu_ps *amdgpu_new_state)
  4252. {
  4253. return si_do_program_memory_timing_parameters(adev, amdgpu_new_state,
  4254. SISLANDS_DRIVER_STATE_ARB_INDEX);
  4255. }
  4256. static int si_populate_initial_mvdd_value(struct amdgpu_device *adev,
  4257. struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4258. {
  4259. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4260. struct si_power_info *si_pi = si_get_pi(adev);
  4261. if (pi->mvdd_control)
  4262. return si_populate_voltage_value(adev, &si_pi->mvdd_voltage_table,
  4263. si_pi->mvdd_bootup_value, voltage);
  4264. return 0;
  4265. }
  4266. static int si_populate_smc_initial_state(struct amdgpu_device *adev,
  4267. struct amdgpu_ps *amdgpu_initial_state,
  4268. SISLANDS_SMC_STATETABLE *table)
  4269. {
  4270. struct si_ps *initial_state = si_get_ps(amdgpu_initial_state);
  4271. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4272. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4273. struct si_power_info *si_pi = si_get_pi(adev);
  4274. u32 reg;
  4275. int ret;
  4276. table->initialState.levels[0].mclk.vDLL_CNTL =
  4277. cpu_to_be32(si_pi->clock_registers.dll_cntl);
  4278. table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  4279. cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
  4280. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  4281. cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
  4282. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  4283. cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
  4284. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL =
  4285. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
  4286. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
  4287. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
  4288. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
  4289. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
  4290. table->initialState.levels[0].mclk.vMPLL_SS =
  4291. cpu_to_be32(si_pi->clock_registers.mpll_ss1);
  4292. table->initialState.levels[0].mclk.vMPLL_SS2 =
  4293. cpu_to_be32(si_pi->clock_registers.mpll_ss2);
  4294. table->initialState.levels[0].mclk.mclk_value =
  4295. cpu_to_be32(initial_state->performance_levels[0].mclk);
  4296. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  4297. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
  4298. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  4299. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
  4300. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  4301. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
  4302. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  4303. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
  4304. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
  4305. cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
  4306. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  4307. cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
  4308. table->initialState.levels[0].sclk.sclk_value =
  4309. cpu_to_be32(initial_state->performance_levels[0].sclk);
  4310. table->initialState.levels[0].arbRefreshState =
  4311. SISLANDS_INITIAL_STATE_ARB_INDEX;
  4312. table->initialState.levels[0].ACIndex = 0;
  4313. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4314. initial_state->performance_levels[0].vddc,
  4315. &table->initialState.levels[0].vddc);
  4316. if (!ret) {
  4317. u16 std_vddc;
  4318. ret = si_get_std_voltage_value(adev,
  4319. &table->initialState.levels[0].vddc,
  4320. &std_vddc);
  4321. if (!ret)
  4322. si_populate_std_voltage_value(adev, std_vddc,
  4323. table->initialState.levels[0].vddc.index,
  4324. &table->initialState.levels[0].std_vddc);
  4325. }
  4326. if (eg_pi->vddci_control)
  4327. si_populate_voltage_value(adev,
  4328. &eg_pi->vddci_voltage_table,
  4329. initial_state->performance_levels[0].vddci,
  4330. &table->initialState.levels[0].vddci);
  4331. if (si_pi->vddc_phase_shed_control)
  4332. si_populate_phase_shedding_value(adev,
  4333. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4334. initial_state->performance_levels[0].vddc,
  4335. initial_state->performance_levels[0].sclk,
  4336. initial_state->performance_levels[0].mclk,
  4337. &table->initialState.levels[0].vddc);
  4338. si_populate_initial_mvdd_value(adev, &table->initialState.levels[0].mvdd);
  4339. reg = CG_R(0xffff) | CG_L(0);
  4340. table->initialState.levels[0].aT = cpu_to_be32(reg);
  4341. table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
  4342. table->initialState.levels[0].gen2PCIE = (u8)si_pi->boot_pcie_gen;
  4343. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4344. table->initialState.levels[0].strobeMode =
  4345. si_get_strobe_mode_settings(adev,
  4346. initial_state->performance_levels[0].mclk);
  4347. if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
  4348. table->initialState.levels[0].mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
  4349. else
  4350. table->initialState.levels[0].mcFlags = 0;
  4351. }
  4352. table->initialState.levelCount = 1;
  4353. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  4354. table->initialState.levels[0].dpm2.MaxPS = 0;
  4355. table->initialState.levels[0].dpm2.NearTDPDec = 0;
  4356. table->initialState.levels[0].dpm2.AboveSafeInc = 0;
  4357. table->initialState.levels[0].dpm2.BelowSafeInc = 0;
  4358. table->initialState.levels[0].dpm2.PwrEfficiencyRatio = 0;
  4359. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  4360. table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  4361. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  4362. table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  4363. return 0;
  4364. }
  4365. static int si_populate_smc_acpi_state(struct amdgpu_device *adev,
  4366. SISLANDS_SMC_STATETABLE *table)
  4367. {
  4368. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4369. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4370. struct si_power_info *si_pi = si_get_pi(adev);
  4371. u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
  4372. u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
  4373. u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
  4374. u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
  4375. u32 dll_cntl = si_pi->clock_registers.dll_cntl;
  4376. u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
  4377. u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
  4378. u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
  4379. u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
  4380. u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
  4381. u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
  4382. u32 reg;
  4383. int ret;
  4384. table->ACPIState = table->initialState;
  4385. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  4386. if (pi->acpi_vddc) {
  4387. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4388. pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
  4389. if (!ret) {
  4390. u16 std_vddc;
  4391. ret = si_get_std_voltage_value(adev,
  4392. &table->ACPIState.levels[0].vddc, &std_vddc);
  4393. if (!ret)
  4394. si_populate_std_voltage_value(adev, std_vddc,
  4395. table->ACPIState.levels[0].vddc.index,
  4396. &table->ACPIState.levels[0].std_vddc);
  4397. }
  4398. table->ACPIState.levels[0].gen2PCIE = si_pi->acpi_pcie_gen;
  4399. if (si_pi->vddc_phase_shed_control) {
  4400. si_populate_phase_shedding_value(adev,
  4401. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4402. pi->acpi_vddc,
  4403. 0,
  4404. 0,
  4405. &table->ACPIState.levels[0].vddc);
  4406. }
  4407. } else {
  4408. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4409. pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc);
  4410. if (!ret) {
  4411. u16 std_vddc;
  4412. ret = si_get_std_voltage_value(adev,
  4413. &table->ACPIState.levels[0].vddc, &std_vddc);
  4414. if (!ret)
  4415. si_populate_std_voltage_value(adev, std_vddc,
  4416. table->ACPIState.levels[0].vddc.index,
  4417. &table->ACPIState.levels[0].std_vddc);
  4418. }
  4419. table->ACPIState.levels[0].gen2PCIE = (u8)r600_get_pcie_gen_support(adev,
  4420. si_pi->sys_pcie_mask,
  4421. si_pi->boot_pcie_gen,
  4422. AMDGPU_PCIE_GEN1);
  4423. if (si_pi->vddc_phase_shed_control)
  4424. si_populate_phase_shedding_value(adev,
  4425. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4426. pi->min_vddc_in_table,
  4427. 0,
  4428. 0,
  4429. &table->ACPIState.levels[0].vddc);
  4430. }
  4431. if (pi->acpi_vddc) {
  4432. if (eg_pi->acpi_vddci)
  4433. si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
  4434. eg_pi->acpi_vddci,
  4435. &table->ACPIState.levels[0].vddci);
  4436. }
  4437. mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
  4438. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  4439. dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
  4440. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  4441. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  4442. table->ACPIState.levels[0].mclk.vDLL_CNTL =
  4443. cpu_to_be32(dll_cntl);
  4444. table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  4445. cpu_to_be32(mclk_pwrmgt_cntl);
  4446. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  4447. cpu_to_be32(mpll_ad_func_cntl);
  4448. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  4449. cpu_to_be32(mpll_dq_func_cntl);
  4450. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL =
  4451. cpu_to_be32(mpll_func_cntl);
  4452. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
  4453. cpu_to_be32(mpll_func_cntl_1);
  4454. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
  4455. cpu_to_be32(mpll_func_cntl_2);
  4456. table->ACPIState.levels[0].mclk.vMPLL_SS =
  4457. cpu_to_be32(si_pi->clock_registers.mpll_ss1);
  4458. table->ACPIState.levels[0].mclk.vMPLL_SS2 =
  4459. cpu_to_be32(si_pi->clock_registers.mpll_ss2);
  4460. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  4461. cpu_to_be32(spll_func_cntl);
  4462. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  4463. cpu_to_be32(spll_func_cntl_2);
  4464. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  4465. cpu_to_be32(spll_func_cntl_3);
  4466. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  4467. cpu_to_be32(spll_func_cntl_4);
  4468. table->ACPIState.levels[0].mclk.mclk_value = 0;
  4469. table->ACPIState.levels[0].sclk.sclk_value = 0;
  4470. si_populate_mvdd_value(adev, 0, &table->ACPIState.levels[0].mvdd);
  4471. if (eg_pi->dynamic_ac_timing)
  4472. table->ACPIState.levels[0].ACIndex = 0;
  4473. table->ACPIState.levels[0].dpm2.MaxPS = 0;
  4474. table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
  4475. table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
  4476. table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
  4477. table->ACPIState.levels[0].dpm2.PwrEfficiencyRatio = 0;
  4478. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  4479. table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  4480. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  4481. table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  4482. return 0;
  4483. }
  4484. static int si_populate_ulv_state(struct amdgpu_device *adev,
  4485. SISLANDS_SMC_SWSTATE *state)
  4486. {
  4487. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4488. struct si_power_info *si_pi = si_get_pi(adev);
  4489. struct si_ulv_param *ulv = &si_pi->ulv;
  4490. u32 sclk_in_sr = 1350; /* ??? */
  4491. int ret;
  4492. ret = si_convert_power_level_to_smc(adev, &ulv->pl,
  4493. &state->levels[0]);
  4494. if (!ret) {
  4495. if (eg_pi->sclk_deep_sleep) {
  4496. if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
  4497. state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
  4498. else
  4499. state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
  4500. }
  4501. if (ulv->one_pcie_lane_in_ulv)
  4502. state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
  4503. state->levels[0].arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
  4504. state->levels[0].ACIndex = 1;
  4505. state->levels[0].std_vddc = state->levels[0].vddc;
  4506. state->levelCount = 1;
  4507. state->flags |= PPSMC_SWSTATE_FLAG_DC;
  4508. }
  4509. return ret;
  4510. }
  4511. static int si_program_ulv_memory_timing_parameters(struct amdgpu_device *adev)
  4512. {
  4513. struct si_power_info *si_pi = si_get_pi(adev);
  4514. struct si_ulv_param *ulv = &si_pi->ulv;
  4515. SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  4516. int ret;
  4517. ret = si_populate_memory_timing_parameters(adev, &ulv->pl,
  4518. &arb_regs);
  4519. if (ret)
  4520. return ret;
  4521. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
  4522. ulv->volt_change_delay);
  4523. ret = amdgpu_si_copy_bytes_to_smc(adev,
  4524. si_pi->arb_table_start +
  4525. offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
  4526. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
  4527. (u8 *)&arb_regs,
  4528. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
  4529. si_pi->sram_end);
  4530. return ret;
  4531. }
  4532. static void si_get_mvdd_configuration(struct amdgpu_device *adev)
  4533. {
  4534. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4535. pi->mvdd_split_frequency = 30000;
  4536. }
  4537. static int si_init_smc_table(struct amdgpu_device *adev)
  4538. {
  4539. struct si_power_info *si_pi = si_get_pi(adev);
  4540. struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
  4541. const struct si_ulv_param *ulv = &si_pi->ulv;
  4542. SISLANDS_SMC_STATETABLE *table = &si_pi->smc_statetable;
  4543. int ret;
  4544. u32 lane_width;
  4545. u32 vr_hot_gpio;
  4546. si_populate_smc_voltage_tables(adev, table);
  4547. switch (adev->pm.int_thermal_type) {
  4548. case THERMAL_TYPE_SI:
  4549. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  4550. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  4551. break;
  4552. case THERMAL_TYPE_NONE:
  4553. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  4554. break;
  4555. default:
  4556. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  4557. break;
  4558. }
  4559. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  4560. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  4561. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
  4562. if ((adev->pdev->device != 0x6818) && (adev->pdev->device != 0x6819))
  4563. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  4564. }
  4565. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  4566. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  4567. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  4568. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  4569. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
  4570. table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
  4571. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
  4572. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
  4573. vr_hot_gpio = adev->pm.dpm.backbias_response_time;
  4574. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
  4575. vr_hot_gpio);
  4576. }
  4577. ret = si_populate_smc_initial_state(adev, amdgpu_boot_state, table);
  4578. if (ret)
  4579. return ret;
  4580. ret = si_populate_smc_acpi_state(adev, table);
  4581. if (ret)
  4582. return ret;
  4583. table->driverState = table->initialState;
  4584. ret = si_do_program_memory_timing_parameters(adev, amdgpu_boot_state,
  4585. SISLANDS_INITIAL_STATE_ARB_INDEX);
  4586. if (ret)
  4587. return ret;
  4588. if (ulv->supported && ulv->pl.vddc) {
  4589. ret = si_populate_ulv_state(adev, &table->ULVState);
  4590. if (ret)
  4591. return ret;
  4592. ret = si_program_ulv_memory_timing_parameters(adev);
  4593. if (ret)
  4594. return ret;
  4595. WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
  4596. WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  4597. lane_width = amdgpu_get_pcie_lanes(adev);
  4598. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
  4599. } else {
  4600. table->ULVState = table->initialState;
  4601. }
  4602. return amdgpu_si_copy_bytes_to_smc(adev, si_pi->state_table_start,
  4603. (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
  4604. si_pi->sram_end);
  4605. }
  4606. static int si_calculate_sclk_params(struct amdgpu_device *adev,
  4607. u32 engine_clock,
  4608. SISLANDS_SMC_SCLK_VALUE *sclk)
  4609. {
  4610. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4611. struct si_power_info *si_pi = si_get_pi(adev);
  4612. struct atom_clock_dividers dividers;
  4613. u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
  4614. u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
  4615. u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
  4616. u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
  4617. u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
  4618. u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
  4619. u64 tmp;
  4620. u32 reference_clock = adev->clock.spll.reference_freq;
  4621. u32 reference_divider;
  4622. u32 fbdiv;
  4623. int ret;
  4624. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
  4625. engine_clock, false, &dividers);
  4626. if (ret)
  4627. return ret;
  4628. reference_divider = 1 + dividers.ref_div;
  4629. tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
  4630. do_div(tmp, reference_clock);
  4631. fbdiv = (u32) tmp;
  4632. spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
  4633. spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
  4634. spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
  4635. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  4636. spll_func_cntl_2 |= SCLK_MUX_SEL(2);
  4637. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  4638. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  4639. spll_func_cntl_3 |= SPLL_DITHEN;
  4640. if (pi->sclk_ss) {
  4641. struct amdgpu_atom_ss ss;
  4642. u32 vco_freq = engine_clock * dividers.post_div;
  4643. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  4644. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  4645. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  4646. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  4647. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  4648. cg_spll_spread_spectrum |= CLK_S(clk_s);
  4649. cg_spll_spread_spectrum |= SSEN;
  4650. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  4651. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  4652. }
  4653. }
  4654. sclk->sclk_value = engine_clock;
  4655. sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
  4656. sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
  4657. sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
  4658. sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
  4659. sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
  4660. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
  4661. return 0;
  4662. }
  4663. static int si_populate_sclk_value(struct amdgpu_device *adev,
  4664. u32 engine_clock,
  4665. SISLANDS_SMC_SCLK_VALUE *sclk)
  4666. {
  4667. SISLANDS_SMC_SCLK_VALUE sclk_tmp;
  4668. int ret;
  4669. ret = si_calculate_sclk_params(adev, engine_clock, &sclk_tmp);
  4670. if (!ret) {
  4671. sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
  4672. sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
  4673. sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
  4674. sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
  4675. sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
  4676. sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
  4677. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
  4678. }
  4679. return ret;
  4680. }
  4681. static int si_populate_mclk_value(struct amdgpu_device *adev,
  4682. u32 engine_clock,
  4683. u32 memory_clock,
  4684. SISLANDS_SMC_MCLK_VALUE *mclk,
  4685. bool strobe_mode,
  4686. bool dll_state_on)
  4687. {
  4688. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4689. struct si_power_info *si_pi = si_get_pi(adev);
  4690. u32 dll_cntl = si_pi->clock_registers.dll_cntl;
  4691. u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
  4692. u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
  4693. u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
  4694. u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
  4695. u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
  4696. u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
  4697. u32 mpll_ss1 = si_pi->clock_registers.mpll_ss1;
  4698. u32 mpll_ss2 = si_pi->clock_registers.mpll_ss2;
  4699. struct atom_mpll_param mpll_param;
  4700. int ret;
  4701. ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
  4702. if (ret)
  4703. return ret;
  4704. mpll_func_cntl &= ~BWCTRL_MASK;
  4705. mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
  4706. mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
  4707. mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
  4708. CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
  4709. mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
  4710. mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
  4711. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4712. mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
  4713. mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
  4714. YCLK_POST_DIV(mpll_param.post_div);
  4715. }
  4716. if (pi->mclk_ss) {
  4717. struct amdgpu_atom_ss ss;
  4718. u32 freq_nom;
  4719. u32 tmp;
  4720. u32 reference_clock = adev->clock.mpll.reference_freq;
  4721. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  4722. freq_nom = memory_clock * 4;
  4723. else
  4724. freq_nom = memory_clock * 2;
  4725. tmp = freq_nom / reference_clock;
  4726. tmp = tmp * tmp;
  4727. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  4728. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  4729. u32 clks = reference_clock * 5 / ss.rate;
  4730. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  4731. mpll_ss1 &= ~CLKV_MASK;
  4732. mpll_ss1 |= CLKV(clkv);
  4733. mpll_ss2 &= ~CLKS_MASK;
  4734. mpll_ss2 |= CLKS(clks);
  4735. }
  4736. }
  4737. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  4738. mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
  4739. if (dll_state_on)
  4740. mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
  4741. else
  4742. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  4743. mclk->mclk_value = cpu_to_be32(memory_clock);
  4744. mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
  4745. mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
  4746. mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
  4747. mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  4748. mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  4749. mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  4750. mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
  4751. mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
  4752. mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
  4753. return 0;
  4754. }
  4755. static void si_populate_smc_sp(struct amdgpu_device *adev,
  4756. struct amdgpu_ps *amdgpu_state,
  4757. SISLANDS_SMC_SWSTATE *smc_state)
  4758. {
  4759. struct si_ps *ps = si_get_ps(amdgpu_state);
  4760. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4761. int i;
  4762. for (i = 0; i < ps->performance_level_count - 1; i++)
  4763. smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
  4764. smc_state->levels[ps->performance_level_count - 1].bSP =
  4765. cpu_to_be32(pi->psp);
  4766. }
  4767. static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
  4768. struct rv7xx_pl *pl,
  4769. SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
  4770. {
  4771. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4772. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4773. struct si_power_info *si_pi = si_get_pi(adev);
  4774. int ret;
  4775. bool dll_state_on;
  4776. u16 std_vddc;
  4777. bool gmc_pg = false;
  4778. if (eg_pi->pcie_performance_request &&
  4779. (si_pi->force_pcie_gen != AMDGPU_PCIE_GEN_INVALID))
  4780. level->gen2PCIE = (u8)si_pi->force_pcie_gen;
  4781. else
  4782. level->gen2PCIE = (u8)pl->pcie_gen;
  4783. ret = si_populate_sclk_value(adev, pl->sclk, &level->sclk);
  4784. if (ret)
  4785. return ret;
  4786. level->mcFlags = 0;
  4787. if (pi->mclk_stutter_mode_threshold &&
  4788. (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
  4789. !eg_pi->uvd_enabled &&
  4790. (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
  4791. (adev->pm.dpm.new_active_crtc_count <= 2)) {
  4792. level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
  4793. if (gmc_pg)
  4794. level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
  4795. }
  4796. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4797. if (pl->mclk > pi->mclk_edc_enable_threshold)
  4798. level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
  4799. if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
  4800. level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
  4801. level->strobeMode = si_get_strobe_mode_settings(adev, pl->mclk);
  4802. if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
  4803. if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
  4804. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  4805. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  4806. else
  4807. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  4808. } else {
  4809. dll_state_on = false;
  4810. }
  4811. } else {
  4812. level->strobeMode = si_get_strobe_mode_settings(adev,
  4813. pl->mclk);
  4814. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  4815. }
  4816. ret = si_populate_mclk_value(adev,
  4817. pl->sclk,
  4818. pl->mclk,
  4819. &level->mclk,
  4820. (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
  4821. if (ret)
  4822. return ret;
  4823. ret = si_populate_voltage_value(adev,
  4824. &eg_pi->vddc_voltage_table,
  4825. pl->vddc, &level->vddc);
  4826. if (ret)
  4827. return ret;
  4828. ret = si_get_std_voltage_value(adev, &level->vddc, &std_vddc);
  4829. if (ret)
  4830. return ret;
  4831. ret = si_populate_std_voltage_value(adev, std_vddc,
  4832. level->vddc.index, &level->std_vddc);
  4833. if (ret)
  4834. return ret;
  4835. if (eg_pi->vddci_control) {
  4836. ret = si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
  4837. pl->vddci, &level->vddci);
  4838. if (ret)
  4839. return ret;
  4840. }
  4841. if (si_pi->vddc_phase_shed_control) {
  4842. ret = si_populate_phase_shedding_value(adev,
  4843. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4844. pl->vddc,
  4845. pl->sclk,
  4846. pl->mclk,
  4847. &level->vddc);
  4848. if (ret)
  4849. return ret;
  4850. }
  4851. level->MaxPoweredUpCU = si_pi->max_cu;
  4852. ret = si_populate_mvdd_value(adev, pl->mclk, &level->mvdd);
  4853. return ret;
  4854. }
  4855. static int si_populate_smc_t(struct amdgpu_device *adev,
  4856. struct amdgpu_ps *amdgpu_state,
  4857. SISLANDS_SMC_SWSTATE *smc_state)
  4858. {
  4859. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4860. struct si_ps *state = si_get_ps(amdgpu_state);
  4861. u32 a_t;
  4862. u32 t_l, t_h;
  4863. u32 high_bsp;
  4864. int i, ret;
  4865. if (state->performance_level_count >= 9)
  4866. return -EINVAL;
  4867. if (state->performance_level_count < 2) {
  4868. a_t = CG_R(0xffff) | CG_L(0);
  4869. smc_state->levels[0].aT = cpu_to_be32(a_t);
  4870. return 0;
  4871. }
  4872. smc_state->levels[0].aT = cpu_to_be32(0);
  4873. for (i = 0; i <= state->performance_level_count - 2; i++) {
  4874. ret = r600_calculate_at(
  4875. (50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
  4876. 100 * R600_AH_DFLT,
  4877. state->performance_levels[i + 1].sclk,
  4878. state->performance_levels[i].sclk,
  4879. &t_l,
  4880. &t_h);
  4881. if (ret) {
  4882. t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
  4883. t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
  4884. }
  4885. a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
  4886. a_t |= CG_R(t_l * pi->bsp / 20000);
  4887. smc_state->levels[i].aT = cpu_to_be32(a_t);
  4888. high_bsp = (i == state->performance_level_count - 2) ?
  4889. pi->pbsp : pi->bsp;
  4890. a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
  4891. smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
  4892. }
  4893. return 0;
  4894. }
  4895. static int si_disable_ulv(struct amdgpu_device *adev)
  4896. {
  4897. struct si_power_info *si_pi = si_get_pi(adev);
  4898. struct si_ulv_param *ulv = &si_pi->ulv;
  4899. if (ulv->supported)
  4900. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  4901. 0 : -EINVAL;
  4902. return 0;
  4903. }
  4904. static bool si_is_state_ulv_compatible(struct amdgpu_device *adev,
  4905. struct amdgpu_ps *amdgpu_state)
  4906. {
  4907. const struct si_power_info *si_pi = si_get_pi(adev);
  4908. const struct si_ulv_param *ulv = &si_pi->ulv;
  4909. const struct si_ps *state = si_get_ps(amdgpu_state);
  4910. int i;
  4911. if (state->performance_levels[0].mclk != ulv->pl.mclk)
  4912. return false;
  4913. /* XXX validate against display requirements! */
  4914. for (i = 0; i < adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
  4915. if (adev->clock.current_dispclk <=
  4916. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
  4917. if (ulv->pl.vddc <
  4918. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
  4919. return false;
  4920. }
  4921. }
  4922. if ((amdgpu_state->vclk != 0) || (amdgpu_state->dclk != 0))
  4923. return false;
  4924. return true;
  4925. }
  4926. static int si_set_power_state_conditionally_enable_ulv(struct amdgpu_device *adev,
  4927. struct amdgpu_ps *amdgpu_new_state)
  4928. {
  4929. const struct si_power_info *si_pi = si_get_pi(adev);
  4930. const struct si_ulv_param *ulv = &si_pi->ulv;
  4931. if (ulv->supported) {
  4932. if (si_is_state_ulv_compatible(adev, amdgpu_new_state))
  4933. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  4934. 0 : -EINVAL;
  4935. }
  4936. return 0;
  4937. }
  4938. static int si_convert_power_state_to_smc(struct amdgpu_device *adev,
  4939. struct amdgpu_ps *amdgpu_state,
  4940. SISLANDS_SMC_SWSTATE *smc_state)
  4941. {
  4942. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4943. struct ni_power_info *ni_pi = ni_get_pi(adev);
  4944. struct si_power_info *si_pi = si_get_pi(adev);
  4945. struct si_ps *state = si_get_ps(amdgpu_state);
  4946. int i, ret;
  4947. u32 threshold;
  4948. u32 sclk_in_sr = 1350; /* ??? */
  4949. if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
  4950. return -EINVAL;
  4951. threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
  4952. if (amdgpu_state->vclk && amdgpu_state->dclk) {
  4953. eg_pi->uvd_enabled = true;
  4954. if (eg_pi->smu_uvd_hs)
  4955. smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
  4956. } else {
  4957. eg_pi->uvd_enabled = false;
  4958. }
  4959. if (state->dc_compatible)
  4960. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  4961. smc_state->levelCount = 0;
  4962. for (i = 0; i < state->performance_level_count; i++) {
  4963. if (eg_pi->sclk_deep_sleep) {
  4964. if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
  4965. if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
  4966. smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
  4967. else
  4968. smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
  4969. }
  4970. }
  4971. ret = si_convert_power_level_to_smc(adev, &state->performance_levels[i],
  4972. &smc_state->levels[i]);
  4973. smc_state->levels[i].arbRefreshState =
  4974. (u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
  4975. if (ret)
  4976. return ret;
  4977. if (ni_pi->enable_power_containment)
  4978. smc_state->levels[i].displayWatermark =
  4979. (state->performance_levels[i].sclk < threshold) ?
  4980. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  4981. else
  4982. smc_state->levels[i].displayWatermark = (i < 2) ?
  4983. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  4984. if (eg_pi->dynamic_ac_timing)
  4985. smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
  4986. else
  4987. smc_state->levels[i].ACIndex = 0;
  4988. smc_state->levelCount++;
  4989. }
  4990. si_write_smc_soft_register(adev,
  4991. SI_SMC_SOFT_REGISTER_watermark_threshold,
  4992. threshold / 512);
  4993. si_populate_smc_sp(adev, amdgpu_state, smc_state);
  4994. ret = si_populate_power_containment_values(adev, amdgpu_state, smc_state);
  4995. if (ret)
  4996. ni_pi->enable_power_containment = false;
  4997. ret = si_populate_sq_ramping_values(adev, amdgpu_state, smc_state);
  4998. if (ret)
  4999. ni_pi->enable_sq_ramping = false;
  5000. return si_populate_smc_t(adev, amdgpu_state, smc_state);
  5001. }
  5002. static int si_upload_sw_state(struct amdgpu_device *adev,
  5003. struct amdgpu_ps *amdgpu_new_state)
  5004. {
  5005. struct si_power_info *si_pi = si_get_pi(adev);
  5006. struct si_ps *new_state = si_get_ps(amdgpu_new_state);
  5007. int ret;
  5008. u32 address = si_pi->state_table_start +
  5009. offsetof(SISLANDS_SMC_STATETABLE, driverState);
  5010. u32 state_size = sizeof(SISLANDS_SMC_SWSTATE) +
  5011. ((new_state->performance_level_count - 1) *
  5012. sizeof(SISLANDS_SMC_HW_PERFORMANCE_LEVEL));
  5013. SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
  5014. memset(smc_state, 0, state_size);
  5015. ret = si_convert_power_state_to_smc(adev, amdgpu_new_state, smc_state);
  5016. if (ret)
  5017. return ret;
  5018. return amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
  5019. state_size, si_pi->sram_end);
  5020. }
  5021. static int si_upload_ulv_state(struct amdgpu_device *adev)
  5022. {
  5023. struct si_power_info *si_pi = si_get_pi(adev);
  5024. struct si_ulv_param *ulv = &si_pi->ulv;
  5025. int ret = 0;
  5026. if (ulv->supported && ulv->pl.vddc) {
  5027. u32 address = si_pi->state_table_start +
  5028. offsetof(SISLANDS_SMC_STATETABLE, ULVState);
  5029. SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState;
  5030. u32 state_size = sizeof(SISLANDS_SMC_SWSTATE);
  5031. memset(smc_state, 0, state_size);
  5032. ret = si_populate_ulv_state(adev, smc_state);
  5033. if (!ret)
  5034. ret = amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
  5035. state_size, si_pi->sram_end);
  5036. }
  5037. return ret;
  5038. }
  5039. static int si_upload_smc_data(struct amdgpu_device *adev)
  5040. {
  5041. struct amdgpu_crtc *amdgpu_crtc = NULL;
  5042. int i;
  5043. if (adev->pm.dpm.new_active_crtc_count == 0)
  5044. return 0;
  5045. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  5046. if (adev->pm.dpm.new_active_crtcs & (1 << i)) {
  5047. amdgpu_crtc = adev->mode_info.crtcs[i];
  5048. break;
  5049. }
  5050. }
  5051. if (amdgpu_crtc == NULL)
  5052. return 0;
  5053. if (amdgpu_crtc->line_time <= 0)
  5054. return 0;
  5055. if (si_write_smc_soft_register(adev,
  5056. SI_SMC_SOFT_REGISTER_crtc_index,
  5057. amdgpu_crtc->crtc_id) != PPSMC_Result_OK)
  5058. return 0;
  5059. if (si_write_smc_soft_register(adev,
  5060. SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
  5061. amdgpu_crtc->wm_high / amdgpu_crtc->line_time) != PPSMC_Result_OK)
  5062. return 0;
  5063. if (si_write_smc_soft_register(adev,
  5064. SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
  5065. amdgpu_crtc->wm_low / amdgpu_crtc->line_time) != PPSMC_Result_OK)
  5066. return 0;
  5067. return 0;
  5068. }
  5069. static int si_set_mc_special_registers(struct amdgpu_device *adev,
  5070. struct si_mc_reg_table *table)
  5071. {
  5072. u8 i, j, k;
  5073. u32 temp_reg;
  5074. for (i = 0, j = table->last; i < table->last; i++) {
  5075. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5076. return -EINVAL;
  5077. switch (table->mc_reg_address[i].s1) {
  5078. case MC_SEQ_MISC1:
  5079. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  5080. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS;
  5081. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP;
  5082. for (k = 0; k < table->num_entries; k++)
  5083. table->mc_reg_table_entry[k].mc_data[j] =
  5084. ((temp_reg & 0xffff0000)) |
  5085. ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  5086. j++;
  5087. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5088. return -EINVAL;
  5089. temp_reg = RREG32(MC_PMG_CMD_MRS);
  5090. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS;
  5091. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP;
  5092. for (k = 0; k < table->num_entries; k++) {
  5093. table->mc_reg_table_entry[k].mc_data[j] =
  5094. (temp_reg & 0xffff0000) |
  5095. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  5096. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
  5097. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  5098. }
  5099. j++;
  5100. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5101. return -EINVAL;
  5102. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
  5103. table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD;
  5104. table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD;
  5105. for (k = 0; k < table->num_entries; k++)
  5106. table->mc_reg_table_entry[k].mc_data[j] =
  5107. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  5108. j++;
  5109. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5110. return -EINVAL;
  5111. }
  5112. break;
  5113. case MC_SEQ_RESERVE_M:
  5114. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  5115. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1;
  5116. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP;
  5117. for(k = 0; k < table->num_entries; k++)
  5118. table->mc_reg_table_entry[k].mc_data[j] =
  5119. (temp_reg & 0xffff0000) |
  5120. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  5121. j++;
  5122. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5123. return -EINVAL;
  5124. break;
  5125. default:
  5126. break;
  5127. }
  5128. }
  5129. table->last = j;
  5130. return 0;
  5131. }
  5132. static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  5133. {
  5134. bool result = true;
  5135. switch (in_reg) {
  5136. case MC_SEQ_RAS_TIMING:
  5137. *out_reg = MC_SEQ_RAS_TIMING_LP;
  5138. break;
  5139. case MC_SEQ_CAS_TIMING:
  5140. *out_reg = MC_SEQ_CAS_TIMING_LP;
  5141. break;
  5142. case MC_SEQ_MISC_TIMING:
  5143. *out_reg = MC_SEQ_MISC_TIMING_LP;
  5144. break;
  5145. case MC_SEQ_MISC_TIMING2:
  5146. *out_reg = MC_SEQ_MISC_TIMING2_LP;
  5147. break;
  5148. case MC_SEQ_RD_CTL_D0:
  5149. *out_reg = MC_SEQ_RD_CTL_D0_LP;
  5150. break;
  5151. case MC_SEQ_RD_CTL_D1:
  5152. *out_reg = MC_SEQ_RD_CTL_D1_LP;
  5153. break;
  5154. case MC_SEQ_WR_CTL_D0:
  5155. *out_reg = MC_SEQ_WR_CTL_D0_LP;
  5156. break;
  5157. case MC_SEQ_WR_CTL_D1:
  5158. *out_reg = MC_SEQ_WR_CTL_D1_LP;
  5159. break;
  5160. case MC_PMG_CMD_EMRS:
  5161. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP;
  5162. break;
  5163. case MC_PMG_CMD_MRS:
  5164. *out_reg = MC_SEQ_PMG_CMD_MRS_LP;
  5165. break;
  5166. case MC_PMG_CMD_MRS1:
  5167. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP;
  5168. break;
  5169. case MC_SEQ_PMG_TIMING:
  5170. *out_reg = MC_SEQ_PMG_TIMING_LP;
  5171. break;
  5172. case MC_PMG_CMD_MRS2:
  5173. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP;
  5174. break;
  5175. case MC_SEQ_WR_CTL_2:
  5176. *out_reg = MC_SEQ_WR_CTL_2_LP;
  5177. break;
  5178. default:
  5179. result = false;
  5180. break;
  5181. }
  5182. return result;
  5183. }
  5184. static void si_set_valid_flag(struct si_mc_reg_table *table)
  5185. {
  5186. u8 i, j;
  5187. for (i = 0; i < table->last; i++) {
  5188. for (j = 1; j < table->num_entries; j++) {
  5189. if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
  5190. table->valid_flag |= 1 << i;
  5191. break;
  5192. }
  5193. }
  5194. }
  5195. }
  5196. static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
  5197. {
  5198. u32 i;
  5199. u16 address;
  5200. for (i = 0; i < table->last; i++)
  5201. table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  5202. address : table->mc_reg_address[i].s1;
  5203. }
  5204. static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
  5205. struct si_mc_reg_table *si_table)
  5206. {
  5207. u8 i, j;
  5208. if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5209. return -EINVAL;
  5210. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  5211. return -EINVAL;
  5212. for (i = 0; i < table->last; i++)
  5213. si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  5214. si_table->last = table->last;
  5215. for (i = 0; i < table->num_entries; i++) {
  5216. si_table->mc_reg_table_entry[i].mclk_max =
  5217. table->mc_reg_table_entry[i].mclk_max;
  5218. for (j = 0; j < table->last; j++) {
  5219. si_table->mc_reg_table_entry[i].mc_data[j] =
  5220. table->mc_reg_table_entry[i].mc_data[j];
  5221. }
  5222. }
  5223. si_table->num_entries = table->num_entries;
  5224. return 0;
  5225. }
  5226. static int si_initialize_mc_reg_table(struct amdgpu_device *adev)
  5227. {
  5228. struct si_power_info *si_pi = si_get_pi(adev);
  5229. struct atom_mc_reg_table *table;
  5230. struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
  5231. u8 module_index = rv770_get_memory_module_index(adev);
  5232. int ret;
  5233. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  5234. if (!table)
  5235. return -ENOMEM;
  5236. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  5237. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  5238. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  5239. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  5240. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  5241. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  5242. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  5243. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  5244. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  5245. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  5246. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  5247. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  5248. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  5249. WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
  5250. ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
  5251. if (ret)
  5252. goto init_mc_done;
  5253. ret = si_copy_vbios_mc_reg_table(table, si_table);
  5254. if (ret)
  5255. goto init_mc_done;
  5256. si_set_s0_mc_reg_index(si_table);
  5257. ret = si_set_mc_special_registers(adev, si_table);
  5258. if (ret)
  5259. goto init_mc_done;
  5260. si_set_valid_flag(si_table);
  5261. init_mc_done:
  5262. kfree(table);
  5263. return ret;
  5264. }
  5265. static void si_populate_mc_reg_addresses(struct amdgpu_device *adev,
  5266. SMC_SIslands_MCRegisters *mc_reg_table)
  5267. {
  5268. struct si_power_info *si_pi = si_get_pi(adev);
  5269. u32 i, j;
  5270. for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
  5271. if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
  5272. if (i >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5273. break;
  5274. mc_reg_table->address[i].s0 =
  5275. cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
  5276. mc_reg_table->address[i].s1 =
  5277. cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
  5278. i++;
  5279. }
  5280. }
  5281. mc_reg_table->last = (u8)i;
  5282. }
  5283. static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
  5284. SMC_SIslands_MCRegisterSet *data,
  5285. u32 num_entries, u32 valid_flag)
  5286. {
  5287. u32 i, j;
  5288. for(i = 0, j = 0; j < num_entries; j++) {
  5289. if (valid_flag & (1 << j)) {
  5290. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  5291. i++;
  5292. }
  5293. }
  5294. }
  5295. static void si_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
  5296. struct rv7xx_pl *pl,
  5297. SMC_SIslands_MCRegisterSet *mc_reg_table_data)
  5298. {
  5299. struct si_power_info *si_pi = si_get_pi(adev);
  5300. u32 i = 0;
  5301. for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
  5302. if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  5303. break;
  5304. }
  5305. if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
  5306. --i;
  5307. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
  5308. mc_reg_table_data, si_pi->mc_reg_table.last,
  5309. si_pi->mc_reg_table.valid_flag);
  5310. }
  5311. static void si_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
  5312. struct amdgpu_ps *amdgpu_state,
  5313. SMC_SIslands_MCRegisters *mc_reg_table)
  5314. {
  5315. struct si_ps *state = si_get_ps(amdgpu_state);
  5316. int i;
  5317. for (i = 0; i < state->performance_level_count; i++) {
  5318. si_convert_mc_reg_table_entry_to_smc(adev,
  5319. &state->performance_levels[i],
  5320. &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
  5321. }
  5322. }
  5323. static int si_populate_mc_reg_table(struct amdgpu_device *adev,
  5324. struct amdgpu_ps *amdgpu_boot_state)
  5325. {
  5326. struct si_ps *boot_state = si_get_ps(amdgpu_boot_state);
  5327. struct si_power_info *si_pi = si_get_pi(adev);
  5328. struct si_ulv_param *ulv = &si_pi->ulv;
  5329. SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
  5330. memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
  5331. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_seq_index, 1);
  5332. si_populate_mc_reg_addresses(adev, smc_mc_reg_table);
  5333. si_convert_mc_reg_table_entry_to_smc(adev, &boot_state->performance_levels[0],
  5334. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
  5335. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
  5336. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
  5337. si_pi->mc_reg_table.last,
  5338. si_pi->mc_reg_table.valid_flag);
  5339. if (ulv->supported && ulv->pl.vddc != 0)
  5340. si_convert_mc_reg_table_entry_to_smc(adev, &ulv->pl,
  5341. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
  5342. else
  5343. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
  5344. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
  5345. si_pi->mc_reg_table.last,
  5346. si_pi->mc_reg_table.valid_flag);
  5347. si_convert_mc_reg_table_to_smc(adev, amdgpu_boot_state, smc_mc_reg_table);
  5348. return amdgpu_si_copy_bytes_to_smc(adev, si_pi->mc_reg_table_start,
  5349. (u8 *)smc_mc_reg_table,
  5350. sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
  5351. }
  5352. static int si_upload_mc_reg_table(struct amdgpu_device *adev,
  5353. struct amdgpu_ps *amdgpu_new_state)
  5354. {
  5355. struct si_ps *new_state = si_get_ps(amdgpu_new_state);
  5356. struct si_power_info *si_pi = si_get_pi(adev);
  5357. u32 address = si_pi->mc_reg_table_start +
  5358. offsetof(SMC_SIslands_MCRegisters,
  5359. data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
  5360. SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
  5361. memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
  5362. si_convert_mc_reg_table_to_smc(adev, amdgpu_new_state, smc_mc_reg_table);
  5363. return amdgpu_si_copy_bytes_to_smc(adev, address,
  5364. (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
  5365. sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
  5366. si_pi->sram_end);
  5367. }
  5368. static void si_enable_voltage_control(struct amdgpu_device *adev, bool enable)
  5369. {
  5370. if (enable)
  5371. WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
  5372. else
  5373. WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
  5374. }
  5375. static enum amdgpu_pcie_gen si_get_maximum_link_speed(struct amdgpu_device *adev,
  5376. struct amdgpu_ps *amdgpu_state)
  5377. {
  5378. struct si_ps *state = si_get_ps(amdgpu_state);
  5379. int i;
  5380. u16 pcie_speed, max_speed = 0;
  5381. for (i = 0; i < state->performance_level_count; i++) {
  5382. pcie_speed = state->performance_levels[i].pcie_gen;
  5383. if (max_speed < pcie_speed)
  5384. max_speed = pcie_speed;
  5385. }
  5386. return max_speed;
  5387. }
  5388. static u16 si_get_current_pcie_speed(struct amdgpu_device *adev)
  5389. {
  5390. u32 speed_cntl;
  5391. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
  5392. speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
  5393. return (u16)speed_cntl;
  5394. }
  5395. static void si_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
  5396. struct amdgpu_ps *amdgpu_new_state,
  5397. struct amdgpu_ps *amdgpu_current_state)
  5398. {
  5399. struct si_power_info *si_pi = si_get_pi(adev);
  5400. enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
  5401. enum amdgpu_pcie_gen current_link_speed;
  5402. if (si_pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
  5403. current_link_speed = si_get_maximum_link_speed(adev, amdgpu_current_state);
  5404. else
  5405. current_link_speed = si_pi->force_pcie_gen;
  5406. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  5407. si_pi->pspp_notify_required = false;
  5408. if (target_link_speed > current_link_speed) {
  5409. switch (target_link_speed) {
  5410. #if defined(CONFIG_ACPI)
  5411. case AMDGPU_PCIE_GEN3:
  5412. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  5413. break;
  5414. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
  5415. if (current_link_speed == AMDGPU_PCIE_GEN2)
  5416. break;
  5417. case AMDGPU_PCIE_GEN2:
  5418. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  5419. break;
  5420. #endif
  5421. default:
  5422. si_pi->force_pcie_gen = si_get_current_pcie_speed(adev);
  5423. break;
  5424. }
  5425. } else {
  5426. if (target_link_speed < current_link_speed)
  5427. si_pi->pspp_notify_required = true;
  5428. }
  5429. }
  5430. static void si_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
  5431. struct amdgpu_ps *amdgpu_new_state,
  5432. struct amdgpu_ps *amdgpu_current_state)
  5433. {
  5434. struct si_power_info *si_pi = si_get_pi(adev);
  5435. enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
  5436. u8 request;
  5437. if (si_pi->pspp_notify_required) {
  5438. if (target_link_speed == AMDGPU_PCIE_GEN3)
  5439. request = PCIE_PERF_REQ_PECI_GEN3;
  5440. else if (target_link_speed == AMDGPU_PCIE_GEN2)
  5441. request = PCIE_PERF_REQ_PECI_GEN2;
  5442. else
  5443. request = PCIE_PERF_REQ_PECI_GEN1;
  5444. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  5445. (si_get_current_pcie_speed(adev) > 0))
  5446. return;
  5447. #if defined(CONFIG_ACPI)
  5448. amdgpu_acpi_pcie_performance_request(adev, request, false);
  5449. #endif
  5450. }
  5451. }
  5452. #if 0
  5453. static int si_ds_request(struct amdgpu_device *adev,
  5454. bool ds_status_on, u32 count_write)
  5455. {
  5456. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  5457. if (eg_pi->sclk_deep_sleep) {
  5458. if (ds_status_on)
  5459. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
  5460. PPSMC_Result_OK) ?
  5461. 0 : -EINVAL;
  5462. else
  5463. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
  5464. PPSMC_Result_OK) ? 0 : -EINVAL;
  5465. }
  5466. return 0;
  5467. }
  5468. #endif
  5469. static void si_set_max_cu_value(struct amdgpu_device *adev)
  5470. {
  5471. struct si_power_info *si_pi = si_get_pi(adev);
  5472. if (adev->asic_type == CHIP_VERDE) {
  5473. switch (adev->pdev->device) {
  5474. case 0x6820:
  5475. case 0x6825:
  5476. case 0x6821:
  5477. case 0x6823:
  5478. case 0x6827:
  5479. si_pi->max_cu = 10;
  5480. break;
  5481. case 0x682D:
  5482. case 0x6824:
  5483. case 0x682F:
  5484. case 0x6826:
  5485. si_pi->max_cu = 8;
  5486. break;
  5487. case 0x6828:
  5488. case 0x6830:
  5489. case 0x6831:
  5490. case 0x6838:
  5491. case 0x6839:
  5492. case 0x683D:
  5493. si_pi->max_cu = 10;
  5494. break;
  5495. case 0x683B:
  5496. case 0x683F:
  5497. case 0x6829:
  5498. si_pi->max_cu = 8;
  5499. break;
  5500. default:
  5501. si_pi->max_cu = 0;
  5502. break;
  5503. }
  5504. } else {
  5505. si_pi->max_cu = 0;
  5506. }
  5507. }
  5508. static int si_patch_single_dependency_table_based_on_leakage(struct amdgpu_device *adev,
  5509. struct amdgpu_clock_voltage_dependency_table *table)
  5510. {
  5511. u32 i;
  5512. int j;
  5513. u16 leakage_voltage;
  5514. if (table) {
  5515. for (i = 0; i < table->count; i++) {
  5516. switch (si_get_leakage_voltage_from_leakage_index(adev,
  5517. table->entries[i].v,
  5518. &leakage_voltage)) {
  5519. case 0:
  5520. table->entries[i].v = leakage_voltage;
  5521. break;
  5522. case -EAGAIN:
  5523. return -EINVAL;
  5524. case -EINVAL:
  5525. default:
  5526. break;
  5527. }
  5528. }
  5529. for (j = (table->count - 2); j >= 0; j--) {
  5530. table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
  5531. table->entries[j].v : table->entries[j + 1].v;
  5532. }
  5533. }
  5534. return 0;
  5535. }
  5536. static int si_patch_dependency_tables_based_on_leakage(struct amdgpu_device *adev)
  5537. {
  5538. int ret = 0;
  5539. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5540. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  5541. if (ret)
  5542. DRM_ERROR("Could not patch vddc_on_sclk leakage table\n");
  5543. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5544. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  5545. if (ret)
  5546. DRM_ERROR("Could not patch vddc_on_mclk leakage table\n");
  5547. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5548. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  5549. if (ret)
  5550. DRM_ERROR("Could not patch vddci_on_mclk leakage table\n");
  5551. return ret;
  5552. }
  5553. static void si_set_pcie_lane_width_in_smc(struct amdgpu_device *adev,
  5554. struct amdgpu_ps *amdgpu_new_state,
  5555. struct amdgpu_ps *amdgpu_current_state)
  5556. {
  5557. u32 lane_width;
  5558. u32 new_lane_width =
  5559. (amdgpu_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
  5560. u32 current_lane_width =
  5561. (amdgpu_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
  5562. if (new_lane_width != current_lane_width) {
  5563. amdgpu_set_pcie_lanes(adev, new_lane_width);
  5564. lane_width = amdgpu_get_pcie_lanes(adev);
  5565. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
  5566. }
  5567. }
  5568. static void si_dpm_setup_asic(struct amdgpu_device *adev)
  5569. {
  5570. si_read_clock_registers(adev);
  5571. si_enable_acpi_power_management(adev);
  5572. }
  5573. static int si_thermal_enable_alert(struct amdgpu_device *adev,
  5574. bool enable)
  5575. {
  5576. u32 thermal_int = RREG32(CG_THERMAL_INT);
  5577. if (enable) {
  5578. PPSMC_Result result;
  5579. thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  5580. WREG32(CG_THERMAL_INT, thermal_int);
  5581. result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
  5582. if (result != PPSMC_Result_OK) {
  5583. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  5584. return -EINVAL;
  5585. }
  5586. } else {
  5587. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  5588. WREG32(CG_THERMAL_INT, thermal_int);
  5589. }
  5590. return 0;
  5591. }
  5592. static int si_thermal_set_temperature_range(struct amdgpu_device *adev,
  5593. int min_temp, int max_temp)
  5594. {
  5595. int low_temp = 0 * 1000;
  5596. int high_temp = 255 * 1000;
  5597. if (low_temp < min_temp)
  5598. low_temp = min_temp;
  5599. if (high_temp > max_temp)
  5600. high_temp = max_temp;
  5601. if (high_temp < low_temp) {
  5602. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  5603. return -EINVAL;
  5604. }
  5605. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
  5606. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
  5607. WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
  5608. adev->pm.dpm.thermal.min_temp = low_temp;
  5609. adev->pm.dpm.thermal.max_temp = high_temp;
  5610. return 0;
  5611. }
  5612. static void si_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
  5613. {
  5614. struct si_power_info *si_pi = si_get_pi(adev);
  5615. u32 tmp;
  5616. if (si_pi->fan_ctrl_is_in_default_mode) {
  5617. tmp = (RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
  5618. si_pi->fan_ctrl_default_mode = tmp;
  5619. tmp = (RREG32(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
  5620. si_pi->t_min = tmp;
  5621. si_pi->fan_ctrl_is_in_default_mode = false;
  5622. }
  5623. tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
  5624. tmp |= TMIN(0);
  5625. WREG32(CG_FDO_CTRL2, tmp);
  5626. tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  5627. tmp |= FDO_PWM_MODE(mode);
  5628. WREG32(CG_FDO_CTRL2, tmp);
  5629. }
  5630. static int si_thermal_setup_fan_table(struct amdgpu_device *adev)
  5631. {
  5632. struct si_power_info *si_pi = si_get_pi(adev);
  5633. PP_SIslands_FanTable fan_table = { FDO_MODE_HARDWARE };
  5634. u32 duty100;
  5635. u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
  5636. u16 fdo_min, slope1, slope2;
  5637. u32 reference_clock, tmp;
  5638. int ret;
  5639. u64 tmp64;
  5640. if (!si_pi->fan_table_start) {
  5641. adev->pm.dpm.fan.ucode_fan_control = false;
  5642. return 0;
  5643. }
  5644. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5645. if (duty100 == 0) {
  5646. adev->pm.dpm.fan.ucode_fan_control = false;
  5647. return 0;
  5648. }
  5649. tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
  5650. do_div(tmp64, 10000);
  5651. fdo_min = (u16)tmp64;
  5652. t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
  5653. t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
  5654. pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
  5655. pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
  5656. slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
  5657. slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
  5658. fan_table.temp_min = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
  5659. fan_table.temp_med = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
  5660. fan_table.temp_max = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
  5661. fan_table.slope1 = cpu_to_be16(slope1);
  5662. fan_table.slope2 = cpu_to_be16(slope2);
  5663. fan_table.fdo_min = cpu_to_be16(fdo_min);
  5664. fan_table.hys_down = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
  5665. fan_table.hys_up = cpu_to_be16(1);
  5666. fan_table.hys_slope = cpu_to_be16(1);
  5667. fan_table.temp_resp_lim = cpu_to_be16(5);
  5668. reference_clock = amdgpu_asic_get_xclk(adev);
  5669. fan_table.refresh_period = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
  5670. reference_clock) / 1600);
  5671. fan_table.fdo_max = cpu_to_be16((u16)duty100);
  5672. tmp = (RREG32(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
  5673. fan_table.temp_src = (uint8_t)tmp;
  5674. ret = amdgpu_si_copy_bytes_to_smc(adev,
  5675. si_pi->fan_table_start,
  5676. (u8 *)(&fan_table),
  5677. sizeof(fan_table),
  5678. si_pi->sram_end);
  5679. if (ret) {
  5680. DRM_ERROR("Failed to load fan table to the SMC.");
  5681. adev->pm.dpm.fan.ucode_fan_control = false;
  5682. }
  5683. return ret;
  5684. }
  5685. static int si_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
  5686. {
  5687. struct si_power_info *si_pi = si_get_pi(adev);
  5688. PPSMC_Result ret;
  5689. ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_StartFanControl);
  5690. if (ret == PPSMC_Result_OK) {
  5691. si_pi->fan_is_controlled_by_smc = true;
  5692. return 0;
  5693. } else {
  5694. return -EINVAL;
  5695. }
  5696. }
  5697. static int si_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
  5698. {
  5699. struct si_power_info *si_pi = si_get_pi(adev);
  5700. PPSMC_Result ret;
  5701. ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_StopFanControl);
  5702. if (ret == PPSMC_Result_OK) {
  5703. si_pi->fan_is_controlled_by_smc = false;
  5704. return 0;
  5705. } else {
  5706. return -EINVAL;
  5707. }
  5708. }
  5709. static int si_dpm_get_fan_speed_percent(struct amdgpu_device *adev,
  5710. u32 *speed)
  5711. {
  5712. u32 duty, duty100;
  5713. u64 tmp64;
  5714. if (adev->pm.no_fan)
  5715. return -ENOENT;
  5716. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5717. duty = (RREG32(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
  5718. if (duty100 == 0)
  5719. return -EINVAL;
  5720. tmp64 = (u64)duty * 100;
  5721. do_div(tmp64, duty100);
  5722. *speed = (u32)tmp64;
  5723. if (*speed > 100)
  5724. *speed = 100;
  5725. return 0;
  5726. }
  5727. static int si_dpm_set_fan_speed_percent(struct amdgpu_device *adev,
  5728. u32 speed)
  5729. {
  5730. struct si_power_info *si_pi = si_get_pi(adev);
  5731. u32 tmp;
  5732. u32 duty, duty100;
  5733. u64 tmp64;
  5734. if (adev->pm.no_fan)
  5735. return -ENOENT;
  5736. if (si_pi->fan_is_controlled_by_smc)
  5737. return -EINVAL;
  5738. if (speed > 100)
  5739. return -EINVAL;
  5740. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5741. if (duty100 == 0)
  5742. return -EINVAL;
  5743. tmp64 = (u64)speed * duty100;
  5744. do_div(tmp64, 100);
  5745. duty = (u32)tmp64;
  5746. tmp = RREG32(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
  5747. tmp |= FDO_STATIC_DUTY(duty);
  5748. WREG32(CG_FDO_CTRL0, tmp);
  5749. return 0;
  5750. }
  5751. static void si_dpm_set_fan_control_mode(struct amdgpu_device *adev, u32 mode)
  5752. {
  5753. if (mode) {
  5754. /* stop auto-manage */
  5755. if (adev->pm.dpm.fan.ucode_fan_control)
  5756. si_fan_ctrl_stop_smc_fan_control(adev);
  5757. si_fan_ctrl_set_static_mode(adev, mode);
  5758. } else {
  5759. /* restart auto-manage */
  5760. if (adev->pm.dpm.fan.ucode_fan_control)
  5761. si_thermal_start_smc_fan_control(adev);
  5762. else
  5763. si_fan_ctrl_set_default_mode(adev);
  5764. }
  5765. }
  5766. static u32 si_dpm_get_fan_control_mode(struct amdgpu_device *adev)
  5767. {
  5768. struct si_power_info *si_pi = si_get_pi(adev);
  5769. u32 tmp;
  5770. if (si_pi->fan_is_controlled_by_smc)
  5771. return 0;
  5772. tmp = RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
  5773. return (tmp >> FDO_PWM_MODE_SHIFT);
  5774. }
  5775. #if 0
  5776. static int si_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
  5777. u32 *speed)
  5778. {
  5779. u32 tach_period;
  5780. u32 xclk = amdgpu_asic_get_xclk(adev);
  5781. if (adev->pm.no_fan)
  5782. return -ENOENT;
  5783. if (adev->pm.fan_pulses_per_revolution == 0)
  5784. return -ENOENT;
  5785. tach_period = (RREG32(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
  5786. if (tach_period == 0)
  5787. return -ENOENT;
  5788. *speed = 60 * xclk * 10000 / tach_period;
  5789. return 0;
  5790. }
  5791. static int si_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
  5792. u32 speed)
  5793. {
  5794. u32 tach_period, tmp;
  5795. u32 xclk = amdgpu_asic_get_xclk(adev);
  5796. if (adev->pm.no_fan)
  5797. return -ENOENT;
  5798. if (adev->pm.fan_pulses_per_revolution == 0)
  5799. return -ENOENT;
  5800. if ((speed < adev->pm.fan_min_rpm) ||
  5801. (speed > adev->pm.fan_max_rpm))
  5802. return -EINVAL;
  5803. if (adev->pm.dpm.fan.ucode_fan_control)
  5804. si_fan_ctrl_stop_smc_fan_control(adev);
  5805. tach_period = 60 * xclk * 10000 / (8 * speed);
  5806. tmp = RREG32(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
  5807. tmp |= TARGET_PERIOD(tach_period);
  5808. WREG32(CG_TACH_CTRL, tmp);
  5809. si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
  5810. return 0;
  5811. }
  5812. #endif
  5813. static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
  5814. {
  5815. struct si_power_info *si_pi = si_get_pi(adev);
  5816. u32 tmp;
  5817. if (!si_pi->fan_ctrl_is_in_default_mode) {
  5818. tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  5819. tmp |= FDO_PWM_MODE(si_pi->fan_ctrl_default_mode);
  5820. WREG32(CG_FDO_CTRL2, tmp);
  5821. tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
  5822. tmp |= TMIN(si_pi->t_min);
  5823. WREG32(CG_FDO_CTRL2, tmp);
  5824. si_pi->fan_ctrl_is_in_default_mode = true;
  5825. }
  5826. }
  5827. static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev)
  5828. {
  5829. if (adev->pm.dpm.fan.ucode_fan_control) {
  5830. si_fan_ctrl_start_smc_fan_control(adev);
  5831. si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
  5832. }
  5833. }
  5834. static void si_thermal_initialize(struct amdgpu_device *adev)
  5835. {
  5836. u32 tmp;
  5837. if (adev->pm.fan_pulses_per_revolution) {
  5838. tmp = RREG32(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
  5839. tmp |= EDGE_PER_REV(adev->pm.fan_pulses_per_revolution -1);
  5840. WREG32(CG_TACH_CTRL, tmp);
  5841. }
  5842. tmp = RREG32(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
  5843. tmp |= TACH_PWM_RESP_RATE(0x28);
  5844. WREG32(CG_FDO_CTRL2, tmp);
  5845. }
  5846. static int si_thermal_start_thermal_controller(struct amdgpu_device *adev)
  5847. {
  5848. int ret;
  5849. si_thermal_initialize(adev);
  5850. ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  5851. if (ret)
  5852. return ret;
  5853. ret = si_thermal_enable_alert(adev, true);
  5854. if (ret)
  5855. return ret;
  5856. if (adev->pm.dpm.fan.ucode_fan_control) {
  5857. ret = si_halt_smc(adev);
  5858. if (ret)
  5859. return ret;
  5860. ret = si_thermal_setup_fan_table(adev);
  5861. if (ret)
  5862. return ret;
  5863. ret = si_resume_smc(adev);
  5864. if (ret)
  5865. return ret;
  5866. si_thermal_start_smc_fan_control(adev);
  5867. }
  5868. return 0;
  5869. }
  5870. static void si_thermal_stop_thermal_controller(struct amdgpu_device *adev)
  5871. {
  5872. if (!adev->pm.no_fan) {
  5873. si_fan_ctrl_set_default_mode(adev);
  5874. si_fan_ctrl_stop_smc_fan_control(adev);
  5875. }
  5876. }
  5877. static int si_dpm_enable(struct amdgpu_device *adev)
  5878. {
  5879. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  5880. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  5881. struct si_power_info *si_pi = si_get_pi(adev);
  5882. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  5883. int ret;
  5884. if (amdgpu_si_is_smc_running(adev))
  5885. return -EINVAL;
  5886. if (pi->voltage_control || si_pi->voltage_control_svi2)
  5887. si_enable_voltage_control(adev, true);
  5888. if (pi->mvdd_control)
  5889. si_get_mvdd_configuration(adev);
  5890. if (pi->voltage_control || si_pi->voltage_control_svi2) {
  5891. ret = si_construct_voltage_tables(adev);
  5892. if (ret) {
  5893. DRM_ERROR("si_construct_voltage_tables failed\n");
  5894. return ret;
  5895. }
  5896. }
  5897. if (eg_pi->dynamic_ac_timing) {
  5898. ret = si_initialize_mc_reg_table(adev);
  5899. if (ret)
  5900. eg_pi->dynamic_ac_timing = false;
  5901. }
  5902. if (pi->dynamic_ss)
  5903. si_enable_spread_spectrum(adev, true);
  5904. if (pi->thermal_protection)
  5905. si_enable_thermal_protection(adev, true);
  5906. si_setup_bsp(adev);
  5907. si_program_git(adev);
  5908. si_program_tp(adev);
  5909. si_program_tpp(adev);
  5910. si_program_sstp(adev);
  5911. si_enable_display_gap(adev);
  5912. si_program_vc(adev);
  5913. ret = si_upload_firmware(adev);
  5914. if (ret) {
  5915. DRM_ERROR("si_upload_firmware failed\n");
  5916. return ret;
  5917. }
  5918. ret = si_process_firmware_header(adev);
  5919. if (ret) {
  5920. DRM_ERROR("si_process_firmware_header failed\n");
  5921. return ret;
  5922. }
  5923. ret = si_initial_switch_from_arb_f0_to_f1(adev);
  5924. if (ret) {
  5925. DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
  5926. return ret;
  5927. }
  5928. ret = si_init_smc_table(adev);
  5929. if (ret) {
  5930. DRM_ERROR("si_init_smc_table failed\n");
  5931. return ret;
  5932. }
  5933. ret = si_init_smc_spll_table(adev);
  5934. if (ret) {
  5935. DRM_ERROR("si_init_smc_spll_table failed\n");
  5936. return ret;
  5937. }
  5938. ret = si_init_arb_table_index(adev);
  5939. if (ret) {
  5940. DRM_ERROR("si_init_arb_table_index failed\n");
  5941. return ret;
  5942. }
  5943. if (eg_pi->dynamic_ac_timing) {
  5944. ret = si_populate_mc_reg_table(adev, boot_ps);
  5945. if (ret) {
  5946. DRM_ERROR("si_populate_mc_reg_table failed\n");
  5947. return ret;
  5948. }
  5949. }
  5950. ret = si_initialize_smc_cac_tables(adev);
  5951. if (ret) {
  5952. DRM_ERROR("si_initialize_smc_cac_tables failed\n");
  5953. return ret;
  5954. }
  5955. ret = si_initialize_hardware_cac_manager(adev);
  5956. if (ret) {
  5957. DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
  5958. return ret;
  5959. }
  5960. ret = si_initialize_smc_dte_tables(adev);
  5961. if (ret) {
  5962. DRM_ERROR("si_initialize_smc_dte_tables failed\n");
  5963. return ret;
  5964. }
  5965. ret = si_populate_smc_tdp_limits(adev, boot_ps);
  5966. if (ret) {
  5967. DRM_ERROR("si_populate_smc_tdp_limits failed\n");
  5968. return ret;
  5969. }
  5970. ret = si_populate_smc_tdp_limits_2(adev, boot_ps);
  5971. if (ret) {
  5972. DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
  5973. return ret;
  5974. }
  5975. si_program_response_times(adev);
  5976. si_program_ds_registers(adev);
  5977. si_dpm_start_smc(adev);
  5978. ret = si_notify_smc_display_change(adev, false);
  5979. if (ret) {
  5980. DRM_ERROR("si_notify_smc_display_change failed\n");
  5981. return ret;
  5982. }
  5983. si_enable_sclk_control(adev, true);
  5984. si_start_dpm(adev);
  5985. si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  5986. si_thermal_start_thermal_controller(adev);
  5987. ni_update_current_ps(adev, boot_ps);
  5988. return 0;
  5989. }
  5990. static int si_set_temperature_range(struct amdgpu_device *adev)
  5991. {
  5992. int ret;
  5993. ret = si_thermal_enable_alert(adev, false);
  5994. if (ret)
  5995. return ret;
  5996. ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  5997. if (ret)
  5998. return ret;
  5999. ret = si_thermal_enable_alert(adev, true);
  6000. if (ret)
  6001. return ret;
  6002. return ret;
  6003. }
  6004. static void si_dpm_disable(struct amdgpu_device *adev)
  6005. {
  6006. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  6007. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  6008. if (!amdgpu_si_is_smc_running(adev))
  6009. return;
  6010. si_thermal_stop_thermal_controller(adev);
  6011. si_disable_ulv(adev);
  6012. si_clear_vc(adev);
  6013. if (pi->thermal_protection)
  6014. si_enable_thermal_protection(adev, false);
  6015. si_enable_power_containment(adev, boot_ps, false);
  6016. si_enable_smc_cac(adev, boot_ps, false);
  6017. si_enable_spread_spectrum(adev, false);
  6018. si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  6019. si_stop_dpm(adev);
  6020. si_reset_to_default(adev);
  6021. si_dpm_stop_smc(adev);
  6022. si_force_switch_to_arb_f0(adev);
  6023. ni_update_current_ps(adev, boot_ps);
  6024. }
  6025. static int si_dpm_pre_set_power_state(struct amdgpu_device *adev)
  6026. {
  6027. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6028. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  6029. struct amdgpu_ps *new_ps = &requested_ps;
  6030. ni_update_requested_ps(adev, new_ps);
  6031. si_apply_state_adjust_rules(adev, &eg_pi->requested_rps);
  6032. return 0;
  6033. }
  6034. static int si_power_control_set_level(struct amdgpu_device *adev)
  6035. {
  6036. struct amdgpu_ps *new_ps = adev->pm.dpm.requested_ps;
  6037. int ret;
  6038. ret = si_restrict_performance_levels_before_switch(adev);
  6039. if (ret)
  6040. return ret;
  6041. ret = si_halt_smc(adev);
  6042. if (ret)
  6043. return ret;
  6044. ret = si_populate_smc_tdp_limits(adev, new_ps);
  6045. if (ret)
  6046. return ret;
  6047. ret = si_populate_smc_tdp_limits_2(adev, new_ps);
  6048. if (ret)
  6049. return ret;
  6050. ret = si_resume_smc(adev);
  6051. if (ret)
  6052. return ret;
  6053. ret = si_set_sw_state(adev);
  6054. if (ret)
  6055. return ret;
  6056. return 0;
  6057. }
  6058. static int si_dpm_set_power_state(struct amdgpu_device *adev)
  6059. {
  6060. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6061. struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
  6062. struct amdgpu_ps *old_ps = &eg_pi->current_rps;
  6063. int ret;
  6064. ret = si_disable_ulv(adev);
  6065. if (ret) {
  6066. DRM_ERROR("si_disable_ulv failed\n");
  6067. return ret;
  6068. }
  6069. ret = si_restrict_performance_levels_before_switch(adev);
  6070. if (ret) {
  6071. DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
  6072. return ret;
  6073. }
  6074. if (eg_pi->pcie_performance_request)
  6075. si_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
  6076. ni_set_uvd_clock_before_set_eng_clock(adev, new_ps, old_ps);
  6077. ret = si_enable_power_containment(adev, new_ps, false);
  6078. if (ret) {
  6079. DRM_ERROR("si_enable_power_containment failed\n");
  6080. return ret;
  6081. }
  6082. ret = si_enable_smc_cac(adev, new_ps, false);
  6083. if (ret) {
  6084. DRM_ERROR("si_enable_smc_cac failed\n");
  6085. return ret;
  6086. }
  6087. ret = si_halt_smc(adev);
  6088. if (ret) {
  6089. DRM_ERROR("si_halt_smc failed\n");
  6090. return ret;
  6091. }
  6092. ret = si_upload_sw_state(adev, new_ps);
  6093. if (ret) {
  6094. DRM_ERROR("si_upload_sw_state failed\n");
  6095. return ret;
  6096. }
  6097. ret = si_upload_smc_data(adev);
  6098. if (ret) {
  6099. DRM_ERROR("si_upload_smc_data failed\n");
  6100. return ret;
  6101. }
  6102. ret = si_upload_ulv_state(adev);
  6103. if (ret) {
  6104. DRM_ERROR("si_upload_ulv_state failed\n");
  6105. return ret;
  6106. }
  6107. if (eg_pi->dynamic_ac_timing) {
  6108. ret = si_upload_mc_reg_table(adev, new_ps);
  6109. if (ret) {
  6110. DRM_ERROR("si_upload_mc_reg_table failed\n");
  6111. return ret;
  6112. }
  6113. }
  6114. ret = si_program_memory_timing_parameters(adev, new_ps);
  6115. if (ret) {
  6116. DRM_ERROR("si_program_memory_timing_parameters failed\n");
  6117. return ret;
  6118. }
  6119. si_set_pcie_lane_width_in_smc(adev, new_ps, old_ps);
  6120. ret = si_resume_smc(adev);
  6121. if (ret) {
  6122. DRM_ERROR("si_resume_smc failed\n");
  6123. return ret;
  6124. }
  6125. ret = si_set_sw_state(adev);
  6126. if (ret) {
  6127. DRM_ERROR("si_set_sw_state failed\n");
  6128. return ret;
  6129. }
  6130. ni_set_uvd_clock_after_set_eng_clock(adev, new_ps, old_ps);
  6131. if (eg_pi->pcie_performance_request)
  6132. si_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
  6133. ret = si_set_power_state_conditionally_enable_ulv(adev, new_ps);
  6134. if (ret) {
  6135. DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
  6136. return ret;
  6137. }
  6138. ret = si_enable_smc_cac(adev, new_ps, true);
  6139. if (ret) {
  6140. DRM_ERROR("si_enable_smc_cac failed\n");
  6141. return ret;
  6142. }
  6143. ret = si_enable_power_containment(adev, new_ps, true);
  6144. if (ret) {
  6145. DRM_ERROR("si_enable_power_containment failed\n");
  6146. return ret;
  6147. }
  6148. ret = si_power_control_set_level(adev);
  6149. if (ret) {
  6150. DRM_ERROR("si_power_control_set_level failed\n");
  6151. return ret;
  6152. }
  6153. return 0;
  6154. }
  6155. static void si_dpm_post_set_power_state(struct amdgpu_device *adev)
  6156. {
  6157. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6158. struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
  6159. ni_update_current_ps(adev, new_ps);
  6160. }
  6161. #if 0
  6162. void si_dpm_reset_asic(struct amdgpu_device *adev)
  6163. {
  6164. si_restrict_performance_levels_before_switch(adev);
  6165. si_disable_ulv(adev);
  6166. si_set_boot_state(adev);
  6167. }
  6168. #endif
  6169. static void si_dpm_display_configuration_changed(struct amdgpu_device *adev)
  6170. {
  6171. si_program_display_gap(adev);
  6172. }
  6173. static void si_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  6174. struct amdgpu_ps *rps,
  6175. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  6176. u8 table_rev)
  6177. {
  6178. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  6179. rps->class = le16_to_cpu(non_clock_info->usClassification);
  6180. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  6181. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  6182. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  6183. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  6184. } else if (r600_is_uvd_state(rps->class, rps->class2)) {
  6185. rps->vclk = RV770_DEFAULT_VCLK_FREQ;
  6186. rps->dclk = RV770_DEFAULT_DCLK_FREQ;
  6187. } else {
  6188. rps->vclk = 0;
  6189. rps->dclk = 0;
  6190. }
  6191. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  6192. adev->pm.dpm.boot_ps = rps;
  6193. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  6194. adev->pm.dpm.uvd_ps = rps;
  6195. }
  6196. static void si_parse_pplib_clock_info(struct amdgpu_device *adev,
  6197. struct amdgpu_ps *rps, int index,
  6198. union pplib_clock_info *clock_info)
  6199. {
  6200. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  6201. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6202. struct si_power_info *si_pi = si_get_pi(adev);
  6203. struct si_ps *ps = si_get_ps(rps);
  6204. u16 leakage_voltage;
  6205. struct rv7xx_pl *pl = &ps->performance_levels[index];
  6206. int ret;
  6207. ps->performance_level_count = index + 1;
  6208. pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  6209. pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
  6210. pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  6211. pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
  6212. pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
  6213. pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
  6214. pl->flags = le32_to_cpu(clock_info->si.ulFlags);
  6215. pl->pcie_gen = r600_get_pcie_gen_support(adev,
  6216. si_pi->sys_pcie_mask,
  6217. si_pi->boot_pcie_gen,
  6218. clock_info->si.ucPCIEGen);
  6219. /* patch up vddc if necessary */
  6220. ret = si_get_leakage_voltage_from_leakage_index(adev, pl->vddc,
  6221. &leakage_voltage);
  6222. if (ret == 0)
  6223. pl->vddc = leakage_voltage;
  6224. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  6225. pi->acpi_vddc = pl->vddc;
  6226. eg_pi->acpi_vddci = pl->vddci;
  6227. si_pi->acpi_pcie_gen = pl->pcie_gen;
  6228. }
  6229. if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
  6230. index == 0) {
  6231. /* XXX disable for A0 tahiti */
  6232. si_pi->ulv.supported = false;
  6233. si_pi->ulv.pl = *pl;
  6234. si_pi->ulv.one_pcie_lane_in_ulv = false;
  6235. si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
  6236. si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
  6237. si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
  6238. }
  6239. if (pi->min_vddc_in_table > pl->vddc)
  6240. pi->min_vddc_in_table = pl->vddc;
  6241. if (pi->max_vddc_in_table < pl->vddc)
  6242. pi->max_vddc_in_table = pl->vddc;
  6243. /* patch up boot state */
  6244. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  6245. u16 vddc, vddci, mvdd;
  6246. amdgpu_atombios_get_default_voltages(adev, &vddc, &vddci, &mvdd);
  6247. pl->mclk = adev->clock.default_mclk;
  6248. pl->sclk = adev->clock.default_sclk;
  6249. pl->vddc = vddc;
  6250. pl->vddci = vddci;
  6251. si_pi->mvdd_bootup_value = mvdd;
  6252. }
  6253. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  6254. ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  6255. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
  6256. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
  6257. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
  6258. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
  6259. }
  6260. }
  6261. union pplib_power_state {
  6262. struct _ATOM_PPLIB_STATE v1;
  6263. struct _ATOM_PPLIB_STATE_V2 v2;
  6264. };
  6265. static int si_parse_power_table(struct amdgpu_device *adev)
  6266. {
  6267. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  6268. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  6269. union pplib_power_state *power_state;
  6270. int i, j, k, non_clock_array_index, clock_array_index;
  6271. union pplib_clock_info *clock_info;
  6272. struct _StateArray *state_array;
  6273. struct _ClockInfoArray *clock_info_array;
  6274. struct _NonClockInfoArray *non_clock_info_array;
  6275. union power_info *power_info;
  6276. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  6277. u16 data_offset;
  6278. u8 frev, crev;
  6279. u8 *power_state_offset;
  6280. struct si_ps *ps;
  6281. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  6282. &frev, &crev, &data_offset))
  6283. return -EINVAL;
  6284. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  6285. amdgpu_add_thermal_controller(adev);
  6286. state_array = (struct _StateArray *)
  6287. (mode_info->atom_context->bios + data_offset +
  6288. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  6289. clock_info_array = (struct _ClockInfoArray *)
  6290. (mode_info->atom_context->bios + data_offset +
  6291. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  6292. non_clock_info_array = (struct _NonClockInfoArray *)
  6293. (mode_info->atom_context->bios + data_offset +
  6294. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  6295. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  6296. state_array->ucNumEntries, GFP_KERNEL);
  6297. if (!adev->pm.dpm.ps)
  6298. return -ENOMEM;
  6299. power_state_offset = (u8 *)state_array->states;
  6300. for (i = 0; i < state_array->ucNumEntries; i++) {
  6301. u8 *idx;
  6302. power_state = (union pplib_power_state *)power_state_offset;
  6303. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  6304. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  6305. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  6306. ps = kzalloc(sizeof(struct si_ps), GFP_KERNEL);
  6307. if (ps == NULL) {
  6308. kfree(adev->pm.dpm.ps);
  6309. return -ENOMEM;
  6310. }
  6311. adev->pm.dpm.ps[i].ps_priv = ps;
  6312. si_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  6313. non_clock_info,
  6314. non_clock_info_array->ucEntrySize);
  6315. k = 0;
  6316. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  6317. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  6318. clock_array_index = idx[j];
  6319. if (clock_array_index >= clock_info_array->ucNumEntries)
  6320. continue;
  6321. if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
  6322. break;
  6323. clock_info = (union pplib_clock_info *)
  6324. ((u8 *)&clock_info_array->clockInfo[0] +
  6325. (clock_array_index * clock_info_array->ucEntrySize));
  6326. si_parse_pplib_clock_info(adev,
  6327. &adev->pm.dpm.ps[i], k,
  6328. clock_info);
  6329. k++;
  6330. }
  6331. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  6332. }
  6333. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  6334. /* fill in the vce power states */
  6335. for (i = 0; i < AMDGPU_MAX_VCE_LEVELS; i++) {
  6336. u32 sclk, mclk;
  6337. clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
  6338. clock_info = (union pplib_clock_info *)
  6339. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  6340. sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  6341. sclk |= clock_info->si.ucEngineClockHigh << 16;
  6342. mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  6343. mclk |= clock_info->si.ucMemoryClockHigh << 16;
  6344. adev->pm.dpm.vce_states[i].sclk = sclk;
  6345. adev->pm.dpm.vce_states[i].mclk = mclk;
  6346. }
  6347. return 0;
  6348. }
  6349. static int si_dpm_init(struct amdgpu_device *adev)
  6350. {
  6351. struct rv7xx_power_info *pi;
  6352. struct evergreen_power_info *eg_pi;
  6353. struct ni_power_info *ni_pi;
  6354. struct si_power_info *si_pi;
  6355. struct atom_clock_dividers dividers;
  6356. int ret;
  6357. u32 mask;
  6358. si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
  6359. if (si_pi == NULL)
  6360. return -ENOMEM;
  6361. adev->pm.dpm.priv = si_pi;
  6362. ni_pi = &si_pi->ni;
  6363. eg_pi = &ni_pi->eg;
  6364. pi = &eg_pi->rv7xx;
  6365. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  6366. if (ret)
  6367. si_pi->sys_pcie_mask = 0;
  6368. else
  6369. si_pi->sys_pcie_mask = mask;
  6370. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  6371. si_pi->boot_pcie_gen = si_get_current_pcie_speed(adev);
  6372. si_set_max_cu_value(adev);
  6373. rv770_get_max_vddc(adev);
  6374. si_get_leakage_vddc(adev);
  6375. si_patch_dependency_tables_based_on_leakage(adev);
  6376. pi->acpi_vddc = 0;
  6377. eg_pi->acpi_vddci = 0;
  6378. pi->min_vddc_in_table = 0;
  6379. pi->max_vddc_in_table = 0;
  6380. ret = amdgpu_get_platform_caps(adev);
  6381. if (ret)
  6382. return ret;
  6383. ret = amdgpu_parse_extended_power_table(adev);
  6384. if (ret)
  6385. return ret;
  6386. ret = si_parse_power_table(adev);
  6387. if (ret)
  6388. return ret;
  6389. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  6390. kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
  6391. if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  6392. amdgpu_free_extended_power_table(adev);
  6393. return -ENOMEM;
  6394. }
  6395. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  6396. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  6397. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  6398. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  6399. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  6400. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  6401. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  6402. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  6403. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  6404. if (adev->pm.dpm.voltage_response_time == 0)
  6405. adev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  6406. if (adev->pm.dpm.backbias_response_time == 0)
  6407. adev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  6408. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
  6409. 0, false, &dividers);
  6410. if (ret)
  6411. pi->ref_div = dividers.ref_div + 1;
  6412. else
  6413. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  6414. eg_pi->smu_uvd_hs = false;
  6415. pi->mclk_strobe_mode_threshold = 40000;
  6416. if (si_is_special_1gb_platform(adev))
  6417. pi->mclk_stutter_mode_threshold = 0;
  6418. else
  6419. pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
  6420. pi->mclk_edc_enable_threshold = 40000;
  6421. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  6422. ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
  6423. pi->voltage_control =
  6424. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6425. VOLTAGE_OBJ_GPIO_LUT);
  6426. if (!pi->voltage_control) {
  6427. si_pi->voltage_control_svi2 =
  6428. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6429. VOLTAGE_OBJ_SVID2);
  6430. if (si_pi->voltage_control_svi2)
  6431. amdgpu_atombios_get_svi2_info(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6432. &si_pi->svd_gpio_id, &si_pi->svc_gpio_id);
  6433. }
  6434. pi->mvdd_control =
  6435. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_MVDDC,
  6436. VOLTAGE_OBJ_GPIO_LUT);
  6437. eg_pi->vddci_control =
  6438. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
  6439. VOLTAGE_OBJ_GPIO_LUT);
  6440. if (!eg_pi->vddci_control)
  6441. si_pi->vddci_control_svi2 =
  6442. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
  6443. VOLTAGE_OBJ_SVID2);
  6444. si_pi->vddc_phase_shed_control =
  6445. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6446. VOLTAGE_OBJ_PHASE_LUT);
  6447. rv770_get_engine_memory_ss(adev);
  6448. pi->asi = RV770_ASI_DFLT;
  6449. pi->pasi = CYPRESS_HASI_DFLT;
  6450. pi->vrc = SISLANDS_VRC_DFLT;
  6451. pi->gfx_clock_gating = true;
  6452. eg_pi->sclk_deep_sleep = true;
  6453. si_pi->sclk_deep_sleep_above_low = false;
  6454. if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  6455. pi->thermal_protection = true;
  6456. else
  6457. pi->thermal_protection = false;
  6458. eg_pi->dynamic_ac_timing = true;
  6459. eg_pi->light_sleep = true;
  6460. #if defined(CONFIG_ACPI)
  6461. eg_pi->pcie_performance_request =
  6462. amdgpu_acpi_is_pcie_performance_request_supported(adev);
  6463. #else
  6464. eg_pi->pcie_performance_request = false;
  6465. #endif
  6466. si_pi->sram_end = SMC_RAM_END;
  6467. adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  6468. adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  6469. adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  6470. adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  6471. adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  6472. adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  6473. adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  6474. si_initialize_powertune_defaults(adev);
  6475. /* make sure dc limits are valid */
  6476. if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  6477. (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  6478. adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  6479. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  6480. si_pi->fan_ctrl_is_in_default_mode = true;
  6481. return 0;
  6482. }
  6483. static void si_dpm_fini(struct amdgpu_device *adev)
  6484. {
  6485. int i;
  6486. if (adev->pm.dpm.ps)
  6487. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  6488. kfree(adev->pm.dpm.ps[i].ps_priv);
  6489. kfree(adev->pm.dpm.ps);
  6490. kfree(adev->pm.dpm.priv);
  6491. kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  6492. amdgpu_free_extended_power_table(adev);
  6493. }
  6494. static void si_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
  6495. struct seq_file *m)
  6496. {
  6497. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6498. struct amdgpu_ps *rps = &eg_pi->current_rps;
  6499. struct si_ps *ps = si_get_ps(rps);
  6500. struct rv7xx_pl *pl;
  6501. u32 current_index =
  6502. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  6503. CURRENT_STATE_INDEX_SHIFT;
  6504. if (current_index >= ps->performance_level_count) {
  6505. seq_printf(m, "invalid dpm profile %d\n", current_index);
  6506. } else {
  6507. pl = &ps->performance_levels[current_index];
  6508. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  6509. seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  6510. current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  6511. }
  6512. }
  6513. static int si_dpm_set_interrupt_state(struct amdgpu_device *adev,
  6514. struct amdgpu_irq_src *source,
  6515. unsigned type,
  6516. enum amdgpu_interrupt_state state)
  6517. {
  6518. u32 cg_thermal_int;
  6519. switch (type) {
  6520. case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
  6521. switch (state) {
  6522. case AMDGPU_IRQ_STATE_DISABLE:
  6523. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6524. cg_thermal_int |= THERM_INT_MASK_HIGH;
  6525. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6526. break;
  6527. case AMDGPU_IRQ_STATE_ENABLE:
  6528. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6529. cg_thermal_int &= ~THERM_INT_MASK_HIGH;
  6530. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6531. break;
  6532. default:
  6533. break;
  6534. }
  6535. break;
  6536. case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
  6537. switch (state) {
  6538. case AMDGPU_IRQ_STATE_DISABLE:
  6539. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6540. cg_thermal_int |= THERM_INT_MASK_LOW;
  6541. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6542. break;
  6543. case AMDGPU_IRQ_STATE_ENABLE:
  6544. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6545. cg_thermal_int &= ~THERM_INT_MASK_LOW;
  6546. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6547. break;
  6548. default:
  6549. break;
  6550. }
  6551. break;
  6552. default:
  6553. break;
  6554. }
  6555. return 0;
  6556. }
  6557. static int si_dpm_process_interrupt(struct amdgpu_device *adev,
  6558. struct amdgpu_irq_src *source,
  6559. struct amdgpu_iv_entry *entry)
  6560. {
  6561. bool queue_thermal = false;
  6562. if (entry == NULL)
  6563. return -EINVAL;
  6564. switch (entry->src_id) {
  6565. case 230: /* thermal low to high */
  6566. DRM_DEBUG("IH: thermal low to high\n");
  6567. adev->pm.dpm.thermal.high_to_low = false;
  6568. queue_thermal = true;
  6569. break;
  6570. case 231: /* thermal high to low */
  6571. DRM_DEBUG("IH: thermal high to low\n");
  6572. adev->pm.dpm.thermal.high_to_low = true;
  6573. queue_thermal = true;
  6574. break;
  6575. default:
  6576. break;
  6577. }
  6578. if (queue_thermal)
  6579. schedule_work(&adev->pm.dpm.thermal.work);
  6580. return 0;
  6581. }
  6582. static int si_dpm_late_init(void *handle)
  6583. {
  6584. int ret;
  6585. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6586. if (!amdgpu_dpm)
  6587. return 0;
  6588. /* init the sysfs and debugfs files late */
  6589. ret = amdgpu_pm_sysfs_init(adev);
  6590. if (ret)
  6591. return ret;
  6592. ret = si_set_temperature_range(adev);
  6593. if (ret)
  6594. return ret;
  6595. #if 0 //TODO ?
  6596. si_dpm_powergate_uvd(adev, true);
  6597. #endif
  6598. return 0;
  6599. }
  6600. /**
  6601. * si_dpm_init_microcode - load ucode images from disk
  6602. *
  6603. * @adev: amdgpu_device pointer
  6604. *
  6605. * Use the firmware interface to load the ucode images into
  6606. * the driver (not loaded into hw).
  6607. * Returns 0 on success, error on failure.
  6608. */
  6609. static int si_dpm_init_microcode(struct amdgpu_device *adev)
  6610. {
  6611. const char *chip_name;
  6612. char fw_name[30];
  6613. int err;
  6614. DRM_DEBUG("\n");
  6615. switch (adev->asic_type) {
  6616. case CHIP_TAHITI:
  6617. chip_name = "tahiti";
  6618. break;
  6619. case CHIP_PITCAIRN:
  6620. if ((adev->pdev->revision == 0x81) ||
  6621. (adev->pdev->device == 0x6810) ||
  6622. (adev->pdev->device == 0x6811) ||
  6623. (adev->pdev->device == 0x6816) ||
  6624. (adev->pdev->device == 0x6817) ||
  6625. (adev->pdev->device == 0x6806))
  6626. chip_name = "pitcairn_k";
  6627. else
  6628. chip_name = "pitcairn";
  6629. break;
  6630. case CHIP_VERDE:
  6631. if ((adev->pdev->revision == 0x81) ||
  6632. (adev->pdev->revision == 0x83) ||
  6633. (adev->pdev->revision == 0x87) ||
  6634. (adev->pdev->device == 0x6820) ||
  6635. (adev->pdev->device == 0x6821) ||
  6636. (adev->pdev->device == 0x6822) ||
  6637. (adev->pdev->device == 0x6823) ||
  6638. (adev->pdev->device == 0x682A) ||
  6639. (adev->pdev->device == 0x682B))
  6640. chip_name = "verde_k";
  6641. else
  6642. chip_name = "verde";
  6643. break;
  6644. case CHIP_OLAND:
  6645. if ((adev->pdev->revision == 0xC7) ||
  6646. (adev->pdev->revision == 0x80) ||
  6647. (adev->pdev->revision == 0x81) ||
  6648. (adev->pdev->revision == 0x83) ||
  6649. (adev->pdev->device == 0x6604) ||
  6650. (adev->pdev->device == 0x6605))
  6651. chip_name = "oland_k";
  6652. else
  6653. chip_name = "oland";
  6654. break;
  6655. case CHIP_HAINAN:
  6656. if ((adev->pdev->revision == 0x81) ||
  6657. (adev->pdev->revision == 0x83) ||
  6658. (adev->pdev->revision == 0xC3) ||
  6659. (adev->pdev->device == 0x6664) ||
  6660. (adev->pdev->device == 0x6665) ||
  6661. (adev->pdev->device == 0x6667))
  6662. chip_name = "hainan_k";
  6663. else
  6664. chip_name = "hainan";
  6665. break;
  6666. default: BUG();
  6667. }
  6668. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  6669. err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
  6670. if (err)
  6671. goto out;
  6672. err = amdgpu_ucode_validate(adev->pm.fw);
  6673. out:
  6674. if (err) {
  6675. DRM_ERROR("si_smc: Failed to load firmware. err = %d\"%s\"\n",
  6676. err, fw_name);
  6677. release_firmware(adev->pm.fw);
  6678. adev->pm.fw = NULL;
  6679. }
  6680. return err;
  6681. }
  6682. static int si_dpm_sw_init(void *handle)
  6683. {
  6684. int ret;
  6685. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6686. ret = amdgpu_irq_add_id(adev, 230, &adev->pm.dpm.thermal.irq);
  6687. if (ret)
  6688. return ret;
  6689. ret = amdgpu_irq_add_id(adev, 231, &adev->pm.dpm.thermal.irq);
  6690. if (ret)
  6691. return ret;
  6692. /* default to balanced state */
  6693. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  6694. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  6695. adev->pm.dpm.forced_level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
  6696. adev->pm.default_sclk = adev->clock.default_sclk;
  6697. adev->pm.default_mclk = adev->clock.default_mclk;
  6698. adev->pm.current_sclk = adev->clock.default_sclk;
  6699. adev->pm.current_mclk = adev->clock.default_mclk;
  6700. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  6701. if (amdgpu_dpm == 0)
  6702. return 0;
  6703. ret = si_dpm_init_microcode(adev);
  6704. if (ret)
  6705. return ret;
  6706. INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
  6707. mutex_lock(&adev->pm.mutex);
  6708. ret = si_dpm_init(adev);
  6709. if (ret)
  6710. goto dpm_failed;
  6711. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  6712. if (amdgpu_dpm == 1)
  6713. amdgpu_pm_print_power_states(adev);
  6714. mutex_unlock(&adev->pm.mutex);
  6715. DRM_INFO("amdgpu: dpm initialized\n");
  6716. return 0;
  6717. dpm_failed:
  6718. si_dpm_fini(adev);
  6719. mutex_unlock(&adev->pm.mutex);
  6720. DRM_ERROR("amdgpu: dpm initialization failed\n");
  6721. return ret;
  6722. }
  6723. static int si_dpm_sw_fini(void *handle)
  6724. {
  6725. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6726. mutex_lock(&adev->pm.mutex);
  6727. amdgpu_pm_sysfs_fini(adev);
  6728. si_dpm_fini(adev);
  6729. mutex_unlock(&adev->pm.mutex);
  6730. return 0;
  6731. }
  6732. static int si_dpm_hw_init(void *handle)
  6733. {
  6734. int ret;
  6735. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6736. if (!amdgpu_dpm)
  6737. return 0;
  6738. mutex_lock(&adev->pm.mutex);
  6739. si_dpm_setup_asic(adev);
  6740. ret = si_dpm_enable(adev);
  6741. if (ret)
  6742. adev->pm.dpm_enabled = false;
  6743. else
  6744. adev->pm.dpm_enabled = true;
  6745. mutex_unlock(&adev->pm.mutex);
  6746. return ret;
  6747. }
  6748. static int si_dpm_hw_fini(void *handle)
  6749. {
  6750. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6751. if (adev->pm.dpm_enabled) {
  6752. mutex_lock(&adev->pm.mutex);
  6753. si_dpm_disable(adev);
  6754. mutex_unlock(&adev->pm.mutex);
  6755. }
  6756. return 0;
  6757. }
  6758. static int si_dpm_suspend(void *handle)
  6759. {
  6760. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6761. if (adev->pm.dpm_enabled) {
  6762. mutex_lock(&adev->pm.mutex);
  6763. /* disable dpm */
  6764. si_dpm_disable(adev);
  6765. /* reset the power state */
  6766. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  6767. mutex_unlock(&adev->pm.mutex);
  6768. }
  6769. return 0;
  6770. }
  6771. static int si_dpm_resume(void *handle)
  6772. {
  6773. int ret;
  6774. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6775. if (adev->pm.dpm_enabled) {
  6776. /* asic init will reset to the boot state */
  6777. mutex_lock(&adev->pm.mutex);
  6778. si_dpm_setup_asic(adev);
  6779. ret = si_dpm_enable(adev);
  6780. if (ret)
  6781. adev->pm.dpm_enabled = false;
  6782. else
  6783. adev->pm.dpm_enabled = true;
  6784. mutex_unlock(&adev->pm.mutex);
  6785. if (adev->pm.dpm_enabled)
  6786. amdgpu_pm_compute_clocks(adev);
  6787. }
  6788. return 0;
  6789. }
  6790. static bool si_dpm_is_idle(void *handle)
  6791. {
  6792. /* XXX */
  6793. return true;
  6794. }
  6795. static int si_dpm_wait_for_idle(void *handle)
  6796. {
  6797. /* XXX */
  6798. return 0;
  6799. }
  6800. static int si_dpm_soft_reset(void *handle)
  6801. {
  6802. return 0;
  6803. }
  6804. static int si_dpm_set_clockgating_state(void *handle,
  6805. enum amd_clockgating_state state)
  6806. {
  6807. return 0;
  6808. }
  6809. static int si_dpm_set_powergating_state(void *handle,
  6810. enum amd_powergating_state state)
  6811. {
  6812. return 0;
  6813. }
  6814. /* get temperature in millidegrees */
  6815. static int si_dpm_get_temp(struct amdgpu_device *adev)
  6816. {
  6817. u32 temp;
  6818. int actual_temp = 0;
  6819. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  6820. CTF_TEMP_SHIFT;
  6821. if (temp & 0x200)
  6822. actual_temp = 255;
  6823. else
  6824. actual_temp = temp & 0x1ff;
  6825. actual_temp = (actual_temp * 1000);
  6826. return actual_temp;
  6827. }
  6828. static u32 si_dpm_get_sclk(struct amdgpu_device *adev, bool low)
  6829. {
  6830. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6831. struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
  6832. if (low)
  6833. return requested_state->performance_levels[0].sclk;
  6834. else
  6835. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  6836. }
  6837. static u32 si_dpm_get_mclk(struct amdgpu_device *adev, bool low)
  6838. {
  6839. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6840. struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
  6841. if (low)
  6842. return requested_state->performance_levels[0].mclk;
  6843. else
  6844. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  6845. }
  6846. static void si_dpm_print_power_state(struct amdgpu_device *adev,
  6847. struct amdgpu_ps *rps)
  6848. {
  6849. struct si_ps *ps = si_get_ps(rps);
  6850. struct rv7xx_pl *pl;
  6851. int i;
  6852. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  6853. amdgpu_dpm_print_cap_info(rps->caps);
  6854. DRM_INFO("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  6855. for (i = 0; i < ps->performance_level_count; i++) {
  6856. pl = &ps->performance_levels[i];
  6857. if (adev->asic_type >= CHIP_TAHITI)
  6858. DRM_INFO("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  6859. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  6860. else
  6861. DRM_INFO("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
  6862. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  6863. }
  6864. amdgpu_dpm_print_ps_status(adev, rps);
  6865. }
  6866. static int si_dpm_early_init(void *handle)
  6867. {
  6868. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6869. si_dpm_set_dpm_funcs(adev);
  6870. si_dpm_set_irq_funcs(adev);
  6871. return 0;
  6872. }
  6873. const struct amd_ip_funcs si_dpm_ip_funcs = {
  6874. .name = "si_dpm",
  6875. .early_init = si_dpm_early_init,
  6876. .late_init = si_dpm_late_init,
  6877. .sw_init = si_dpm_sw_init,
  6878. .sw_fini = si_dpm_sw_fini,
  6879. .hw_init = si_dpm_hw_init,
  6880. .hw_fini = si_dpm_hw_fini,
  6881. .suspend = si_dpm_suspend,
  6882. .resume = si_dpm_resume,
  6883. .is_idle = si_dpm_is_idle,
  6884. .wait_for_idle = si_dpm_wait_for_idle,
  6885. .soft_reset = si_dpm_soft_reset,
  6886. .set_clockgating_state = si_dpm_set_clockgating_state,
  6887. .set_powergating_state = si_dpm_set_powergating_state,
  6888. };
  6889. static const struct amdgpu_dpm_funcs si_dpm_funcs = {
  6890. .get_temperature = &si_dpm_get_temp,
  6891. .pre_set_power_state = &si_dpm_pre_set_power_state,
  6892. .set_power_state = &si_dpm_set_power_state,
  6893. .post_set_power_state = &si_dpm_post_set_power_state,
  6894. .display_configuration_changed = &si_dpm_display_configuration_changed,
  6895. .get_sclk = &si_dpm_get_sclk,
  6896. .get_mclk = &si_dpm_get_mclk,
  6897. .print_power_state = &si_dpm_print_power_state,
  6898. .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
  6899. .force_performance_level = &si_dpm_force_performance_level,
  6900. .vblank_too_short = &si_dpm_vblank_too_short,
  6901. .set_fan_control_mode = &si_dpm_set_fan_control_mode,
  6902. .get_fan_control_mode = &si_dpm_get_fan_control_mode,
  6903. .set_fan_speed_percent = &si_dpm_set_fan_speed_percent,
  6904. .get_fan_speed_percent = &si_dpm_get_fan_speed_percent,
  6905. };
  6906. static void si_dpm_set_dpm_funcs(struct amdgpu_device *adev)
  6907. {
  6908. if (adev->pm.funcs == NULL)
  6909. adev->pm.funcs = &si_dpm_funcs;
  6910. }
  6911. static const struct amdgpu_irq_src_funcs si_dpm_irq_funcs = {
  6912. .set = si_dpm_set_interrupt_state,
  6913. .process = si_dpm_process_interrupt,
  6914. };
  6915. static void si_dpm_set_irq_funcs(struct amdgpu_device *adev)
  6916. {
  6917. adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
  6918. adev->pm.dpm.thermal.irq.funcs = &si_dpm_irq_funcs;
  6919. }