gmc_v8_0.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "gmc_v8_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "gmc/gmc_8_1_d.h"
  29. #include "gmc/gmc_8_1_sh_mask.h"
  30. #include "bif/bif_5_0_d.h"
  31. #include "bif/bif_5_0_sh_mask.h"
  32. #include "oss/oss_3_0_d.h"
  33. #include "oss/oss_3_0_sh_mask.h"
  34. #include "vid.h"
  35. #include "vi.h"
  36. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev);
  37. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  38. static int gmc_v8_0_wait_for_idle(void *handle);
  39. MODULE_FIRMWARE("amdgpu/tonga_mc.bin");
  40. MODULE_FIRMWARE("amdgpu/polaris11_mc.bin");
  41. MODULE_FIRMWARE("amdgpu/polaris10_mc.bin");
  42. static const u32 golden_settings_tonga_a11[] =
  43. {
  44. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  45. mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
  46. mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
  47. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  48. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  49. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  50. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  51. };
  52. static const u32 tonga_mgcg_cgcg_init[] =
  53. {
  54. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  55. };
  56. static const u32 golden_settings_fiji_a10[] =
  57. {
  58. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  59. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  60. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  61. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  62. };
  63. static const u32 fiji_mgcg_cgcg_init[] =
  64. {
  65. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  66. };
  67. static const u32 golden_settings_polaris11_a11[] =
  68. {
  69. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  70. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  71. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  72. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  73. };
  74. static const u32 golden_settings_polaris10_a11[] =
  75. {
  76. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  77. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  78. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  79. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  80. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  81. };
  82. static const u32 cz_mgcg_cgcg_init[] =
  83. {
  84. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  85. };
  86. static const u32 stoney_mgcg_cgcg_init[] =
  87. {
  88. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  89. };
  90. static void gmc_v8_0_init_golden_registers(struct amdgpu_device *adev)
  91. {
  92. switch (adev->asic_type) {
  93. case CHIP_FIJI:
  94. amdgpu_program_register_sequence(adev,
  95. fiji_mgcg_cgcg_init,
  96. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  97. amdgpu_program_register_sequence(adev,
  98. golden_settings_fiji_a10,
  99. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  100. break;
  101. case CHIP_TONGA:
  102. amdgpu_program_register_sequence(adev,
  103. tonga_mgcg_cgcg_init,
  104. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  105. amdgpu_program_register_sequence(adev,
  106. golden_settings_tonga_a11,
  107. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  108. break;
  109. case CHIP_POLARIS11:
  110. amdgpu_program_register_sequence(adev,
  111. golden_settings_polaris11_a11,
  112. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  113. break;
  114. case CHIP_POLARIS10:
  115. amdgpu_program_register_sequence(adev,
  116. golden_settings_polaris10_a11,
  117. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  118. break;
  119. case CHIP_CARRIZO:
  120. amdgpu_program_register_sequence(adev,
  121. cz_mgcg_cgcg_init,
  122. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  123. break;
  124. case CHIP_STONEY:
  125. amdgpu_program_register_sequence(adev,
  126. stoney_mgcg_cgcg_init,
  127. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  128. break;
  129. default:
  130. break;
  131. }
  132. }
  133. static void gmc_v8_0_mc_stop(struct amdgpu_device *adev,
  134. struct amdgpu_mode_mc_save *save)
  135. {
  136. u32 blackout;
  137. if (adev->mode_info.num_crtc)
  138. amdgpu_display_stop_mc_access(adev, save);
  139. gmc_v8_0_wait_for_idle(adev);
  140. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  141. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  142. /* Block CPU access */
  143. WREG32(mmBIF_FB_EN, 0);
  144. /* blackout the MC */
  145. blackout = REG_SET_FIELD(blackout,
  146. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 1);
  147. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  148. }
  149. /* wait for the MC to settle */
  150. udelay(100);
  151. }
  152. static void gmc_v8_0_mc_resume(struct amdgpu_device *adev,
  153. struct amdgpu_mode_mc_save *save)
  154. {
  155. u32 tmp;
  156. /* unblackout the MC */
  157. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  158. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  159. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  160. /* allow CPU access */
  161. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  162. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  163. WREG32(mmBIF_FB_EN, tmp);
  164. if (adev->mode_info.num_crtc)
  165. amdgpu_display_resume_mc_access(adev, save);
  166. }
  167. /**
  168. * gmc_v8_0_init_microcode - load ucode images from disk
  169. *
  170. * @adev: amdgpu_device pointer
  171. *
  172. * Use the firmware interface to load the ucode images into
  173. * the driver (not loaded into hw).
  174. * Returns 0 on success, error on failure.
  175. */
  176. static int gmc_v8_0_init_microcode(struct amdgpu_device *adev)
  177. {
  178. const char *chip_name;
  179. char fw_name[30];
  180. int err;
  181. DRM_DEBUG("\n");
  182. switch (adev->asic_type) {
  183. case CHIP_TONGA:
  184. chip_name = "tonga";
  185. break;
  186. case CHIP_POLARIS11:
  187. chip_name = "polaris11";
  188. break;
  189. case CHIP_POLARIS10:
  190. chip_name = "polaris10";
  191. break;
  192. case CHIP_FIJI:
  193. case CHIP_CARRIZO:
  194. case CHIP_STONEY:
  195. return 0;
  196. default: BUG();
  197. }
  198. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  199. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  200. if (err)
  201. goto out;
  202. err = amdgpu_ucode_validate(adev->mc.fw);
  203. out:
  204. if (err) {
  205. printk(KERN_ERR
  206. "mc: Failed to load firmware \"%s\"\n",
  207. fw_name);
  208. release_firmware(adev->mc.fw);
  209. adev->mc.fw = NULL;
  210. }
  211. return err;
  212. }
  213. /**
  214. * gmc_v8_0_mc_load_microcode - load MC ucode into the hw
  215. *
  216. * @adev: amdgpu_device pointer
  217. *
  218. * Load the GDDR MC ucode into the hw (CIK).
  219. * Returns 0 on success, error on failure.
  220. */
  221. static int gmc_v8_0_mc_load_microcode(struct amdgpu_device *adev)
  222. {
  223. const struct mc_firmware_header_v1_0 *hdr;
  224. const __le32 *fw_data = NULL;
  225. const __le32 *io_mc_regs = NULL;
  226. u32 running;
  227. int i, ucode_size, regs_size;
  228. if (!adev->mc.fw)
  229. return -EINVAL;
  230. /* Skip MC ucode loading on SR-IOV capable boards.
  231. * vbios does this for us in asic_init in that case.
  232. */
  233. if (adev->virtualization.supports_sr_iov)
  234. return 0;
  235. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  236. amdgpu_ucode_print_mc_hdr(&hdr->header);
  237. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  238. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  239. io_mc_regs = (const __le32 *)
  240. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  241. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  242. fw_data = (const __le32 *)
  243. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  244. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  245. if (running == 0) {
  246. /* reset the engine and set to writable */
  247. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  248. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  249. /* load mc io regs */
  250. for (i = 0; i < regs_size; i++) {
  251. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  252. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  253. }
  254. /* load the MC ucode */
  255. for (i = 0; i < ucode_size; i++)
  256. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  257. /* put the engine back into the active state */
  258. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  259. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  260. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  261. /* wait for training to complete */
  262. for (i = 0; i < adev->usec_timeout; i++) {
  263. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  264. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  265. break;
  266. udelay(1);
  267. }
  268. for (i = 0; i < adev->usec_timeout; i++) {
  269. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  270. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  271. break;
  272. udelay(1);
  273. }
  274. }
  275. return 0;
  276. }
  277. static void gmc_v8_0_vram_gtt_location(struct amdgpu_device *adev,
  278. struct amdgpu_mc *mc)
  279. {
  280. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  281. /* leave room for at least 1024M GTT */
  282. dev_warn(adev->dev, "limiting VRAM\n");
  283. mc->real_vram_size = 0xFFC0000000ULL;
  284. mc->mc_vram_size = 0xFFC0000000ULL;
  285. }
  286. amdgpu_vram_location(adev, &adev->mc, 0);
  287. adev->mc.gtt_base_align = 0;
  288. amdgpu_gtt_location(adev, mc);
  289. }
  290. /**
  291. * gmc_v8_0_mc_program - program the GPU memory controller
  292. *
  293. * @adev: amdgpu_device pointer
  294. *
  295. * Set the location of vram, gart, and AGP in the GPU's
  296. * physical address space (CIK).
  297. */
  298. static void gmc_v8_0_mc_program(struct amdgpu_device *adev)
  299. {
  300. struct amdgpu_mode_mc_save save;
  301. u32 tmp;
  302. int i, j;
  303. /* Initialize HDP */
  304. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  305. WREG32((0xb05 + j), 0x00000000);
  306. WREG32((0xb06 + j), 0x00000000);
  307. WREG32((0xb07 + j), 0x00000000);
  308. WREG32((0xb08 + j), 0x00000000);
  309. WREG32((0xb09 + j), 0x00000000);
  310. }
  311. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  312. if (adev->mode_info.num_crtc)
  313. amdgpu_display_set_vga_render_state(adev, false);
  314. gmc_v8_0_mc_stop(adev, &save);
  315. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  316. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  317. }
  318. /* Update configuration */
  319. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  320. adev->mc.vram_start >> 12);
  321. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  322. adev->mc.vram_end >> 12);
  323. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  324. adev->vram_scratch.gpu_addr >> 12);
  325. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  326. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  327. WREG32(mmMC_VM_FB_LOCATION, tmp);
  328. /* XXX double check these! */
  329. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  330. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  331. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  332. WREG32(mmMC_VM_AGP_BASE, 0);
  333. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  334. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  335. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  336. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  337. }
  338. gmc_v8_0_mc_resume(adev, &save);
  339. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  340. tmp = RREG32(mmHDP_MISC_CNTL);
  341. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  342. WREG32(mmHDP_MISC_CNTL, tmp);
  343. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  344. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  345. }
  346. /**
  347. * gmc_v8_0_mc_init - initialize the memory controller driver params
  348. *
  349. * @adev: amdgpu_device pointer
  350. *
  351. * Look up the amount of vram, vram width, and decide how to place
  352. * vram and gart within the GPU's physical address space (CIK).
  353. * Returns 0 for success.
  354. */
  355. static int gmc_v8_0_mc_init(struct amdgpu_device *adev)
  356. {
  357. u32 tmp;
  358. int chansize, numchan;
  359. /* Get VRAM informations */
  360. tmp = RREG32(mmMC_ARB_RAMCFG);
  361. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  362. chansize = 64;
  363. } else {
  364. chansize = 32;
  365. }
  366. tmp = RREG32(mmMC_SHARED_CHMAP);
  367. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  368. case 0:
  369. default:
  370. numchan = 1;
  371. break;
  372. case 1:
  373. numchan = 2;
  374. break;
  375. case 2:
  376. numchan = 4;
  377. break;
  378. case 3:
  379. numchan = 8;
  380. break;
  381. case 4:
  382. numchan = 3;
  383. break;
  384. case 5:
  385. numchan = 6;
  386. break;
  387. case 6:
  388. numchan = 10;
  389. break;
  390. case 7:
  391. numchan = 12;
  392. break;
  393. case 8:
  394. numchan = 16;
  395. break;
  396. }
  397. adev->mc.vram_width = numchan * chansize;
  398. /* Could aper size report 0 ? */
  399. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  400. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  401. /* size in MB on si */
  402. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  403. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  404. adev->mc.visible_vram_size = adev->mc.aper_size;
  405. /* In case the PCI BAR is larger than the actual amount of vram */
  406. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  407. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  408. /* unless the user had overridden it, set the gart
  409. * size equal to the 1024 or vram, whichever is larger.
  410. */
  411. if (amdgpu_gart_size == -1)
  412. adev->mc.gtt_size = amdgpu_ttm_get_gtt_mem_size(adev);
  413. else
  414. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  415. gmc_v8_0_vram_gtt_location(adev, &adev->mc);
  416. return 0;
  417. }
  418. /*
  419. * GART
  420. * VMID 0 is the physical GPU addresses as used by the kernel.
  421. * VMIDs 1-15 are used for userspace clients and are handled
  422. * by the amdgpu vm/hsa code.
  423. */
  424. /**
  425. * gmc_v8_0_gart_flush_gpu_tlb - gart tlb flush callback
  426. *
  427. * @adev: amdgpu_device pointer
  428. * @vmid: vm instance to flush
  429. *
  430. * Flush the TLB for the requested page table (CIK).
  431. */
  432. static void gmc_v8_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  433. uint32_t vmid)
  434. {
  435. /* flush hdp cache */
  436. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  437. /* bits 0-15 are the VM contexts0-15 */
  438. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  439. }
  440. /**
  441. * gmc_v8_0_gart_set_pte_pde - update the page tables using MMIO
  442. *
  443. * @adev: amdgpu_device pointer
  444. * @cpu_pt_addr: cpu address of the page table
  445. * @gpu_page_idx: entry in the page table to update
  446. * @addr: dst addr to write into pte/pde
  447. * @flags: access flags
  448. *
  449. * Update the page tables using the CPU.
  450. */
  451. static int gmc_v8_0_gart_set_pte_pde(struct amdgpu_device *adev,
  452. void *cpu_pt_addr,
  453. uint32_t gpu_page_idx,
  454. uint64_t addr,
  455. uint32_t flags)
  456. {
  457. void __iomem *ptr = (void *)cpu_pt_addr;
  458. uint64_t value;
  459. /*
  460. * PTE format on VI:
  461. * 63:40 reserved
  462. * 39:12 4k physical page base address
  463. * 11:7 fragment
  464. * 6 write
  465. * 5 read
  466. * 4 exe
  467. * 3 reserved
  468. * 2 snooped
  469. * 1 system
  470. * 0 valid
  471. *
  472. * PDE format on VI:
  473. * 63:59 block fragment size
  474. * 58:40 reserved
  475. * 39:1 physical base address of PTE
  476. * bits 5:1 must be 0.
  477. * 0 valid
  478. */
  479. value = addr & 0x000000FFFFFFF000ULL;
  480. value |= flags;
  481. writeq(value, ptr + (gpu_page_idx * 8));
  482. return 0;
  483. }
  484. /**
  485. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  486. *
  487. * @adev: amdgpu_device pointer
  488. * @value: true redirects VM faults to the default page
  489. */
  490. static void gmc_v8_0_set_fault_enable_default(struct amdgpu_device *adev,
  491. bool value)
  492. {
  493. u32 tmp;
  494. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  495. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  496. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  497. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  498. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  499. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  500. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  501. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  502. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  503. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  504. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  505. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  506. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  507. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  508. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  509. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  510. }
  511. /**
  512. * gmc_v8_0_gart_enable - gart enable
  513. *
  514. * @adev: amdgpu_device pointer
  515. *
  516. * This sets up the TLBs, programs the page tables for VMID0,
  517. * sets up the hw for VMIDs 1-15 which are allocated on
  518. * demand, and sets up the global locations for the LDS, GDS,
  519. * and GPUVM for FSA64 clients (CIK).
  520. * Returns 0 for success, errors for failure.
  521. */
  522. static int gmc_v8_0_gart_enable(struct amdgpu_device *adev)
  523. {
  524. int r, i;
  525. u32 tmp;
  526. if (adev->gart.robj == NULL) {
  527. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  528. return -EINVAL;
  529. }
  530. r = amdgpu_gart_table_vram_pin(adev);
  531. if (r)
  532. return r;
  533. /* Setup TLB control */
  534. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  535. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  536. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  537. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  538. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  539. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  540. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  541. /* Setup L2 cache */
  542. tmp = RREG32(mmVM_L2_CNTL);
  543. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  544. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  545. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  546. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  547. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  548. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  549. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  550. WREG32(mmVM_L2_CNTL, tmp);
  551. tmp = RREG32(mmVM_L2_CNTL2);
  552. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  553. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  554. WREG32(mmVM_L2_CNTL2, tmp);
  555. tmp = RREG32(mmVM_L2_CNTL3);
  556. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  557. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  558. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  559. WREG32(mmVM_L2_CNTL3, tmp);
  560. /* XXX: set to enable PTE/PDE in system memory */
  561. tmp = RREG32(mmVM_L2_CNTL4);
  562. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_PHYSICAL, 0);
  563. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SHARED, 0);
  564. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SNOOP, 0);
  565. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_PHYSICAL, 0);
  566. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SHARED, 0);
  567. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SNOOP, 0);
  568. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_PHYSICAL, 0);
  569. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SHARED, 0);
  570. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SNOOP, 0);
  571. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_PHYSICAL, 0);
  572. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SHARED, 0);
  573. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SNOOP, 0);
  574. WREG32(mmVM_L2_CNTL4, tmp);
  575. /* setup context0 */
  576. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  577. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  578. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  579. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  580. (u32)(adev->dummy_page.addr >> 12));
  581. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  582. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  583. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  584. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  585. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  586. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  587. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR, 0);
  588. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR, 0);
  589. WREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET, 0);
  590. /* empty context1-15 */
  591. /* FIXME start with 4G, once using 2 level pt switch to full
  592. * vm size space
  593. */
  594. /* set vm size, must be a multiple of 4 */
  595. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  596. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  597. for (i = 1; i < 16; i++) {
  598. if (i < 8)
  599. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  600. adev->gart.table_addr >> 12);
  601. else
  602. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  603. adev->gart.table_addr >> 12);
  604. }
  605. /* enable context1-15 */
  606. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  607. (u32)(adev->dummy_page.addr >> 12));
  608. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  609. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  610. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  611. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  612. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  613. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  614. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  615. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  616. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  617. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  618. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  619. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  620. amdgpu_vm_block_size - 9);
  621. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  622. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  623. gmc_v8_0_set_fault_enable_default(adev, false);
  624. else
  625. gmc_v8_0_set_fault_enable_default(adev, true);
  626. gmc_v8_0_gart_flush_gpu_tlb(adev, 0);
  627. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  628. (unsigned)(adev->mc.gtt_size >> 20),
  629. (unsigned long long)adev->gart.table_addr);
  630. adev->gart.ready = true;
  631. return 0;
  632. }
  633. static int gmc_v8_0_gart_init(struct amdgpu_device *adev)
  634. {
  635. int r;
  636. if (adev->gart.robj) {
  637. WARN(1, "R600 PCIE GART already initialized\n");
  638. return 0;
  639. }
  640. /* Initialize common gart structure */
  641. r = amdgpu_gart_init(adev);
  642. if (r)
  643. return r;
  644. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  645. return amdgpu_gart_table_vram_alloc(adev);
  646. }
  647. /**
  648. * gmc_v8_0_gart_disable - gart disable
  649. *
  650. * @adev: amdgpu_device pointer
  651. *
  652. * This disables all VM page table (CIK).
  653. */
  654. static void gmc_v8_0_gart_disable(struct amdgpu_device *adev)
  655. {
  656. u32 tmp;
  657. /* Disable all tables */
  658. WREG32(mmVM_CONTEXT0_CNTL, 0);
  659. WREG32(mmVM_CONTEXT1_CNTL, 0);
  660. /* Setup TLB control */
  661. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  662. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  663. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  664. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  665. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  666. /* Setup L2 cache */
  667. tmp = RREG32(mmVM_L2_CNTL);
  668. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  669. WREG32(mmVM_L2_CNTL, tmp);
  670. WREG32(mmVM_L2_CNTL2, 0);
  671. amdgpu_gart_table_vram_unpin(adev);
  672. }
  673. /**
  674. * gmc_v8_0_gart_fini - vm fini callback
  675. *
  676. * @adev: amdgpu_device pointer
  677. *
  678. * Tears down the driver GART/VM setup (CIK).
  679. */
  680. static void gmc_v8_0_gart_fini(struct amdgpu_device *adev)
  681. {
  682. amdgpu_gart_table_vram_free(adev);
  683. amdgpu_gart_fini(adev);
  684. }
  685. /*
  686. * vm
  687. * VMID 0 is the physical GPU addresses as used by the kernel.
  688. * VMIDs 1-15 are used for userspace clients and are handled
  689. * by the amdgpu vm/hsa code.
  690. */
  691. /**
  692. * gmc_v8_0_vm_init - cik vm init callback
  693. *
  694. * @adev: amdgpu_device pointer
  695. *
  696. * Inits cik specific vm parameters (number of VMs, base of vram for
  697. * VMIDs 1-15) (CIK).
  698. * Returns 0 for success.
  699. */
  700. static int gmc_v8_0_vm_init(struct amdgpu_device *adev)
  701. {
  702. /*
  703. * number of VMs
  704. * VMID 0 is reserved for System
  705. * amdgpu graphics/compute will use VMIDs 1-7
  706. * amdkfd will use VMIDs 8-15
  707. */
  708. adev->vm_manager.num_ids = AMDGPU_NUM_OF_VMIDS;
  709. amdgpu_vm_manager_init(adev);
  710. /* base offset of vram pages */
  711. if (adev->flags & AMD_IS_APU) {
  712. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  713. tmp <<= 22;
  714. adev->vm_manager.vram_base_offset = tmp;
  715. } else
  716. adev->vm_manager.vram_base_offset = 0;
  717. return 0;
  718. }
  719. /**
  720. * gmc_v8_0_vm_fini - cik vm fini callback
  721. *
  722. * @adev: amdgpu_device pointer
  723. *
  724. * Tear down any asic specific VM setup (CIK).
  725. */
  726. static void gmc_v8_0_vm_fini(struct amdgpu_device *adev)
  727. {
  728. }
  729. /**
  730. * gmc_v8_0_vm_decode_fault - print human readable fault info
  731. *
  732. * @adev: amdgpu_device pointer
  733. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  734. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  735. *
  736. * Print human readable fault information (CIK).
  737. */
  738. static void gmc_v8_0_vm_decode_fault(struct amdgpu_device *adev,
  739. u32 status, u32 addr, u32 mc_client)
  740. {
  741. u32 mc_id;
  742. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  743. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  744. PROTECTIONS);
  745. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  746. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  747. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  748. MEMORY_CLIENT_ID);
  749. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  750. protections, vmid, addr,
  751. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  752. MEMORY_CLIENT_RW) ?
  753. "write" : "read", block, mc_client, mc_id);
  754. }
  755. static int gmc_v8_0_convert_vram_type(int mc_seq_vram_type)
  756. {
  757. switch (mc_seq_vram_type) {
  758. case MC_SEQ_MISC0__MT__GDDR1:
  759. return AMDGPU_VRAM_TYPE_GDDR1;
  760. case MC_SEQ_MISC0__MT__DDR2:
  761. return AMDGPU_VRAM_TYPE_DDR2;
  762. case MC_SEQ_MISC0__MT__GDDR3:
  763. return AMDGPU_VRAM_TYPE_GDDR3;
  764. case MC_SEQ_MISC0__MT__GDDR4:
  765. return AMDGPU_VRAM_TYPE_GDDR4;
  766. case MC_SEQ_MISC0__MT__GDDR5:
  767. return AMDGPU_VRAM_TYPE_GDDR5;
  768. case MC_SEQ_MISC0__MT__HBM:
  769. return AMDGPU_VRAM_TYPE_HBM;
  770. case MC_SEQ_MISC0__MT__DDR3:
  771. return AMDGPU_VRAM_TYPE_DDR3;
  772. default:
  773. return AMDGPU_VRAM_TYPE_UNKNOWN;
  774. }
  775. }
  776. static int gmc_v8_0_early_init(void *handle)
  777. {
  778. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  779. gmc_v8_0_set_gart_funcs(adev);
  780. gmc_v8_0_set_irq_funcs(adev);
  781. return 0;
  782. }
  783. static int gmc_v8_0_late_init(void *handle)
  784. {
  785. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  786. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  787. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  788. else
  789. return 0;
  790. }
  791. #define mmMC_SEQ_MISC0_FIJI 0xA71
  792. static int gmc_v8_0_sw_init(void *handle)
  793. {
  794. int r;
  795. int dma_bits;
  796. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  797. if (adev->flags & AMD_IS_APU) {
  798. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  799. } else {
  800. u32 tmp;
  801. if (adev->asic_type == CHIP_FIJI)
  802. tmp = RREG32(mmMC_SEQ_MISC0_FIJI);
  803. else
  804. tmp = RREG32(mmMC_SEQ_MISC0);
  805. tmp &= MC_SEQ_MISC0__MT__MASK;
  806. adev->mc.vram_type = gmc_v8_0_convert_vram_type(tmp);
  807. }
  808. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  809. if (r)
  810. return r;
  811. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  812. if (r)
  813. return r;
  814. /* Adjust VM size here.
  815. * Currently set to 4GB ((1 << 20) 4k pages).
  816. * Max GPUVM size for cayman and SI is 40 bits.
  817. */
  818. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  819. /* Set the internal MC address mask
  820. * This is the max address of the GPU's
  821. * internal address space.
  822. */
  823. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  824. /* set DMA mask + need_dma32 flags.
  825. * PCIE - can handle 40-bits.
  826. * IGP - can handle 40-bits
  827. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  828. */
  829. adev->need_dma32 = false;
  830. dma_bits = adev->need_dma32 ? 32 : 40;
  831. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  832. if (r) {
  833. adev->need_dma32 = true;
  834. dma_bits = 32;
  835. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  836. }
  837. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  838. if (r) {
  839. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  840. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  841. }
  842. r = gmc_v8_0_init_microcode(adev);
  843. if (r) {
  844. DRM_ERROR("Failed to load mc firmware!\n");
  845. return r;
  846. }
  847. r = amdgpu_ttm_global_init(adev);
  848. if (r) {
  849. return r;
  850. }
  851. r = gmc_v8_0_mc_init(adev);
  852. if (r)
  853. return r;
  854. /* Memory manager */
  855. r = amdgpu_bo_init(adev);
  856. if (r)
  857. return r;
  858. r = gmc_v8_0_gart_init(adev);
  859. if (r)
  860. return r;
  861. if (!adev->vm_manager.enabled) {
  862. r = gmc_v8_0_vm_init(adev);
  863. if (r) {
  864. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  865. return r;
  866. }
  867. adev->vm_manager.enabled = true;
  868. }
  869. return r;
  870. }
  871. static int gmc_v8_0_sw_fini(void *handle)
  872. {
  873. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  874. if (adev->vm_manager.enabled) {
  875. amdgpu_vm_manager_fini(adev);
  876. gmc_v8_0_vm_fini(adev);
  877. adev->vm_manager.enabled = false;
  878. }
  879. gmc_v8_0_gart_fini(adev);
  880. amdgpu_gem_force_release(adev);
  881. amdgpu_bo_fini(adev);
  882. return 0;
  883. }
  884. static int gmc_v8_0_hw_init(void *handle)
  885. {
  886. int r;
  887. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  888. gmc_v8_0_init_golden_registers(adev);
  889. gmc_v8_0_mc_program(adev);
  890. if (adev->asic_type == CHIP_TONGA) {
  891. r = gmc_v8_0_mc_load_microcode(adev);
  892. if (r) {
  893. DRM_ERROR("Failed to load MC firmware!\n");
  894. return r;
  895. }
  896. }
  897. r = gmc_v8_0_gart_enable(adev);
  898. if (r)
  899. return r;
  900. return r;
  901. }
  902. static int gmc_v8_0_hw_fini(void *handle)
  903. {
  904. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  905. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  906. gmc_v8_0_gart_disable(adev);
  907. return 0;
  908. }
  909. static int gmc_v8_0_suspend(void *handle)
  910. {
  911. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  912. if (adev->vm_manager.enabled) {
  913. gmc_v8_0_vm_fini(adev);
  914. adev->vm_manager.enabled = false;
  915. }
  916. gmc_v8_0_hw_fini(adev);
  917. return 0;
  918. }
  919. static int gmc_v8_0_resume(void *handle)
  920. {
  921. int r;
  922. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  923. r = gmc_v8_0_hw_init(adev);
  924. if (r)
  925. return r;
  926. if (!adev->vm_manager.enabled) {
  927. r = gmc_v8_0_vm_init(adev);
  928. if (r) {
  929. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  930. return r;
  931. }
  932. adev->vm_manager.enabled = true;
  933. }
  934. return r;
  935. }
  936. static bool gmc_v8_0_is_idle(void *handle)
  937. {
  938. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  939. u32 tmp = RREG32(mmSRBM_STATUS);
  940. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  941. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  942. return false;
  943. return true;
  944. }
  945. static int gmc_v8_0_wait_for_idle(void *handle)
  946. {
  947. unsigned i;
  948. u32 tmp;
  949. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  950. for (i = 0; i < adev->usec_timeout; i++) {
  951. /* read MC_STATUS */
  952. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  953. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  954. SRBM_STATUS__MCC_BUSY_MASK |
  955. SRBM_STATUS__MCD_BUSY_MASK |
  956. SRBM_STATUS__VMC_BUSY_MASK |
  957. SRBM_STATUS__VMC1_BUSY_MASK);
  958. if (!tmp)
  959. return 0;
  960. udelay(1);
  961. }
  962. return -ETIMEDOUT;
  963. }
  964. static int gmc_v8_0_check_soft_reset(void *handle)
  965. {
  966. u32 srbm_soft_reset = 0;
  967. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  968. u32 tmp = RREG32(mmSRBM_STATUS);
  969. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  970. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  971. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  972. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  973. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  974. if (!(adev->flags & AMD_IS_APU))
  975. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  976. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  977. }
  978. if (srbm_soft_reset) {
  979. adev->ip_block_status[AMD_IP_BLOCK_TYPE_GMC].hang = true;
  980. adev->mc.srbm_soft_reset = srbm_soft_reset;
  981. } else {
  982. adev->ip_block_status[AMD_IP_BLOCK_TYPE_GMC].hang = false;
  983. adev->mc.srbm_soft_reset = 0;
  984. }
  985. return 0;
  986. }
  987. static int gmc_v8_0_pre_soft_reset(void *handle)
  988. {
  989. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  990. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_GMC].hang)
  991. return 0;
  992. gmc_v8_0_mc_stop(adev, &adev->mc.save);
  993. if (gmc_v8_0_wait_for_idle(adev)) {
  994. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  995. }
  996. return 0;
  997. }
  998. static int gmc_v8_0_soft_reset(void *handle)
  999. {
  1000. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1001. u32 srbm_soft_reset;
  1002. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_GMC].hang)
  1003. return 0;
  1004. srbm_soft_reset = adev->mc.srbm_soft_reset;
  1005. if (srbm_soft_reset) {
  1006. u32 tmp;
  1007. tmp = RREG32(mmSRBM_SOFT_RESET);
  1008. tmp |= srbm_soft_reset;
  1009. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1010. WREG32(mmSRBM_SOFT_RESET, tmp);
  1011. tmp = RREG32(mmSRBM_SOFT_RESET);
  1012. udelay(50);
  1013. tmp &= ~srbm_soft_reset;
  1014. WREG32(mmSRBM_SOFT_RESET, tmp);
  1015. tmp = RREG32(mmSRBM_SOFT_RESET);
  1016. /* Wait a little for things to settle down */
  1017. udelay(50);
  1018. }
  1019. return 0;
  1020. }
  1021. static int gmc_v8_0_post_soft_reset(void *handle)
  1022. {
  1023. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1024. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_GMC].hang)
  1025. return 0;
  1026. gmc_v8_0_mc_resume(adev, &adev->mc.save);
  1027. return 0;
  1028. }
  1029. static int gmc_v8_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1030. struct amdgpu_irq_src *src,
  1031. unsigned type,
  1032. enum amdgpu_interrupt_state state)
  1033. {
  1034. u32 tmp;
  1035. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1036. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1037. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1038. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1039. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1040. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1041. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1042. switch (state) {
  1043. case AMDGPU_IRQ_STATE_DISABLE:
  1044. /* system context */
  1045. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1046. tmp &= ~bits;
  1047. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1048. /* VMs */
  1049. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1050. tmp &= ~bits;
  1051. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1052. break;
  1053. case AMDGPU_IRQ_STATE_ENABLE:
  1054. /* system context */
  1055. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1056. tmp |= bits;
  1057. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1058. /* VMs */
  1059. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1060. tmp |= bits;
  1061. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1062. break;
  1063. default:
  1064. break;
  1065. }
  1066. return 0;
  1067. }
  1068. static int gmc_v8_0_process_interrupt(struct amdgpu_device *adev,
  1069. struct amdgpu_irq_src *source,
  1070. struct amdgpu_iv_entry *entry)
  1071. {
  1072. u32 addr, status, mc_client;
  1073. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1074. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1075. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1076. /* reset addr and status */
  1077. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1078. if (!addr && !status)
  1079. return 0;
  1080. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1081. gmc_v8_0_set_fault_enable_default(adev, false);
  1082. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1083. entry->src_id, entry->src_data);
  1084. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1085. addr);
  1086. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1087. status);
  1088. gmc_v8_0_vm_decode_fault(adev, status, addr, mc_client);
  1089. return 0;
  1090. }
  1091. static void fiji_update_mc_medium_grain_clock_gating(struct amdgpu_device *adev,
  1092. bool enable)
  1093. {
  1094. uint32_t data;
  1095. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  1096. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1097. data |= MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1098. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1099. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1100. data |= MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1101. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1102. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1103. data |= MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1104. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1105. data = RREG32(mmMC_XPB_CLK_GAT);
  1106. data |= MC_XPB_CLK_GAT__ENABLE_MASK;
  1107. WREG32(mmMC_XPB_CLK_GAT, data);
  1108. data = RREG32(mmATC_MISC_CG);
  1109. data |= ATC_MISC_CG__ENABLE_MASK;
  1110. WREG32(mmATC_MISC_CG, data);
  1111. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1112. data |= MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1113. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1114. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1115. data |= MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1116. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1117. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1118. data |= MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1119. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1120. data = RREG32(mmVM_L2_CG);
  1121. data |= VM_L2_CG__ENABLE_MASK;
  1122. WREG32(mmVM_L2_CG, data);
  1123. } else {
  1124. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1125. data &= ~MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1126. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1127. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1128. data &= ~MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1129. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1130. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1131. data &= ~MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1132. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1133. data = RREG32(mmMC_XPB_CLK_GAT);
  1134. data &= ~MC_XPB_CLK_GAT__ENABLE_MASK;
  1135. WREG32(mmMC_XPB_CLK_GAT, data);
  1136. data = RREG32(mmATC_MISC_CG);
  1137. data &= ~ATC_MISC_CG__ENABLE_MASK;
  1138. WREG32(mmATC_MISC_CG, data);
  1139. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1140. data &= ~MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1141. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1142. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1143. data &= ~MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1144. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1145. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1146. data &= ~MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1147. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1148. data = RREG32(mmVM_L2_CG);
  1149. data &= ~VM_L2_CG__ENABLE_MASK;
  1150. WREG32(mmVM_L2_CG, data);
  1151. }
  1152. }
  1153. static void fiji_update_mc_light_sleep(struct amdgpu_device *adev,
  1154. bool enable)
  1155. {
  1156. uint32_t data;
  1157. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS)) {
  1158. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1159. data |= MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1160. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1161. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1162. data |= MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1163. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1164. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1165. data |= MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1166. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1167. data = RREG32(mmMC_XPB_CLK_GAT);
  1168. data |= MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1169. WREG32(mmMC_XPB_CLK_GAT, data);
  1170. data = RREG32(mmATC_MISC_CG);
  1171. data |= ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1172. WREG32(mmATC_MISC_CG, data);
  1173. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1174. data |= MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1175. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1176. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1177. data |= MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1178. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1179. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1180. data |= MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1181. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1182. data = RREG32(mmVM_L2_CG);
  1183. data |= VM_L2_CG__MEM_LS_ENABLE_MASK;
  1184. WREG32(mmVM_L2_CG, data);
  1185. } else {
  1186. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1187. data &= ~MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1188. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1189. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1190. data &= ~MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1191. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1192. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1193. data &= ~MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1194. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1195. data = RREG32(mmMC_XPB_CLK_GAT);
  1196. data &= ~MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1197. WREG32(mmMC_XPB_CLK_GAT, data);
  1198. data = RREG32(mmATC_MISC_CG);
  1199. data &= ~ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1200. WREG32(mmATC_MISC_CG, data);
  1201. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1202. data &= ~MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1203. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1204. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1205. data &= ~MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1206. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1207. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1208. data &= ~MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1209. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1210. data = RREG32(mmVM_L2_CG);
  1211. data &= ~VM_L2_CG__MEM_LS_ENABLE_MASK;
  1212. WREG32(mmVM_L2_CG, data);
  1213. }
  1214. }
  1215. static int gmc_v8_0_set_clockgating_state(void *handle,
  1216. enum amd_clockgating_state state)
  1217. {
  1218. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1219. switch (adev->asic_type) {
  1220. case CHIP_FIJI:
  1221. fiji_update_mc_medium_grain_clock_gating(adev,
  1222. state == AMD_CG_STATE_GATE ? true : false);
  1223. fiji_update_mc_light_sleep(adev,
  1224. state == AMD_CG_STATE_GATE ? true : false);
  1225. break;
  1226. default:
  1227. break;
  1228. }
  1229. return 0;
  1230. }
  1231. static int gmc_v8_0_set_powergating_state(void *handle,
  1232. enum amd_powergating_state state)
  1233. {
  1234. return 0;
  1235. }
  1236. const struct amd_ip_funcs gmc_v8_0_ip_funcs = {
  1237. .name = "gmc_v8_0",
  1238. .early_init = gmc_v8_0_early_init,
  1239. .late_init = gmc_v8_0_late_init,
  1240. .sw_init = gmc_v8_0_sw_init,
  1241. .sw_fini = gmc_v8_0_sw_fini,
  1242. .hw_init = gmc_v8_0_hw_init,
  1243. .hw_fini = gmc_v8_0_hw_fini,
  1244. .suspend = gmc_v8_0_suspend,
  1245. .resume = gmc_v8_0_resume,
  1246. .is_idle = gmc_v8_0_is_idle,
  1247. .wait_for_idle = gmc_v8_0_wait_for_idle,
  1248. .check_soft_reset = gmc_v8_0_check_soft_reset,
  1249. .pre_soft_reset = gmc_v8_0_pre_soft_reset,
  1250. .soft_reset = gmc_v8_0_soft_reset,
  1251. .post_soft_reset = gmc_v8_0_post_soft_reset,
  1252. .set_clockgating_state = gmc_v8_0_set_clockgating_state,
  1253. .set_powergating_state = gmc_v8_0_set_powergating_state,
  1254. };
  1255. static const struct amdgpu_gart_funcs gmc_v8_0_gart_funcs = {
  1256. .flush_gpu_tlb = gmc_v8_0_gart_flush_gpu_tlb,
  1257. .set_pte_pde = gmc_v8_0_gart_set_pte_pde,
  1258. };
  1259. static const struct amdgpu_irq_src_funcs gmc_v8_0_irq_funcs = {
  1260. .set = gmc_v8_0_vm_fault_interrupt_state,
  1261. .process = gmc_v8_0_process_interrupt,
  1262. };
  1263. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev)
  1264. {
  1265. if (adev->gart.gart_funcs == NULL)
  1266. adev->gart.gart_funcs = &gmc_v8_0_gart_funcs;
  1267. }
  1268. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  1269. {
  1270. adev->mc.vm_fault.num_types = 1;
  1271. adev->mc.vm_fault.funcs = &gmc_v8_0_irq_funcs;
  1272. }