gmc_v6_0.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "gmc_v6_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "si/sid.h"
  29. static void gmc_v6_0_set_gart_funcs(struct amdgpu_device *adev);
  30. static void gmc_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  31. static int gmc_v6_0_wait_for_idle(void *handle);
  32. MODULE_FIRMWARE("radeon/tahiti_mc.bin");
  33. MODULE_FIRMWARE("radeon/pitcairn_mc.bin");
  34. MODULE_FIRMWARE("radeon/verde_mc.bin");
  35. MODULE_FIRMWARE("radeon/oland_mc.bin");
  36. static const u32 crtc_offsets[6] =
  37. {
  38. SI_CRTC0_REGISTER_OFFSET,
  39. SI_CRTC1_REGISTER_OFFSET,
  40. SI_CRTC2_REGISTER_OFFSET,
  41. SI_CRTC3_REGISTER_OFFSET,
  42. SI_CRTC4_REGISTER_OFFSET,
  43. SI_CRTC5_REGISTER_OFFSET
  44. };
  45. static void gmc_v6_0_mc_stop(struct amdgpu_device *adev,
  46. struct amdgpu_mode_mc_save *save)
  47. {
  48. u32 blackout;
  49. if (adev->mode_info.num_crtc)
  50. amdgpu_display_stop_mc_access(adev, save);
  51. gmc_v6_0_wait_for_idle((void *)adev);
  52. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  53. if (REG_GET_FIELD(blackout, mmMC_SHARED_BLACKOUT_CNTL, xxBLACKOUT_MODE) != 1) {
  54. /* Block CPU access */
  55. WREG32(BIF_FB_EN, 0);
  56. /* blackout the MC */
  57. blackout = REG_SET_FIELD(blackout,
  58. mmMC_SHARED_BLACKOUT_CNTL, xxBLACKOUT_MODE, 0);
  59. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  60. }
  61. /* wait for the MC to settle */
  62. udelay(100);
  63. }
  64. static void gmc_v6_0_mc_resume(struct amdgpu_device *adev,
  65. struct amdgpu_mode_mc_save *save)
  66. {
  67. u32 tmp;
  68. /* unblackout the MC */
  69. tmp = RREG32(MC_SHARED_BLACKOUT_CNTL);
  70. tmp = REG_SET_FIELD(tmp, mmMC_SHARED_BLACKOUT_CNTL, xxBLACKOUT_MODE, 0);
  71. WREG32(MC_SHARED_BLACKOUT_CNTL, tmp);
  72. /* allow CPU access */
  73. tmp = REG_SET_FIELD(0, mmBIF_FB_EN, xxFB_READ_EN, 1);
  74. tmp = REG_SET_FIELD(tmp, mmBIF_FB_EN, xxFB_WRITE_EN, 1);
  75. WREG32(BIF_FB_EN, tmp);
  76. if (adev->mode_info.num_crtc)
  77. amdgpu_display_resume_mc_access(adev, save);
  78. }
  79. static int gmc_v6_0_init_microcode(struct amdgpu_device *adev)
  80. {
  81. const char *chip_name;
  82. char fw_name[30];
  83. int err;
  84. DRM_DEBUG("\n");
  85. switch (adev->asic_type) {
  86. case CHIP_TAHITI:
  87. chip_name = "tahiti";
  88. break;
  89. case CHIP_PITCAIRN:
  90. chip_name = "pitcairn";
  91. break;
  92. case CHIP_VERDE:
  93. chip_name = "verde";
  94. break;
  95. case CHIP_OLAND:
  96. chip_name = "oland";
  97. break;
  98. case CHIP_HAINAN:
  99. chip_name = "hainan";
  100. break;
  101. default: BUG();
  102. }
  103. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  104. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  105. if (err)
  106. goto out;
  107. err = amdgpu_ucode_validate(adev->mc.fw);
  108. out:
  109. if (err) {
  110. dev_err(adev->dev,
  111. "si_mc: Failed to load firmware \"%s\"\n",
  112. fw_name);
  113. release_firmware(adev->mc.fw);
  114. adev->mc.fw = NULL;
  115. }
  116. return err;
  117. }
  118. static int gmc_v6_0_mc_load_microcode(struct amdgpu_device *adev)
  119. {
  120. const __le32 *new_fw_data = NULL;
  121. u32 running;
  122. const __le32 *new_io_mc_regs = NULL;
  123. int i, regs_size, ucode_size;
  124. const struct mc_firmware_header_v1_0 *hdr;
  125. if (!adev->mc.fw)
  126. return -EINVAL;
  127. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  128. amdgpu_ucode_print_mc_hdr(&hdr->header);
  129. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  130. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  131. new_io_mc_regs = (const __le32 *)
  132. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  133. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  134. new_fw_data = (const __le32 *)
  135. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  136. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  137. if (running == 0) {
  138. /* reset the engine and set to writable */
  139. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  140. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  141. /* load mc io regs */
  142. for (i = 0; i < regs_size; i++) {
  143. WREG32(MC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(new_io_mc_regs++));
  144. WREG32(MC_SEQ_IO_DEBUG_DATA, le32_to_cpup(new_io_mc_regs++));
  145. }
  146. /* load the MC ucode */
  147. for (i = 0; i < ucode_size; i++) {
  148. WREG32(MC_SEQ_SUP_PGM, le32_to_cpup(new_fw_data++));
  149. }
  150. /* put the engine back into the active state */
  151. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  152. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  153. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  154. /* wait for training to complete */
  155. for (i = 0; i < adev->usec_timeout; i++) {
  156. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  157. break;
  158. udelay(1);
  159. }
  160. for (i = 0; i < adev->usec_timeout; i++) {
  161. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  162. break;
  163. udelay(1);
  164. }
  165. }
  166. return 0;
  167. }
  168. static void gmc_v6_0_vram_gtt_location(struct amdgpu_device *adev,
  169. struct amdgpu_mc *mc)
  170. {
  171. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  172. dev_warn(adev->dev, "limiting VRAM\n");
  173. mc->real_vram_size = 0xFFC0000000ULL;
  174. mc->mc_vram_size = 0xFFC0000000ULL;
  175. }
  176. amdgpu_vram_location(adev, &adev->mc, 0);
  177. adev->mc.gtt_base_align = 0;
  178. amdgpu_gtt_location(adev, mc);
  179. }
  180. static void gmc_v6_0_mc_program(struct amdgpu_device *adev)
  181. {
  182. struct amdgpu_mode_mc_save save;
  183. u32 tmp;
  184. int i, j;
  185. /* Initialize HDP */
  186. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  187. WREG32((0xb05 + j), 0x00000000);
  188. WREG32((0xb06 + j), 0x00000000);
  189. WREG32((0xb07 + j), 0x00000000);
  190. WREG32((0xb08 + j), 0x00000000);
  191. WREG32((0xb09 + j), 0x00000000);
  192. }
  193. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  194. gmc_v6_0_mc_stop(adev, &save);
  195. if (gmc_v6_0_wait_for_idle((void *)adev)) {
  196. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  197. }
  198. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  199. /* Update configuration */
  200. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  201. adev->mc.vram_start >> 12);
  202. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  203. adev->mc.vram_end >> 12);
  204. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  205. adev->vram_scratch.gpu_addr >> 12);
  206. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  207. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  208. WREG32(MC_VM_FB_LOCATION, tmp);
  209. /* XXX double check these! */
  210. WREG32(HDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  211. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  212. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  213. WREG32(MC_VM_AGP_BASE, 0);
  214. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  215. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  216. if (gmc_v6_0_wait_for_idle((void *)adev)) {
  217. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  218. }
  219. gmc_v6_0_mc_resume(adev, &save);
  220. amdgpu_display_set_vga_render_state(adev, false);
  221. }
  222. static int gmc_v6_0_mc_init(struct amdgpu_device *adev)
  223. {
  224. u32 tmp;
  225. int chansize, numchan;
  226. tmp = RREG32(MC_ARB_RAMCFG);
  227. if (tmp & CHANSIZE_OVERRIDE) {
  228. chansize = 16;
  229. } else if (tmp & CHANSIZE_MASK) {
  230. chansize = 64;
  231. } else {
  232. chansize = 32;
  233. }
  234. tmp = RREG32(MC_SHARED_CHMAP);
  235. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  236. case 0:
  237. default:
  238. numchan = 1;
  239. break;
  240. case 1:
  241. numchan = 2;
  242. break;
  243. case 2:
  244. numchan = 4;
  245. break;
  246. case 3:
  247. numchan = 8;
  248. break;
  249. case 4:
  250. numchan = 3;
  251. break;
  252. case 5:
  253. numchan = 6;
  254. break;
  255. case 6:
  256. numchan = 10;
  257. break;
  258. case 7:
  259. numchan = 12;
  260. break;
  261. case 8:
  262. numchan = 16;
  263. break;
  264. }
  265. adev->mc.vram_width = numchan * chansize;
  266. /* Could aper size report 0 ? */
  267. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  268. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  269. /* size in MB on si */
  270. adev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  271. adev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  272. adev->mc.visible_vram_size = adev->mc.aper_size;
  273. /* unless the user had overridden it, set the gart
  274. * size equal to the 1024 or vram, whichever is larger.
  275. */
  276. if (amdgpu_gart_size == -1)
  277. adev->mc.gtt_size = amdgpu_ttm_get_gtt_mem_size(adev);
  278. else
  279. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  280. gmc_v6_0_vram_gtt_location(adev, &adev->mc);
  281. return 0;
  282. }
  283. static void gmc_v6_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  284. uint32_t vmid)
  285. {
  286. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  287. WREG32(VM_INVALIDATE_REQUEST, 1 << vmid);
  288. }
  289. static int gmc_v6_0_gart_set_pte_pde(struct amdgpu_device *adev,
  290. void *cpu_pt_addr,
  291. uint32_t gpu_page_idx,
  292. uint64_t addr,
  293. uint32_t flags)
  294. {
  295. void __iomem *ptr = (void *)cpu_pt_addr;
  296. uint64_t value;
  297. value = addr & 0xFFFFFFFFFFFFF000ULL;
  298. value |= flags;
  299. writeq(value, ptr + (gpu_page_idx * 8));
  300. return 0;
  301. }
  302. static void gmc_v6_0_set_fault_enable_default(struct amdgpu_device *adev,
  303. bool value)
  304. {
  305. u32 tmp;
  306. tmp = RREG32(VM_CONTEXT1_CNTL);
  307. tmp = REG_SET_FIELD(tmp, mmVM_CONTEXT1_CNTL,
  308. xxRANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  309. tmp = REG_SET_FIELD(tmp, mmVM_CONTEXT1_CNTL,
  310. xxDUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  311. tmp = REG_SET_FIELD(tmp, mmVM_CONTEXT1_CNTL,
  312. xxPDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  313. tmp = REG_SET_FIELD(tmp, mmVM_CONTEXT1_CNTL,
  314. xxVALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  315. tmp = REG_SET_FIELD(tmp, mmVM_CONTEXT1_CNTL,
  316. xxREAD_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  317. tmp = REG_SET_FIELD(tmp, mmVM_CONTEXT1_CNTL,
  318. xxWRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  319. WREG32(VM_CONTEXT1_CNTL, tmp);
  320. }
  321. static int gmc_v6_0_gart_enable(struct amdgpu_device *adev)
  322. {
  323. int r, i;
  324. if (adev->gart.robj == NULL) {
  325. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  326. return -EINVAL;
  327. }
  328. r = amdgpu_gart_table_vram_pin(adev);
  329. if (r)
  330. return r;
  331. /* Setup TLB control */
  332. WREG32(MC_VM_MX_L1_TLB_CNTL,
  333. (0xA << 7) |
  334. ENABLE_L1_TLB |
  335. ENABLE_L1_FRAGMENT_PROCESSING |
  336. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  337. ENABLE_ADVANCED_DRIVER_MODEL |
  338. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  339. /* Setup L2 cache */
  340. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  341. ENABLE_L2_FRAGMENT_PROCESSING |
  342. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  343. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  344. EFFECTIVE_L2_QUEUE_SIZE(7) |
  345. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  346. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  347. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  348. BANK_SELECT(4) |
  349. L2_CACHE_BIGK_FRAGMENT_SIZE(4));
  350. /* setup context0 */
  351. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  352. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  353. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  354. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  355. (u32)(adev->dummy_page.addr >> 12));
  356. WREG32(VM_CONTEXT0_CNTL2, 0);
  357. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  358. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  359. WREG32(0x575, 0);
  360. WREG32(0x576, 0);
  361. WREG32(0x577, 0);
  362. /* empty context1-15 */
  363. /* set vm size, must be a multiple of 4 */
  364. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  365. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  366. /* Assign the pt base to something valid for now; the pts used for
  367. * the VMs are determined by the application and setup and assigned
  368. * on the fly in the vm part of radeon_gart.c
  369. */
  370. for (i = 1; i < 16; i++) {
  371. if (i < 8)
  372. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  373. adev->gart.table_addr >> 12);
  374. else
  375. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  376. adev->gart.table_addr >> 12);
  377. }
  378. /* enable context1-15 */
  379. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  380. (u32)(adev->dummy_page.addr >> 12));
  381. WREG32(VM_CONTEXT1_CNTL2, 4);
  382. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  383. PAGE_TABLE_BLOCK_SIZE(amdgpu_vm_block_size - 9) |
  384. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  385. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  386. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  387. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  388. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  389. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  390. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  391. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  392. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  393. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  394. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  395. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  396. gmc_v6_0_gart_flush_gpu_tlb(adev, 0);
  397. dev_info(adev->dev, "PCIE GART of %uM enabled (table at 0x%016llX).\n",
  398. (unsigned)(adev->mc.gtt_size >> 20),
  399. (unsigned long long)adev->gart.table_addr);
  400. adev->gart.ready = true;
  401. return 0;
  402. }
  403. static int gmc_v6_0_gart_init(struct amdgpu_device *adev)
  404. {
  405. int r;
  406. if (adev->gart.robj) {
  407. dev_warn(adev->dev, "gmc_v6_0 PCIE GART already initialized\n");
  408. return 0;
  409. }
  410. r = amdgpu_gart_init(adev);
  411. if (r)
  412. return r;
  413. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  414. return amdgpu_gart_table_vram_alloc(adev);
  415. }
  416. static void gmc_v6_0_gart_disable(struct amdgpu_device *adev)
  417. {
  418. /*unsigned i;
  419. for (i = 1; i < 16; ++i) {
  420. uint32_t reg;
  421. if (i < 8)
  422. reg = VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i ;
  423. else
  424. reg = VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (i - 8);
  425. adev->vm_manager.saved_table_addr[i] = RREG32(reg);
  426. }*/
  427. /* Disable all tables */
  428. WREG32(VM_CONTEXT0_CNTL, 0);
  429. WREG32(VM_CONTEXT1_CNTL, 0);
  430. /* Setup TLB control */
  431. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  432. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  433. /* Setup L2 cache */
  434. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  435. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  436. EFFECTIVE_L2_QUEUE_SIZE(7) |
  437. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  438. WREG32(VM_L2_CNTL2, 0);
  439. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  440. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  441. amdgpu_gart_table_vram_unpin(adev);
  442. }
  443. static void gmc_v6_0_gart_fini(struct amdgpu_device *adev)
  444. {
  445. amdgpu_gart_table_vram_free(adev);
  446. amdgpu_gart_fini(adev);
  447. }
  448. static int gmc_v6_0_vm_init(struct amdgpu_device *adev)
  449. {
  450. /*
  451. * number of VMs
  452. * VMID 0 is reserved for System
  453. * amdgpu graphics/compute will use VMIDs 1-7
  454. * amdkfd will use VMIDs 8-15
  455. */
  456. adev->vm_manager.num_ids = AMDGPU_NUM_OF_VMIDS;
  457. amdgpu_vm_manager_init(adev);
  458. /* base offset of vram pages */
  459. if (adev->flags & AMD_IS_APU) {
  460. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  461. tmp <<= 22;
  462. adev->vm_manager.vram_base_offset = tmp;
  463. } else
  464. adev->vm_manager.vram_base_offset = 0;
  465. return 0;
  466. }
  467. static void gmc_v6_0_vm_fini(struct amdgpu_device *adev)
  468. {
  469. }
  470. static void gmc_v6_0_vm_decode_fault(struct amdgpu_device *adev,
  471. u32 status, u32 addr, u32 mc_client)
  472. {
  473. u32 mc_id;
  474. u32 vmid = REG_GET_FIELD(status, mmVM_CONTEXT1_PROTECTION_FAULT_STATUS, xxVMID);
  475. u32 protections = REG_GET_FIELD(status, mmVM_CONTEXT1_PROTECTION_FAULT_STATUS,
  476. xxPROTECTIONS);
  477. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  478. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  479. mc_id = REG_GET_FIELD(status, mmVM_CONTEXT1_PROTECTION_FAULT_STATUS,
  480. xxMEMORY_CLIENT_ID);
  481. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  482. protections, vmid, addr,
  483. REG_GET_FIELD(status, mmVM_CONTEXT1_PROTECTION_FAULT_STATUS,
  484. xxMEMORY_CLIENT_RW) ?
  485. "write" : "read", block, mc_client, mc_id);
  486. }
  487. /*
  488. static const u32 mc_cg_registers[] = {
  489. MC_HUB_MISC_HUB_CG,
  490. MC_HUB_MISC_SIP_CG,
  491. MC_HUB_MISC_VM_CG,
  492. MC_XPB_CLK_GAT,
  493. ATC_MISC_CG,
  494. MC_CITF_MISC_WR_CG,
  495. MC_CITF_MISC_RD_CG,
  496. MC_CITF_MISC_VM_CG,
  497. VM_L2_CG,
  498. };
  499. static const u32 mc_cg_ls_en[] = {
  500. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  501. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  502. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  503. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  504. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  505. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  506. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  507. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  508. VM_L2_CG__MEM_LS_ENABLE_MASK,
  509. };
  510. static const u32 mc_cg_en[] = {
  511. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  512. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  513. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  514. MC_XPB_CLK_GAT__ENABLE_MASK,
  515. ATC_MISC_CG__ENABLE_MASK,
  516. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  517. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  518. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  519. VM_L2_CG__ENABLE_MASK,
  520. };
  521. static void gmc_v6_0_enable_mc_ls(struct amdgpu_device *adev,
  522. bool enable)
  523. {
  524. int i;
  525. u32 orig, data;
  526. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  527. orig = data = RREG32(mc_cg_registers[i]);
  528. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_LS))
  529. data |= mc_cg_ls_en[i];
  530. else
  531. data &= ~mc_cg_ls_en[i];
  532. if (data != orig)
  533. WREG32(mc_cg_registers[i], data);
  534. }
  535. }
  536. static void gmc_v6_0_enable_mc_mgcg(struct amdgpu_device *adev,
  537. bool enable)
  538. {
  539. int i;
  540. u32 orig, data;
  541. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  542. orig = data = RREG32(mc_cg_registers[i]);
  543. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_MGCG))
  544. data |= mc_cg_en[i];
  545. else
  546. data &= ~mc_cg_en[i];
  547. if (data != orig)
  548. WREG32(mc_cg_registers[i], data);
  549. }
  550. }
  551. static void gmc_v6_0_enable_bif_mgls(struct amdgpu_device *adev,
  552. bool enable)
  553. {
  554. u32 orig, data;
  555. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  556. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_BIF_LS)) {
  557. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  558. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  559. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  560. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  561. } else {
  562. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  563. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  564. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  565. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  566. }
  567. if (orig != data)
  568. WREG32_PCIE(ixPCIE_CNTL2, data);
  569. }
  570. static void gmc_v6_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  571. bool enable)
  572. {
  573. u32 orig, data;
  574. orig = data = RREG32(HDP_HOST_PATH_CNTL);
  575. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_MGCG))
  576. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  577. else
  578. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  579. if (orig != data)
  580. WREG32(HDP_HOST_PATH_CNTL, data);
  581. }
  582. static void gmc_v6_0_enable_hdp_ls(struct amdgpu_device *adev,
  583. bool enable)
  584. {
  585. u32 orig, data;
  586. orig = data = RREG32(HDP_MEM_POWER_LS);
  587. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_LS))
  588. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  589. else
  590. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  591. if (orig != data)
  592. WREG32(HDP_MEM_POWER_LS, data);
  593. }
  594. */
  595. static int gmc_v6_0_convert_vram_type(int mc_seq_vram_type)
  596. {
  597. switch (mc_seq_vram_type) {
  598. case MC_SEQ_MISC0__MT__GDDR1:
  599. return AMDGPU_VRAM_TYPE_GDDR1;
  600. case MC_SEQ_MISC0__MT__DDR2:
  601. return AMDGPU_VRAM_TYPE_DDR2;
  602. case MC_SEQ_MISC0__MT__GDDR3:
  603. return AMDGPU_VRAM_TYPE_GDDR3;
  604. case MC_SEQ_MISC0__MT__GDDR4:
  605. return AMDGPU_VRAM_TYPE_GDDR4;
  606. case MC_SEQ_MISC0__MT__GDDR5:
  607. return AMDGPU_VRAM_TYPE_GDDR5;
  608. case MC_SEQ_MISC0__MT__DDR3:
  609. return AMDGPU_VRAM_TYPE_DDR3;
  610. default:
  611. return AMDGPU_VRAM_TYPE_UNKNOWN;
  612. }
  613. }
  614. static int gmc_v6_0_early_init(void *handle)
  615. {
  616. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  617. gmc_v6_0_set_gart_funcs(adev);
  618. gmc_v6_0_set_irq_funcs(adev);
  619. if (adev->flags & AMD_IS_APU) {
  620. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  621. } else {
  622. u32 tmp = RREG32(MC_SEQ_MISC0);
  623. tmp &= MC_SEQ_MISC0__MT__MASK;
  624. adev->mc.vram_type = gmc_v6_0_convert_vram_type(tmp);
  625. }
  626. return 0;
  627. }
  628. static int gmc_v6_0_late_init(void *handle)
  629. {
  630. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  631. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  632. }
  633. static int gmc_v6_0_sw_init(void *handle)
  634. {
  635. int r;
  636. int dma_bits;
  637. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  638. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  639. if (r)
  640. return r;
  641. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  642. if (r)
  643. return r;
  644. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  645. adev->mc.mc_mask = 0xffffffffffULL;
  646. adev->need_dma32 = false;
  647. dma_bits = adev->need_dma32 ? 32 : 40;
  648. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  649. if (r) {
  650. adev->need_dma32 = true;
  651. dma_bits = 32;
  652. dev_warn(adev->dev, "amdgpu: No suitable DMA available.\n");
  653. }
  654. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  655. if (r) {
  656. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  657. dev_warn(adev->dev, "amdgpu: No coherent DMA available.\n");
  658. }
  659. r = gmc_v6_0_init_microcode(adev);
  660. if (r) {
  661. dev_err(adev->dev, "Failed to load mc firmware!\n");
  662. return r;
  663. }
  664. r = amdgpu_ttm_global_init(adev);
  665. if (r) {
  666. return r;
  667. }
  668. r = gmc_v6_0_mc_init(adev);
  669. if (r)
  670. return r;
  671. r = amdgpu_bo_init(adev);
  672. if (r)
  673. return r;
  674. r = gmc_v6_0_gart_init(adev);
  675. if (r)
  676. return r;
  677. if (!adev->vm_manager.enabled) {
  678. r = gmc_v6_0_vm_init(adev);
  679. if (r) {
  680. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  681. return r;
  682. }
  683. adev->vm_manager.enabled = true;
  684. }
  685. return r;
  686. }
  687. static int gmc_v6_0_sw_fini(void *handle)
  688. {
  689. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  690. if (adev->vm_manager.enabled) {
  691. gmc_v6_0_vm_fini(adev);
  692. adev->vm_manager.enabled = false;
  693. }
  694. gmc_v6_0_gart_fini(adev);
  695. amdgpu_gem_force_release(adev);
  696. amdgpu_bo_fini(adev);
  697. return 0;
  698. }
  699. static int gmc_v6_0_hw_init(void *handle)
  700. {
  701. int r;
  702. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  703. gmc_v6_0_mc_program(adev);
  704. if (!(adev->flags & AMD_IS_APU)) {
  705. r = gmc_v6_0_mc_load_microcode(adev);
  706. if (r) {
  707. dev_err(adev->dev, "Failed to load MC firmware!\n");
  708. return r;
  709. }
  710. }
  711. r = gmc_v6_0_gart_enable(adev);
  712. if (r)
  713. return r;
  714. return r;
  715. }
  716. static int gmc_v6_0_hw_fini(void *handle)
  717. {
  718. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  719. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  720. gmc_v6_0_gart_disable(adev);
  721. return 0;
  722. }
  723. static int gmc_v6_0_suspend(void *handle)
  724. {
  725. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  726. if (adev->vm_manager.enabled) {
  727. gmc_v6_0_vm_fini(adev);
  728. adev->vm_manager.enabled = false;
  729. }
  730. gmc_v6_0_hw_fini(adev);
  731. return 0;
  732. }
  733. static int gmc_v6_0_resume(void *handle)
  734. {
  735. int r;
  736. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  737. r = gmc_v6_0_hw_init(adev);
  738. if (r)
  739. return r;
  740. if (!adev->vm_manager.enabled) {
  741. r = gmc_v6_0_vm_init(adev);
  742. if (r) {
  743. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  744. return r;
  745. }
  746. adev->vm_manager.enabled = true;
  747. }
  748. return r;
  749. }
  750. static bool gmc_v6_0_is_idle(void *handle)
  751. {
  752. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  753. u32 tmp = RREG32(SRBM_STATUS);
  754. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  755. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  756. return false;
  757. return true;
  758. }
  759. static int gmc_v6_0_wait_for_idle(void *handle)
  760. {
  761. unsigned i;
  762. u32 tmp;
  763. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  764. for (i = 0; i < adev->usec_timeout; i++) {
  765. tmp = RREG32(SRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  766. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  767. SRBM_STATUS__MCC_BUSY_MASK |
  768. SRBM_STATUS__MCD_BUSY_MASK |
  769. SRBM_STATUS__VMC_BUSY_MASK);
  770. if (!tmp)
  771. return 0;
  772. udelay(1);
  773. }
  774. return -ETIMEDOUT;
  775. }
  776. static int gmc_v6_0_soft_reset(void *handle)
  777. {
  778. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  779. struct amdgpu_mode_mc_save save;
  780. u32 srbm_soft_reset = 0;
  781. u32 tmp = RREG32(SRBM_STATUS);
  782. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  783. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  784. mmSRBM_SOFT_RESET, xxSOFT_RESET_VMC, 1);
  785. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  786. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  787. if (!(adev->flags & AMD_IS_APU))
  788. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  789. mmSRBM_SOFT_RESET, xxSOFT_RESET_MC, 1);
  790. }
  791. if (srbm_soft_reset) {
  792. gmc_v6_0_mc_stop(adev, &save);
  793. if (gmc_v6_0_wait_for_idle(adev)) {
  794. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  795. }
  796. tmp = RREG32(SRBM_SOFT_RESET);
  797. tmp |= srbm_soft_reset;
  798. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  799. WREG32(SRBM_SOFT_RESET, tmp);
  800. tmp = RREG32(SRBM_SOFT_RESET);
  801. udelay(50);
  802. tmp &= ~srbm_soft_reset;
  803. WREG32(SRBM_SOFT_RESET, tmp);
  804. tmp = RREG32(SRBM_SOFT_RESET);
  805. udelay(50);
  806. gmc_v6_0_mc_resume(adev, &save);
  807. udelay(50);
  808. }
  809. return 0;
  810. }
  811. static int gmc_v6_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  812. struct amdgpu_irq_src *src,
  813. unsigned type,
  814. enum amdgpu_interrupt_state state)
  815. {
  816. u32 tmp;
  817. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  818. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  819. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  820. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  821. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  822. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  823. switch (state) {
  824. case AMDGPU_IRQ_STATE_DISABLE:
  825. tmp = RREG32(VM_CONTEXT0_CNTL);
  826. tmp &= ~bits;
  827. WREG32(VM_CONTEXT0_CNTL, tmp);
  828. tmp = RREG32(VM_CONTEXT1_CNTL);
  829. tmp &= ~bits;
  830. WREG32(VM_CONTEXT1_CNTL, tmp);
  831. break;
  832. case AMDGPU_IRQ_STATE_ENABLE:
  833. tmp = RREG32(VM_CONTEXT0_CNTL);
  834. tmp |= bits;
  835. WREG32(VM_CONTEXT0_CNTL, tmp);
  836. tmp = RREG32(VM_CONTEXT1_CNTL);
  837. tmp |= bits;
  838. WREG32(VM_CONTEXT1_CNTL, tmp);
  839. break;
  840. default:
  841. break;
  842. }
  843. return 0;
  844. }
  845. static int gmc_v6_0_process_interrupt(struct amdgpu_device *adev,
  846. struct amdgpu_irq_src *source,
  847. struct amdgpu_iv_entry *entry)
  848. {
  849. u32 addr, status;
  850. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  851. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  852. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  853. if (!addr && !status)
  854. return 0;
  855. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  856. gmc_v6_0_set_fault_enable_default(adev, false);
  857. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  858. entry->src_id, entry->src_data);
  859. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  860. addr);
  861. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  862. status);
  863. gmc_v6_0_vm_decode_fault(adev, status, addr, 0);
  864. return 0;
  865. }
  866. static int gmc_v6_0_set_clockgating_state(void *handle,
  867. enum amd_clockgating_state state)
  868. {
  869. return 0;
  870. }
  871. static int gmc_v6_0_set_powergating_state(void *handle,
  872. enum amd_powergating_state state)
  873. {
  874. return 0;
  875. }
  876. const struct amd_ip_funcs gmc_v6_0_ip_funcs = {
  877. .name = "gmc_v6_0",
  878. .early_init = gmc_v6_0_early_init,
  879. .late_init = gmc_v6_0_late_init,
  880. .sw_init = gmc_v6_0_sw_init,
  881. .sw_fini = gmc_v6_0_sw_fini,
  882. .hw_init = gmc_v6_0_hw_init,
  883. .hw_fini = gmc_v6_0_hw_fini,
  884. .suspend = gmc_v6_0_suspend,
  885. .resume = gmc_v6_0_resume,
  886. .is_idle = gmc_v6_0_is_idle,
  887. .wait_for_idle = gmc_v6_0_wait_for_idle,
  888. .soft_reset = gmc_v6_0_soft_reset,
  889. .set_clockgating_state = gmc_v6_0_set_clockgating_state,
  890. .set_powergating_state = gmc_v6_0_set_powergating_state,
  891. };
  892. static const struct amdgpu_gart_funcs gmc_v6_0_gart_funcs = {
  893. .flush_gpu_tlb = gmc_v6_0_gart_flush_gpu_tlb,
  894. .set_pte_pde = gmc_v6_0_gart_set_pte_pde,
  895. };
  896. static const struct amdgpu_irq_src_funcs gmc_v6_0_irq_funcs = {
  897. .set = gmc_v6_0_vm_fault_interrupt_state,
  898. .process = gmc_v6_0_process_interrupt,
  899. };
  900. static void gmc_v6_0_set_gart_funcs(struct amdgpu_device *adev)
  901. {
  902. if (adev->gart.gart_funcs == NULL)
  903. adev->gart.gart_funcs = &gmc_v6_0_gart_funcs;
  904. }
  905. static void gmc_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  906. {
  907. adev->mc.vm_fault.num_types = 1;
  908. adev->mc.vm_fault.funcs = &gmc_v6_0_irq_funcs;
  909. }