gfx_v8_0.c 221 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "amdgpu_atombios.h"
  31. #include "atombios_i2c.h"
  32. #include "clearstate_vi.h"
  33. #include "gmc/gmc_8_2_d.h"
  34. #include "gmc/gmc_8_2_sh_mask.h"
  35. #include "oss/oss_3_0_d.h"
  36. #include "oss/oss_3_0_sh_mask.h"
  37. #include "bif/bif_5_0_d.h"
  38. #include "bif/bif_5_0_sh_mask.h"
  39. #include "gca/gfx_8_0_d.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "gca/gfx_8_0_sh_mask.h"
  42. #include "gca/gfx_8_0_enum.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #include "smu/smu_7_1_3_d.h"
  46. #define GFX8_NUM_GFX_RINGS 1
  47. #define GFX8_NUM_COMPUTE_RINGS 8
  48. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  51. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  52. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  53. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  54. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  55. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  56. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  57. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  58. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  59. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  60. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  61. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  62. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  63. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  64. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  66. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  67. /* BPM SERDES CMD */
  68. #define SET_BPM_SERDES_CMD 1
  69. #define CLE_BPM_SERDES_CMD 0
  70. /* BPM Register Address*/
  71. enum {
  72. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  73. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  74. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  75. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  76. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  77. BPM_REG_FGCG_MAX
  78. };
  79. #define RLC_FormatDirectRegListLength 14
  80. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  81. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  86. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  91. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  97. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  102. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  108. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  120. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  121. {
  122. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  123. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  124. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  125. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  126. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  127. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  128. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  129. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  130. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  131. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  132. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  133. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  134. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  135. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  136. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  137. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  138. };
  139. static const u32 golden_settings_tonga_a11[] =
  140. {
  141. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  142. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  143. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  144. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  145. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  146. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  147. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  148. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  149. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  150. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  151. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  152. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  153. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  154. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  155. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  156. };
  157. static const u32 tonga_golden_common_all[] =
  158. {
  159. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  160. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  161. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  162. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  163. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  164. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  165. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  166. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  167. };
  168. static const u32 tonga_mgcg_cgcg_init[] =
  169. {
  170. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  171. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  172. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  173. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  174. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  175. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  176. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  177. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  178. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  179. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  180. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  181. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  185. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  187. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  188. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  189. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  190. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  191. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  192. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  195. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  196. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  197. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  198. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  199. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  200. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  201. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  202. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  203. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  204. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  205. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  206. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  207. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  208. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  209. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  210. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  211. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  212. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  213. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  214. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  215. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  216. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  217. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  218. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  219. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  220. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  221. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  222. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  223. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  224. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  225. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  226. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  227. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  228. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  229. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  230. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  231. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  232. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  233. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  234. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  235. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  236. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  237. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  238. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  239. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  240. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  241. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  242. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  243. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  244. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  245. };
  246. static const u32 golden_settings_polaris11_a11[] =
  247. {
  248. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00006208,
  249. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  250. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  251. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  252. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  253. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  254. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  255. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  256. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  257. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  258. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  259. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  260. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  261. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  262. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  263. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  264. };
  265. static const u32 polaris11_golden_common_all[] =
  266. {
  267. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  268. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  269. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  270. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  271. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  272. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  273. };
  274. static const u32 golden_settings_polaris10_a11[] =
  275. {
  276. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  277. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  278. mmCB_HW_CONTROL_2, 0, 0x0f000000,
  279. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  280. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  281. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  282. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  283. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  284. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  285. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  286. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  287. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  288. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  289. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  290. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  291. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  292. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  293. };
  294. static const u32 polaris10_golden_common_all[] =
  295. {
  296. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  297. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  298. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  299. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  300. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  301. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  302. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  303. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  304. };
  305. static const u32 fiji_golden_common_all[] =
  306. {
  307. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  308. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  309. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  310. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  311. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  312. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  313. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  314. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  315. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  316. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  317. };
  318. static const u32 golden_settings_fiji_a10[] =
  319. {
  320. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  321. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  322. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  323. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  324. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  325. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  326. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  327. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  328. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  329. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  330. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  331. };
  332. static const u32 fiji_mgcg_cgcg_init[] =
  333. {
  334. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  335. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  336. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  337. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  338. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  339. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  341. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  342. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  343. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  344. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  345. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  350. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  352. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  353. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  354. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  355. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  356. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  359. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  360. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  361. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  362. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  363. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  364. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  365. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  366. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  367. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  368. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  369. };
  370. static const u32 golden_settings_iceland_a11[] =
  371. {
  372. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  373. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  374. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  375. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  376. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  377. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  378. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  379. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  380. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  381. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  382. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  383. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  384. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  385. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  386. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  387. };
  388. static const u32 iceland_golden_common_all[] =
  389. {
  390. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  391. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  392. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  393. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  394. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  395. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  396. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  397. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  398. };
  399. static const u32 iceland_mgcg_cgcg_init[] =
  400. {
  401. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  402. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  403. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  404. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  405. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  406. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  407. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  408. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  409. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  410. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  412. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  413. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  416. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  417. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  418. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  419. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  420. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  421. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  422. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  423. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  424. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  426. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  427. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  428. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  429. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  430. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  431. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  432. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  433. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  434. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  435. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  436. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  437. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  438. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  439. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  440. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  441. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  442. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  445. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  455. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  463. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  464. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  465. };
  466. static const u32 cz_golden_settings_a11[] =
  467. {
  468. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  469. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  470. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  471. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  472. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  473. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  474. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  475. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  476. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  477. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  478. };
  479. static const u32 cz_golden_common_all[] =
  480. {
  481. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  482. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  483. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  484. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  485. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  486. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  487. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  488. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  489. };
  490. static const u32 cz_mgcg_cgcg_init[] =
  491. {
  492. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  495. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  496. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  497. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  498. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  499. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  500. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  501. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  502. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  503. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  504. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  505. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  506. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  507. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  510. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  511. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  512. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  513. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  514. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  515. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  516. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  517. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  518. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  519. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  520. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  521. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  522. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  523. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  524. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  525. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  526. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  527. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  528. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  529. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  530. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  531. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  532. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  533. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  534. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  535. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  536. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  537. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  538. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  539. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  540. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  541. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  542. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  543. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  544. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  545. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  546. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  547. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  548. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  549. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  550. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  551. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  552. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  553. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  554. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  555. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  556. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  557. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  558. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  559. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  560. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  561. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  562. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  563. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  564. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  565. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  566. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  567. };
  568. static const u32 stoney_golden_settings_a11[] =
  569. {
  570. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  571. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  572. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  573. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  574. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  575. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  576. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  577. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  578. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  579. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  580. };
  581. static const u32 stoney_golden_common_all[] =
  582. {
  583. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  584. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  585. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  586. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  587. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  588. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  589. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  590. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  591. };
  592. static const u32 stoney_mgcg_cgcg_init[] =
  593. {
  594. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  595. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  596. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  597. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  598. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  599. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  600. };
  601. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  602. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  603. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  604. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  605. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  606. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  607. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  608. {
  609. switch (adev->asic_type) {
  610. case CHIP_TOPAZ:
  611. amdgpu_program_register_sequence(adev,
  612. iceland_mgcg_cgcg_init,
  613. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  614. amdgpu_program_register_sequence(adev,
  615. golden_settings_iceland_a11,
  616. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  617. amdgpu_program_register_sequence(adev,
  618. iceland_golden_common_all,
  619. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  620. break;
  621. case CHIP_FIJI:
  622. amdgpu_program_register_sequence(adev,
  623. fiji_mgcg_cgcg_init,
  624. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  625. amdgpu_program_register_sequence(adev,
  626. golden_settings_fiji_a10,
  627. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  628. amdgpu_program_register_sequence(adev,
  629. fiji_golden_common_all,
  630. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  631. break;
  632. case CHIP_TONGA:
  633. amdgpu_program_register_sequence(adev,
  634. tonga_mgcg_cgcg_init,
  635. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  636. amdgpu_program_register_sequence(adev,
  637. golden_settings_tonga_a11,
  638. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  639. amdgpu_program_register_sequence(adev,
  640. tonga_golden_common_all,
  641. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  642. break;
  643. case CHIP_POLARIS11:
  644. amdgpu_program_register_sequence(adev,
  645. golden_settings_polaris11_a11,
  646. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  647. amdgpu_program_register_sequence(adev,
  648. polaris11_golden_common_all,
  649. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  650. break;
  651. case CHIP_POLARIS10:
  652. amdgpu_program_register_sequence(adev,
  653. golden_settings_polaris10_a11,
  654. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  655. amdgpu_program_register_sequence(adev,
  656. polaris10_golden_common_all,
  657. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  658. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  659. if (adev->pdev->revision == 0xc7 &&
  660. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  661. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  662. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  663. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  664. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  665. }
  666. break;
  667. case CHIP_CARRIZO:
  668. amdgpu_program_register_sequence(adev,
  669. cz_mgcg_cgcg_init,
  670. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  671. amdgpu_program_register_sequence(adev,
  672. cz_golden_settings_a11,
  673. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  674. amdgpu_program_register_sequence(adev,
  675. cz_golden_common_all,
  676. (const u32)ARRAY_SIZE(cz_golden_common_all));
  677. break;
  678. case CHIP_STONEY:
  679. amdgpu_program_register_sequence(adev,
  680. stoney_mgcg_cgcg_init,
  681. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  682. amdgpu_program_register_sequence(adev,
  683. stoney_golden_settings_a11,
  684. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  685. amdgpu_program_register_sequence(adev,
  686. stoney_golden_common_all,
  687. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  688. break;
  689. default:
  690. break;
  691. }
  692. }
  693. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  694. {
  695. int i;
  696. adev->gfx.scratch.num_reg = 7;
  697. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  698. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  699. adev->gfx.scratch.free[i] = true;
  700. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  701. }
  702. }
  703. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  704. {
  705. struct amdgpu_device *adev = ring->adev;
  706. uint32_t scratch;
  707. uint32_t tmp = 0;
  708. unsigned i;
  709. int r;
  710. r = amdgpu_gfx_scratch_get(adev, &scratch);
  711. if (r) {
  712. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  713. return r;
  714. }
  715. WREG32(scratch, 0xCAFEDEAD);
  716. r = amdgpu_ring_alloc(ring, 3);
  717. if (r) {
  718. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  719. ring->idx, r);
  720. amdgpu_gfx_scratch_free(adev, scratch);
  721. return r;
  722. }
  723. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  724. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  725. amdgpu_ring_write(ring, 0xDEADBEEF);
  726. amdgpu_ring_commit(ring);
  727. for (i = 0; i < adev->usec_timeout; i++) {
  728. tmp = RREG32(scratch);
  729. if (tmp == 0xDEADBEEF)
  730. break;
  731. DRM_UDELAY(1);
  732. }
  733. if (i < adev->usec_timeout) {
  734. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  735. ring->idx, i);
  736. } else {
  737. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  738. ring->idx, scratch, tmp);
  739. r = -EINVAL;
  740. }
  741. amdgpu_gfx_scratch_free(adev, scratch);
  742. return r;
  743. }
  744. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  745. {
  746. struct amdgpu_device *adev = ring->adev;
  747. struct amdgpu_ib ib;
  748. struct fence *f = NULL;
  749. uint32_t scratch;
  750. uint32_t tmp = 0;
  751. long r;
  752. r = amdgpu_gfx_scratch_get(adev, &scratch);
  753. if (r) {
  754. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  755. return r;
  756. }
  757. WREG32(scratch, 0xCAFEDEAD);
  758. memset(&ib, 0, sizeof(ib));
  759. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  760. if (r) {
  761. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  762. goto err1;
  763. }
  764. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  765. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  766. ib.ptr[2] = 0xDEADBEEF;
  767. ib.length_dw = 3;
  768. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  769. if (r)
  770. goto err2;
  771. r = fence_wait_timeout(f, false, timeout);
  772. if (r == 0) {
  773. DRM_ERROR("amdgpu: IB test timed out.\n");
  774. r = -ETIMEDOUT;
  775. goto err2;
  776. } else if (r < 0) {
  777. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  778. goto err2;
  779. }
  780. tmp = RREG32(scratch);
  781. if (tmp == 0xDEADBEEF) {
  782. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  783. r = 0;
  784. } else {
  785. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  786. scratch, tmp);
  787. r = -EINVAL;
  788. }
  789. err2:
  790. amdgpu_ib_free(adev, &ib, NULL);
  791. fence_put(f);
  792. err1:
  793. amdgpu_gfx_scratch_free(adev, scratch);
  794. return r;
  795. }
  796. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  797. release_firmware(adev->gfx.pfp_fw);
  798. adev->gfx.pfp_fw = NULL;
  799. release_firmware(adev->gfx.me_fw);
  800. adev->gfx.me_fw = NULL;
  801. release_firmware(adev->gfx.ce_fw);
  802. adev->gfx.ce_fw = NULL;
  803. release_firmware(adev->gfx.rlc_fw);
  804. adev->gfx.rlc_fw = NULL;
  805. release_firmware(adev->gfx.mec_fw);
  806. adev->gfx.mec_fw = NULL;
  807. if ((adev->asic_type != CHIP_STONEY) &&
  808. (adev->asic_type != CHIP_TOPAZ))
  809. release_firmware(adev->gfx.mec2_fw);
  810. adev->gfx.mec2_fw = NULL;
  811. kfree(adev->gfx.rlc.register_list_format);
  812. }
  813. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  814. {
  815. const char *chip_name;
  816. char fw_name[30];
  817. int err;
  818. struct amdgpu_firmware_info *info = NULL;
  819. const struct common_firmware_header *header = NULL;
  820. const struct gfx_firmware_header_v1_0 *cp_hdr;
  821. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  822. unsigned int *tmp = NULL, i;
  823. DRM_DEBUG("\n");
  824. switch (adev->asic_type) {
  825. case CHIP_TOPAZ:
  826. chip_name = "topaz";
  827. break;
  828. case CHIP_TONGA:
  829. chip_name = "tonga";
  830. break;
  831. case CHIP_CARRIZO:
  832. chip_name = "carrizo";
  833. break;
  834. case CHIP_FIJI:
  835. chip_name = "fiji";
  836. break;
  837. case CHIP_POLARIS11:
  838. chip_name = "polaris11";
  839. break;
  840. case CHIP_POLARIS10:
  841. chip_name = "polaris10";
  842. break;
  843. case CHIP_STONEY:
  844. chip_name = "stoney";
  845. break;
  846. default:
  847. BUG();
  848. }
  849. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  850. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  851. if (err)
  852. goto out;
  853. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  854. if (err)
  855. goto out;
  856. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  857. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  858. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  859. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  860. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  861. if (err)
  862. goto out;
  863. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  864. if (err)
  865. goto out;
  866. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  867. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  868. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  869. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  870. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  871. if (err)
  872. goto out;
  873. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  874. if (err)
  875. goto out;
  876. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  877. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  878. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  879. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  880. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  881. if (err)
  882. goto out;
  883. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  884. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  885. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  886. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  887. adev->gfx.rlc.save_and_restore_offset =
  888. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  889. adev->gfx.rlc.clear_state_descriptor_offset =
  890. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  891. adev->gfx.rlc.avail_scratch_ram_locations =
  892. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  893. adev->gfx.rlc.reg_restore_list_size =
  894. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  895. adev->gfx.rlc.reg_list_format_start =
  896. le32_to_cpu(rlc_hdr->reg_list_format_start);
  897. adev->gfx.rlc.reg_list_format_separate_start =
  898. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  899. adev->gfx.rlc.starting_offsets_start =
  900. le32_to_cpu(rlc_hdr->starting_offsets_start);
  901. adev->gfx.rlc.reg_list_format_size_bytes =
  902. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  903. adev->gfx.rlc.reg_list_size_bytes =
  904. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  905. adev->gfx.rlc.register_list_format =
  906. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  907. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  908. if (!adev->gfx.rlc.register_list_format) {
  909. err = -ENOMEM;
  910. goto out;
  911. }
  912. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  913. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  914. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  915. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  916. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  917. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  918. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  919. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  920. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  921. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  922. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  923. if (err)
  924. goto out;
  925. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  926. if (err)
  927. goto out;
  928. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  929. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  930. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  931. if ((adev->asic_type != CHIP_STONEY) &&
  932. (adev->asic_type != CHIP_TOPAZ)) {
  933. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  934. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  935. if (!err) {
  936. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  937. if (err)
  938. goto out;
  939. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  940. adev->gfx.mec2_fw->data;
  941. adev->gfx.mec2_fw_version =
  942. le32_to_cpu(cp_hdr->header.ucode_version);
  943. adev->gfx.mec2_feature_version =
  944. le32_to_cpu(cp_hdr->ucode_feature_version);
  945. } else {
  946. err = 0;
  947. adev->gfx.mec2_fw = NULL;
  948. }
  949. }
  950. if (adev->firmware.smu_load) {
  951. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  952. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  953. info->fw = adev->gfx.pfp_fw;
  954. header = (const struct common_firmware_header *)info->fw->data;
  955. adev->firmware.fw_size +=
  956. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  957. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  958. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  959. info->fw = adev->gfx.me_fw;
  960. header = (const struct common_firmware_header *)info->fw->data;
  961. adev->firmware.fw_size +=
  962. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  963. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  964. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  965. info->fw = adev->gfx.ce_fw;
  966. header = (const struct common_firmware_header *)info->fw->data;
  967. adev->firmware.fw_size +=
  968. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  969. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  970. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  971. info->fw = adev->gfx.rlc_fw;
  972. header = (const struct common_firmware_header *)info->fw->data;
  973. adev->firmware.fw_size +=
  974. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  975. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  976. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  977. info->fw = adev->gfx.mec_fw;
  978. header = (const struct common_firmware_header *)info->fw->data;
  979. adev->firmware.fw_size +=
  980. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  981. if (adev->gfx.mec2_fw) {
  982. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  983. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  984. info->fw = adev->gfx.mec2_fw;
  985. header = (const struct common_firmware_header *)info->fw->data;
  986. adev->firmware.fw_size +=
  987. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  988. }
  989. }
  990. out:
  991. if (err) {
  992. dev_err(adev->dev,
  993. "gfx8: Failed to load firmware \"%s\"\n",
  994. fw_name);
  995. release_firmware(adev->gfx.pfp_fw);
  996. adev->gfx.pfp_fw = NULL;
  997. release_firmware(adev->gfx.me_fw);
  998. adev->gfx.me_fw = NULL;
  999. release_firmware(adev->gfx.ce_fw);
  1000. adev->gfx.ce_fw = NULL;
  1001. release_firmware(adev->gfx.rlc_fw);
  1002. adev->gfx.rlc_fw = NULL;
  1003. release_firmware(adev->gfx.mec_fw);
  1004. adev->gfx.mec_fw = NULL;
  1005. release_firmware(adev->gfx.mec2_fw);
  1006. adev->gfx.mec2_fw = NULL;
  1007. }
  1008. return err;
  1009. }
  1010. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1011. volatile u32 *buffer)
  1012. {
  1013. u32 count = 0, i;
  1014. const struct cs_section_def *sect = NULL;
  1015. const struct cs_extent_def *ext = NULL;
  1016. if (adev->gfx.rlc.cs_data == NULL)
  1017. return;
  1018. if (buffer == NULL)
  1019. return;
  1020. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1021. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1022. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1023. buffer[count++] = cpu_to_le32(0x80000000);
  1024. buffer[count++] = cpu_to_le32(0x80000000);
  1025. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1026. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1027. if (sect->id == SECT_CONTEXT) {
  1028. buffer[count++] =
  1029. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1030. buffer[count++] = cpu_to_le32(ext->reg_index -
  1031. PACKET3_SET_CONTEXT_REG_START);
  1032. for (i = 0; i < ext->reg_count; i++)
  1033. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1034. } else {
  1035. return;
  1036. }
  1037. }
  1038. }
  1039. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1040. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1041. PACKET3_SET_CONTEXT_REG_START);
  1042. switch (adev->asic_type) {
  1043. case CHIP_TONGA:
  1044. case CHIP_POLARIS10:
  1045. buffer[count++] = cpu_to_le32(0x16000012);
  1046. buffer[count++] = cpu_to_le32(0x0000002A);
  1047. break;
  1048. case CHIP_POLARIS11:
  1049. buffer[count++] = cpu_to_le32(0x16000012);
  1050. buffer[count++] = cpu_to_le32(0x00000000);
  1051. break;
  1052. case CHIP_FIJI:
  1053. buffer[count++] = cpu_to_le32(0x3a00161a);
  1054. buffer[count++] = cpu_to_le32(0x0000002e);
  1055. break;
  1056. case CHIP_TOPAZ:
  1057. case CHIP_CARRIZO:
  1058. buffer[count++] = cpu_to_le32(0x00000002);
  1059. buffer[count++] = cpu_to_le32(0x00000000);
  1060. break;
  1061. case CHIP_STONEY:
  1062. buffer[count++] = cpu_to_le32(0x00000000);
  1063. buffer[count++] = cpu_to_le32(0x00000000);
  1064. break;
  1065. default:
  1066. buffer[count++] = cpu_to_le32(0x00000000);
  1067. buffer[count++] = cpu_to_le32(0x00000000);
  1068. break;
  1069. }
  1070. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1071. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1072. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1073. buffer[count++] = cpu_to_le32(0);
  1074. }
  1075. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1076. {
  1077. const __le32 *fw_data;
  1078. volatile u32 *dst_ptr;
  1079. int me, i, max_me = 4;
  1080. u32 bo_offset = 0;
  1081. u32 table_offset, table_size;
  1082. if (adev->asic_type == CHIP_CARRIZO)
  1083. max_me = 5;
  1084. /* write the cp table buffer */
  1085. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1086. for (me = 0; me < max_me; me++) {
  1087. if (me == 0) {
  1088. const struct gfx_firmware_header_v1_0 *hdr =
  1089. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1090. fw_data = (const __le32 *)
  1091. (adev->gfx.ce_fw->data +
  1092. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1093. table_offset = le32_to_cpu(hdr->jt_offset);
  1094. table_size = le32_to_cpu(hdr->jt_size);
  1095. } else if (me == 1) {
  1096. const struct gfx_firmware_header_v1_0 *hdr =
  1097. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1098. fw_data = (const __le32 *)
  1099. (adev->gfx.pfp_fw->data +
  1100. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1101. table_offset = le32_to_cpu(hdr->jt_offset);
  1102. table_size = le32_to_cpu(hdr->jt_size);
  1103. } else if (me == 2) {
  1104. const struct gfx_firmware_header_v1_0 *hdr =
  1105. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1106. fw_data = (const __le32 *)
  1107. (adev->gfx.me_fw->data +
  1108. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1109. table_offset = le32_to_cpu(hdr->jt_offset);
  1110. table_size = le32_to_cpu(hdr->jt_size);
  1111. } else if (me == 3) {
  1112. const struct gfx_firmware_header_v1_0 *hdr =
  1113. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1114. fw_data = (const __le32 *)
  1115. (adev->gfx.mec_fw->data +
  1116. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1117. table_offset = le32_to_cpu(hdr->jt_offset);
  1118. table_size = le32_to_cpu(hdr->jt_size);
  1119. } else if (me == 4) {
  1120. const struct gfx_firmware_header_v1_0 *hdr =
  1121. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1122. fw_data = (const __le32 *)
  1123. (adev->gfx.mec2_fw->data +
  1124. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1125. table_offset = le32_to_cpu(hdr->jt_offset);
  1126. table_size = le32_to_cpu(hdr->jt_size);
  1127. }
  1128. for (i = 0; i < table_size; i ++) {
  1129. dst_ptr[bo_offset + i] =
  1130. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1131. }
  1132. bo_offset += table_size;
  1133. }
  1134. }
  1135. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1136. {
  1137. int r;
  1138. /* clear state block */
  1139. if (adev->gfx.rlc.clear_state_obj) {
  1140. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1141. if (unlikely(r != 0))
  1142. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1143. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1144. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1145. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1146. adev->gfx.rlc.clear_state_obj = NULL;
  1147. }
  1148. /* jump table block */
  1149. if (adev->gfx.rlc.cp_table_obj) {
  1150. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1151. if (unlikely(r != 0))
  1152. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1153. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1154. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1155. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1156. adev->gfx.rlc.cp_table_obj = NULL;
  1157. }
  1158. }
  1159. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1160. {
  1161. volatile u32 *dst_ptr;
  1162. u32 dws;
  1163. const struct cs_section_def *cs_data;
  1164. int r;
  1165. adev->gfx.rlc.cs_data = vi_cs_data;
  1166. cs_data = adev->gfx.rlc.cs_data;
  1167. if (cs_data) {
  1168. /* clear state block */
  1169. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1170. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1171. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1172. AMDGPU_GEM_DOMAIN_VRAM,
  1173. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1174. NULL, NULL,
  1175. &adev->gfx.rlc.clear_state_obj);
  1176. if (r) {
  1177. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1178. gfx_v8_0_rlc_fini(adev);
  1179. return r;
  1180. }
  1181. }
  1182. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1183. if (unlikely(r != 0)) {
  1184. gfx_v8_0_rlc_fini(adev);
  1185. return r;
  1186. }
  1187. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1188. &adev->gfx.rlc.clear_state_gpu_addr);
  1189. if (r) {
  1190. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1191. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1192. gfx_v8_0_rlc_fini(adev);
  1193. return r;
  1194. }
  1195. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1196. if (r) {
  1197. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1198. gfx_v8_0_rlc_fini(adev);
  1199. return r;
  1200. }
  1201. /* set up the cs buffer */
  1202. dst_ptr = adev->gfx.rlc.cs_ptr;
  1203. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1204. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1205. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1206. }
  1207. if ((adev->asic_type == CHIP_CARRIZO) ||
  1208. (adev->asic_type == CHIP_STONEY)) {
  1209. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1210. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1211. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1212. AMDGPU_GEM_DOMAIN_VRAM,
  1213. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1214. NULL, NULL,
  1215. &adev->gfx.rlc.cp_table_obj);
  1216. if (r) {
  1217. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1218. return r;
  1219. }
  1220. }
  1221. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1222. if (unlikely(r != 0)) {
  1223. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1224. return r;
  1225. }
  1226. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1227. &adev->gfx.rlc.cp_table_gpu_addr);
  1228. if (r) {
  1229. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1230. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1231. return r;
  1232. }
  1233. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1234. if (r) {
  1235. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1236. return r;
  1237. }
  1238. cz_init_cp_jump_table(adev);
  1239. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1240. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1241. }
  1242. return 0;
  1243. }
  1244. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1245. {
  1246. int r;
  1247. if (adev->gfx.mec.hpd_eop_obj) {
  1248. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1249. if (unlikely(r != 0))
  1250. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1251. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1252. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1253. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1254. adev->gfx.mec.hpd_eop_obj = NULL;
  1255. }
  1256. }
  1257. #define MEC_HPD_SIZE 2048
  1258. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1259. {
  1260. int r;
  1261. u32 *hpd;
  1262. /*
  1263. * we assign only 1 pipe because all other pipes will
  1264. * be handled by KFD
  1265. */
  1266. adev->gfx.mec.num_mec = 1;
  1267. adev->gfx.mec.num_pipe = 1;
  1268. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1269. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1270. r = amdgpu_bo_create(adev,
  1271. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  1272. PAGE_SIZE, true,
  1273. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1274. &adev->gfx.mec.hpd_eop_obj);
  1275. if (r) {
  1276. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1277. return r;
  1278. }
  1279. }
  1280. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1281. if (unlikely(r != 0)) {
  1282. gfx_v8_0_mec_fini(adev);
  1283. return r;
  1284. }
  1285. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1286. &adev->gfx.mec.hpd_eop_gpu_addr);
  1287. if (r) {
  1288. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1289. gfx_v8_0_mec_fini(adev);
  1290. return r;
  1291. }
  1292. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1293. if (r) {
  1294. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1295. gfx_v8_0_mec_fini(adev);
  1296. return r;
  1297. }
  1298. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  1299. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1300. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1301. return 0;
  1302. }
  1303. static const u32 vgpr_init_compute_shader[] =
  1304. {
  1305. 0x7e000209, 0x7e020208,
  1306. 0x7e040207, 0x7e060206,
  1307. 0x7e080205, 0x7e0a0204,
  1308. 0x7e0c0203, 0x7e0e0202,
  1309. 0x7e100201, 0x7e120200,
  1310. 0x7e140209, 0x7e160208,
  1311. 0x7e180207, 0x7e1a0206,
  1312. 0x7e1c0205, 0x7e1e0204,
  1313. 0x7e200203, 0x7e220202,
  1314. 0x7e240201, 0x7e260200,
  1315. 0x7e280209, 0x7e2a0208,
  1316. 0x7e2c0207, 0x7e2e0206,
  1317. 0x7e300205, 0x7e320204,
  1318. 0x7e340203, 0x7e360202,
  1319. 0x7e380201, 0x7e3a0200,
  1320. 0x7e3c0209, 0x7e3e0208,
  1321. 0x7e400207, 0x7e420206,
  1322. 0x7e440205, 0x7e460204,
  1323. 0x7e480203, 0x7e4a0202,
  1324. 0x7e4c0201, 0x7e4e0200,
  1325. 0x7e500209, 0x7e520208,
  1326. 0x7e540207, 0x7e560206,
  1327. 0x7e580205, 0x7e5a0204,
  1328. 0x7e5c0203, 0x7e5e0202,
  1329. 0x7e600201, 0x7e620200,
  1330. 0x7e640209, 0x7e660208,
  1331. 0x7e680207, 0x7e6a0206,
  1332. 0x7e6c0205, 0x7e6e0204,
  1333. 0x7e700203, 0x7e720202,
  1334. 0x7e740201, 0x7e760200,
  1335. 0x7e780209, 0x7e7a0208,
  1336. 0x7e7c0207, 0x7e7e0206,
  1337. 0xbf8a0000, 0xbf810000,
  1338. };
  1339. static const u32 sgpr_init_compute_shader[] =
  1340. {
  1341. 0xbe8a0100, 0xbe8c0102,
  1342. 0xbe8e0104, 0xbe900106,
  1343. 0xbe920108, 0xbe940100,
  1344. 0xbe960102, 0xbe980104,
  1345. 0xbe9a0106, 0xbe9c0108,
  1346. 0xbe9e0100, 0xbea00102,
  1347. 0xbea20104, 0xbea40106,
  1348. 0xbea60108, 0xbea80100,
  1349. 0xbeaa0102, 0xbeac0104,
  1350. 0xbeae0106, 0xbeb00108,
  1351. 0xbeb20100, 0xbeb40102,
  1352. 0xbeb60104, 0xbeb80106,
  1353. 0xbeba0108, 0xbebc0100,
  1354. 0xbebe0102, 0xbec00104,
  1355. 0xbec20106, 0xbec40108,
  1356. 0xbec60100, 0xbec80102,
  1357. 0xbee60004, 0xbee70005,
  1358. 0xbeea0006, 0xbeeb0007,
  1359. 0xbee80008, 0xbee90009,
  1360. 0xbefc0000, 0xbf8a0000,
  1361. 0xbf810000, 0x00000000,
  1362. };
  1363. static const u32 vgpr_init_regs[] =
  1364. {
  1365. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1366. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1367. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1368. mmCOMPUTE_NUM_THREAD_Y, 1,
  1369. mmCOMPUTE_NUM_THREAD_Z, 1,
  1370. mmCOMPUTE_PGM_RSRC2, 20,
  1371. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1372. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1373. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1374. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1375. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1376. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1377. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1378. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1379. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1380. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1381. };
  1382. static const u32 sgpr1_init_regs[] =
  1383. {
  1384. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1385. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1386. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1387. mmCOMPUTE_NUM_THREAD_Y, 1,
  1388. mmCOMPUTE_NUM_THREAD_Z, 1,
  1389. mmCOMPUTE_PGM_RSRC2, 20,
  1390. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1391. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1392. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1393. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1394. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1395. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1396. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1397. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1398. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1399. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1400. };
  1401. static const u32 sgpr2_init_regs[] =
  1402. {
  1403. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1404. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1405. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1406. mmCOMPUTE_NUM_THREAD_Y, 1,
  1407. mmCOMPUTE_NUM_THREAD_Z, 1,
  1408. mmCOMPUTE_PGM_RSRC2, 20,
  1409. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1410. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1411. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1412. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1413. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1414. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1415. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1416. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1417. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1418. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1419. };
  1420. static const u32 sec_ded_counter_registers[] =
  1421. {
  1422. mmCPC_EDC_ATC_CNT,
  1423. mmCPC_EDC_SCRATCH_CNT,
  1424. mmCPC_EDC_UCODE_CNT,
  1425. mmCPF_EDC_ATC_CNT,
  1426. mmCPF_EDC_ROQ_CNT,
  1427. mmCPF_EDC_TAG_CNT,
  1428. mmCPG_EDC_ATC_CNT,
  1429. mmCPG_EDC_DMA_CNT,
  1430. mmCPG_EDC_TAG_CNT,
  1431. mmDC_EDC_CSINVOC_CNT,
  1432. mmDC_EDC_RESTORE_CNT,
  1433. mmDC_EDC_STATE_CNT,
  1434. mmGDS_EDC_CNT,
  1435. mmGDS_EDC_GRBM_CNT,
  1436. mmGDS_EDC_OA_DED,
  1437. mmSPI_EDC_CNT,
  1438. mmSQC_ATC_EDC_GATCL1_CNT,
  1439. mmSQC_EDC_CNT,
  1440. mmSQ_EDC_DED_CNT,
  1441. mmSQ_EDC_INFO,
  1442. mmSQ_EDC_SEC_CNT,
  1443. mmTCC_EDC_CNT,
  1444. mmTCP_ATC_EDC_GATCL1_CNT,
  1445. mmTCP_EDC_CNT,
  1446. mmTD_EDC_CNT
  1447. };
  1448. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1449. {
  1450. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1451. struct amdgpu_ib ib;
  1452. struct fence *f = NULL;
  1453. int r, i;
  1454. u32 tmp;
  1455. unsigned total_size, vgpr_offset, sgpr_offset;
  1456. u64 gpu_addr;
  1457. /* only supported on CZ */
  1458. if (adev->asic_type != CHIP_CARRIZO)
  1459. return 0;
  1460. /* bail if the compute ring is not ready */
  1461. if (!ring->ready)
  1462. return 0;
  1463. tmp = RREG32(mmGB_EDC_MODE);
  1464. WREG32(mmGB_EDC_MODE, 0);
  1465. total_size =
  1466. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1467. total_size +=
  1468. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1469. total_size +=
  1470. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1471. total_size = ALIGN(total_size, 256);
  1472. vgpr_offset = total_size;
  1473. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1474. sgpr_offset = total_size;
  1475. total_size += sizeof(sgpr_init_compute_shader);
  1476. /* allocate an indirect buffer to put the commands in */
  1477. memset(&ib, 0, sizeof(ib));
  1478. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1479. if (r) {
  1480. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1481. return r;
  1482. }
  1483. /* load the compute shaders */
  1484. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1485. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1486. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1487. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1488. /* init the ib length to 0 */
  1489. ib.length_dw = 0;
  1490. /* VGPR */
  1491. /* write the register state for the compute dispatch */
  1492. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1493. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1494. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1495. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1496. }
  1497. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1498. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1499. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1500. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1501. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1502. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1503. /* write dispatch packet */
  1504. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1505. ib.ptr[ib.length_dw++] = 8; /* x */
  1506. ib.ptr[ib.length_dw++] = 1; /* y */
  1507. ib.ptr[ib.length_dw++] = 1; /* z */
  1508. ib.ptr[ib.length_dw++] =
  1509. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1510. /* write CS partial flush packet */
  1511. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1512. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1513. /* SGPR1 */
  1514. /* write the register state for the compute dispatch */
  1515. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1516. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1517. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1518. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1519. }
  1520. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1521. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1522. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1523. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1524. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1525. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1526. /* write dispatch packet */
  1527. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1528. ib.ptr[ib.length_dw++] = 8; /* x */
  1529. ib.ptr[ib.length_dw++] = 1; /* y */
  1530. ib.ptr[ib.length_dw++] = 1; /* z */
  1531. ib.ptr[ib.length_dw++] =
  1532. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1533. /* write CS partial flush packet */
  1534. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1535. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1536. /* SGPR2 */
  1537. /* write the register state for the compute dispatch */
  1538. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1539. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1540. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1541. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1542. }
  1543. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1544. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1545. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1546. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1547. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1548. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1549. /* write dispatch packet */
  1550. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1551. ib.ptr[ib.length_dw++] = 8; /* x */
  1552. ib.ptr[ib.length_dw++] = 1; /* y */
  1553. ib.ptr[ib.length_dw++] = 1; /* z */
  1554. ib.ptr[ib.length_dw++] =
  1555. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1556. /* write CS partial flush packet */
  1557. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1558. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1559. /* shedule the ib on the ring */
  1560. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1561. if (r) {
  1562. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1563. goto fail;
  1564. }
  1565. /* wait for the GPU to finish processing the IB */
  1566. r = fence_wait(f, false);
  1567. if (r) {
  1568. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1569. goto fail;
  1570. }
  1571. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1572. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1573. WREG32(mmGB_EDC_MODE, tmp);
  1574. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1575. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1576. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1577. /* read back registers to clear the counters */
  1578. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1579. RREG32(sec_ded_counter_registers[i]);
  1580. fail:
  1581. amdgpu_ib_free(adev, &ib, NULL);
  1582. fence_put(f);
  1583. return r;
  1584. }
  1585. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1586. {
  1587. u32 gb_addr_config;
  1588. u32 mc_shared_chmap, mc_arb_ramcfg;
  1589. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1590. u32 tmp;
  1591. int ret;
  1592. switch (adev->asic_type) {
  1593. case CHIP_TOPAZ:
  1594. adev->gfx.config.max_shader_engines = 1;
  1595. adev->gfx.config.max_tile_pipes = 2;
  1596. adev->gfx.config.max_cu_per_sh = 6;
  1597. adev->gfx.config.max_sh_per_se = 1;
  1598. adev->gfx.config.max_backends_per_se = 2;
  1599. adev->gfx.config.max_texture_channel_caches = 2;
  1600. adev->gfx.config.max_gprs = 256;
  1601. adev->gfx.config.max_gs_threads = 32;
  1602. adev->gfx.config.max_hw_contexts = 8;
  1603. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1604. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1605. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1606. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1607. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1608. break;
  1609. case CHIP_FIJI:
  1610. adev->gfx.config.max_shader_engines = 4;
  1611. adev->gfx.config.max_tile_pipes = 16;
  1612. adev->gfx.config.max_cu_per_sh = 16;
  1613. adev->gfx.config.max_sh_per_se = 1;
  1614. adev->gfx.config.max_backends_per_se = 4;
  1615. adev->gfx.config.max_texture_channel_caches = 16;
  1616. adev->gfx.config.max_gprs = 256;
  1617. adev->gfx.config.max_gs_threads = 32;
  1618. adev->gfx.config.max_hw_contexts = 8;
  1619. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1620. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1621. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1622. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1623. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1624. break;
  1625. case CHIP_POLARIS11:
  1626. ret = amdgpu_atombios_get_gfx_info(adev);
  1627. if (ret)
  1628. return ret;
  1629. adev->gfx.config.max_gprs = 256;
  1630. adev->gfx.config.max_gs_threads = 32;
  1631. adev->gfx.config.max_hw_contexts = 8;
  1632. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1633. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1634. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1635. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1636. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1637. break;
  1638. case CHIP_POLARIS10:
  1639. ret = amdgpu_atombios_get_gfx_info(adev);
  1640. if (ret)
  1641. return ret;
  1642. adev->gfx.config.max_gprs = 256;
  1643. adev->gfx.config.max_gs_threads = 32;
  1644. adev->gfx.config.max_hw_contexts = 8;
  1645. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1646. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1647. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1648. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1649. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1650. break;
  1651. case CHIP_TONGA:
  1652. adev->gfx.config.max_shader_engines = 4;
  1653. adev->gfx.config.max_tile_pipes = 8;
  1654. adev->gfx.config.max_cu_per_sh = 8;
  1655. adev->gfx.config.max_sh_per_se = 1;
  1656. adev->gfx.config.max_backends_per_se = 2;
  1657. adev->gfx.config.max_texture_channel_caches = 8;
  1658. adev->gfx.config.max_gprs = 256;
  1659. adev->gfx.config.max_gs_threads = 32;
  1660. adev->gfx.config.max_hw_contexts = 8;
  1661. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1662. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1663. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1664. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1665. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1666. break;
  1667. case CHIP_CARRIZO:
  1668. adev->gfx.config.max_shader_engines = 1;
  1669. adev->gfx.config.max_tile_pipes = 2;
  1670. adev->gfx.config.max_sh_per_se = 1;
  1671. adev->gfx.config.max_backends_per_se = 2;
  1672. switch (adev->pdev->revision) {
  1673. case 0xc4:
  1674. case 0x84:
  1675. case 0xc8:
  1676. case 0xcc:
  1677. case 0xe1:
  1678. case 0xe3:
  1679. /* B10 */
  1680. adev->gfx.config.max_cu_per_sh = 8;
  1681. break;
  1682. case 0xc5:
  1683. case 0x81:
  1684. case 0x85:
  1685. case 0xc9:
  1686. case 0xcd:
  1687. case 0xe2:
  1688. case 0xe4:
  1689. /* B8 */
  1690. adev->gfx.config.max_cu_per_sh = 6;
  1691. break;
  1692. case 0xc6:
  1693. case 0xca:
  1694. case 0xce:
  1695. case 0x88:
  1696. /* B6 */
  1697. adev->gfx.config.max_cu_per_sh = 6;
  1698. break;
  1699. case 0xc7:
  1700. case 0x87:
  1701. case 0xcb:
  1702. case 0xe5:
  1703. case 0x89:
  1704. default:
  1705. /* B4 */
  1706. adev->gfx.config.max_cu_per_sh = 4;
  1707. break;
  1708. }
  1709. adev->gfx.config.max_texture_channel_caches = 2;
  1710. adev->gfx.config.max_gprs = 256;
  1711. adev->gfx.config.max_gs_threads = 32;
  1712. adev->gfx.config.max_hw_contexts = 8;
  1713. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1714. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1715. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1716. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1717. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1718. break;
  1719. case CHIP_STONEY:
  1720. adev->gfx.config.max_shader_engines = 1;
  1721. adev->gfx.config.max_tile_pipes = 2;
  1722. adev->gfx.config.max_sh_per_se = 1;
  1723. adev->gfx.config.max_backends_per_se = 1;
  1724. switch (adev->pdev->revision) {
  1725. case 0xc0:
  1726. case 0xc1:
  1727. case 0xc2:
  1728. case 0xc4:
  1729. case 0xc8:
  1730. case 0xc9:
  1731. adev->gfx.config.max_cu_per_sh = 3;
  1732. break;
  1733. case 0xd0:
  1734. case 0xd1:
  1735. case 0xd2:
  1736. default:
  1737. adev->gfx.config.max_cu_per_sh = 2;
  1738. break;
  1739. }
  1740. adev->gfx.config.max_texture_channel_caches = 2;
  1741. adev->gfx.config.max_gprs = 256;
  1742. adev->gfx.config.max_gs_threads = 16;
  1743. adev->gfx.config.max_hw_contexts = 8;
  1744. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1745. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1746. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1747. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1748. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1749. break;
  1750. default:
  1751. adev->gfx.config.max_shader_engines = 2;
  1752. adev->gfx.config.max_tile_pipes = 4;
  1753. adev->gfx.config.max_cu_per_sh = 2;
  1754. adev->gfx.config.max_sh_per_se = 1;
  1755. adev->gfx.config.max_backends_per_se = 2;
  1756. adev->gfx.config.max_texture_channel_caches = 4;
  1757. adev->gfx.config.max_gprs = 256;
  1758. adev->gfx.config.max_gs_threads = 32;
  1759. adev->gfx.config.max_hw_contexts = 8;
  1760. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1761. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1762. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1763. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1764. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1765. break;
  1766. }
  1767. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1768. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1769. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1770. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1771. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1772. if (adev->flags & AMD_IS_APU) {
  1773. /* Get memory bank mapping mode. */
  1774. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1775. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1776. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1777. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1778. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1779. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1780. /* Validate settings in case only one DIMM installed. */
  1781. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1782. dimm00_addr_map = 0;
  1783. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1784. dimm01_addr_map = 0;
  1785. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1786. dimm10_addr_map = 0;
  1787. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1788. dimm11_addr_map = 0;
  1789. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1790. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1791. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1792. adev->gfx.config.mem_row_size_in_kb = 2;
  1793. else
  1794. adev->gfx.config.mem_row_size_in_kb = 1;
  1795. } else {
  1796. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1797. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1798. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1799. adev->gfx.config.mem_row_size_in_kb = 4;
  1800. }
  1801. adev->gfx.config.shader_engine_tile_size = 32;
  1802. adev->gfx.config.num_gpus = 1;
  1803. adev->gfx.config.multi_gpu_tile_size = 64;
  1804. /* fix up row size */
  1805. switch (adev->gfx.config.mem_row_size_in_kb) {
  1806. case 1:
  1807. default:
  1808. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1809. break;
  1810. case 2:
  1811. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1812. break;
  1813. case 4:
  1814. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1815. break;
  1816. }
  1817. adev->gfx.config.gb_addr_config = gb_addr_config;
  1818. return 0;
  1819. }
  1820. static int gfx_v8_0_sw_init(void *handle)
  1821. {
  1822. int i, r;
  1823. struct amdgpu_ring *ring;
  1824. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1825. /* EOP Event */
  1826. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1827. if (r)
  1828. return r;
  1829. /* Privileged reg */
  1830. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1831. if (r)
  1832. return r;
  1833. /* Privileged inst */
  1834. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1835. if (r)
  1836. return r;
  1837. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1838. gfx_v8_0_scratch_init(adev);
  1839. r = gfx_v8_0_init_microcode(adev);
  1840. if (r) {
  1841. DRM_ERROR("Failed to load gfx firmware!\n");
  1842. return r;
  1843. }
  1844. r = gfx_v8_0_rlc_init(adev);
  1845. if (r) {
  1846. DRM_ERROR("Failed to init rlc BOs!\n");
  1847. return r;
  1848. }
  1849. r = gfx_v8_0_mec_init(adev);
  1850. if (r) {
  1851. DRM_ERROR("Failed to init MEC BOs!\n");
  1852. return r;
  1853. }
  1854. /* set up the gfx ring */
  1855. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1856. ring = &adev->gfx.gfx_ring[i];
  1857. ring->ring_obj = NULL;
  1858. sprintf(ring->name, "gfx");
  1859. /* no gfx doorbells on iceland */
  1860. if (adev->asic_type != CHIP_TOPAZ) {
  1861. ring->use_doorbell = true;
  1862. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1863. }
  1864. r = amdgpu_ring_init(adev, ring, 1024,
  1865. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1866. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1867. AMDGPU_RING_TYPE_GFX);
  1868. if (r)
  1869. return r;
  1870. }
  1871. /* set up the compute queues */
  1872. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1873. unsigned irq_type;
  1874. /* max 32 queues per MEC */
  1875. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1876. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1877. break;
  1878. }
  1879. ring = &adev->gfx.compute_ring[i];
  1880. ring->ring_obj = NULL;
  1881. ring->use_doorbell = true;
  1882. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1883. ring->me = 1; /* first MEC */
  1884. ring->pipe = i / 8;
  1885. ring->queue = i % 8;
  1886. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1887. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1888. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1889. r = amdgpu_ring_init(adev, ring, 1024,
  1890. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1891. &adev->gfx.eop_irq, irq_type,
  1892. AMDGPU_RING_TYPE_COMPUTE);
  1893. if (r)
  1894. return r;
  1895. }
  1896. /* reserve GDS, GWS and OA resource for gfx */
  1897. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1898. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1899. &adev->gds.gds_gfx_bo, NULL, NULL);
  1900. if (r)
  1901. return r;
  1902. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1903. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1904. &adev->gds.gws_gfx_bo, NULL, NULL);
  1905. if (r)
  1906. return r;
  1907. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1908. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1909. &adev->gds.oa_gfx_bo, NULL, NULL);
  1910. if (r)
  1911. return r;
  1912. adev->gfx.ce_ram_size = 0x8000;
  1913. r = gfx_v8_0_gpu_early_init(adev);
  1914. if (r)
  1915. return r;
  1916. return 0;
  1917. }
  1918. static int gfx_v8_0_sw_fini(void *handle)
  1919. {
  1920. int i;
  1921. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1922. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1923. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1924. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1925. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1926. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1927. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1928. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1929. gfx_v8_0_mec_fini(adev);
  1930. gfx_v8_0_rlc_fini(adev);
  1931. gfx_v8_0_free_microcode(adev);
  1932. return 0;
  1933. }
  1934. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1935. {
  1936. uint32_t *modearray, *mod2array;
  1937. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1938. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1939. u32 reg_offset;
  1940. modearray = adev->gfx.config.tile_mode_array;
  1941. mod2array = adev->gfx.config.macrotile_mode_array;
  1942. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1943. modearray[reg_offset] = 0;
  1944. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1945. mod2array[reg_offset] = 0;
  1946. switch (adev->asic_type) {
  1947. case CHIP_TOPAZ:
  1948. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1949. PIPE_CONFIG(ADDR_SURF_P2) |
  1950. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1951. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1952. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1953. PIPE_CONFIG(ADDR_SURF_P2) |
  1954. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1955. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1956. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1957. PIPE_CONFIG(ADDR_SURF_P2) |
  1958. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1959. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1960. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1961. PIPE_CONFIG(ADDR_SURF_P2) |
  1962. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1963. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1964. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1965. PIPE_CONFIG(ADDR_SURF_P2) |
  1966. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1967. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1968. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1969. PIPE_CONFIG(ADDR_SURF_P2) |
  1970. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1971. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1972. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1973. PIPE_CONFIG(ADDR_SURF_P2) |
  1974. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1975. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1976. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1977. PIPE_CONFIG(ADDR_SURF_P2));
  1978. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1979. PIPE_CONFIG(ADDR_SURF_P2) |
  1980. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1981. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1982. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1983. PIPE_CONFIG(ADDR_SURF_P2) |
  1984. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1985. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1986. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1987. PIPE_CONFIG(ADDR_SURF_P2) |
  1988. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1989. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1990. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1991. PIPE_CONFIG(ADDR_SURF_P2) |
  1992. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1993. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1994. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1995. PIPE_CONFIG(ADDR_SURF_P2) |
  1996. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1997. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1998. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1999. PIPE_CONFIG(ADDR_SURF_P2) |
  2000. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2001. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2002. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2003. PIPE_CONFIG(ADDR_SURF_P2) |
  2004. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2005. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2006. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2007. PIPE_CONFIG(ADDR_SURF_P2) |
  2008. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2009. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2010. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2011. PIPE_CONFIG(ADDR_SURF_P2) |
  2012. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2013. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2014. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2015. PIPE_CONFIG(ADDR_SURF_P2) |
  2016. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2017. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2018. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2019. PIPE_CONFIG(ADDR_SURF_P2) |
  2020. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2021. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2022. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2023. PIPE_CONFIG(ADDR_SURF_P2) |
  2024. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2025. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2026. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2027. PIPE_CONFIG(ADDR_SURF_P2) |
  2028. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2029. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2030. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2031. PIPE_CONFIG(ADDR_SURF_P2) |
  2032. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2033. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2034. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2035. PIPE_CONFIG(ADDR_SURF_P2) |
  2036. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2037. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2038. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2039. PIPE_CONFIG(ADDR_SURF_P2) |
  2040. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2041. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2042. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2043. PIPE_CONFIG(ADDR_SURF_P2) |
  2044. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2045. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2046. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2047. PIPE_CONFIG(ADDR_SURF_P2) |
  2048. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2049. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2050. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2051. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2052. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2053. NUM_BANKS(ADDR_SURF_8_BANK));
  2054. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2055. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2056. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2057. NUM_BANKS(ADDR_SURF_8_BANK));
  2058. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2059. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2060. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2061. NUM_BANKS(ADDR_SURF_8_BANK));
  2062. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2063. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2064. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2065. NUM_BANKS(ADDR_SURF_8_BANK));
  2066. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2067. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2068. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2069. NUM_BANKS(ADDR_SURF_8_BANK));
  2070. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2071. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2072. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2073. NUM_BANKS(ADDR_SURF_8_BANK));
  2074. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2075. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2076. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2077. NUM_BANKS(ADDR_SURF_8_BANK));
  2078. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2079. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2080. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2081. NUM_BANKS(ADDR_SURF_16_BANK));
  2082. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2083. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2084. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2085. NUM_BANKS(ADDR_SURF_16_BANK));
  2086. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2087. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2088. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2089. NUM_BANKS(ADDR_SURF_16_BANK));
  2090. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2091. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2092. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2093. NUM_BANKS(ADDR_SURF_16_BANK));
  2094. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2095. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2096. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2097. NUM_BANKS(ADDR_SURF_16_BANK));
  2098. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2099. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2100. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2101. NUM_BANKS(ADDR_SURF_16_BANK));
  2102. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2103. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2104. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2105. NUM_BANKS(ADDR_SURF_8_BANK));
  2106. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2107. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2108. reg_offset != 23)
  2109. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2110. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2111. if (reg_offset != 7)
  2112. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2113. break;
  2114. case CHIP_FIJI:
  2115. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2116. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2117. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2118. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2119. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2120. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2121. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2122. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2123. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2124. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2125. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2126. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2127. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2128. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2129. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2130. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2131. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2132. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2133. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2134. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2135. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2136. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2137. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2138. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2139. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2140. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2141. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2142. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2143. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2144. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2145. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2146. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2147. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2148. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2149. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2150. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2151. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2152. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2153. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2154. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2155. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2156. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2157. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2158. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2159. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2160. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2161. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2162. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2163. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2164. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2165. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2166. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2167. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2168. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2169. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2170. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2171. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2172. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2173. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2174. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2175. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2176. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2177. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2178. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2179. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2180. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2181. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2182. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2183. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2184. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2185. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2186. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2187. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2188. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2189. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2190. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2191. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2192. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2193. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2194. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2195. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2196. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2197. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2198. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2199. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2200. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2201. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2202. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2203. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2204. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2205. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2206. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2207. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2208. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2209. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2210. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2211. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2212. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2213. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2214. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2215. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2216. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2217. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2218. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2219. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2220. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2221. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2222. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2223. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2224. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2225. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2226. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2227. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2228. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2229. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2230. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2231. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2232. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2233. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2234. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2235. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2236. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2237. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2238. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2239. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2240. NUM_BANKS(ADDR_SURF_8_BANK));
  2241. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2242. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2243. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2244. NUM_BANKS(ADDR_SURF_8_BANK));
  2245. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2246. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2247. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2248. NUM_BANKS(ADDR_SURF_8_BANK));
  2249. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2250. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2251. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2252. NUM_BANKS(ADDR_SURF_8_BANK));
  2253. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2254. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2255. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2256. NUM_BANKS(ADDR_SURF_8_BANK));
  2257. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2258. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2259. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2260. NUM_BANKS(ADDR_SURF_8_BANK));
  2261. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2262. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2263. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2264. NUM_BANKS(ADDR_SURF_8_BANK));
  2265. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2266. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2267. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2268. NUM_BANKS(ADDR_SURF_8_BANK));
  2269. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2270. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2271. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2272. NUM_BANKS(ADDR_SURF_8_BANK));
  2273. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2274. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2275. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2276. NUM_BANKS(ADDR_SURF_8_BANK));
  2277. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2278. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2279. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2280. NUM_BANKS(ADDR_SURF_8_BANK));
  2281. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2282. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2283. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2284. NUM_BANKS(ADDR_SURF_8_BANK));
  2285. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2286. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2287. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2288. NUM_BANKS(ADDR_SURF_8_BANK));
  2289. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2290. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2291. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2292. NUM_BANKS(ADDR_SURF_4_BANK));
  2293. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2294. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2295. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2296. if (reg_offset != 7)
  2297. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2298. break;
  2299. case CHIP_TONGA:
  2300. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2301. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2302. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2303. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2304. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2305. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2306. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2307. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2308. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2309. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2310. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2311. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2312. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2313. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2314. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2315. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2316. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2317. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2318. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2319. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2320. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2321. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2322. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2323. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2324. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2325. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2326. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2327. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2328. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2329. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2330. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2331. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2332. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2333. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2334. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2335. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2336. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2337. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2338. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2339. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2340. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2341. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2342. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2343. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2344. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2345. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2346. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2347. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2348. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2349. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2350. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2351. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2352. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2353. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2354. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2355. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2356. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2357. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2358. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2359. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2360. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2361. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2362. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2363. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2364. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2365. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2366. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2367. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2368. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2369. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2370. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2371. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2372. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2373. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2374. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2375. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2376. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2377. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2378. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2379. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2380. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2381. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2382. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2383. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2384. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2385. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2386. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2387. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2388. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2389. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2390. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2391. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2392. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2393. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2394. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2395. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2396. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2397. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2398. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2399. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2400. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2401. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2402. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2403. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2404. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2405. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2406. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2407. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2408. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2409. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2410. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2411. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2412. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2413. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2414. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2415. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2416. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2417. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2418. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2419. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2420. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2421. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2422. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2423. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2424. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2425. NUM_BANKS(ADDR_SURF_16_BANK));
  2426. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2427. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2428. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2429. NUM_BANKS(ADDR_SURF_16_BANK));
  2430. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2431. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2432. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2433. NUM_BANKS(ADDR_SURF_16_BANK));
  2434. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2435. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2436. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2437. NUM_BANKS(ADDR_SURF_16_BANK));
  2438. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2439. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2440. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2441. NUM_BANKS(ADDR_SURF_16_BANK));
  2442. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2443. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2444. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2445. NUM_BANKS(ADDR_SURF_16_BANK));
  2446. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2447. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2448. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2449. NUM_BANKS(ADDR_SURF_16_BANK));
  2450. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2451. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2452. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2453. NUM_BANKS(ADDR_SURF_16_BANK));
  2454. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2455. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2456. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2457. NUM_BANKS(ADDR_SURF_16_BANK));
  2458. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2459. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2460. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2461. NUM_BANKS(ADDR_SURF_16_BANK));
  2462. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2463. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2464. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2465. NUM_BANKS(ADDR_SURF_16_BANK));
  2466. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2467. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2468. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2469. NUM_BANKS(ADDR_SURF_8_BANK));
  2470. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2471. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2472. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2473. NUM_BANKS(ADDR_SURF_4_BANK));
  2474. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2475. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2476. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2477. NUM_BANKS(ADDR_SURF_4_BANK));
  2478. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2479. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2480. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2481. if (reg_offset != 7)
  2482. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2483. break;
  2484. case CHIP_POLARIS11:
  2485. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2486. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2487. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2488. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2489. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2490. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2491. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2492. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2493. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2494. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2495. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2496. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2497. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2498. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2499. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2500. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2501. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2502. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2503. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2504. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2505. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2506. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2507. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2508. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2509. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2510. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2511. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2512. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2513. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2514. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2515. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2516. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2517. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2518. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2519. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2520. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2521. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2522. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2523. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2524. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2525. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2526. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2527. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2528. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2529. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2530. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2531. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2532. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2533. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2534. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2535. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2536. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2537. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2538. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2539. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2540. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2541. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2542. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2543. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2544. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2545. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2546. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2547. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2548. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2549. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2550. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2551. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2552. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2553. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2554. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2555. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2556. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2557. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2558. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2559. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2560. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2561. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2562. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2563. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2564. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2565. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2566. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2567. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2568. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2569. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2570. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2571. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2572. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2573. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2574. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2575. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2576. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2577. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2578. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2579. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2580. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2581. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2582. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2583. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2584. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2585. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2586. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2587. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2588. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2589. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2590. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2591. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2592. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2593. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2594. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2595. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2596. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2597. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2598. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2599. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2600. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2601. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2602. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2603. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2604. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2605. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2606. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2607. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2608. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2609. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2610. NUM_BANKS(ADDR_SURF_16_BANK));
  2611. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2612. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2613. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2614. NUM_BANKS(ADDR_SURF_16_BANK));
  2615. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2616. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2617. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2618. NUM_BANKS(ADDR_SURF_16_BANK));
  2619. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2620. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2621. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2622. NUM_BANKS(ADDR_SURF_16_BANK));
  2623. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2624. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2625. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2626. NUM_BANKS(ADDR_SURF_16_BANK));
  2627. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2628. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2629. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2630. NUM_BANKS(ADDR_SURF_16_BANK));
  2631. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2634. NUM_BANKS(ADDR_SURF_16_BANK));
  2635. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2636. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2637. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2638. NUM_BANKS(ADDR_SURF_16_BANK));
  2639. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2640. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2641. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2642. NUM_BANKS(ADDR_SURF_16_BANK));
  2643. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2644. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2645. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2646. NUM_BANKS(ADDR_SURF_16_BANK));
  2647. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2648. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2649. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2650. NUM_BANKS(ADDR_SURF_16_BANK));
  2651. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2652. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2653. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2654. NUM_BANKS(ADDR_SURF_16_BANK));
  2655. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2656. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2657. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2658. NUM_BANKS(ADDR_SURF_8_BANK));
  2659. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2660. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2661. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2662. NUM_BANKS(ADDR_SURF_4_BANK));
  2663. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2664. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2665. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2666. if (reg_offset != 7)
  2667. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2668. break;
  2669. case CHIP_POLARIS10:
  2670. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2671. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2672. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2673. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2674. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2675. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2676. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2677. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2678. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2679. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2680. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2681. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2682. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2683. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2684. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2685. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2686. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2687. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2688. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2689. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2690. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2691. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2692. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2693. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2694. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2695. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2696. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2697. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2698. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2699. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2700. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2701. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2702. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2703. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2704. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2705. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2706. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2707. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2708. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2709. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2710. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2711. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2712. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2713. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2714. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2715. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2716. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2717. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2718. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2719. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2720. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2721. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2722. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2723. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2724. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2725. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2726. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2727. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2728. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2729. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2730. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2731. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2732. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2733. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2734. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2735. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2736. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2737. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2738. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2739. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2740. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2741. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2742. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2743. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2744. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2745. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2746. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2747. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2748. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2749. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2750. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2751. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2752. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2753. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2754. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2755. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2756. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2757. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2758. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2759. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2760. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2761. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2762. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2763. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2764. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2765. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2766. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2767. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2768. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2769. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2770. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2771. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2772. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2773. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2774. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2775. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2776. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2777. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2778. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2779. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2780. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2781. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2782. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2783. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2784. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2785. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2786. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2787. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2788. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2789. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2790. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2791. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2792. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2793. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2794. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2795. NUM_BANKS(ADDR_SURF_16_BANK));
  2796. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2797. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2798. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2799. NUM_BANKS(ADDR_SURF_16_BANK));
  2800. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2801. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2802. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2803. NUM_BANKS(ADDR_SURF_16_BANK));
  2804. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2805. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2806. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2807. NUM_BANKS(ADDR_SURF_16_BANK));
  2808. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2809. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2810. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2811. NUM_BANKS(ADDR_SURF_16_BANK));
  2812. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2813. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2814. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2815. NUM_BANKS(ADDR_SURF_16_BANK));
  2816. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2817. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2818. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2819. NUM_BANKS(ADDR_SURF_16_BANK));
  2820. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2821. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2822. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2823. NUM_BANKS(ADDR_SURF_16_BANK));
  2824. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2825. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2826. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2827. NUM_BANKS(ADDR_SURF_16_BANK));
  2828. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2829. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2830. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2831. NUM_BANKS(ADDR_SURF_16_BANK));
  2832. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2833. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2834. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2835. NUM_BANKS(ADDR_SURF_16_BANK));
  2836. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2837. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2838. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2839. NUM_BANKS(ADDR_SURF_8_BANK));
  2840. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2841. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2842. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2843. NUM_BANKS(ADDR_SURF_4_BANK));
  2844. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2845. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2846. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2847. NUM_BANKS(ADDR_SURF_4_BANK));
  2848. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2849. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2850. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2851. if (reg_offset != 7)
  2852. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2853. break;
  2854. case CHIP_STONEY:
  2855. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2856. PIPE_CONFIG(ADDR_SURF_P2) |
  2857. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2858. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2859. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2860. PIPE_CONFIG(ADDR_SURF_P2) |
  2861. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2862. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2863. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2864. PIPE_CONFIG(ADDR_SURF_P2) |
  2865. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2866. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2867. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2868. PIPE_CONFIG(ADDR_SURF_P2) |
  2869. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2870. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2871. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2872. PIPE_CONFIG(ADDR_SURF_P2) |
  2873. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2874. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2875. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2876. PIPE_CONFIG(ADDR_SURF_P2) |
  2877. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2878. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2879. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2880. PIPE_CONFIG(ADDR_SURF_P2) |
  2881. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2882. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2883. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2884. PIPE_CONFIG(ADDR_SURF_P2));
  2885. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2886. PIPE_CONFIG(ADDR_SURF_P2) |
  2887. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2888. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2889. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2890. PIPE_CONFIG(ADDR_SURF_P2) |
  2891. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2892. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2893. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2894. PIPE_CONFIG(ADDR_SURF_P2) |
  2895. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2896. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2897. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2898. PIPE_CONFIG(ADDR_SURF_P2) |
  2899. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2900. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2901. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2902. PIPE_CONFIG(ADDR_SURF_P2) |
  2903. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2904. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2905. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2906. PIPE_CONFIG(ADDR_SURF_P2) |
  2907. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2908. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2909. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2910. PIPE_CONFIG(ADDR_SURF_P2) |
  2911. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2912. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2913. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2914. PIPE_CONFIG(ADDR_SURF_P2) |
  2915. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2916. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2917. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2918. PIPE_CONFIG(ADDR_SURF_P2) |
  2919. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2920. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2921. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2922. PIPE_CONFIG(ADDR_SURF_P2) |
  2923. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2924. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2925. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2926. PIPE_CONFIG(ADDR_SURF_P2) |
  2927. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2928. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2929. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2930. PIPE_CONFIG(ADDR_SURF_P2) |
  2931. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2932. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2933. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2934. PIPE_CONFIG(ADDR_SURF_P2) |
  2935. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2936. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2937. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2938. PIPE_CONFIG(ADDR_SURF_P2) |
  2939. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2940. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2941. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2942. PIPE_CONFIG(ADDR_SURF_P2) |
  2943. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2944. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2945. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2946. PIPE_CONFIG(ADDR_SURF_P2) |
  2947. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2948. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2949. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2950. PIPE_CONFIG(ADDR_SURF_P2) |
  2951. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2952. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2953. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2954. PIPE_CONFIG(ADDR_SURF_P2) |
  2955. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2956. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2957. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2958. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2959. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2960. NUM_BANKS(ADDR_SURF_8_BANK));
  2961. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2962. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2963. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2964. NUM_BANKS(ADDR_SURF_8_BANK));
  2965. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2966. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2967. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2968. NUM_BANKS(ADDR_SURF_8_BANK));
  2969. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2970. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2971. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2972. NUM_BANKS(ADDR_SURF_8_BANK));
  2973. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2974. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2975. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2976. NUM_BANKS(ADDR_SURF_8_BANK));
  2977. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2978. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2979. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2980. NUM_BANKS(ADDR_SURF_8_BANK));
  2981. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2982. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2983. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2984. NUM_BANKS(ADDR_SURF_8_BANK));
  2985. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2986. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2987. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2988. NUM_BANKS(ADDR_SURF_16_BANK));
  2989. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2990. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2991. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2992. NUM_BANKS(ADDR_SURF_16_BANK));
  2993. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2994. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2995. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2996. NUM_BANKS(ADDR_SURF_16_BANK));
  2997. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2998. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2999. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3000. NUM_BANKS(ADDR_SURF_16_BANK));
  3001. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3002. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3003. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3004. NUM_BANKS(ADDR_SURF_16_BANK));
  3005. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3006. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3007. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3008. NUM_BANKS(ADDR_SURF_16_BANK));
  3009. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3010. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3011. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3012. NUM_BANKS(ADDR_SURF_8_BANK));
  3013. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3014. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3015. reg_offset != 23)
  3016. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3017. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3018. if (reg_offset != 7)
  3019. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3020. break;
  3021. default:
  3022. dev_warn(adev->dev,
  3023. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3024. adev->asic_type);
  3025. case CHIP_CARRIZO:
  3026. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3027. PIPE_CONFIG(ADDR_SURF_P2) |
  3028. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3029. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3030. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3031. PIPE_CONFIG(ADDR_SURF_P2) |
  3032. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3033. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3034. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3035. PIPE_CONFIG(ADDR_SURF_P2) |
  3036. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3037. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3038. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3039. PIPE_CONFIG(ADDR_SURF_P2) |
  3040. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3041. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3042. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3043. PIPE_CONFIG(ADDR_SURF_P2) |
  3044. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3045. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3046. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3047. PIPE_CONFIG(ADDR_SURF_P2) |
  3048. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3049. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3050. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3051. PIPE_CONFIG(ADDR_SURF_P2) |
  3052. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3053. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3054. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3055. PIPE_CONFIG(ADDR_SURF_P2));
  3056. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3057. PIPE_CONFIG(ADDR_SURF_P2) |
  3058. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3059. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3060. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3061. PIPE_CONFIG(ADDR_SURF_P2) |
  3062. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3063. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3064. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3065. PIPE_CONFIG(ADDR_SURF_P2) |
  3066. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3067. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3068. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3069. PIPE_CONFIG(ADDR_SURF_P2) |
  3070. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3071. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3072. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3073. PIPE_CONFIG(ADDR_SURF_P2) |
  3074. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3075. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3076. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3077. PIPE_CONFIG(ADDR_SURF_P2) |
  3078. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3079. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3080. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3081. PIPE_CONFIG(ADDR_SURF_P2) |
  3082. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3083. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3084. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3085. PIPE_CONFIG(ADDR_SURF_P2) |
  3086. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3087. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3088. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3089. PIPE_CONFIG(ADDR_SURF_P2) |
  3090. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3092. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3093. PIPE_CONFIG(ADDR_SURF_P2) |
  3094. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3096. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3097. PIPE_CONFIG(ADDR_SURF_P2) |
  3098. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3099. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3100. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3101. PIPE_CONFIG(ADDR_SURF_P2) |
  3102. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3103. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3104. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3105. PIPE_CONFIG(ADDR_SURF_P2) |
  3106. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3107. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3108. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3109. PIPE_CONFIG(ADDR_SURF_P2) |
  3110. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3111. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3112. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3113. PIPE_CONFIG(ADDR_SURF_P2) |
  3114. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3115. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3116. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3117. PIPE_CONFIG(ADDR_SURF_P2) |
  3118. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3120. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3121. PIPE_CONFIG(ADDR_SURF_P2) |
  3122. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3123. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3124. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3125. PIPE_CONFIG(ADDR_SURF_P2) |
  3126. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3127. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3128. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3129. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3130. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3131. NUM_BANKS(ADDR_SURF_8_BANK));
  3132. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3135. NUM_BANKS(ADDR_SURF_8_BANK));
  3136. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3137. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3138. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3139. NUM_BANKS(ADDR_SURF_8_BANK));
  3140. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3141. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3142. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3143. NUM_BANKS(ADDR_SURF_8_BANK));
  3144. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3145. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3146. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3147. NUM_BANKS(ADDR_SURF_8_BANK));
  3148. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3151. NUM_BANKS(ADDR_SURF_8_BANK));
  3152. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3153. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3154. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3155. NUM_BANKS(ADDR_SURF_8_BANK));
  3156. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3157. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3158. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3159. NUM_BANKS(ADDR_SURF_16_BANK));
  3160. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3163. NUM_BANKS(ADDR_SURF_16_BANK));
  3164. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3165. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3166. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3167. NUM_BANKS(ADDR_SURF_16_BANK));
  3168. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3169. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3170. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3171. NUM_BANKS(ADDR_SURF_16_BANK));
  3172. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3175. NUM_BANKS(ADDR_SURF_16_BANK));
  3176. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3177. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3178. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3179. NUM_BANKS(ADDR_SURF_16_BANK));
  3180. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3181. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3182. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3183. NUM_BANKS(ADDR_SURF_8_BANK));
  3184. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3185. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3186. reg_offset != 23)
  3187. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3188. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3189. if (reg_offset != 7)
  3190. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3191. break;
  3192. }
  3193. }
  3194. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3195. u32 se_num, u32 sh_num, u32 instance)
  3196. {
  3197. u32 data;
  3198. if (instance == 0xffffffff)
  3199. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3200. else
  3201. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3202. if (se_num == 0xffffffff)
  3203. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3204. else
  3205. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3206. if (sh_num == 0xffffffff)
  3207. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3208. else
  3209. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3210. WREG32(mmGRBM_GFX_INDEX, data);
  3211. }
  3212. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3213. {
  3214. return (u32)((1ULL << bit_width) - 1);
  3215. }
  3216. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3217. {
  3218. u32 data, mask;
  3219. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3220. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3221. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3222. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3223. adev->gfx.config.max_sh_per_se);
  3224. return (~data) & mask;
  3225. }
  3226. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3227. {
  3228. int i, j;
  3229. u32 data;
  3230. u32 active_rbs = 0;
  3231. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3232. adev->gfx.config.max_sh_per_se;
  3233. mutex_lock(&adev->grbm_idx_mutex);
  3234. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3235. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3236. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3237. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3238. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3239. rb_bitmap_width_per_sh);
  3240. }
  3241. }
  3242. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3243. mutex_unlock(&adev->grbm_idx_mutex);
  3244. adev->gfx.config.backend_enable_mask = active_rbs;
  3245. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3246. }
  3247. /**
  3248. * gfx_v8_0_init_compute_vmid - gart enable
  3249. *
  3250. * @rdev: amdgpu_device pointer
  3251. *
  3252. * Initialize compute vmid sh_mem registers
  3253. *
  3254. */
  3255. #define DEFAULT_SH_MEM_BASES (0x6000)
  3256. #define FIRST_COMPUTE_VMID (8)
  3257. #define LAST_COMPUTE_VMID (16)
  3258. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3259. {
  3260. int i;
  3261. uint32_t sh_mem_config;
  3262. uint32_t sh_mem_bases;
  3263. /*
  3264. * Configure apertures:
  3265. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3266. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3267. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3268. */
  3269. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3270. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3271. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3272. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3273. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3274. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3275. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3276. mutex_lock(&adev->srbm_mutex);
  3277. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3278. vi_srbm_select(adev, 0, 0, 0, i);
  3279. /* CP and shaders */
  3280. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3281. WREG32(mmSH_MEM_APE1_BASE, 1);
  3282. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3283. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3284. }
  3285. vi_srbm_select(adev, 0, 0, 0, 0);
  3286. mutex_unlock(&adev->srbm_mutex);
  3287. }
  3288. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3289. {
  3290. u32 tmp;
  3291. int i;
  3292. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3293. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3294. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3295. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3296. gfx_v8_0_tiling_mode_table_init(adev);
  3297. gfx_v8_0_setup_rb(adev);
  3298. gfx_v8_0_get_cu_info(adev);
  3299. /* XXX SH_MEM regs */
  3300. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3301. mutex_lock(&adev->srbm_mutex);
  3302. for (i = 0; i < 16; i++) {
  3303. vi_srbm_select(adev, 0, 0, 0, i);
  3304. /* CP and shaders */
  3305. if (i == 0) {
  3306. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3307. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3308. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3309. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3310. WREG32(mmSH_MEM_CONFIG, tmp);
  3311. } else {
  3312. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3313. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  3314. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3315. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3316. WREG32(mmSH_MEM_CONFIG, tmp);
  3317. }
  3318. WREG32(mmSH_MEM_APE1_BASE, 1);
  3319. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3320. WREG32(mmSH_MEM_BASES, 0);
  3321. }
  3322. vi_srbm_select(adev, 0, 0, 0, 0);
  3323. mutex_unlock(&adev->srbm_mutex);
  3324. gfx_v8_0_init_compute_vmid(adev);
  3325. mutex_lock(&adev->grbm_idx_mutex);
  3326. /*
  3327. * making sure that the following register writes will be broadcasted
  3328. * to all the shaders
  3329. */
  3330. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3331. WREG32(mmPA_SC_FIFO_SIZE,
  3332. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3333. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3334. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3335. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3336. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3337. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3338. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3339. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3340. mutex_unlock(&adev->grbm_idx_mutex);
  3341. }
  3342. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3343. {
  3344. u32 i, j, k;
  3345. u32 mask;
  3346. mutex_lock(&adev->grbm_idx_mutex);
  3347. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3348. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3349. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3350. for (k = 0; k < adev->usec_timeout; k++) {
  3351. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3352. break;
  3353. udelay(1);
  3354. }
  3355. }
  3356. }
  3357. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3358. mutex_unlock(&adev->grbm_idx_mutex);
  3359. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3360. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3361. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3362. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3363. for (k = 0; k < adev->usec_timeout; k++) {
  3364. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3365. break;
  3366. udelay(1);
  3367. }
  3368. }
  3369. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3370. bool enable)
  3371. {
  3372. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3373. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3374. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3375. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3376. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3377. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3378. }
  3379. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3380. {
  3381. /* csib */
  3382. WREG32(mmRLC_CSIB_ADDR_HI,
  3383. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3384. WREG32(mmRLC_CSIB_ADDR_LO,
  3385. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3386. WREG32(mmRLC_CSIB_LENGTH,
  3387. adev->gfx.rlc.clear_state_size);
  3388. }
  3389. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3390. int ind_offset,
  3391. int list_size,
  3392. int *unique_indices,
  3393. int *indices_count,
  3394. int max_indices,
  3395. int *ind_start_offsets,
  3396. int *offset_count,
  3397. int max_offset)
  3398. {
  3399. int indices;
  3400. bool new_entry = true;
  3401. for (; ind_offset < list_size; ind_offset++) {
  3402. if (new_entry) {
  3403. new_entry = false;
  3404. ind_start_offsets[*offset_count] = ind_offset;
  3405. *offset_count = *offset_count + 1;
  3406. BUG_ON(*offset_count >= max_offset);
  3407. }
  3408. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3409. new_entry = true;
  3410. continue;
  3411. }
  3412. ind_offset += 2;
  3413. /* look for the matching indice */
  3414. for (indices = 0;
  3415. indices < *indices_count;
  3416. indices++) {
  3417. if (unique_indices[indices] ==
  3418. register_list_format[ind_offset])
  3419. break;
  3420. }
  3421. if (indices >= *indices_count) {
  3422. unique_indices[*indices_count] =
  3423. register_list_format[ind_offset];
  3424. indices = *indices_count;
  3425. *indices_count = *indices_count + 1;
  3426. BUG_ON(*indices_count >= max_indices);
  3427. }
  3428. register_list_format[ind_offset] = indices;
  3429. }
  3430. }
  3431. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3432. {
  3433. int i, temp, data;
  3434. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3435. int indices_count = 0;
  3436. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3437. int offset_count = 0;
  3438. int list_size;
  3439. unsigned int *register_list_format =
  3440. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3441. if (register_list_format == NULL)
  3442. return -ENOMEM;
  3443. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3444. adev->gfx.rlc.reg_list_format_size_bytes);
  3445. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3446. RLC_FormatDirectRegListLength,
  3447. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3448. unique_indices,
  3449. &indices_count,
  3450. sizeof(unique_indices) / sizeof(int),
  3451. indirect_start_offsets,
  3452. &offset_count,
  3453. sizeof(indirect_start_offsets)/sizeof(int));
  3454. /* save and restore list */
  3455. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3456. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3457. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3458. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3459. /* indirect list */
  3460. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3461. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3462. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3463. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3464. list_size = list_size >> 1;
  3465. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3466. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3467. /* starting offsets starts */
  3468. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3469. adev->gfx.rlc.starting_offsets_start);
  3470. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3471. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3472. indirect_start_offsets[i]);
  3473. /* unique indices */
  3474. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3475. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3476. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3477. amdgpu_mm_wreg(adev, temp + i, unique_indices[i] & 0x3FFFF, false);
  3478. amdgpu_mm_wreg(adev, data + i, unique_indices[i] >> 20, false);
  3479. }
  3480. kfree(register_list_format);
  3481. return 0;
  3482. }
  3483. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3484. {
  3485. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3486. }
  3487. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3488. {
  3489. uint32_t data;
  3490. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3491. AMD_PG_SUPPORT_GFX_SMG |
  3492. AMD_PG_SUPPORT_GFX_DMG)) {
  3493. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3494. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3495. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3496. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3497. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3498. WREG32(mmRLC_PG_DELAY, data);
  3499. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3500. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3501. }
  3502. }
  3503. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3504. bool enable)
  3505. {
  3506. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3507. }
  3508. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3509. bool enable)
  3510. {
  3511. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3512. }
  3513. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3514. {
  3515. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 1 : 0);
  3516. }
  3517. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3518. {
  3519. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3520. AMD_PG_SUPPORT_GFX_SMG |
  3521. AMD_PG_SUPPORT_GFX_DMG |
  3522. AMD_PG_SUPPORT_CP |
  3523. AMD_PG_SUPPORT_GDS |
  3524. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3525. gfx_v8_0_init_csb(adev);
  3526. gfx_v8_0_init_save_restore_list(adev);
  3527. gfx_v8_0_enable_save_restore_machine(adev);
  3528. if ((adev->asic_type == CHIP_CARRIZO) ||
  3529. (adev->asic_type == CHIP_STONEY)) {
  3530. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3531. gfx_v8_0_init_power_gating(adev);
  3532. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3533. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  3534. cz_enable_sck_slow_down_on_power_up(adev, true);
  3535. cz_enable_sck_slow_down_on_power_down(adev, true);
  3536. } else {
  3537. cz_enable_sck_slow_down_on_power_up(adev, false);
  3538. cz_enable_sck_slow_down_on_power_down(adev, false);
  3539. }
  3540. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  3541. cz_enable_cp_power_gating(adev, true);
  3542. else
  3543. cz_enable_cp_power_gating(adev, false);
  3544. } else if (adev->asic_type == CHIP_POLARIS11) {
  3545. gfx_v8_0_init_power_gating(adev);
  3546. }
  3547. }
  3548. }
  3549. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3550. {
  3551. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3552. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3553. gfx_v8_0_wait_for_rlc_serdes(adev);
  3554. }
  3555. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3556. {
  3557. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3558. udelay(50);
  3559. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3560. udelay(50);
  3561. }
  3562. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3563. {
  3564. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3565. /* carrizo do enable cp interrupt after cp inited */
  3566. if (!(adev->flags & AMD_IS_APU))
  3567. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3568. udelay(50);
  3569. }
  3570. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3571. {
  3572. const struct rlc_firmware_header_v2_0 *hdr;
  3573. const __le32 *fw_data;
  3574. unsigned i, fw_size;
  3575. if (!adev->gfx.rlc_fw)
  3576. return -EINVAL;
  3577. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3578. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3579. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3580. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3581. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3582. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3583. for (i = 0; i < fw_size; i++)
  3584. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3585. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3586. return 0;
  3587. }
  3588. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3589. {
  3590. int r;
  3591. gfx_v8_0_rlc_stop(adev);
  3592. /* disable CG */
  3593. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  3594. if (adev->asic_type == CHIP_POLARIS11 ||
  3595. adev->asic_type == CHIP_POLARIS10)
  3596. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, 0);
  3597. /* disable PG */
  3598. WREG32(mmRLC_PG_CNTL, 0);
  3599. gfx_v8_0_rlc_reset(adev);
  3600. gfx_v8_0_init_pg(adev);
  3601. if (!adev->pp_enabled) {
  3602. if (!adev->firmware.smu_load) {
  3603. /* legacy rlc firmware loading */
  3604. r = gfx_v8_0_rlc_load_microcode(adev);
  3605. if (r)
  3606. return r;
  3607. } else {
  3608. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3609. AMDGPU_UCODE_ID_RLC_G);
  3610. if (r)
  3611. return -EINVAL;
  3612. }
  3613. }
  3614. gfx_v8_0_rlc_start(adev);
  3615. return 0;
  3616. }
  3617. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3618. {
  3619. int i;
  3620. u32 tmp = RREG32(mmCP_ME_CNTL);
  3621. if (enable) {
  3622. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3623. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3624. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3625. } else {
  3626. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3627. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3628. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3629. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3630. adev->gfx.gfx_ring[i].ready = false;
  3631. }
  3632. WREG32(mmCP_ME_CNTL, tmp);
  3633. udelay(50);
  3634. }
  3635. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3636. {
  3637. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3638. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3639. const struct gfx_firmware_header_v1_0 *me_hdr;
  3640. const __le32 *fw_data;
  3641. unsigned i, fw_size;
  3642. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3643. return -EINVAL;
  3644. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3645. adev->gfx.pfp_fw->data;
  3646. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3647. adev->gfx.ce_fw->data;
  3648. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3649. adev->gfx.me_fw->data;
  3650. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3651. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3652. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3653. gfx_v8_0_cp_gfx_enable(adev, false);
  3654. /* PFP */
  3655. fw_data = (const __le32 *)
  3656. (adev->gfx.pfp_fw->data +
  3657. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3658. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3659. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3660. for (i = 0; i < fw_size; i++)
  3661. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3662. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3663. /* CE */
  3664. fw_data = (const __le32 *)
  3665. (adev->gfx.ce_fw->data +
  3666. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3667. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3668. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3669. for (i = 0; i < fw_size; i++)
  3670. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3671. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3672. /* ME */
  3673. fw_data = (const __le32 *)
  3674. (adev->gfx.me_fw->data +
  3675. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3676. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3677. WREG32(mmCP_ME_RAM_WADDR, 0);
  3678. for (i = 0; i < fw_size; i++)
  3679. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3680. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3681. return 0;
  3682. }
  3683. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3684. {
  3685. u32 count = 0;
  3686. const struct cs_section_def *sect = NULL;
  3687. const struct cs_extent_def *ext = NULL;
  3688. /* begin clear state */
  3689. count += 2;
  3690. /* context control state */
  3691. count += 3;
  3692. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3693. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3694. if (sect->id == SECT_CONTEXT)
  3695. count += 2 + ext->reg_count;
  3696. else
  3697. return 0;
  3698. }
  3699. }
  3700. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3701. count += 4;
  3702. /* end clear state */
  3703. count += 2;
  3704. /* clear state */
  3705. count += 2;
  3706. return count;
  3707. }
  3708. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3709. {
  3710. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3711. const struct cs_section_def *sect = NULL;
  3712. const struct cs_extent_def *ext = NULL;
  3713. int r, i;
  3714. /* init the CP */
  3715. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3716. WREG32(mmCP_ENDIAN_SWAP, 0);
  3717. WREG32(mmCP_DEVICE_ID, 1);
  3718. gfx_v8_0_cp_gfx_enable(adev, true);
  3719. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3720. if (r) {
  3721. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3722. return r;
  3723. }
  3724. /* clear state buffer */
  3725. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3726. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3727. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3728. amdgpu_ring_write(ring, 0x80000000);
  3729. amdgpu_ring_write(ring, 0x80000000);
  3730. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3731. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3732. if (sect->id == SECT_CONTEXT) {
  3733. amdgpu_ring_write(ring,
  3734. PACKET3(PACKET3_SET_CONTEXT_REG,
  3735. ext->reg_count));
  3736. amdgpu_ring_write(ring,
  3737. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3738. for (i = 0; i < ext->reg_count; i++)
  3739. amdgpu_ring_write(ring, ext->extent[i]);
  3740. }
  3741. }
  3742. }
  3743. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3744. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3745. switch (adev->asic_type) {
  3746. case CHIP_TONGA:
  3747. case CHIP_POLARIS10:
  3748. amdgpu_ring_write(ring, 0x16000012);
  3749. amdgpu_ring_write(ring, 0x0000002A);
  3750. break;
  3751. case CHIP_POLARIS11:
  3752. amdgpu_ring_write(ring, 0x16000012);
  3753. amdgpu_ring_write(ring, 0x00000000);
  3754. break;
  3755. case CHIP_FIJI:
  3756. amdgpu_ring_write(ring, 0x3a00161a);
  3757. amdgpu_ring_write(ring, 0x0000002e);
  3758. break;
  3759. case CHIP_CARRIZO:
  3760. amdgpu_ring_write(ring, 0x00000002);
  3761. amdgpu_ring_write(ring, 0x00000000);
  3762. break;
  3763. case CHIP_TOPAZ:
  3764. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3765. 0x00000000 : 0x00000002);
  3766. amdgpu_ring_write(ring, 0x00000000);
  3767. break;
  3768. case CHIP_STONEY:
  3769. amdgpu_ring_write(ring, 0x00000000);
  3770. amdgpu_ring_write(ring, 0x00000000);
  3771. break;
  3772. default:
  3773. BUG();
  3774. }
  3775. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3776. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3777. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3778. amdgpu_ring_write(ring, 0);
  3779. /* init the CE partitions */
  3780. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3781. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3782. amdgpu_ring_write(ring, 0x8000);
  3783. amdgpu_ring_write(ring, 0x8000);
  3784. amdgpu_ring_commit(ring);
  3785. return 0;
  3786. }
  3787. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3788. {
  3789. struct amdgpu_ring *ring;
  3790. u32 tmp;
  3791. u32 rb_bufsz;
  3792. u64 rb_addr, rptr_addr;
  3793. int r;
  3794. /* Set the write pointer delay */
  3795. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3796. /* set the RB to use vmid 0 */
  3797. WREG32(mmCP_RB_VMID, 0);
  3798. /* Set ring buffer size */
  3799. ring = &adev->gfx.gfx_ring[0];
  3800. rb_bufsz = order_base_2(ring->ring_size / 8);
  3801. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3802. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3803. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3804. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3805. #ifdef __BIG_ENDIAN
  3806. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3807. #endif
  3808. WREG32(mmCP_RB0_CNTL, tmp);
  3809. /* Initialize the ring buffer's read and write pointers */
  3810. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3811. ring->wptr = 0;
  3812. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3813. /* set the wb address wether it's enabled or not */
  3814. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3815. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3816. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3817. mdelay(1);
  3818. WREG32(mmCP_RB0_CNTL, tmp);
  3819. rb_addr = ring->gpu_addr >> 8;
  3820. WREG32(mmCP_RB0_BASE, rb_addr);
  3821. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3822. /* no gfx doorbells on iceland */
  3823. if (adev->asic_type != CHIP_TOPAZ) {
  3824. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3825. if (ring->use_doorbell) {
  3826. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3827. DOORBELL_OFFSET, ring->doorbell_index);
  3828. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3829. DOORBELL_HIT, 0);
  3830. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3831. DOORBELL_EN, 1);
  3832. } else {
  3833. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3834. DOORBELL_EN, 0);
  3835. }
  3836. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3837. if (adev->asic_type == CHIP_TONGA) {
  3838. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3839. DOORBELL_RANGE_LOWER,
  3840. AMDGPU_DOORBELL_GFX_RING0);
  3841. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3842. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3843. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3844. }
  3845. }
  3846. /* start the ring */
  3847. gfx_v8_0_cp_gfx_start(adev);
  3848. ring->ready = true;
  3849. r = amdgpu_ring_test_ring(ring);
  3850. if (r)
  3851. ring->ready = false;
  3852. return r;
  3853. }
  3854. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  3855. {
  3856. int i;
  3857. if (enable) {
  3858. WREG32(mmCP_MEC_CNTL, 0);
  3859. } else {
  3860. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  3861. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3862. adev->gfx.compute_ring[i].ready = false;
  3863. }
  3864. udelay(50);
  3865. }
  3866. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  3867. {
  3868. const struct gfx_firmware_header_v1_0 *mec_hdr;
  3869. const __le32 *fw_data;
  3870. unsigned i, fw_size;
  3871. if (!adev->gfx.mec_fw)
  3872. return -EINVAL;
  3873. gfx_v8_0_cp_compute_enable(adev, false);
  3874. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  3875. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  3876. fw_data = (const __le32 *)
  3877. (adev->gfx.mec_fw->data +
  3878. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  3879. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  3880. /* MEC1 */
  3881. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  3882. for (i = 0; i < fw_size; i++)
  3883. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  3884. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  3885. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  3886. if (adev->gfx.mec2_fw) {
  3887. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  3888. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  3889. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  3890. fw_data = (const __le32 *)
  3891. (adev->gfx.mec2_fw->data +
  3892. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  3893. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  3894. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  3895. for (i = 0; i < fw_size; i++)
  3896. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  3897. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  3898. }
  3899. return 0;
  3900. }
  3901. struct vi_mqd {
  3902. uint32_t header; /* ordinal0 */
  3903. uint32_t compute_dispatch_initiator; /* ordinal1 */
  3904. uint32_t compute_dim_x; /* ordinal2 */
  3905. uint32_t compute_dim_y; /* ordinal3 */
  3906. uint32_t compute_dim_z; /* ordinal4 */
  3907. uint32_t compute_start_x; /* ordinal5 */
  3908. uint32_t compute_start_y; /* ordinal6 */
  3909. uint32_t compute_start_z; /* ordinal7 */
  3910. uint32_t compute_num_thread_x; /* ordinal8 */
  3911. uint32_t compute_num_thread_y; /* ordinal9 */
  3912. uint32_t compute_num_thread_z; /* ordinal10 */
  3913. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  3914. uint32_t compute_perfcount_enable; /* ordinal12 */
  3915. uint32_t compute_pgm_lo; /* ordinal13 */
  3916. uint32_t compute_pgm_hi; /* ordinal14 */
  3917. uint32_t compute_tba_lo; /* ordinal15 */
  3918. uint32_t compute_tba_hi; /* ordinal16 */
  3919. uint32_t compute_tma_lo; /* ordinal17 */
  3920. uint32_t compute_tma_hi; /* ordinal18 */
  3921. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  3922. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  3923. uint32_t compute_vmid; /* ordinal21 */
  3924. uint32_t compute_resource_limits; /* ordinal22 */
  3925. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  3926. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  3927. uint32_t compute_tmpring_size; /* ordinal25 */
  3928. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  3929. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  3930. uint32_t compute_restart_x; /* ordinal28 */
  3931. uint32_t compute_restart_y; /* ordinal29 */
  3932. uint32_t compute_restart_z; /* ordinal30 */
  3933. uint32_t compute_thread_trace_enable; /* ordinal31 */
  3934. uint32_t compute_misc_reserved; /* ordinal32 */
  3935. uint32_t compute_dispatch_id; /* ordinal33 */
  3936. uint32_t compute_threadgroup_id; /* ordinal34 */
  3937. uint32_t compute_relaunch; /* ordinal35 */
  3938. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  3939. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  3940. uint32_t compute_wave_restore_control; /* ordinal38 */
  3941. uint32_t reserved9; /* ordinal39 */
  3942. uint32_t reserved10; /* ordinal40 */
  3943. uint32_t reserved11; /* ordinal41 */
  3944. uint32_t reserved12; /* ordinal42 */
  3945. uint32_t reserved13; /* ordinal43 */
  3946. uint32_t reserved14; /* ordinal44 */
  3947. uint32_t reserved15; /* ordinal45 */
  3948. uint32_t reserved16; /* ordinal46 */
  3949. uint32_t reserved17; /* ordinal47 */
  3950. uint32_t reserved18; /* ordinal48 */
  3951. uint32_t reserved19; /* ordinal49 */
  3952. uint32_t reserved20; /* ordinal50 */
  3953. uint32_t reserved21; /* ordinal51 */
  3954. uint32_t reserved22; /* ordinal52 */
  3955. uint32_t reserved23; /* ordinal53 */
  3956. uint32_t reserved24; /* ordinal54 */
  3957. uint32_t reserved25; /* ordinal55 */
  3958. uint32_t reserved26; /* ordinal56 */
  3959. uint32_t reserved27; /* ordinal57 */
  3960. uint32_t reserved28; /* ordinal58 */
  3961. uint32_t reserved29; /* ordinal59 */
  3962. uint32_t reserved30; /* ordinal60 */
  3963. uint32_t reserved31; /* ordinal61 */
  3964. uint32_t reserved32; /* ordinal62 */
  3965. uint32_t reserved33; /* ordinal63 */
  3966. uint32_t reserved34; /* ordinal64 */
  3967. uint32_t compute_user_data_0; /* ordinal65 */
  3968. uint32_t compute_user_data_1; /* ordinal66 */
  3969. uint32_t compute_user_data_2; /* ordinal67 */
  3970. uint32_t compute_user_data_3; /* ordinal68 */
  3971. uint32_t compute_user_data_4; /* ordinal69 */
  3972. uint32_t compute_user_data_5; /* ordinal70 */
  3973. uint32_t compute_user_data_6; /* ordinal71 */
  3974. uint32_t compute_user_data_7; /* ordinal72 */
  3975. uint32_t compute_user_data_8; /* ordinal73 */
  3976. uint32_t compute_user_data_9; /* ordinal74 */
  3977. uint32_t compute_user_data_10; /* ordinal75 */
  3978. uint32_t compute_user_data_11; /* ordinal76 */
  3979. uint32_t compute_user_data_12; /* ordinal77 */
  3980. uint32_t compute_user_data_13; /* ordinal78 */
  3981. uint32_t compute_user_data_14; /* ordinal79 */
  3982. uint32_t compute_user_data_15; /* ordinal80 */
  3983. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  3984. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  3985. uint32_t reserved35; /* ordinal83 */
  3986. uint32_t reserved36; /* ordinal84 */
  3987. uint32_t reserved37; /* ordinal85 */
  3988. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  3989. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  3990. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  3991. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  3992. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  3993. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  3994. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  3995. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  3996. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  3997. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  3998. uint32_t reserved38; /* ordinal96 */
  3999. uint32_t reserved39; /* ordinal97 */
  4000. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  4001. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  4002. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  4003. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  4004. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  4005. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  4006. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  4007. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  4008. uint32_t reserved40; /* ordinal106 */
  4009. uint32_t reserved41; /* ordinal107 */
  4010. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  4011. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  4012. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  4013. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  4014. uint32_t reserved42; /* ordinal112 */
  4015. uint32_t reserved43; /* ordinal113 */
  4016. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  4017. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  4018. uint32_t cp_packet_id_lo; /* ordinal116 */
  4019. uint32_t cp_packet_id_hi; /* ordinal117 */
  4020. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  4021. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  4022. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  4023. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  4024. uint32_t gds_save_mask_lo; /* ordinal122 */
  4025. uint32_t gds_save_mask_hi; /* ordinal123 */
  4026. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  4027. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  4028. uint32_t reserved44; /* ordinal126 */
  4029. uint32_t reserved45; /* ordinal127 */
  4030. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  4031. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  4032. uint32_t cp_hqd_active; /* ordinal130 */
  4033. uint32_t cp_hqd_vmid; /* ordinal131 */
  4034. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  4035. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  4036. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  4037. uint32_t cp_hqd_quantum; /* ordinal135 */
  4038. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  4039. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  4040. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  4041. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  4042. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  4043. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  4044. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  4045. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  4046. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  4047. uint32_t cp_hqd_pq_control; /* ordinal145 */
  4048. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  4049. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  4050. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  4051. uint32_t cp_hqd_ib_control; /* ordinal149 */
  4052. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  4053. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  4054. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  4055. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  4056. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  4057. uint32_t cp_hqd_msg_type; /* ordinal155 */
  4058. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  4059. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  4060. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  4061. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  4062. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  4063. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  4064. uint32_t cp_mqd_control; /* ordinal162 */
  4065. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  4066. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  4067. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  4068. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  4069. uint32_t cp_hqd_eop_control; /* ordinal167 */
  4070. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  4071. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  4072. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  4073. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  4074. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  4075. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  4076. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  4077. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  4078. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  4079. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  4080. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  4081. uint32_t cp_hqd_error; /* ordinal179 */
  4082. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  4083. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  4084. uint32_t reserved46; /* ordinal182 */
  4085. uint32_t reserved47; /* ordinal183 */
  4086. uint32_t reserved48; /* ordinal184 */
  4087. uint32_t reserved49; /* ordinal185 */
  4088. uint32_t reserved50; /* ordinal186 */
  4089. uint32_t reserved51; /* ordinal187 */
  4090. uint32_t reserved52; /* ordinal188 */
  4091. uint32_t reserved53; /* ordinal189 */
  4092. uint32_t reserved54; /* ordinal190 */
  4093. uint32_t reserved55; /* ordinal191 */
  4094. uint32_t iqtimer_pkt_header; /* ordinal192 */
  4095. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  4096. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  4097. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  4098. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  4099. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  4100. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  4101. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  4102. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  4103. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  4104. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  4105. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  4106. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  4107. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  4108. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  4109. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  4110. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  4111. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  4112. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  4113. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  4114. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  4115. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  4116. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  4117. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  4118. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  4119. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  4120. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  4121. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  4122. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  4123. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  4124. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  4125. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  4126. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  4127. uint32_t reserved56; /* ordinal225 */
  4128. uint32_t reserved57; /* ordinal226 */
  4129. uint32_t reserved58; /* ordinal227 */
  4130. uint32_t set_resources_header; /* ordinal228 */
  4131. uint32_t set_resources_dw1; /* ordinal229 */
  4132. uint32_t set_resources_dw2; /* ordinal230 */
  4133. uint32_t set_resources_dw3; /* ordinal231 */
  4134. uint32_t set_resources_dw4; /* ordinal232 */
  4135. uint32_t set_resources_dw5; /* ordinal233 */
  4136. uint32_t set_resources_dw6; /* ordinal234 */
  4137. uint32_t set_resources_dw7; /* ordinal235 */
  4138. uint32_t reserved59; /* ordinal236 */
  4139. uint32_t reserved60; /* ordinal237 */
  4140. uint32_t reserved61; /* ordinal238 */
  4141. uint32_t reserved62; /* ordinal239 */
  4142. uint32_t reserved63; /* ordinal240 */
  4143. uint32_t reserved64; /* ordinal241 */
  4144. uint32_t reserved65; /* ordinal242 */
  4145. uint32_t reserved66; /* ordinal243 */
  4146. uint32_t reserved67; /* ordinal244 */
  4147. uint32_t reserved68; /* ordinal245 */
  4148. uint32_t reserved69; /* ordinal246 */
  4149. uint32_t reserved70; /* ordinal247 */
  4150. uint32_t reserved71; /* ordinal248 */
  4151. uint32_t reserved72; /* ordinal249 */
  4152. uint32_t reserved73; /* ordinal250 */
  4153. uint32_t reserved74; /* ordinal251 */
  4154. uint32_t reserved75; /* ordinal252 */
  4155. uint32_t reserved76; /* ordinal253 */
  4156. uint32_t reserved77; /* ordinal254 */
  4157. uint32_t reserved78; /* ordinal255 */
  4158. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  4159. };
  4160. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4161. {
  4162. int i, r;
  4163. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4164. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4165. if (ring->mqd_obj) {
  4166. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4167. if (unlikely(r != 0))
  4168. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4169. amdgpu_bo_unpin(ring->mqd_obj);
  4170. amdgpu_bo_unreserve(ring->mqd_obj);
  4171. amdgpu_bo_unref(&ring->mqd_obj);
  4172. ring->mqd_obj = NULL;
  4173. }
  4174. }
  4175. }
  4176. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4177. {
  4178. int r, i, j;
  4179. u32 tmp;
  4180. bool use_doorbell = true;
  4181. u64 hqd_gpu_addr;
  4182. u64 mqd_gpu_addr;
  4183. u64 eop_gpu_addr;
  4184. u64 wb_gpu_addr;
  4185. u32 *buf;
  4186. struct vi_mqd *mqd;
  4187. /* init the pipes */
  4188. mutex_lock(&adev->srbm_mutex);
  4189. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  4190. int me = (i < 4) ? 1 : 2;
  4191. int pipe = (i < 4) ? i : (i - 4);
  4192. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4193. eop_gpu_addr >>= 8;
  4194. vi_srbm_select(adev, me, pipe, 0, 0);
  4195. /* write the EOP addr */
  4196. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4197. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4198. /* set the VMID assigned */
  4199. WREG32(mmCP_HQD_VMID, 0);
  4200. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4201. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4202. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4203. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4204. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4205. }
  4206. vi_srbm_select(adev, 0, 0, 0, 0);
  4207. mutex_unlock(&adev->srbm_mutex);
  4208. /* init the queues. Just two for now. */
  4209. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4210. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4211. if (ring->mqd_obj == NULL) {
  4212. r = amdgpu_bo_create(adev,
  4213. sizeof(struct vi_mqd),
  4214. PAGE_SIZE, true,
  4215. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4216. NULL, &ring->mqd_obj);
  4217. if (r) {
  4218. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4219. return r;
  4220. }
  4221. }
  4222. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4223. if (unlikely(r != 0)) {
  4224. gfx_v8_0_cp_compute_fini(adev);
  4225. return r;
  4226. }
  4227. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4228. &mqd_gpu_addr);
  4229. if (r) {
  4230. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4231. gfx_v8_0_cp_compute_fini(adev);
  4232. return r;
  4233. }
  4234. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4235. if (r) {
  4236. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4237. gfx_v8_0_cp_compute_fini(adev);
  4238. return r;
  4239. }
  4240. /* init the mqd struct */
  4241. memset(buf, 0, sizeof(struct vi_mqd));
  4242. mqd = (struct vi_mqd *)buf;
  4243. mqd->header = 0xC0310800;
  4244. mqd->compute_pipelinestat_enable = 0x00000001;
  4245. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4246. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4247. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4248. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4249. mqd->compute_misc_reserved = 0x00000003;
  4250. mutex_lock(&adev->srbm_mutex);
  4251. vi_srbm_select(adev, ring->me,
  4252. ring->pipe,
  4253. ring->queue, 0);
  4254. /* disable wptr polling */
  4255. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4256. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4257. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4258. mqd->cp_hqd_eop_base_addr_lo =
  4259. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4260. mqd->cp_hqd_eop_base_addr_hi =
  4261. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4262. /* enable doorbell? */
  4263. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4264. if (use_doorbell) {
  4265. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4266. } else {
  4267. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4268. }
  4269. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4270. mqd->cp_hqd_pq_doorbell_control = tmp;
  4271. /* disable the queue if it's active */
  4272. mqd->cp_hqd_dequeue_request = 0;
  4273. mqd->cp_hqd_pq_rptr = 0;
  4274. mqd->cp_hqd_pq_wptr= 0;
  4275. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4276. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4277. for (j = 0; j < adev->usec_timeout; j++) {
  4278. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4279. break;
  4280. udelay(1);
  4281. }
  4282. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4283. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4284. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4285. }
  4286. /* set the pointer to the MQD */
  4287. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4288. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4289. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4290. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4291. /* set MQD vmid to 0 */
  4292. tmp = RREG32(mmCP_MQD_CONTROL);
  4293. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4294. WREG32(mmCP_MQD_CONTROL, tmp);
  4295. mqd->cp_mqd_control = tmp;
  4296. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4297. hqd_gpu_addr = ring->gpu_addr >> 8;
  4298. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4299. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4300. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4301. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4302. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4303. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4304. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4305. (order_base_2(ring->ring_size / 4) - 1));
  4306. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4307. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4308. #ifdef __BIG_ENDIAN
  4309. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4310. #endif
  4311. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4312. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4313. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4314. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4315. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4316. mqd->cp_hqd_pq_control = tmp;
  4317. /* set the wb address wether it's enabled or not */
  4318. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4319. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4320. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4321. upper_32_bits(wb_gpu_addr) & 0xffff;
  4322. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4323. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4324. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4325. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4326. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4327. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4328. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4329. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4330. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  4331. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4332. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4333. /* enable the doorbell if requested */
  4334. if (use_doorbell) {
  4335. if ((adev->asic_type == CHIP_CARRIZO) ||
  4336. (adev->asic_type == CHIP_FIJI) ||
  4337. (adev->asic_type == CHIP_STONEY) ||
  4338. (adev->asic_type == CHIP_POLARIS11) ||
  4339. (adev->asic_type == CHIP_POLARIS10)) {
  4340. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4341. AMDGPU_DOORBELL_KIQ << 2);
  4342. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4343. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4344. }
  4345. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4346. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4347. DOORBELL_OFFSET, ring->doorbell_index);
  4348. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4349. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4350. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4351. mqd->cp_hqd_pq_doorbell_control = tmp;
  4352. } else {
  4353. mqd->cp_hqd_pq_doorbell_control = 0;
  4354. }
  4355. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4356. mqd->cp_hqd_pq_doorbell_control);
  4357. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4358. ring->wptr = 0;
  4359. mqd->cp_hqd_pq_wptr = ring->wptr;
  4360. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4361. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4362. /* set the vmid for the queue */
  4363. mqd->cp_hqd_vmid = 0;
  4364. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4365. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4366. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4367. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4368. mqd->cp_hqd_persistent_state = tmp;
  4369. if (adev->asic_type == CHIP_STONEY ||
  4370. adev->asic_type == CHIP_POLARIS11 ||
  4371. adev->asic_type == CHIP_POLARIS10) {
  4372. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4373. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4374. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4375. }
  4376. /* activate the queue */
  4377. mqd->cp_hqd_active = 1;
  4378. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4379. vi_srbm_select(adev, 0, 0, 0, 0);
  4380. mutex_unlock(&adev->srbm_mutex);
  4381. amdgpu_bo_kunmap(ring->mqd_obj);
  4382. amdgpu_bo_unreserve(ring->mqd_obj);
  4383. }
  4384. if (use_doorbell) {
  4385. tmp = RREG32(mmCP_PQ_STATUS);
  4386. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4387. WREG32(mmCP_PQ_STATUS, tmp);
  4388. }
  4389. gfx_v8_0_cp_compute_enable(adev, true);
  4390. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4391. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4392. ring->ready = true;
  4393. r = amdgpu_ring_test_ring(ring);
  4394. if (r)
  4395. ring->ready = false;
  4396. }
  4397. return 0;
  4398. }
  4399. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4400. {
  4401. int r;
  4402. if (!(adev->flags & AMD_IS_APU))
  4403. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4404. if (!adev->pp_enabled) {
  4405. if (!adev->firmware.smu_load) {
  4406. /* legacy firmware loading */
  4407. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4408. if (r)
  4409. return r;
  4410. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4411. if (r)
  4412. return r;
  4413. } else {
  4414. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4415. AMDGPU_UCODE_ID_CP_CE);
  4416. if (r)
  4417. return -EINVAL;
  4418. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4419. AMDGPU_UCODE_ID_CP_PFP);
  4420. if (r)
  4421. return -EINVAL;
  4422. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4423. AMDGPU_UCODE_ID_CP_ME);
  4424. if (r)
  4425. return -EINVAL;
  4426. if (adev->asic_type == CHIP_TOPAZ) {
  4427. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4428. if (r)
  4429. return r;
  4430. } else {
  4431. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4432. AMDGPU_UCODE_ID_CP_MEC1);
  4433. if (r)
  4434. return -EINVAL;
  4435. }
  4436. }
  4437. }
  4438. r = gfx_v8_0_cp_gfx_resume(adev);
  4439. if (r)
  4440. return r;
  4441. r = gfx_v8_0_cp_compute_resume(adev);
  4442. if (r)
  4443. return r;
  4444. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4445. return 0;
  4446. }
  4447. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4448. {
  4449. gfx_v8_0_cp_gfx_enable(adev, enable);
  4450. gfx_v8_0_cp_compute_enable(adev, enable);
  4451. }
  4452. static int gfx_v8_0_hw_init(void *handle)
  4453. {
  4454. int r;
  4455. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4456. gfx_v8_0_init_golden_registers(adev);
  4457. gfx_v8_0_gpu_init(adev);
  4458. r = gfx_v8_0_rlc_resume(adev);
  4459. if (r)
  4460. return r;
  4461. r = gfx_v8_0_cp_resume(adev);
  4462. return r;
  4463. }
  4464. static int gfx_v8_0_hw_fini(void *handle)
  4465. {
  4466. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4467. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4468. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4469. gfx_v8_0_cp_enable(adev, false);
  4470. gfx_v8_0_rlc_stop(adev);
  4471. gfx_v8_0_cp_compute_fini(adev);
  4472. amdgpu_set_powergating_state(adev,
  4473. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4474. return 0;
  4475. }
  4476. static int gfx_v8_0_suspend(void *handle)
  4477. {
  4478. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4479. return gfx_v8_0_hw_fini(adev);
  4480. }
  4481. static int gfx_v8_0_resume(void *handle)
  4482. {
  4483. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4484. return gfx_v8_0_hw_init(adev);
  4485. }
  4486. static bool gfx_v8_0_is_idle(void *handle)
  4487. {
  4488. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4489. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4490. return false;
  4491. else
  4492. return true;
  4493. }
  4494. static int gfx_v8_0_wait_for_idle(void *handle)
  4495. {
  4496. unsigned i;
  4497. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4498. for (i = 0; i < adev->usec_timeout; i++) {
  4499. if (gfx_v8_0_is_idle(handle))
  4500. return 0;
  4501. udelay(1);
  4502. }
  4503. return -ETIMEDOUT;
  4504. }
  4505. static int gfx_v8_0_check_soft_reset(void *handle)
  4506. {
  4507. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4508. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4509. u32 tmp;
  4510. /* GRBM_STATUS */
  4511. tmp = RREG32(mmGRBM_STATUS);
  4512. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4513. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4514. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4515. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4516. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4517. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4518. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4519. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4520. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4521. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4522. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4523. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4524. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4525. }
  4526. /* GRBM_STATUS2 */
  4527. tmp = RREG32(mmGRBM_STATUS2);
  4528. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4529. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4530. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4531. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4532. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4533. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4534. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4535. SOFT_RESET_CPF, 1);
  4536. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4537. SOFT_RESET_CPC, 1);
  4538. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4539. SOFT_RESET_CPG, 1);
  4540. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4541. SOFT_RESET_GRBM, 1);
  4542. }
  4543. /* SRBM_STATUS */
  4544. tmp = RREG32(mmSRBM_STATUS);
  4545. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4546. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4547. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4548. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4549. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4550. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4551. if (grbm_soft_reset || srbm_soft_reset) {
  4552. adev->ip_block_status[AMD_IP_BLOCK_TYPE_GFX].hang = true;
  4553. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4554. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4555. } else {
  4556. adev->ip_block_status[AMD_IP_BLOCK_TYPE_GFX].hang = false;
  4557. adev->gfx.grbm_soft_reset = 0;
  4558. adev->gfx.srbm_soft_reset = 0;
  4559. }
  4560. return 0;
  4561. }
  4562. static void gfx_v8_0_inactive_hqd(struct amdgpu_device *adev,
  4563. struct amdgpu_ring *ring)
  4564. {
  4565. int i;
  4566. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4567. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4568. u32 tmp;
  4569. tmp = RREG32(mmCP_HQD_DEQUEUE_REQUEST);
  4570. tmp = REG_SET_FIELD(tmp, CP_HQD_DEQUEUE_REQUEST,
  4571. DEQUEUE_REQ, 2);
  4572. WREG32(mmCP_HQD_DEQUEUE_REQUEST, tmp);
  4573. for (i = 0; i < adev->usec_timeout; i++) {
  4574. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4575. break;
  4576. udelay(1);
  4577. }
  4578. }
  4579. }
  4580. static int gfx_v8_0_pre_soft_reset(void *handle)
  4581. {
  4582. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4583. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4584. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_GFX].hang)
  4585. return 0;
  4586. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4587. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4588. /* stop the rlc */
  4589. gfx_v8_0_rlc_stop(adev);
  4590. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4591. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4592. /* Disable GFX parsing/prefetching */
  4593. gfx_v8_0_cp_gfx_enable(adev, false);
  4594. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4595. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4596. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4597. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4598. int i;
  4599. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4600. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4601. gfx_v8_0_inactive_hqd(adev, ring);
  4602. }
  4603. /* Disable MEC parsing/prefetching */
  4604. gfx_v8_0_cp_compute_enable(adev, false);
  4605. }
  4606. return 0;
  4607. }
  4608. static int gfx_v8_0_soft_reset(void *handle)
  4609. {
  4610. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4611. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4612. u32 tmp;
  4613. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_GFX].hang)
  4614. return 0;
  4615. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4616. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4617. if (grbm_soft_reset || srbm_soft_reset) {
  4618. tmp = RREG32(mmGMCON_DEBUG);
  4619. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4620. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4621. WREG32(mmGMCON_DEBUG, tmp);
  4622. udelay(50);
  4623. }
  4624. if (grbm_soft_reset) {
  4625. tmp = RREG32(mmGRBM_SOFT_RESET);
  4626. tmp |= grbm_soft_reset;
  4627. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4628. WREG32(mmGRBM_SOFT_RESET, tmp);
  4629. tmp = RREG32(mmGRBM_SOFT_RESET);
  4630. udelay(50);
  4631. tmp &= ~grbm_soft_reset;
  4632. WREG32(mmGRBM_SOFT_RESET, tmp);
  4633. tmp = RREG32(mmGRBM_SOFT_RESET);
  4634. }
  4635. if (srbm_soft_reset) {
  4636. tmp = RREG32(mmSRBM_SOFT_RESET);
  4637. tmp |= srbm_soft_reset;
  4638. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4639. WREG32(mmSRBM_SOFT_RESET, tmp);
  4640. tmp = RREG32(mmSRBM_SOFT_RESET);
  4641. udelay(50);
  4642. tmp &= ~srbm_soft_reset;
  4643. WREG32(mmSRBM_SOFT_RESET, tmp);
  4644. tmp = RREG32(mmSRBM_SOFT_RESET);
  4645. }
  4646. if (grbm_soft_reset || srbm_soft_reset) {
  4647. tmp = RREG32(mmGMCON_DEBUG);
  4648. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4649. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4650. WREG32(mmGMCON_DEBUG, tmp);
  4651. }
  4652. /* Wait a little for things to settle down */
  4653. udelay(50);
  4654. return 0;
  4655. }
  4656. static void gfx_v8_0_init_hqd(struct amdgpu_device *adev,
  4657. struct amdgpu_ring *ring)
  4658. {
  4659. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4660. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4661. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4662. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4663. vi_srbm_select(adev, 0, 0, 0, 0);
  4664. }
  4665. static int gfx_v8_0_post_soft_reset(void *handle)
  4666. {
  4667. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4668. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4669. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_GFX].hang)
  4670. return 0;
  4671. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4672. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4673. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4674. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4675. gfx_v8_0_cp_gfx_resume(adev);
  4676. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4677. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4678. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4679. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4680. int i;
  4681. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4682. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4683. gfx_v8_0_init_hqd(adev, ring);
  4684. }
  4685. gfx_v8_0_cp_compute_resume(adev);
  4686. }
  4687. gfx_v8_0_rlc_start(adev);
  4688. return 0;
  4689. }
  4690. /**
  4691. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4692. *
  4693. * @adev: amdgpu_device pointer
  4694. *
  4695. * Fetches a GPU clock counter snapshot.
  4696. * Returns the 64 bit clock counter snapshot.
  4697. */
  4698. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4699. {
  4700. uint64_t clock;
  4701. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4702. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4703. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4704. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4705. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4706. return clock;
  4707. }
  4708. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4709. uint32_t vmid,
  4710. uint32_t gds_base, uint32_t gds_size,
  4711. uint32_t gws_base, uint32_t gws_size,
  4712. uint32_t oa_base, uint32_t oa_size)
  4713. {
  4714. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4715. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4716. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4717. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4718. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4719. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4720. /* GDS Base */
  4721. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4722. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4723. WRITE_DATA_DST_SEL(0)));
  4724. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4725. amdgpu_ring_write(ring, 0);
  4726. amdgpu_ring_write(ring, gds_base);
  4727. /* GDS Size */
  4728. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4729. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4730. WRITE_DATA_DST_SEL(0)));
  4731. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4732. amdgpu_ring_write(ring, 0);
  4733. amdgpu_ring_write(ring, gds_size);
  4734. /* GWS */
  4735. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4736. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4737. WRITE_DATA_DST_SEL(0)));
  4738. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4739. amdgpu_ring_write(ring, 0);
  4740. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4741. /* OA */
  4742. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4743. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4744. WRITE_DATA_DST_SEL(0)));
  4745. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4746. amdgpu_ring_write(ring, 0);
  4747. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4748. }
  4749. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4750. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4751. .select_se_sh = &gfx_v8_0_select_se_sh,
  4752. };
  4753. static int gfx_v8_0_early_init(void *handle)
  4754. {
  4755. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4756. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4757. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  4758. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4759. gfx_v8_0_set_ring_funcs(adev);
  4760. gfx_v8_0_set_irq_funcs(adev);
  4761. gfx_v8_0_set_gds_init(adev);
  4762. gfx_v8_0_set_rlc_funcs(adev);
  4763. return 0;
  4764. }
  4765. static int gfx_v8_0_late_init(void *handle)
  4766. {
  4767. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4768. int r;
  4769. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4770. if (r)
  4771. return r;
  4772. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4773. if (r)
  4774. return r;
  4775. /* requires IBs so do in late init after IB pool is initialized */
  4776. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4777. if (r)
  4778. return r;
  4779. amdgpu_set_powergating_state(adev,
  4780. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4781. return 0;
  4782. }
  4783. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4784. bool enable)
  4785. {
  4786. if (adev->asic_type == CHIP_POLARIS11)
  4787. /* Send msg to SMU via Powerplay */
  4788. amdgpu_set_powergating_state(adev,
  4789. AMD_IP_BLOCK_TYPE_SMC,
  4790. enable ?
  4791. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4792. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4793. }
  4794. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4795. bool enable)
  4796. {
  4797. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4798. }
  4799. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4800. bool enable)
  4801. {
  4802. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4803. }
  4804. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4805. bool enable)
  4806. {
  4807. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4808. }
  4809. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4810. bool enable)
  4811. {
  4812. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4813. /* Read any GFX register to wake up GFX. */
  4814. if (!enable)
  4815. RREG32(mmDB_RENDER_CONTROL);
  4816. }
  4817. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4818. bool enable)
  4819. {
  4820. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4821. cz_enable_gfx_cg_power_gating(adev, true);
  4822. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4823. cz_enable_gfx_pipeline_power_gating(adev, true);
  4824. } else {
  4825. cz_enable_gfx_cg_power_gating(adev, false);
  4826. cz_enable_gfx_pipeline_power_gating(adev, false);
  4827. }
  4828. }
  4829. static int gfx_v8_0_set_powergating_state(void *handle,
  4830. enum amd_powergating_state state)
  4831. {
  4832. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4833. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  4834. if (!(adev->pg_flags & AMD_PG_SUPPORT_GFX_PG))
  4835. return 0;
  4836. switch (adev->asic_type) {
  4837. case CHIP_CARRIZO:
  4838. case CHIP_STONEY:
  4839. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)
  4840. cz_update_gfx_cg_power_gating(adev, enable);
  4841. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4842. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4843. else
  4844. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4845. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4846. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4847. else
  4848. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4849. break;
  4850. case CHIP_POLARIS11:
  4851. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4852. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4853. else
  4854. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4855. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4856. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4857. else
  4858. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4859. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  4860. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  4861. else
  4862. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  4863. break;
  4864. default:
  4865. break;
  4866. }
  4867. return 0;
  4868. }
  4869. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  4870. uint32_t reg_addr, uint32_t cmd)
  4871. {
  4872. uint32_t data;
  4873. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  4874. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4875. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4876. data = RREG32(mmRLC_SERDES_WR_CTRL);
  4877. if (adev->asic_type == CHIP_STONEY)
  4878. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4879. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4880. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4881. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4882. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4883. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4884. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4885. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4886. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4887. else
  4888. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4889. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4890. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4891. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4892. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4893. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4894. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4895. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4896. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  4897. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  4898. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4899. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  4900. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  4901. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  4902. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  4903. WREG32(mmRLC_SERDES_WR_CTRL, data);
  4904. }
  4905. #define MSG_ENTER_RLC_SAFE_MODE 1
  4906. #define MSG_EXIT_RLC_SAFE_MODE 0
  4907. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  4908. #define RLC_GPR_REG2__REQ__SHIFT 0
  4909. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  4910. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  4911. static void cz_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4912. {
  4913. u32 data = 0;
  4914. unsigned i;
  4915. data = RREG32(mmRLC_CNTL);
  4916. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  4917. return;
  4918. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  4919. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  4920. AMD_PG_SUPPORT_GFX_DMG))) {
  4921. data |= RLC_GPR_REG2__REQ_MASK;
  4922. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  4923. data |= (MSG_ENTER_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  4924. WREG32(mmRLC_GPR_REG2, data);
  4925. for (i = 0; i < adev->usec_timeout; i++) {
  4926. if ((RREG32(mmRLC_GPM_STAT) &
  4927. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4928. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  4929. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4930. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  4931. break;
  4932. udelay(1);
  4933. }
  4934. for (i = 0; i < adev->usec_timeout; i++) {
  4935. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  4936. break;
  4937. udelay(1);
  4938. }
  4939. adev->gfx.rlc.in_safe_mode = true;
  4940. }
  4941. }
  4942. static void cz_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4943. {
  4944. u32 data;
  4945. unsigned i;
  4946. data = RREG32(mmRLC_CNTL);
  4947. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  4948. return;
  4949. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  4950. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  4951. AMD_PG_SUPPORT_GFX_DMG))) {
  4952. data |= RLC_GPR_REG2__REQ_MASK;
  4953. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  4954. data |= (MSG_EXIT_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  4955. WREG32(mmRLC_GPR_REG2, data);
  4956. adev->gfx.rlc.in_safe_mode = false;
  4957. }
  4958. for (i = 0; i < adev->usec_timeout; i++) {
  4959. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  4960. break;
  4961. udelay(1);
  4962. }
  4963. }
  4964. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4965. {
  4966. u32 data;
  4967. unsigned i;
  4968. data = RREG32(mmRLC_CNTL);
  4969. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  4970. return;
  4971. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  4972. data |= RLC_SAFE_MODE__CMD_MASK;
  4973. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  4974. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  4975. WREG32(mmRLC_SAFE_MODE, data);
  4976. for (i = 0; i < adev->usec_timeout; i++) {
  4977. if ((RREG32(mmRLC_GPM_STAT) &
  4978. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4979. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  4980. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4981. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  4982. break;
  4983. udelay(1);
  4984. }
  4985. for (i = 0; i < adev->usec_timeout; i++) {
  4986. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  4987. break;
  4988. udelay(1);
  4989. }
  4990. adev->gfx.rlc.in_safe_mode = true;
  4991. }
  4992. }
  4993. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4994. {
  4995. u32 data = 0;
  4996. unsigned i;
  4997. data = RREG32(mmRLC_CNTL);
  4998. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  4999. return;
  5000. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5001. if (adev->gfx.rlc.in_safe_mode) {
  5002. data |= RLC_SAFE_MODE__CMD_MASK;
  5003. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5004. WREG32(mmRLC_SAFE_MODE, data);
  5005. adev->gfx.rlc.in_safe_mode = false;
  5006. }
  5007. }
  5008. for (i = 0; i < adev->usec_timeout; i++) {
  5009. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5010. break;
  5011. udelay(1);
  5012. }
  5013. }
  5014. static void gfx_v8_0_nop_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5015. {
  5016. adev->gfx.rlc.in_safe_mode = true;
  5017. }
  5018. static void gfx_v8_0_nop_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5019. {
  5020. adev->gfx.rlc.in_safe_mode = false;
  5021. }
  5022. static const struct amdgpu_rlc_funcs cz_rlc_funcs = {
  5023. .enter_safe_mode = cz_enter_rlc_safe_mode,
  5024. .exit_safe_mode = cz_exit_rlc_safe_mode
  5025. };
  5026. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5027. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5028. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5029. };
  5030. static const struct amdgpu_rlc_funcs gfx_v8_0_nop_rlc_funcs = {
  5031. .enter_safe_mode = gfx_v8_0_nop_enter_rlc_safe_mode,
  5032. .exit_safe_mode = gfx_v8_0_nop_exit_rlc_safe_mode
  5033. };
  5034. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5035. bool enable)
  5036. {
  5037. uint32_t temp, data;
  5038. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5039. /* It is disabled by HW by default */
  5040. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5041. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5042. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5043. /* 1 - RLC memory Light sleep */
  5044. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5045. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5046. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5047. }
  5048. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5049. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5050. if (adev->flags & AMD_IS_APU)
  5051. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5052. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5053. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5054. else
  5055. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5056. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5057. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5058. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5059. if (temp != data)
  5060. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5061. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5062. gfx_v8_0_wait_for_rlc_serdes(adev);
  5063. /* 5 - clear mgcg override */
  5064. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5065. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5066. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5067. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5068. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5069. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5070. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5071. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5072. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5073. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5074. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5075. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5076. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5077. if (temp != data)
  5078. WREG32(mmCGTS_SM_CTRL_REG, data);
  5079. }
  5080. udelay(50);
  5081. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5082. gfx_v8_0_wait_for_rlc_serdes(adev);
  5083. } else {
  5084. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5085. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5086. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5087. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5088. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5089. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5090. if (temp != data)
  5091. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5092. /* 2 - disable MGLS in RLC */
  5093. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5094. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5095. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5096. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5097. }
  5098. /* 3 - disable MGLS in CP */
  5099. data = RREG32(mmCP_MEM_SLP_CNTL);
  5100. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5101. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5102. WREG32(mmCP_MEM_SLP_CNTL, data);
  5103. }
  5104. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5105. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5106. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5107. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5108. if (temp != data)
  5109. WREG32(mmCGTS_SM_CTRL_REG, data);
  5110. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5111. gfx_v8_0_wait_for_rlc_serdes(adev);
  5112. /* 6 - set mgcg override */
  5113. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5114. udelay(50);
  5115. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5116. gfx_v8_0_wait_for_rlc_serdes(adev);
  5117. }
  5118. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5119. }
  5120. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5121. bool enable)
  5122. {
  5123. uint32_t temp, temp1, data, data1;
  5124. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5125. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5126. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5127. /* 1 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5128. * Cmp_busy/GFX_Idle interrupts
  5129. */
  5130. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5131. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5132. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5133. if (temp1 != data1)
  5134. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5135. /* 2 wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5136. gfx_v8_0_wait_for_rlc_serdes(adev);
  5137. /* 3 - clear cgcg override */
  5138. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5139. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5140. gfx_v8_0_wait_for_rlc_serdes(adev);
  5141. /* 4 - write cmd to set CGLS */
  5142. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5143. /* 5 - enable cgcg */
  5144. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5145. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5146. /* enable cgls*/
  5147. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5148. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5149. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5150. if (temp1 != data1)
  5151. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5152. } else {
  5153. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5154. }
  5155. if (temp != data)
  5156. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5157. } else {
  5158. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5159. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5160. /* TEST CGCG */
  5161. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5162. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5163. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5164. if (temp1 != data1)
  5165. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5166. /* read gfx register to wake up cgcg */
  5167. RREG32(mmCB_CGTT_SCLK_CTRL);
  5168. RREG32(mmCB_CGTT_SCLK_CTRL);
  5169. RREG32(mmCB_CGTT_SCLK_CTRL);
  5170. RREG32(mmCB_CGTT_SCLK_CTRL);
  5171. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5172. gfx_v8_0_wait_for_rlc_serdes(adev);
  5173. /* write cmd to Set CGCG Overrride */
  5174. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5175. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5176. gfx_v8_0_wait_for_rlc_serdes(adev);
  5177. /* write cmd to Clear CGLS */
  5178. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5179. /* disable cgcg, cgls should be disabled too. */
  5180. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5181. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5182. if (temp != data)
  5183. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5184. }
  5185. gfx_v8_0_wait_for_rlc_serdes(adev);
  5186. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5187. }
  5188. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5189. bool enable)
  5190. {
  5191. if (enable) {
  5192. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5193. * === MGCG + MGLS + TS(CG/LS) ===
  5194. */
  5195. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5196. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5197. } else {
  5198. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5199. * === CGCG + CGLS ===
  5200. */
  5201. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5202. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5203. }
  5204. return 0;
  5205. }
  5206. static int gfx_v8_0_set_clockgating_state(void *handle,
  5207. enum amd_clockgating_state state)
  5208. {
  5209. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5210. switch (adev->asic_type) {
  5211. case CHIP_FIJI:
  5212. case CHIP_CARRIZO:
  5213. case CHIP_STONEY:
  5214. gfx_v8_0_update_gfx_clock_gating(adev,
  5215. state == AMD_CG_STATE_GATE ? true : false);
  5216. break;
  5217. default:
  5218. break;
  5219. }
  5220. return 0;
  5221. }
  5222. static u32 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5223. {
  5224. return ring->adev->wb.wb[ring->rptr_offs];
  5225. }
  5226. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5227. {
  5228. struct amdgpu_device *adev = ring->adev;
  5229. if (ring->use_doorbell)
  5230. /* XXX check if swapping is necessary on BE */
  5231. return ring->adev->wb.wb[ring->wptr_offs];
  5232. else
  5233. return RREG32(mmCP_RB0_WPTR);
  5234. }
  5235. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5236. {
  5237. struct amdgpu_device *adev = ring->adev;
  5238. if (ring->use_doorbell) {
  5239. /* XXX check if swapping is necessary on BE */
  5240. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5241. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5242. } else {
  5243. WREG32(mmCP_RB0_WPTR, ring->wptr);
  5244. (void)RREG32(mmCP_RB0_WPTR);
  5245. }
  5246. }
  5247. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5248. {
  5249. u32 ref_and_mask, reg_mem_engine;
  5250. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  5251. switch (ring->me) {
  5252. case 1:
  5253. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5254. break;
  5255. case 2:
  5256. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5257. break;
  5258. default:
  5259. return;
  5260. }
  5261. reg_mem_engine = 0;
  5262. } else {
  5263. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5264. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5265. }
  5266. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5267. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5268. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5269. reg_mem_engine));
  5270. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5271. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5272. amdgpu_ring_write(ring, ref_and_mask);
  5273. amdgpu_ring_write(ring, ref_and_mask);
  5274. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5275. }
  5276. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5277. {
  5278. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5279. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5280. WRITE_DATA_DST_SEL(0) |
  5281. WR_CONFIRM));
  5282. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5283. amdgpu_ring_write(ring, 0);
  5284. amdgpu_ring_write(ring, 1);
  5285. }
  5286. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5287. struct amdgpu_ib *ib,
  5288. unsigned vm_id, bool ctx_switch)
  5289. {
  5290. u32 header, control = 0;
  5291. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5292. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5293. else
  5294. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5295. control |= ib->length_dw | (vm_id << 24);
  5296. amdgpu_ring_write(ring, header);
  5297. amdgpu_ring_write(ring,
  5298. #ifdef __BIG_ENDIAN
  5299. (2 << 0) |
  5300. #endif
  5301. (ib->gpu_addr & 0xFFFFFFFC));
  5302. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5303. amdgpu_ring_write(ring, control);
  5304. }
  5305. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5306. struct amdgpu_ib *ib,
  5307. unsigned vm_id, bool ctx_switch)
  5308. {
  5309. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5310. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5311. amdgpu_ring_write(ring,
  5312. #ifdef __BIG_ENDIAN
  5313. (2 << 0) |
  5314. #endif
  5315. (ib->gpu_addr & 0xFFFFFFFC));
  5316. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5317. amdgpu_ring_write(ring, control);
  5318. }
  5319. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5320. u64 seq, unsigned flags)
  5321. {
  5322. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5323. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5324. /* EVENT_WRITE_EOP - flush caches, send int */
  5325. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5326. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5327. EOP_TC_ACTION_EN |
  5328. EOP_TC_WB_ACTION_EN |
  5329. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5330. EVENT_INDEX(5)));
  5331. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5332. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5333. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5334. amdgpu_ring_write(ring, lower_32_bits(seq));
  5335. amdgpu_ring_write(ring, upper_32_bits(seq));
  5336. }
  5337. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5338. {
  5339. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5340. uint32_t seq = ring->fence_drv.sync_seq;
  5341. uint64_t addr = ring->fence_drv.gpu_addr;
  5342. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5343. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5344. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5345. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5346. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5347. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5348. amdgpu_ring_write(ring, seq);
  5349. amdgpu_ring_write(ring, 0xffffffff);
  5350. amdgpu_ring_write(ring, 4); /* poll interval */
  5351. }
  5352. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5353. unsigned vm_id, uint64_t pd_addr)
  5354. {
  5355. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5356. /* GFX8 emits 128 dw nop to prevent DE do vm_flush before CE finish CEIB */
  5357. if (usepfp)
  5358. amdgpu_ring_insert_nop(ring, 128);
  5359. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5360. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5361. WRITE_DATA_DST_SEL(0)) |
  5362. WR_CONFIRM);
  5363. if (vm_id < 8) {
  5364. amdgpu_ring_write(ring,
  5365. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5366. } else {
  5367. amdgpu_ring_write(ring,
  5368. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5369. }
  5370. amdgpu_ring_write(ring, 0);
  5371. amdgpu_ring_write(ring, pd_addr >> 12);
  5372. /* bits 0-15 are the VM contexts0-15 */
  5373. /* invalidate the cache */
  5374. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5375. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5376. WRITE_DATA_DST_SEL(0)));
  5377. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5378. amdgpu_ring_write(ring, 0);
  5379. amdgpu_ring_write(ring, 1 << vm_id);
  5380. /* wait for the invalidate to complete */
  5381. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5382. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5383. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5384. WAIT_REG_MEM_ENGINE(0))); /* me */
  5385. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5386. amdgpu_ring_write(ring, 0);
  5387. amdgpu_ring_write(ring, 0); /* ref */
  5388. amdgpu_ring_write(ring, 0); /* mask */
  5389. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5390. /* compute doesn't have PFP */
  5391. if (usepfp) {
  5392. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5393. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5394. amdgpu_ring_write(ring, 0x0);
  5395. /* GFX8 emits 128 dw nop to prevent CE access VM before vm_flush finish */
  5396. amdgpu_ring_insert_nop(ring, 128);
  5397. }
  5398. }
  5399. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5400. {
  5401. return ring->adev->wb.wb[ring->wptr_offs];
  5402. }
  5403. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5404. {
  5405. struct amdgpu_device *adev = ring->adev;
  5406. /* XXX check if swapping is necessary on BE */
  5407. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5408. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5409. }
  5410. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5411. u64 addr, u64 seq,
  5412. unsigned flags)
  5413. {
  5414. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5415. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5416. /* RELEASE_MEM - flush caches, send int */
  5417. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5418. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5419. EOP_TC_ACTION_EN |
  5420. EOP_TC_WB_ACTION_EN |
  5421. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5422. EVENT_INDEX(5)));
  5423. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5424. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5425. amdgpu_ring_write(ring, upper_32_bits(addr));
  5426. amdgpu_ring_write(ring, lower_32_bits(seq));
  5427. amdgpu_ring_write(ring, upper_32_bits(seq));
  5428. }
  5429. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5430. {
  5431. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5432. amdgpu_ring_write(ring, 0);
  5433. }
  5434. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5435. {
  5436. uint32_t dw2 = 0;
  5437. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5438. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5439. /* set load_global_config & load_global_uconfig */
  5440. dw2 |= 0x8001;
  5441. /* set load_cs_sh_regs */
  5442. dw2 |= 0x01000000;
  5443. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5444. dw2 |= 0x10002;
  5445. /* set load_ce_ram if preamble presented */
  5446. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5447. dw2 |= 0x10000000;
  5448. } else {
  5449. /* still load_ce_ram if this is the first time preamble presented
  5450. * although there is no context switch happens.
  5451. */
  5452. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5453. dw2 |= 0x10000000;
  5454. }
  5455. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5456. amdgpu_ring_write(ring, dw2);
  5457. amdgpu_ring_write(ring, 0);
  5458. }
  5459. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5460. enum amdgpu_interrupt_state state)
  5461. {
  5462. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5463. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5464. }
  5465. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5466. int me, int pipe,
  5467. enum amdgpu_interrupt_state state)
  5468. {
  5469. /*
  5470. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5471. * handles the setting of interrupts for this specific pipe. All other
  5472. * pipes' interrupts are set by amdkfd.
  5473. */
  5474. if (me == 1) {
  5475. switch (pipe) {
  5476. case 0:
  5477. break;
  5478. default:
  5479. DRM_DEBUG("invalid pipe %d\n", pipe);
  5480. return;
  5481. }
  5482. } else {
  5483. DRM_DEBUG("invalid me %d\n", me);
  5484. return;
  5485. }
  5486. WREG32_FIELD(CP_ME1_PIPE0_INT_CNTL, TIME_STAMP_INT_ENABLE,
  5487. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5488. }
  5489. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5490. struct amdgpu_irq_src *source,
  5491. unsigned type,
  5492. enum amdgpu_interrupt_state state)
  5493. {
  5494. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5495. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5496. return 0;
  5497. }
  5498. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5499. struct amdgpu_irq_src *source,
  5500. unsigned type,
  5501. enum amdgpu_interrupt_state state)
  5502. {
  5503. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5504. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5505. return 0;
  5506. }
  5507. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5508. struct amdgpu_irq_src *src,
  5509. unsigned type,
  5510. enum amdgpu_interrupt_state state)
  5511. {
  5512. switch (type) {
  5513. case AMDGPU_CP_IRQ_GFX_EOP:
  5514. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5515. break;
  5516. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5517. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5518. break;
  5519. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5520. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5521. break;
  5522. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5523. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5524. break;
  5525. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5526. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5527. break;
  5528. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5529. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5530. break;
  5531. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5532. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5533. break;
  5534. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5535. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5536. break;
  5537. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5538. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5539. break;
  5540. default:
  5541. break;
  5542. }
  5543. return 0;
  5544. }
  5545. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5546. struct amdgpu_irq_src *source,
  5547. struct amdgpu_iv_entry *entry)
  5548. {
  5549. int i;
  5550. u8 me_id, pipe_id, queue_id;
  5551. struct amdgpu_ring *ring;
  5552. DRM_DEBUG("IH: CP EOP\n");
  5553. me_id = (entry->ring_id & 0x0c) >> 2;
  5554. pipe_id = (entry->ring_id & 0x03) >> 0;
  5555. queue_id = (entry->ring_id & 0x70) >> 4;
  5556. switch (me_id) {
  5557. case 0:
  5558. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5559. break;
  5560. case 1:
  5561. case 2:
  5562. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5563. ring = &adev->gfx.compute_ring[i];
  5564. /* Per-queue interrupt is supported for MEC starting from VI.
  5565. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5566. */
  5567. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5568. amdgpu_fence_process(ring);
  5569. }
  5570. break;
  5571. }
  5572. return 0;
  5573. }
  5574. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5575. struct amdgpu_irq_src *source,
  5576. struct amdgpu_iv_entry *entry)
  5577. {
  5578. DRM_ERROR("Illegal register access in command stream\n");
  5579. schedule_work(&adev->reset_work);
  5580. return 0;
  5581. }
  5582. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5583. struct amdgpu_irq_src *source,
  5584. struct amdgpu_iv_entry *entry)
  5585. {
  5586. DRM_ERROR("Illegal instruction in command stream\n");
  5587. schedule_work(&adev->reset_work);
  5588. return 0;
  5589. }
  5590. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5591. .name = "gfx_v8_0",
  5592. .early_init = gfx_v8_0_early_init,
  5593. .late_init = gfx_v8_0_late_init,
  5594. .sw_init = gfx_v8_0_sw_init,
  5595. .sw_fini = gfx_v8_0_sw_fini,
  5596. .hw_init = gfx_v8_0_hw_init,
  5597. .hw_fini = gfx_v8_0_hw_fini,
  5598. .suspend = gfx_v8_0_suspend,
  5599. .resume = gfx_v8_0_resume,
  5600. .is_idle = gfx_v8_0_is_idle,
  5601. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5602. .check_soft_reset = gfx_v8_0_check_soft_reset,
  5603. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  5604. .soft_reset = gfx_v8_0_soft_reset,
  5605. .post_soft_reset = gfx_v8_0_post_soft_reset,
  5606. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5607. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5608. };
  5609. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5610. .get_rptr = gfx_v8_0_ring_get_rptr,
  5611. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5612. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5613. .parse_cs = NULL,
  5614. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5615. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5616. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5617. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5618. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5619. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5620. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5621. .test_ring = gfx_v8_0_ring_test_ring,
  5622. .test_ib = gfx_v8_0_ring_test_ib,
  5623. .insert_nop = amdgpu_ring_insert_nop,
  5624. .pad_ib = amdgpu_ring_generic_pad_ib,
  5625. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  5626. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  5627. };
  5628. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  5629. .get_rptr = gfx_v8_0_ring_get_rptr,
  5630. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  5631. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  5632. .parse_cs = NULL,
  5633. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  5634. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  5635. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5636. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5637. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5638. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5639. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5640. .test_ring = gfx_v8_0_ring_test_ring,
  5641. .test_ib = gfx_v8_0_ring_test_ib,
  5642. .insert_nop = amdgpu_ring_insert_nop,
  5643. .pad_ib = amdgpu_ring_generic_pad_ib,
  5644. };
  5645. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  5646. {
  5647. int i;
  5648. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  5649. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  5650. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  5651. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  5652. }
  5653. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  5654. .set = gfx_v8_0_set_eop_interrupt_state,
  5655. .process = gfx_v8_0_eop_irq,
  5656. };
  5657. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  5658. .set = gfx_v8_0_set_priv_reg_fault_state,
  5659. .process = gfx_v8_0_priv_reg_irq,
  5660. };
  5661. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  5662. .set = gfx_v8_0_set_priv_inst_fault_state,
  5663. .process = gfx_v8_0_priv_inst_irq,
  5664. };
  5665. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  5666. {
  5667. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  5668. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  5669. adev->gfx.priv_reg_irq.num_types = 1;
  5670. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  5671. adev->gfx.priv_inst_irq.num_types = 1;
  5672. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  5673. }
  5674. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  5675. {
  5676. switch (adev->asic_type) {
  5677. case CHIP_TOPAZ:
  5678. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  5679. break;
  5680. case CHIP_STONEY:
  5681. case CHIP_CARRIZO:
  5682. adev->gfx.rlc.funcs = &cz_rlc_funcs;
  5683. break;
  5684. default:
  5685. adev->gfx.rlc.funcs = &gfx_v8_0_nop_rlc_funcs;
  5686. break;
  5687. }
  5688. }
  5689. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  5690. {
  5691. /* init asci gds info */
  5692. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  5693. adev->gds.gws.total_size = 64;
  5694. adev->gds.oa.total_size = 16;
  5695. if (adev->gds.mem.total_size == 64 * 1024) {
  5696. adev->gds.mem.gfx_partition_size = 4096;
  5697. adev->gds.mem.cs_partition_size = 4096;
  5698. adev->gds.gws.gfx_partition_size = 4;
  5699. adev->gds.gws.cs_partition_size = 4;
  5700. adev->gds.oa.gfx_partition_size = 4;
  5701. adev->gds.oa.cs_partition_size = 1;
  5702. } else {
  5703. adev->gds.mem.gfx_partition_size = 1024;
  5704. adev->gds.mem.cs_partition_size = 1024;
  5705. adev->gds.gws.gfx_partition_size = 16;
  5706. adev->gds.gws.cs_partition_size = 16;
  5707. adev->gds.oa.gfx_partition_size = 4;
  5708. adev->gds.oa.cs_partition_size = 4;
  5709. }
  5710. }
  5711. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  5712. u32 bitmap)
  5713. {
  5714. u32 data;
  5715. if (!bitmap)
  5716. return;
  5717. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  5718. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  5719. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  5720. }
  5721. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  5722. {
  5723. u32 data, mask;
  5724. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  5725. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  5726. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  5727. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  5728. }
  5729. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  5730. {
  5731. int i, j, k, counter, active_cu_number = 0;
  5732. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  5733. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  5734. unsigned disable_masks[4 * 2];
  5735. memset(cu_info, 0, sizeof(*cu_info));
  5736. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  5737. mutex_lock(&adev->grbm_idx_mutex);
  5738. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  5739. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  5740. mask = 1;
  5741. ao_bitmap = 0;
  5742. counter = 0;
  5743. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  5744. if (i < 4 && j < 2)
  5745. gfx_v8_0_set_user_cu_inactive_bitmap(
  5746. adev, disable_masks[i * 2 + j]);
  5747. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  5748. cu_info->bitmap[i][j] = bitmap;
  5749. for (k = 0; k < 16; k ++) {
  5750. if (bitmap & mask) {
  5751. if (counter < 2)
  5752. ao_bitmap |= mask;
  5753. counter ++;
  5754. }
  5755. mask <<= 1;
  5756. }
  5757. active_cu_number += counter;
  5758. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  5759. }
  5760. }
  5761. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5762. mutex_unlock(&adev->grbm_idx_mutex);
  5763. cu_info->number = active_cu_number;
  5764. cu_info->ao_cu_mask = ao_cu_mask;
  5765. }