gfx_v7_0.c 151 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_ih.h"
  27. #include "amdgpu_gfx.h"
  28. #include "cikd.h"
  29. #include "cik.h"
  30. #include "atom.h"
  31. #include "amdgpu_ucode.h"
  32. #include "clearstate_ci.h"
  33. #include "dce/dce_8_0_d.h"
  34. #include "dce/dce_8_0_sh_mask.h"
  35. #include "bif/bif_4_1_d.h"
  36. #include "bif/bif_4_1_sh_mask.h"
  37. #include "gca/gfx_7_0_d.h"
  38. #include "gca/gfx_7_2_enum.h"
  39. #include "gca/gfx_7_2_sh_mask.h"
  40. #include "gmc/gmc_7_0_d.h"
  41. #include "gmc/gmc_7_0_sh_mask.h"
  42. #include "oss/oss_2_0_d.h"
  43. #include "oss/oss_2_0_sh_mask.h"
  44. #define GFX7_NUM_GFX_RINGS 1
  45. #define GFX7_NUM_COMPUTE_RINGS 8
  46. static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev);
  47. static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  48. static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev);
  49. MODULE_FIRMWARE("radeon/bonaire_pfp.bin");
  50. MODULE_FIRMWARE("radeon/bonaire_me.bin");
  51. MODULE_FIRMWARE("radeon/bonaire_ce.bin");
  52. MODULE_FIRMWARE("radeon/bonaire_rlc.bin");
  53. MODULE_FIRMWARE("radeon/bonaire_mec.bin");
  54. MODULE_FIRMWARE("radeon/hawaii_pfp.bin");
  55. MODULE_FIRMWARE("radeon/hawaii_me.bin");
  56. MODULE_FIRMWARE("radeon/hawaii_ce.bin");
  57. MODULE_FIRMWARE("radeon/hawaii_rlc.bin");
  58. MODULE_FIRMWARE("radeon/hawaii_mec.bin");
  59. MODULE_FIRMWARE("radeon/kaveri_pfp.bin");
  60. MODULE_FIRMWARE("radeon/kaveri_me.bin");
  61. MODULE_FIRMWARE("radeon/kaveri_ce.bin");
  62. MODULE_FIRMWARE("radeon/kaveri_rlc.bin");
  63. MODULE_FIRMWARE("radeon/kaveri_mec.bin");
  64. MODULE_FIRMWARE("radeon/kaveri_mec2.bin");
  65. MODULE_FIRMWARE("radeon/kabini_pfp.bin");
  66. MODULE_FIRMWARE("radeon/kabini_me.bin");
  67. MODULE_FIRMWARE("radeon/kabini_ce.bin");
  68. MODULE_FIRMWARE("radeon/kabini_rlc.bin");
  69. MODULE_FIRMWARE("radeon/kabini_mec.bin");
  70. MODULE_FIRMWARE("radeon/mullins_pfp.bin");
  71. MODULE_FIRMWARE("radeon/mullins_me.bin");
  72. MODULE_FIRMWARE("radeon/mullins_ce.bin");
  73. MODULE_FIRMWARE("radeon/mullins_rlc.bin");
  74. MODULE_FIRMWARE("radeon/mullins_mec.bin");
  75. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  76. {
  77. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  78. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  79. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  80. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  81. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  82. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  83. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  84. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  85. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  86. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  87. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  88. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  89. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  90. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  91. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  92. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  93. };
  94. static const u32 spectre_rlc_save_restore_register_list[] =
  95. {
  96. (0x0e00 << 16) | (0xc12c >> 2),
  97. 0x00000000,
  98. (0x0e00 << 16) | (0xc140 >> 2),
  99. 0x00000000,
  100. (0x0e00 << 16) | (0xc150 >> 2),
  101. 0x00000000,
  102. (0x0e00 << 16) | (0xc15c >> 2),
  103. 0x00000000,
  104. (0x0e00 << 16) | (0xc168 >> 2),
  105. 0x00000000,
  106. (0x0e00 << 16) | (0xc170 >> 2),
  107. 0x00000000,
  108. (0x0e00 << 16) | (0xc178 >> 2),
  109. 0x00000000,
  110. (0x0e00 << 16) | (0xc204 >> 2),
  111. 0x00000000,
  112. (0x0e00 << 16) | (0xc2b4 >> 2),
  113. 0x00000000,
  114. (0x0e00 << 16) | (0xc2b8 >> 2),
  115. 0x00000000,
  116. (0x0e00 << 16) | (0xc2bc >> 2),
  117. 0x00000000,
  118. (0x0e00 << 16) | (0xc2c0 >> 2),
  119. 0x00000000,
  120. (0x0e00 << 16) | (0x8228 >> 2),
  121. 0x00000000,
  122. (0x0e00 << 16) | (0x829c >> 2),
  123. 0x00000000,
  124. (0x0e00 << 16) | (0x869c >> 2),
  125. 0x00000000,
  126. (0x0600 << 16) | (0x98f4 >> 2),
  127. 0x00000000,
  128. (0x0e00 << 16) | (0x98f8 >> 2),
  129. 0x00000000,
  130. (0x0e00 << 16) | (0x9900 >> 2),
  131. 0x00000000,
  132. (0x0e00 << 16) | (0xc260 >> 2),
  133. 0x00000000,
  134. (0x0e00 << 16) | (0x90e8 >> 2),
  135. 0x00000000,
  136. (0x0e00 << 16) | (0x3c000 >> 2),
  137. 0x00000000,
  138. (0x0e00 << 16) | (0x3c00c >> 2),
  139. 0x00000000,
  140. (0x0e00 << 16) | (0x8c1c >> 2),
  141. 0x00000000,
  142. (0x0e00 << 16) | (0x9700 >> 2),
  143. 0x00000000,
  144. (0x0e00 << 16) | (0xcd20 >> 2),
  145. 0x00000000,
  146. (0x4e00 << 16) | (0xcd20 >> 2),
  147. 0x00000000,
  148. (0x5e00 << 16) | (0xcd20 >> 2),
  149. 0x00000000,
  150. (0x6e00 << 16) | (0xcd20 >> 2),
  151. 0x00000000,
  152. (0x7e00 << 16) | (0xcd20 >> 2),
  153. 0x00000000,
  154. (0x8e00 << 16) | (0xcd20 >> 2),
  155. 0x00000000,
  156. (0x9e00 << 16) | (0xcd20 >> 2),
  157. 0x00000000,
  158. (0xae00 << 16) | (0xcd20 >> 2),
  159. 0x00000000,
  160. (0xbe00 << 16) | (0xcd20 >> 2),
  161. 0x00000000,
  162. (0x0e00 << 16) | (0x89bc >> 2),
  163. 0x00000000,
  164. (0x0e00 << 16) | (0x8900 >> 2),
  165. 0x00000000,
  166. 0x3,
  167. (0x0e00 << 16) | (0xc130 >> 2),
  168. 0x00000000,
  169. (0x0e00 << 16) | (0xc134 >> 2),
  170. 0x00000000,
  171. (0x0e00 << 16) | (0xc1fc >> 2),
  172. 0x00000000,
  173. (0x0e00 << 16) | (0xc208 >> 2),
  174. 0x00000000,
  175. (0x0e00 << 16) | (0xc264 >> 2),
  176. 0x00000000,
  177. (0x0e00 << 16) | (0xc268 >> 2),
  178. 0x00000000,
  179. (0x0e00 << 16) | (0xc26c >> 2),
  180. 0x00000000,
  181. (0x0e00 << 16) | (0xc270 >> 2),
  182. 0x00000000,
  183. (0x0e00 << 16) | (0xc274 >> 2),
  184. 0x00000000,
  185. (0x0e00 << 16) | (0xc278 >> 2),
  186. 0x00000000,
  187. (0x0e00 << 16) | (0xc27c >> 2),
  188. 0x00000000,
  189. (0x0e00 << 16) | (0xc280 >> 2),
  190. 0x00000000,
  191. (0x0e00 << 16) | (0xc284 >> 2),
  192. 0x00000000,
  193. (0x0e00 << 16) | (0xc288 >> 2),
  194. 0x00000000,
  195. (0x0e00 << 16) | (0xc28c >> 2),
  196. 0x00000000,
  197. (0x0e00 << 16) | (0xc290 >> 2),
  198. 0x00000000,
  199. (0x0e00 << 16) | (0xc294 >> 2),
  200. 0x00000000,
  201. (0x0e00 << 16) | (0xc298 >> 2),
  202. 0x00000000,
  203. (0x0e00 << 16) | (0xc29c >> 2),
  204. 0x00000000,
  205. (0x0e00 << 16) | (0xc2a0 >> 2),
  206. 0x00000000,
  207. (0x0e00 << 16) | (0xc2a4 >> 2),
  208. 0x00000000,
  209. (0x0e00 << 16) | (0xc2a8 >> 2),
  210. 0x00000000,
  211. (0x0e00 << 16) | (0xc2ac >> 2),
  212. 0x00000000,
  213. (0x0e00 << 16) | (0xc2b0 >> 2),
  214. 0x00000000,
  215. (0x0e00 << 16) | (0x301d0 >> 2),
  216. 0x00000000,
  217. (0x0e00 << 16) | (0x30238 >> 2),
  218. 0x00000000,
  219. (0x0e00 << 16) | (0x30250 >> 2),
  220. 0x00000000,
  221. (0x0e00 << 16) | (0x30254 >> 2),
  222. 0x00000000,
  223. (0x0e00 << 16) | (0x30258 >> 2),
  224. 0x00000000,
  225. (0x0e00 << 16) | (0x3025c >> 2),
  226. 0x00000000,
  227. (0x4e00 << 16) | (0xc900 >> 2),
  228. 0x00000000,
  229. (0x5e00 << 16) | (0xc900 >> 2),
  230. 0x00000000,
  231. (0x6e00 << 16) | (0xc900 >> 2),
  232. 0x00000000,
  233. (0x7e00 << 16) | (0xc900 >> 2),
  234. 0x00000000,
  235. (0x8e00 << 16) | (0xc900 >> 2),
  236. 0x00000000,
  237. (0x9e00 << 16) | (0xc900 >> 2),
  238. 0x00000000,
  239. (0xae00 << 16) | (0xc900 >> 2),
  240. 0x00000000,
  241. (0xbe00 << 16) | (0xc900 >> 2),
  242. 0x00000000,
  243. (0x4e00 << 16) | (0xc904 >> 2),
  244. 0x00000000,
  245. (0x5e00 << 16) | (0xc904 >> 2),
  246. 0x00000000,
  247. (0x6e00 << 16) | (0xc904 >> 2),
  248. 0x00000000,
  249. (0x7e00 << 16) | (0xc904 >> 2),
  250. 0x00000000,
  251. (0x8e00 << 16) | (0xc904 >> 2),
  252. 0x00000000,
  253. (0x9e00 << 16) | (0xc904 >> 2),
  254. 0x00000000,
  255. (0xae00 << 16) | (0xc904 >> 2),
  256. 0x00000000,
  257. (0xbe00 << 16) | (0xc904 >> 2),
  258. 0x00000000,
  259. (0x4e00 << 16) | (0xc908 >> 2),
  260. 0x00000000,
  261. (0x5e00 << 16) | (0xc908 >> 2),
  262. 0x00000000,
  263. (0x6e00 << 16) | (0xc908 >> 2),
  264. 0x00000000,
  265. (0x7e00 << 16) | (0xc908 >> 2),
  266. 0x00000000,
  267. (0x8e00 << 16) | (0xc908 >> 2),
  268. 0x00000000,
  269. (0x9e00 << 16) | (0xc908 >> 2),
  270. 0x00000000,
  271. (0xae00 << 16) | (0xc908 >> 2),
  272. 0x00000000,
  273. (0xbe00 << 16) | (0xc908 >> 2),
  274. 0x00000000,
  275. (0x4e00 << 16) | (0xc90c >> 2),
  276. 0x00000000,
  277. (0x5e00 << 16) | (0xc90c >> 2),
  278. 0x00000000,
  279. (0x6e00 << 16) | (0xc90c >> 2),
  280. 0x00000000,
  281. (0x7e00 << 16) | (0xc90c >> 2),
  282. 0x00000000,
  283. (0x8e00 << 16) | (0xc90c >> 2),
  284. 0x00000000,
  285. (0x9e00 << 16) | (0xc90c >> 2),
  286. 0x00000000,
  287. (0xae00 << 16) | (0xc90c >> 2),
  288. 0x00000000,
  289. (0xbe00 << 16) | (0xc90c >> 2),
  290. 0x00000000,
  291. (0x4e00 << 16) | (0xc910 >> 2),
  292. 0x00000000,
  293. (0x5e00 << 16) | (0xc910 >> 2),
  294. 0x00000000,
  295. (0x6e00 << 16) | (0xc910 >> 2),
  296. 0x00000000,
  297. (0x7e00 << 16) | (0xc910 >> 2),
  298. 0x00000000,
  299. (0x8e00 << 16) | (0xc910 >> 2),
  300. 0x00000000,
  301. (0x9e00 << 16) | (0xc910 >> 2),
  302. 0x00000000,
  303. (0xae00 << 16) | (0xc910 >> 2),
  304. 0x00000000,
  305. (0xbe00 << 16) | (0xc910 >> 2),
  306. 0x00000000,
  307. (0x0e00 << 16) | (0xc99c >> 2),
  308. 0x00000000,
  309. (0x0e00 << 16) | (0x9834 >> 2),
  310. 0x00000000,
  311. (0x0000 << 16) | (0x30f00 >> 2),
  312. 0x00000000,
  313. (0x0001 << 16) | (0x30f00 >> 2),
  314. 0x00000000,
  315. (0x0000 << 16) | (0x30f04 >> 2),
  316. 0x00000000,
  317. (0x0001 << 16) | (0x30f04 >> 2),
  318. 0x00000000,
  319. (0x0000 << 16) | (0x30f08 >> 2),
  320. 0x00000000,
  321. (0x0001 << 16) | (0x30f08 >> 2),
  322. 0x00000000,
  323. (0x0000 << 16) | (0x30f0c >> 2),
  324. 0x00000000,
  325. (0x0001 << 16) | (0x30f0c >> 2),
  326. 0x00000000,
  327. (0x0600 << 16) | (0x9b7c >> 2),
  328. 0x00000000,
  329. (0x0e00 << 16) | (0x8a14 >> 2),
  330. 0x00000000,
  331. (0x0e00 << 16) | (0x8a18 >> 2),
  332. 0x00000000,
  333. (0x0600 << 16) | (0x30a00 >> 2),
  334. 0x00000000,
  335. (0x0e00 << 16) | (0x8bf0 >> 2),
  336. 0x00000000,
  337. (0x0e00 << 16) | (0x8bcc >> 2),
  338. 0x00000000,
  339. (0x0e00 << 16) | (0x8b24 >> 2),
  340. 0x00000000,
  341. (0x0e00 << 16) | (0x30a04 >> 2),
  342. 0x00000000,
  343. (0x0600 << 16) | (0x30a10 >> 2),
  344. 0x00000000,
  345. (0x0600 << 16) | (0x30a14 >> 2),
  346. 0x00000000,
  347. (0x0600 << 16) | (0x30a18 >> 2),
  348. 0x00000000,
  349. (0x0600 << 16) | (0x30a2c >> 2),
  350. 0x00000000,
  351. (0x0e00 << 16) | (0xc700 >> 2),
  352. 0x00000000,
  353. (0x0e00 << 16) | (0xc704 >> 2),
  354. 0x00000000,
  355. (0x0e00 << 16) | (0xc708 >> 2),
  356. 0x00000000,
  357. (0x0e00 << 16) | (0xc768 >> 2),
  358. 0x00000000,
  359. (0x0400 << 16) | (0xc770 >> 2),
  360. 0x00000000,
  361. (0x0400 << 16) | (0xc774 >> 2),
  362. 0x00000000,
  363. (0x0400 << 16) | (0xc778 >> 2),
  364. 0x00000000,
  365. (0x0400 << 16) | (0xc77c >> 2),
  366. 0x00000000,
  367. (0x0400 << 16) | (0xc780 >> 2),
  368. 0x00000000,
  369. (0x0400 << 16) | (0xc784 >> 2),
  370. 0x00000000,
  371. (0x0400 << 16) | (0xc788 >> 2),
  372. 0x00000000,
  373. (0x0400 << 16) | (0xc78c >> 2),
  374. 0x00000000,
  375. (0x0400 << 16) | (0xc798 >> 2),
  376. 0x00000000,
  377. (0x0400 << 16) | (0xc79c >> 2),
  378. 0x00000000,
  379. (0x0400 << 16) | (0xc7a0 >> 2),
  380. 0x00000000,
  381. (0x0400 << 16) | (0xc7a4 >> 2),
  382. 0x00000000,
  383. (0x0400 << 16) | (0xc7a8 >> 2),
  384. 0x00000000,
  385. (0x0400 << 16) | (0xc7ac >> 2),
  386. 0x00000000,
  387. (0x0400 << 16) | (0xc7b0 >> 2),
  388. 0x00000000,
  389. (0x0400 << 16) | (0xc7b4 >> 2),
  390. 0x00000000,
  391. (0x0e00 << 16) | (0x9100 >> 2),
  392. 0x00000000,
  393. (0x0e00 << 16) | (0x3c010 >> 2),
  394. 0x00000000,
  395. (0x0e00 << 16) | (0x92a8 >> 2),
  396. 0x00000000,
  397. (0x0e00 << 16) | (0x92ac >> 2),
  398. 0x00000000,
  399. (0x0e00 << 16) | (0x92b4 >> 2),
  400. 0x00000000,
  401. (0x0e00 << 16) | (0x92b8 >> 2),
  402. 0x00000000,
  403. (0x0e00 << 16) | (0x92bc >> 2),
  404. 0x00000000,
  405. (0x0e00 << 16) | (0x92c0 >> 2),
  406. 0x00000000,
  407. (0x0e00 << 16) | (0x92c4 >> 2),
  408. 0x00000000,
  409. (0x0e00 << 16) | (0x92c8 >> 2),
  410. 0x00000000,
  411. (0x0e00 << 16) | (0x92cc >> 2),
  412. 0x00000000,
  413. (0x0e00 << 16) | (0x92d0 >> 2),
  414. 0x00000000,
  415. (0x0e00 << 16) | (0x8c00 >> 2),
  416. 0x00000000,
  417. (0x0e00 << 16) | (0x8c04 >> 2),
  418. 0x00000000,
  419. (0x0e00 << 16) | (0x8c20 >> 2),
  420. 0x00000000,
  421. (0x0e00 << 16) | (0x8c38 >> 2),
  422. 0x00000000,
  423. (0x0e00 << 16) | (0x8c3c >> 2),
  424. 0x00000000,
  425. (0x0e00 << 16) | (0xae00 >> 2),
  426. 0x00000000,
  427. (0x0e00 << 16) | (0x9604 >> 2),
  428. 0x00000000,
  429. (0x0e00 << 16) | (0xac08 >> 2),
  430. 0x00000000,
  431. (0x0e00 << 16) | (0xac0c >> 2),
  432. 0x00000000,
  433. (0x0e00 << 16) | (0xac10 >> 2),
  434. 0x00000000,
  435. (0x0e00 << 16) | (0xac14 >> 2),
  436. 0x00000000,
  437. (0x0e00 << 16) | (0xac58 >> 2),
  438. 0x00000000,
  439. (0x0e00 << 16) | (0xac68 >> 2),
  440. 0x00000000,
  441. (0x0e00 << 16) | (0xac6c >> 2),
  442. 0x00000000,
  443. (0x0e00 << 16) | (0xac70 >> 2),
  444. 0x00000000,
  445. (0x0e00 << 16) | (0xac74 >> 2),
  446. 0x00000000,
  447. (0x0e00 << 16) | (0xac78 >> 2),
  448. 0x00000000,
  449. (0x0e00 << 16) | (0xac7c >> 2),
  450. 0x00000000,
  451. (0x0e00 << 16) | (0xac80 >> 2),
  452. 0x00000000,
  453. (0x0e00 << 16) | (0xac84 >> 2),
  454. 0x00000000,
  455. (0x0e00 << 16) | (0xac88 >> 2),
  456. 0x00000000,
  457. (0x0e00 << 16) | (0xac8c >> 2),
  458. 0x00000000,
  459. (0x0e00 << 16) | (0x970c >> 2),
  460. 0x00000000,
  461. (0x0e00 << 16) | (0x9714 >> 2),
  462. 0x00000000,
  463. (0x0e00 << 16) | (0x9718 >> 2),
  464. 0x00000000,
  465. (0x0e00 << 16) | (0x971c >> 2),
  466. 0x00000000,
  467. (0x0e00 << 16) | (0x31068 >> 2),
  468. 0x00000000,
  469. (0x4e00 << 16) | (0x31068 >> 2),
  470. 0x00000000,
  471. (0x5e00 << 16) | (0x31068 >> 2),
  472. 0x00000000,
  473. (0x6e00 << 16) | (0x31068 >> 2),
  474. 0x00000000,
  475. (0x7e00 << 16) | (0x31068 >> 2),
  476. 0x00000000,
  477. (0x8e00 << 16) | (0x31068 >> 2),
  478. 0x00000000,
  479. (0x9e00 << 16) | (0x31068 >> 2),
  480. 0x00000000,
  481. (0xae00 << 16) | (0x31068 >> 2),
  482. 0x00000000,
  483. (0xbe00 << 16) | (0x31068 >> 2),
  484. 0x00000000,
  485. (0x0e00 << 16) | (0xcd10 >> 2),
  486. 0x00000000,
  487. (0x0e00 << 16) | (0xcd14 >> 2),
  488. 0x00000000,
  489. (0x0e00 << 16) | (0x88b0 >> 2),
  490. 0x00000000,
  491. (0x0e00 << 16) | (0x88b4 >> 2),
  492. 0x00000000,
  493. (0x0e00 << 16) | (0x88b8 >> 2),
  494. 0x00000000,
  495. (0x0e00 << 16) | (0x88bc >> 2),
  496. 0x00000000,
  497. (0x0400 << 16) | (0x89c0 >> 2),
  498. 0x00000000,
  499. (0x0e00 << 16) | (0x88c4 >> 2),
  500. 0x00000000,
  501. (0x0e00 << 16) | (0x88c8 >> 2),
  502. 0x00000000,
  503. (0x0e00 << 16) | (0x88d0 >> 2),
  504. 0x00000000,
  505. (0x0e00 << 16) | (0x88d4 >> 2),
  506. 0x00000000,
  507. (0x0e00 << 16) | (0x88d8 >> 2),
  508. 0x00000000,
  509. (0x0e00 << 16) | (0x8980 >> 2),
  510. 0x00000000,
  511. (0x0e00 << 16) | (0x30938 >> 2),
  512. 0x00000000,
  513. (0x0e00 << 16) | (0x3093c >> 2),
  514. 0x00000000,
  515. (0x0e00 << 16) | (0x30940 >> 2),
  516. 0x00000000,
  517. (0x0e00 << 16) | (0x89a0 >> 2),
  518. 0x00000000,
  519. (0x0e00 << 16) | (0x30900 >> 2),
  520. 0x00000000,
  521. (0x0e00 << 16) | (0x30904 >> 2),
  522. 0x00000000,
  523. (0x0e00 << 16) | (0x89b4 >> 2),
  524. 0x00000000,
  525. (0x0e00 << 16) | (0x3c210 >> 2),
  526. 0x00000000,
  527. (0x0e00 << 16) | (0x3c214 >> 2),
  528. 0x00000000,
  529. (0x0e00 << 16) | (0x3c218 >> 2),
  530. 0x00000000,
  531. (0x0e00 << 16) | (0x8904 >> 2),
  532. 0x00000000,
  533. 0x5,
  534. (0x0e00 << 16) | (0x8c28 >> 2),
  535. (0x0e00 << 16) | (0x8c2c >> 2),
  536. (0x0e00 << 16) | (0x8c30 >> 2),
  537. (0x0e00 << 16) | (0x8c34 >> 2),
  538. (0x0e00 << 16) | (0x9600 >> 2),
  539. };
  540. static const u32 kalindi_rlc_save_restore_register_list[] =
  541. {
  542. (0x0e00 << 16) | (0xc12c >> 2),
  543. 0x00000000,
  544. (0x0e00 << 16) | (0xc140 >> 2),
  545. 0x00000000,
  546. (0x0e00 << 16) | (0xc150 >> 2),
  547. 0x00000000,
  548. (0x0e00 << 16) | (0xc15c >> 2),
  549. 0x00000000,
  550. (0x0e00 << 16) | (0xc168 >> 2),
  551. 0x00000000,
  552. (0x0e00 << 16) | (0xc170 >> 2),
  553. 0x00000000,
  554. (0x0e00 << 16) | (0xc204 >> 2),
  555. 0x00000000,
  556. (0x0e00 << 16) | (0xc2b4 >> 2),
  557. 0x00000000,
  558. (0x0e00 << 16) | (0xc2b8 >> 2),
  559. 0x00000000,
  560. (0x0e00 << 16) | (0xc2bc >> 2),
  561. 0x00000000,
  562. (0x0e00 << 16) | (0xc2c0 >> 2),
  563. 0x00000000,
  564. (0x0e00 << 16) | (0x8228 >> 2),
  565. 0x00000000,
  566. (0x0e00 << 16) | (0x829c >> 2),
  567. 0x00000000,
  568. (0x0e00 << 16) | (0x869c >> 2),
  569. 0x00000000,
  570. (0x0600 << 16) | (0x98f4 >> 2),
  571. 0x00000000,
  572. (0x0e00 << 16) | (0x98f8 >> 2),
  573. 0x00000000,
  574. (0x0e00 << 16) | (0x9900 >> 2),
  575. 0x00000000,
  576. (0x0e00 << 16) | (0xc260 >> 2),
  577. 0x00000000,
  578. (0x0e00 << 16) | (0x90e8 >> 2),
  579. 0x00000000,
  580. (0x0e00 << 16) | (0x3c000 >> 2),
  581. 0x00000000,
  582. (0x0e00 << 16) | (0x3c00c >> 2),
  583. 0x00000000,
  584. (0x0e00 << 16) | (0x8c1c >> 2),
  585. 0x00000000,
  586. (0x0e00 << 16) | (0x9700 >> 2),
  587. 0x00000000,
  588. (0x0e00 << 16) | (0xcd20 >> 2),
  589. 0x00000000,
  590. (0x4e00 << 16) | (0xcd20 >> 2),
  591. 0x00000000,
  592. (0x5e00 << 16) | (0xcd20 >> 2),
  593. 0x00000000,
  594. (0x6e00 << 16) | (0xcd20 >> 2),
  595. 0x00000000,
  596. (0x7e00 << 16) | (0xcd20 >> 2),
  597. 0x00000000,
  598. (0x0e00 << 16) | (0x89bc >> 2),
  599. 0x00000000,
  600. (0x0e00 << 16) | (0x8900 >> 2),
  601. 0x00000000,
  602. 0x3,
  603. (0x0e00 << 16) | (0xc130 >> 2),
  604. 0x00000000,
  605. (0x0e00 << 16) | (0xc134 >> 2),
  606. 0x00000000,
  607. (0x0e00 << 16) | (0xc1fc >> 2),
  608. 0x00000000,
  609. (0x0e00 << 16) | (0xc208 >> 2),
  610. 0x00000000,
  611. (0x0e00 << 16) | (0xc264 >> 2),
  612. 0x00000000,
  613. (0x0e00 << 16) | (0xc268 >> 2),
  614. 0x00000000,
  615. (0x0e00 << 16) | (0xc26c >> 2),
  616. 0x00000000,
  617. (0x0e00 << 16) | (0xc270 >> 2),
  618. 0x00000000,
  619. (0x0e00 << 16) | (0xc274 >> 2),
  620. 0x00000000,
  621. (0x0e00 << 16) | (0xc28c >> 2),
  622. 0x00000000,
  623. (0x0e00 << 16) | (0xc290 >> 2),
  624. 0x00000000,
  625. (0x0e00 << 16) | (0xc294 >> 2),
  626. 0x00000000,
  627. (0x0e00 << 16) | (0xc298 >> 2),
  628. 0x00000000,
  629. (0x0e00 << 16) | (0xc2a0 >> 2),
  630. 0x00000000,
  631. (0x0e00 << 16) | (0xc2a4 >> 2),
  632. 0x00000000,
  633. (0x0e00 << 16) | (0xc2a8 >> 2),
  634. 0x00000000,
  635. (0x0e00 << 16) | (0xc2ac >> 2),
  636. 0x00000000,
  637. (0x0e00 << 16) | (0x301d0 >> 2),
  638. 0x00000000,
  639. (0x0e00 << 16) | (0x30238 >> 2),
  640. 0x00000000,
  641. (0x0e00 << 16) | (0x30250 >> 2),
  642. 0x00000000,
  643. (0x0e00 << 16) | (0x30254 >> 2),
  644. 0x00000000,
  645. (0x0e00 << 16) | (0x30258 >> 2),
  646. 0x00000000,
  647. (0x0e00 << 16) | (0x3025c >> 2),
  648. 0x00000000,
  649. (0x4e00 << 16) | (0xc900 >> 2),
  650. 0x00000000,
  651. (0x5e00 << 16) | (0xc900 >> 2),
  652. 0x00000000,
  653. (0x6e00 << 16) | (0xc900 >> 2),
  654. 0x00000000,
  655. (0x7e00 << 16) | (0xc900 >> 2),
  656. 0x00000000,
  657. (0x4e00 << 16) | (0xc904 >> 2),
  658. 0x00000000,
  659. (0x5e00 << 16) | (0xc904 >> 2),
  660. 0x00000000,
  661. (0x6e00 << 16) | (0xc904 >> 2),
  662. 0x00000000,
  663. (0x7e00 << 16) | (0xc904 >> 2),
  664. 0x00000000,
  665. (0x4e00 << 16) | (0xc908 >> 2),
  666. 0x00000000,
  667. (0x5e00 << 16) | (0xc908 >> 2),
  668. 0x00000000,
  669. (0x6e00 << 16) | (0xc908 >> 2),
  670. 0x00000000,
  671. (0x7e00 << 16) | (0xc908 >> 2),
  672. 0x00000000,
  673. (0x4e00 << 16) | (0xc90c >> 2),
  674. 0x00000000,
  675. (0x5e00 << 16) | (0xc90c >> 2),
  676. 0x00000000,
  677. (0x6e00 << 16) | (0xc90c >> 2),
  678. 0x00000000,
  679. (0x7e00 << 16) | (0xc90c >> 2),
  680. 0x00000000,
  681. (0x4e00 << 16) | (0xc910 >> 2),
  682. 0x00000000,
  683. (0x5e00 << 16) | (0xc910 >> 2),
  684. 0x00000000,
  685. (0x6e00 << 16) | (0xc910 >> 2),
  686. 0x00000000,
  687. (0x7e00 << 16) | (0xc910 >> 2),
  688. 0x00000000,
  689. (0x0e00 << 16) | (0xc99c >> 2),
  690. 0x00000000,
  691. (0x0e00 << 16) | (0x9834 >> 2),
  692. 0x00000000,
  693. (0x0000 << 16) | (0x30f00 >> 2),
  694. 0x00000000,
  695. (0x0000 << 16) | (0x30f04 >> 2),
  696. 0x00000000,
  697. (0x0000 << 16) | (0x30f08 >> 2),
  698. 0x00000000,
  699. (0x0000 << 16) | (0x30f0c >> 2),
  700. 0x00000000,
  701. (0x0600 << 16) | (0x9b7c >> 2),
  702. 0x00000000,
  703. (0x0e00 << 16) | (0x8a14 >> 2),
  704. 0x00000000,
  705. (0x0e00 << 16) | (0x8a18 >> 2),
  706. 0x00000000,
  707. (0x0600 << 16) | (0x30a00 >> 2),
  708. 0x00000000,
  709. (0x0e00 << 16) | (0x8bf0 >> 2),
  710. 0x00000000,
  711. (0x0e00 << 16) | (0x8bcc >> 2),
  712. 0x00000000,
  713. (0x0e00 << 16) | (0x8b24 >> 2),
  714. 0x00000000,
  715. (0x0e00 << 16) | (0x30a04 >> 2),
  716. 0x00000000,
  717. (0x0600 << 16) | (0x30a10 >> 2),
  718. 0x00000000,
  719. (0x0600 << 16) | (0x30a14 >> 2),
  720. 0x00000000,
  721. (0x0600 << 16) | (0x30a18 >> 2),
  722. 0x00000000,
  723. (0x0600 << 16) | (0x30a2c >> 2),
  724. 0x00000000,
  725. (0x0e00 << 16) | (0xc700 >> 2),
  726. 0x00000000,
  727. (0x0e00 << 16) | (0xc704 >> 2),
  728. 0x00000000,
  729. (0x0e00 << 16) | (0xc708 >> 2),
  730. 0x00000000,
  731. (0x0e00 << 16) | (0xc768 >> 2),
  732. 0x00000000,
  733. (0x0400 << 16) | (0xc770 >> 2),
  734. 0x00000000,
  735. (0x0400 << 16) | (0xc774 >> 2),
  736. 0x00000000,
  737. (0x0400 << 16) | (0xc798 >> 2),
  738. 0x00000000,
  739. (0x0400 << 16) | (0xc79c >> 2),
  740. 0x00000000,
  741. (0x0e00 << 16) | (0x9100 >> 2),
  742. 0x00000000,
  743. (0x0e00 << 16) | (0x3c010 >> 2),
  744. 0x00000000,
  745. (0x0e00 << 16) | (0x8c00 >> 2),
  746. 0x00000000,
  747. (0x0e00 << 16) | (0x8c04 >> 2),
  748. 0x00000000,
  749. (0x0e00 << 16) | (0x8c20 >> 2),
  750. 0x00000000,
  751. (0x0e00 << 16) | (0x8c38 >> 2),
  752. 0x00000000,
  753. (0x0e00 << 16) | (0x8c3c >> 2),
  754. 0x00000000,
  755. (0x0e00 << 16) | (0xae00 >> 2),
  756. 0x00000000,
  757. (0x0e00 << 16) | (0x9604 >> 2),
  758. 0x00000000,
  759. (0x0e00 << 16) | (0xac08 >> 2),
  760. 0x00000000,
  761. (0x0e00 << 16) | (0xac0c >> 2),
  762. 0x00000000,
  763. (0x0e00 << 16) | (0xac10 >> 2),
  764. 0x00000000,
  765. (0x0e00 << 16) | (0xac14 >> 2),
  766. 0x00000000,
  767. (0x0e00 << 16) | (0xac58 >> 2),
  768. 0x00000000,
  769. (0x0e00 << 16) | (0xac68 >> 2),
  770. 0x00000000,
  771. (0x0e00 << 16) | (0xac6c >> 2),
  772. 0x00000000,
  773. (0x0e00 << 16) | (0xac70 >> 2),
  774. 0x00000000,
  775. (0x0e00 << 16) | (0xac74 >> 2),
  776. 0x00000000,
  777. (0x0e00 << 16) | (0xac78 >> 2),
  778. 0x00000000,
  779. (0x0e00 << 16) | (0xac7c >> 2),
  780. 0x00000000,
  781. (0x0e00 << 16) | (0xac80 >> 2),
  782. 0x00000000,
  783. (0x0e00 << 16) | (0xac84 >> 2),
  784. 0x00000000,
  785. (0x0e00 << 16) | (0xac88 >> 2),
  786. 0x00000000,
  787. (0x0e00 << 16) | (0xac8c >> 2),
  788. 0x00000000,
  789. (0x0e00 << 16) | (0x970c >> 2),
  790. 0x00000000,
  791. (0x0e00 << 16) | (0x9714 >> 2),
  792. 0x00000000,
  793. (0x0e00 << 16) | (0x9718 >> 2),
  794. 0x00000000,
  795. (0x0e00 << 16) | (0x971c >> 2),
  796. 0x00000000,
  797. (0x0e00 << 16) | (0x31068 >> 2),
  798. 0x00000000,
  799. (0x4e00 << 16) | (0x31068 >> 2),
  800. 0x00000000,
  801. (0x5e00 << 16) | (0x31068 >> 2),
  802. 0x00000000,
  803. (0x6e00 << 16) | (0x31068 >> 2),
  804. 0x00000000,
  805. (0x7e00 << 16) | (0x31068 >> 2),
  806. 0x00000000,
  807. (0x0e00 << 16) | (0xcd10 >> 2),
  808. 0x00000000,
  809. (0x0e00 << 16) | (0xcd14 >> 2),
  810. 0x00000000,
  811. (0x0e00 << 16) | (0x88b0 >> 2),
  812. 0x00000000,
  813. (0x0e00 << 16) | (0x88b4 >> 2),
  814. 0x00000000,
  815. (0x0e00 << 16) | (0x88b8 >> 2),
  816. 0x00000000,
  817. (0x0e00 << 16) | (0x88bc >> 2),
  818. 0x00000000,
  819. (0x0400 << 16) | (0x89c0 >> 2),
  820. 0x00000000,
  821. (0x0e00 << 16) | (0x88c4 >> 2),
  822. 0x00000000,
  823. (0x0e00 << 16) | (0x88c8 >> 2),
  824. 0x00000000,
  825. (0x0e00 << 16) | (0x88d0 >> 2),
  826. 0x00000000,
  827. (0x0e00 << 16) | (0x88d4 >> 2),
  828. 0x00000000,
  829. (0x0e00 << 16) | (0x88d8 >> 2),
  830. 0x00000000,
  831. (0x0e00 << 16) | (0x8980 >> 2),
  832. 0x00000000,
  833. (0x0e00 << 16) | (0x30938 >> 2),
  834. 0x00000000,
  835. (0x0e00 << 16) | (0x3093c >> 2),
  836. 0x00000000,
  837. (0x0e00 << 16) | (0x30940 >> 2),
  838. 0x00000000,
  839. (0x0e00 << 16) | (0x89a0 >> 2),
  840. 0x00000000,
  841. (0x0e00 << 16) | (0x30900 >> 2),
  842. 0x00000000,
  843. (0x0e00 << 16) | (0x30904 >> 2),
  844. 0x00000000,
  845. (0x0e00 << 16) | (0x89b4 >> 2),
  846. 0x00000000,
  847. (0x0e00 << 16) | (0x3e1fc >> 2),
  848. 0x00000000,
  849. (0x0e00 << 16) | (0x3c210 >> 2),
  850. 0x00000000,
  851. (0x0e00 << 16) | (0x3c214 >> 2),
  852. 0x00000000,
  853. (0x0e00 << 16) | (0x3c218 >> 2),
  854. 0x00000000,
  855. (0x0e00 << 16) | (0x8904 >> 2),
  856. 0x00000000,
  857. 0x5,
  858. (0x0e00 << 16) | (0x8c28 >> 2),
  859. (0x0e00 << 16) | (0x8c2c >> 2),
  860. (0x0e00 << 16) | (0x8c30 >> 2),
  861. (0x0e00 << 16) | (0x8c34 >> 2),
  862. (0x0e00 << 16) | (0x9600 >> 2),
  863. };
  864. static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev);
  865. static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
  866. static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev);
  867. static void gfx_v7_0_init_pg(struct amdgpu_device *adev);
  868. static void gfx_v7_0_get_cu_info(struct amdgpu_device *adev);
  869. /*
  870. * Core functions
  871. */
  872. /**
  873. * gfx_v7_0_init_microcode - load ucode images from disk
  874. *
  875. * @adev: amdgpu_device pointer
  876. *
  877. * Use the firmware interface to load the ucode images into
  878. * the driver (not loaded into hw).
  879. * Returns 0 on success, error on failure.
  880. */
  881. static int gfx_v7_0_init_microcode(struct amdgpu_device *adev)
  882. {
  883. const char *chip_name;
  884. char fw_name[30];
  885. int err;
  886. DRM_DEBUG("\n");
  887. switch (adev->asic_type) {
  888. case CHIP_BONAIRE:
  889. chip_name = "bonaire";
  890. break;
  891. case CHIP_HAWAII:
  892. chip_name = "hawaii";
  893. break;
  894. case CHIP_KAVERI:
  895. chip_name = "kaveri";
  896. break;
  897. case CHIP_KABINI:
  898. chip_name = "kabini";
  899. break;
  900. case CHIP_MULLINS:
  901. chip_name = "mullins";
  902. break;
  903. default: BUG();
  904. }
  905. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  906. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  907. if (err)
  908. goto out;
  909. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  910. if (err)
  911. goto out;
  912. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  913. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  914. if (err)
  915. goto out;
  916. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  917. if (err)
  918. goto out;
  919. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  920. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  921. if (err)
  922. goto out;
  923. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  924. if (err)
  925. goto out;
  926. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  927. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  928. if (err)
  929. goto out;
  930. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  931. if (err)
  932. goto out;
  933. if (adev->asic_type == CHIP_KAVERI) {
  934. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec2.bin", chip_name);
  935. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  936. if (err)
  937. goto out;
  938. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  939. if (err)
  940. goto out;
  941. }
  942. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  943. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  944. if (err)
  945. goto out;
  946. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  947. out:
  948. if (err) {
  949. printk(KERN_ERR
  950. "gfx7: Failed to load firmware \"%s\"\n",
  951. fw_name);
  952. release_firmware(adev->gfx.pfp_fw);
  953. adev->gfx.pfp_fw = NULL;
  954. release_firmware(adev->gfx.me_fw);
  955. adev->gfx.me_fw = NULL;
  956. release_firmware(adev->gfx.ce_fw);
  957. adev->gfx.ce_fw = NULL;
  958. release_firmware(adev->gfx.mec_fw);
  959. adev->gfx.mec_fw = NULL;
  960. release_firmware(adev->gfx.mec2_fw);
  961. adev->gfx.mec2_fw = NULL;
  962. release_firmware(adev->gfx.rlc_fw);
  963. adev->gfx.rlc_fw = NULL;
  964. }
  965. return err;
  966. }
  967. static void gfx_v7_0_free_microcode(struct amdgpu_device *adev)
  968. {
  969. release_firmware(adev->gfx.pfp_fw);
  970. adev->gfx.pfp_fw = NULL;
  971. release_firmware(adev->gfx.me_fw);
  972. adev->gfx.me_fw = NULL;
  973. release_firmware(adev->gfx.ce_fw);
  974. adev->gfx.ce_fw = NULL;
  975. release_firmware(adev->gfx.mec_fw);
  976. adev->gfx.mec_fw = NULL;
  977. release_firmware(adev->gfx.mec2_fw);
  978. adev->gfx.mec2_fw = NULL;
  979. release_firmware(adev->gfx.rlc_fw);
  980. adev->gfx.rlc_fw = NULL;
  981. }
  982. /**
  983. * gfx_v7_0_tiling_mode_table_init - init the hw tiling table
  984. *
  985. * @adev: amdgpu_device pointer
  986. *
  987. * Starting with SI, the tiling setup is done globally in a
  988. * set of 32 tiling modes. Rather than selecting each set of
  989. * parameters per surface as on older asics, we just select
  990. * which index in the tiling table we want to use, and the
  991. * surface uses those parameters (CIK).
  992. */
  993. static void gfx_v7_0_tiling_mode_table_init(struct amdgpu_device *adev)
  994. {
  995. const u32 num_tile_mode_states =
  996. ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  997. const u32 num_secondary_tile_mode_states =
  998. ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  999. u32 reg_offset, split_equal_to_row_size;
  1000. uint32_t *tile, *macrotile;
  1001. tile = adev->gfx.config.tile_mode_array;
  1002. macrotile = adev->gfx.config.macrotile_mode_array;
  1003. switch (adev->gfx.config.mem_row_size_in_kb) {
  1004. case 1:
  1005. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  1006. break;
  1007. case 2:
  1008. default:
  1009. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  1010. break;
  1011. case 4:
  1012. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  1013. break;
  1014. }
  1015. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1016. tile[reg_offset] = 0;
  1017. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1018. macrotile[reg_offset] = 0;
  1019. switch (adev->asic_type) {
  1020. case CHIP_BONAIRE:
  1021. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1022. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1023. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1024. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1025. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1026. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1027. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1028. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1029. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1030. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1031. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1032. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1033. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1034. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1035. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1036. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1037. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1038. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1039. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1040. TILE_SPLIT(split_equal_to_row_size));
  1041. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1042. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1043. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1044. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1045. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1046. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1047. TILE_SPLIT(split_equal_to_row_size));
  1048. tile[7] = (TILE_SPLIT(split_equal_to_row_size));
  1049. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1050. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  1051. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1052. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1053. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1054. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1055. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1056. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1057. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1058. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1059. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1060. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1061. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1062. tile[12] = (TILE_SPLIT(split_equal_to_row_size));
  1063. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1064. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1065. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1066. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1067. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1068. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1069. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1070. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1071. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1072. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1073. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1074. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1075. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1076. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1077. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1078. tile[17] = (TILE_SPLIT(split_equal_to_row_size));
  1079. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1080. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1081. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1082. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1083. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1084. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1085. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1086. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1087. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1088. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1089. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1090. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1091. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1092. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1093. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1094. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1095. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1096. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1098. tile[23] = (TILE_SPLIT(split_equal_to_row_size));
  1099. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1100. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1101. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1102. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1103. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1104. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1105. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1106. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1107. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1108. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1109. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1110. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1111. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1112. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1113. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1114. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1115. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1116. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1117. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1118. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1119. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1120. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1121. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1122. tile[30] = (TILE_SPLIT(split_equal_to_row_size));
  1123. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1124. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1125. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1126. NUM_BANKS(ADDR_SURF_16_BANK));
  1127. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1128. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1129. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1130. NUM_BANKS(ADDR_SURF_16_BANK));
  1131. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1132. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1133. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1134. NUM_BANKS(ADDR_SURF_16_BANK));
  1135. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1136. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1137. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1138. NUM_BANKS(ADDR_SURF_16_BANK));
  1139. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1140. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1141. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1142. NUM_BANKS(ADDR_SURF_16_BANK));
  1143. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1144. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1145. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1146. NUM_BANKS(ADDR_SURF_8_BANK));
  1147. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1148. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1149. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1150. NUM_BANKS(ADDR_SURF_4_BANK));
  1151. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1152. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1153. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1154. NUM_BANKS(ADDR_SURF_16_BANK));
  1155. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1156. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1157. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1158. NUM_BANKS(ADDR_SURF_16_BANK));
  1159. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1160. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1161. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1162. NUM_BANKS(ADDR_SURF_16_BANK));
  1163. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1164. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1165. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1166. NUM_BANKS(ADDR_SURF_16_BANK));
  1167. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1168. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1169. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1170. NUM_BANKS(ADDR_SURF_16_BANK));
  1171. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1172. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1173. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1174. NUM_BANKS(ADDR_SURF_8_BANK));
  1175. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1176. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1177. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1178. NUM_BANKS(ADDR_SURF_4_BANK));
  1179. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1180. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1181. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1182. if (reg_offset != 7)
  1183. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1184. break;
  1185. case CHIP_HAWAII:
  1186. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1187. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1188. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1189. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1190. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1191. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1192. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1193. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1194. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1195. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1196. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1197. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1198. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1199. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1200. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1201. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1202. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1203. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1204. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1205. TILE_SPLIT(split_equal_to_row_size));
  1206. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1207. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1208. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1209. TILE_SPLIT(split_equal_to_row_size));
  1210. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1211. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1212. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1213. TILE_SPLIT(split_equal_to_row_size));
  1214. tile[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1215. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1216. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1217. TILE_SPLIT(split_equal_to_row_size));
  1218. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1219. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  1220. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1221. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1222. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1223. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1224. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1225. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1226. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1227. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1228. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1229. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1230. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1231. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1232. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1233. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1234. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1235. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1236. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1237. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1238. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1239. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1240. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1241. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1242. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1243. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1244. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1245. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1246. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1247. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1248. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1249. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1250. tile[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1251. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1252. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1253. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1254. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1255. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1256. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1257. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1258. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1259. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1260. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
  1261. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1262. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1263. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1264. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1265. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1266. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1267. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1268. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1269. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1270. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1271. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1272. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1273. tile[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1274. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1275. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1276. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1277. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1278. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1279. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1280. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1281. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1282. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1283. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1284. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1285. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1286. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1287. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1288. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1289. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1290. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1291. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1292. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1293. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1294. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1295. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1296. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1297. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1298. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1299. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1300. tile[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1301. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1302. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1303. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1304. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1305. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1306. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1307. NUM_BANKS(ADDR_SURF_16_BANK));
  1308. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1309. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1310. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1311. NUM_BANKS(ADDR_SURF_16_BANK));
  1312. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1313. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1314. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1315. NUM_BANKS(ADDR_SURF_16_BANK));
  1316. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1317. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1318. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1319. NUM_BANKS(ADDR_SURF_16_BANK));
  1320. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1321. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1322. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1323. NUM_BANKS(ADDR_SURF_8_BANK));
  1324. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1325. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1326. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1327. NUM_BANKS(ADDR_SURF_4_BANK));
  1328. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1329. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1330. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1331. NUM_BANKS(ADDR_SURF_4_BANK));
  1332. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1333. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1334. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1335. NUM_BANKS(ADDR_SURF_16_BANK));
  1336. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1337. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1338. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1339. NUM_BANKS(ADDR_SURF_16_BANK));
  1340. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1341. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1342. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1343. NUM_BANKS(ADDR_SURF_16_BANK));
  1344. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1345. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1346. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1347. NUM_BANKS(ADDR_SURF_8_BANK));
  1348. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1349. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1350. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1351. NUM_BANKS(ADDR_SURF_16_BANK));
  1352. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1353. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1354. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1355. NUM_BANKS(ADDR_SURF_8_BANK));
  1356. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1357. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1358. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1359. NUM_BANKS(ADDR_SURF_4_BANK));
  1360. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1361. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1362. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1363. if (reg_offset != 7)
  1364. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1365. break;
  1366. case CHIP_KABINI:
  1367. case CHIP_KAVERI:
  1368. case CHIP_MULLINS:
  1369. default:
  1370. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1371. PIPE_CONFIG(ADDR_SURF_P2) |
  1372. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1373. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1374. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1375. PIPE_CONFIG(ADDR_SURF_P2) |
  1376. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1377. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1378. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1379. PIPE_CONFIG(ADDR_SURF_P2) |
  1380. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1381. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1382. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1383. PIPE_CONFIG(ADDR_SURF_P2) |
  1384. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1385. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1386. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1387. PIPE_CONFIG(ADDR_SURF_P2) |
  1388. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1389. TILE_SPLIT(split_equal_to_row_size));
  1390. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1391. PIPE_CONFIG(ADDR_SURF_P2) |
  1392. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1393. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1394. PIPE_CONFIG(ADDR_SURF_P2) |
  1395. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1396. TILE_SPLIT(split_equal_to_row_size));
  1397. tile[7] = (TILE_SPLIT(split_equal_to_row_size));
  1398. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1399. PIPE_CONFIG(ADDR_SURF_P2));
  1400. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1401. PIPE_CONFIG(ADDR_SURF_P2) |
  1402. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1403. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1404. PIPE_CONFIG(ADDR_SURF_P2) |
  1405. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1406. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1407. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1408. PIPE_CONFIG(ADDR_SURF_P2) |
  1409. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1410. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1411. tile[12] = (TILE_SPLIT(split_equal_to_row_size));
  1412. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1413. PIPE_CONFIG(ADDR_SURF_P2) |
  1414. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1415. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1416. PIPE_CONFIG(ADDR_SURF_P2) |
  1417. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1418. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1419. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1420. PIPE_CONFIG(ADDR_SURF_P2) |
  1421. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1422. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1423. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1424. PIPE_CONFIG(ADDR_SURF_P2) |
  1425. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1426. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1427. tile[17] = (TILE_SPLIT(split_equal_to_row_size));
  1428. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1429. PIPE_CONFIG(ADDR_SURF_P2) |
  1430. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1431. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1432. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1433. PIPE_CONFIG(ADDR_SURF_P2) |
  1434. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
  1435. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1436. PIPE_CONFIG(ADDR_SURF_P2) |
  1437. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1438. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1439. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1440. PIPE_CONFIG(ADDR_SURF_P2) |
  1441. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1442. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1443. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1444. PIPE_CONFIG(ADDR_SURF_P2) |
  1445. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1446. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1447. tile[23] = (TILE_SPLIT(split_equal_to_row_size));
  1448. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1449. PIPE_CONFIG(ADDR_SURF_P2) |
  1450. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1451. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1452. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1453. PIPE_CONFIG(ADDR_SURF_P2) |
  1454. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1455. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1456. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1457. PIPE_CONFIG(ADDR_SURF_P2) |
  1458. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1459. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1460. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1461. PIPE_CONFIG(ADDR_SURF_P2) |
  1462. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1463. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1464. PIPE_CONFIG(ADDR_SURF_P2) |
  1465. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1466. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1467. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1468. PIPE_CONFIG(ADDR_SURF_P2) |
  1469. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1470. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1471. tile[30] = (TILE_SPLIT(split_equal_to_row_size));
  1472. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1473. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1474. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1475. NUM_BANKS(ADDR_SURF_8_BANK));
  1476. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1477. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1478. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1479. NUM_BANKS(ADDR_SURF_8_BANK));
  1480. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1481. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1482. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1483. NUM_BANKS(ADDR_SURF_8_BANK));
  1484. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1485. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1486. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1487. NUM_BANKS(ADDR_SURF_8_BANK));
  1488. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1489. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1490. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1491. NUM_BANKS(ADDR_SURF_8_BANK));
  1492. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1493. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1494. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1495. NUM_BANKS(ADDR_SURF_8_BANK));
  1496. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1497. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1498. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1499. NUM_BANKS(ADDR_SURF_8_BANK));
  1500. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1501. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1502. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1503. NUM_BANKS(ADDR_SURF_16_BANK));
  1504. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1505. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1506. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1507. NUM_BANKS(ADDR_SURF_16_BANK));
  1508. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1509. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1510. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1511. NUM_BANKS(ADDR_SURF_16_BANK));
  1512. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1513. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1514. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1515. NUM_BANKS(ADDR_SURF_16_BANK));
  1516. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1517. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1518. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1519. NUM_BANKS(ADDR_SURF_16_BANK));
  1520. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1521. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1522. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1523. NUM_BANKS(ADDR_SURF_16_BANK));
  1524. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1525. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1526. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1527. NUM_BANKS(ADDR_SURF_8_BANK));
  1528. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1529. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1530. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1531. if (reg_offset != 7)
  1532. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1533. break;
  1534. }
  1535. }
  1536. /**
  1537. * gfx_v7_0_select_se_sh - select which SE, SH to address
  1538. *
  1539. * @adev: amdgpu_device pointer
  1540. * @se_num: shader engine to address
  1541. * @sh_num: sh block to address
  1542. *
  1543. * Select which SE, SH combinations to address. Certain
  1544. * registers are instanced per SE or SH. 0xffffffff means
  1545. * broadcast to all SEs or SHs (CIK).
  1546. */
  1547. static void gfx_v7_0_select_se_sh(struct amdgpu_device *adev,
  1548. u32 se_num, u32 sh_num, u32 instance)
  1549. {
  1550. u32 data;
  1551. if (instance == 0xffffffff)
  1552. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1553. else
  1554. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1555. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1556. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1557. GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
  1558. else if (se_num == 0xffffffff)
  1559. data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
  1560. (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
  1561. else if (sh_num == 0xffffffff)
  1562. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1563. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1564. else
  1565. data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
  1566. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1567. WREG32(mmGRBM_GFX_INDEX, data);
  1568. }
  1569. /**
  1570. * gfx_v7_0_create_bitmask - create a bitmask
  1571. *
  1572. * @bit_width: length of the mask
  1573. *
  1574. * create a variable length bit mask (CIK).
  1575. * Returns the bitmask.
  1576. */
  1577. static u32 gfx_v7_0_create_bitmask(u32 bit_width)
  1578. {
  1579. return (u32)((1ULL << bit_width) - 1);
  1580. }
  1581. /**
  1582. * gfx_v7_0_get_rb_active_bitmap - computes the mask of enabled RBs
  1583. *
  1584. * @adev: amdgpu_device pointer
  1585. *
  1586. * Calculates the bitmask of enabled RBs (CIK).
  1587. * Returns the enabled RB bitmask.
  1588. */
  1589. static u32 gfx_v7_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1590. {
  1591. u32 data, mask;
  1592. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  1593. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1594. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1595. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1596. mask = gfx_v7_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  1597. adev->gfx.config.max_sh_per_se);
  1598. return (~data) & mask;
  1599. }
  1600. /**
  1601. * gfx_v7_0_setup_rb - setup the RBs on the asic
  1602. *
  1603. * @adev: amdgpu_device pointer
  1604. * @se_num: number of SEs (shader engines) for the asic
  1605. * @sh_per_se: number of SH blocks per SE for the asic
  1606. *
  1607. * Configures per-SE/SH RB registers (CIK).
  1608. */
  1609. static void gfx_v7_0_setup_rb(struct amdgpu_device *adev)
  1610. {
  1611. int i, j;
  1612. u32 data;
  1613. u32 active_rbs = 0;
  1614. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1615. adev->gfx.config.max_sh_per_se;
  1616. mutex_lock(&adev->grbm_idx_mutex);
  1617. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1618. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1619. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  1620. data = gfx_v7_0_get_rb_active_bitmap(adev);
  1621. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1622. rb_bitmap_width_per_sh);
  1623. }
  1624. }
  1625. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1626. mutex_unlock(&adev->grbm_idx_mutex);
  1627. adev->gfx.config.backend_enable_mask = active_rbs;
  1628. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1629. }
  1630. /**
  1631. * gmc_v7_0_init_compute_vmid - gart enable
  1632. *
  1633. * @rdev: amdgpu_device pointer
  1634. *
  1635. * Initialize compute vmid sh_mem registers
  1636. *
  1637. */
  1638. #define DEFAULT_SH_MEM_BASES (0x6000)
  1639. #define FIRST_COMPUTE_VMID (8)
  1640. #define LAST_COMPUTE_VMID (16)
  1641. static void gmc_v7_0_init_compute_vmid(struct amdgpu_device *adev)
  1642. {
  1643. int i;
  1644. uint32_t sh_mem_config;
  1645. uint32_t sh_mem_bases;
  1646. /*
  1647. * Configure apertures:
  1648. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1649. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1650. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1651. */
  1652. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1653. sh_mem_config = SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1654. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1655. sh_mem_config |= MTYPE_NONCACHED << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT;
  1656. mutex_lock(&adev->srbm_mutex);
  1657. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1658. cik_srbm_select(adev, 0, 0, 0, i);
  1659. /* CP and shaders */
  1660. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  1661. WREG32(mmSH_MEM_APE1_BASE, 1);
  1662. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1663. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  1664. }
  1665. cik_srbm_select(adev, 0, 0, 0, 0);
  1666. mutex_unlock(&adev->srbm_mutex);
  1667. }
  1668. /**
  1669. * gfx_v7_0_gpu_init - setup the 3D engine
  1670. *
  1671. * @adev: amdgpu_device pointer
  1672. *
  1673. * Configures the 3D engine and tiling configuration
  1674. * registers so that the 3D engine is usable.
  1675. */
  1676. static void gfx_v7_0_gpu_init(struct amdgpu_device *adev)
  1677. {
  1678. u32 tmp, sh_mem_cfg;
  1679. int i;
  1680. WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
  1681. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  1682. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  1683. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  1684. gfx_v7_0_tiling_mode_table_init(adev);
  1685. gfx_v7_0_setup_rb(adev);
  1686. gfx_v7_0_get_cu_info(adev);
  1687. /* set HW defaults for 3D engine */
  1688. WREG32(mmCP_MEQ_THRESHOLDS,
  1689. (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
  1690. (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
  1691. mutex_lock(&adev->grbm_idx_mutex);
  1692. /*
  1693. * making sure that the following register writes will be broadcasted
  1694. * to all the shaders
  1695. */
  1696. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1697. /* XXX SH_MEM regs */
  1698. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1699. sh_mem_cfg = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1700. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1701. mutex_lock(&adev->srbm_mutex);
  1702. for (i = 0; i < 16; i++) {
  1703. cik_srbm_select(adev, 0, 0, 0, i);
  1704. /* CP and shaders */
  1705. WREG32(mmSH_MEM_CONFIG, sh_mem_cfg);
  1706. WREG32(mmSH_MEM_APE1_BASE, 1);
  1707. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1708. WREG32(mmSH_MEM_BASES, 0);
  1709. }
  1710. cik_srbm_select(adev, 0, 0, 0, 0);
  1711. mutex_unlock(&adev->srbm_mutex);
  1712. gmc_v7_0_init_compute_vmid(adev);
  1713. WREG32(mmSX_DEBUG_1, 0x20);
  1714. WREG32(mmTA_CNTL_AUX, 0x00010000);
  1715. tmp = RREG32(mmSPI_CONFIG_CNTL);
  1716. tmp |= 0x03000000;
  1717. WREG32(mmSPI_CONFIG_CNTL, tmp);
  1718. WREG32(mmSQ_CONFIG, 1);
  1719. WREG32(mmDB_DEBUG, 0);
  1720. tmp = RREG32(mmDB_DEBUG2) & ~0xf00fffff;
  1721. tmp |= 0x00000400;
  1722. WREG32(mmDB_DEBUG2, tmp);
  1723. tmp = RREG32(mmDB_DEBUG3) & ~0x0002021c;
  1724. tmp |= 0x00020200;
  1725. WREG32(mmDB_DEBUG3, tmp);
  1726. tmp = RREG32(mmCB_HW_CONTROL) & ~0x00010000;
  1727. tmp |= 0x00018208;
  1728. WREG32(mmCB_HW_CONTROL, tmp);
  1729. WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
  1730. WREG32(mmPA_SC_FIFO_SIZE,
  1731. ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1732. (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1733. (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1734. (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
  1735. WREG32(mmVGT_NUM_INSTANCES, 1);
  1736. WREG32(mmCP_PERFMON_CNTL, 0);
  1737. WREG32(mmSQ_CONFIG, 0);
  1738. WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS,
  1739. ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
  1740. (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
  1741. WREG32(mmVGT_CACHE_INVALIDATION,
  1742. (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
  1743. (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
  1744. WREG32(mmVGT_GS_VERTEX_REUSE, 16);
  1745. WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
  1746. WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
  1747. (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
  1748. WREG32(mmPA_SC_ENHANCE, PA_SC_ENHANCE__ENABLE_PA_SC_OUT_OF_ORDER_MASK);
  1749. mutex_unlock(&adev->grbm_idx_mutex);
  1750. udelay(50);
  1751. }
  1752. /*
  1753. * GPU scratch registers helpers function.
  1754. */
  1755. /**
  1756. * gfx_v7_0_scratch_init - setup driver info for CP scratch regs
  1757. *
  1758. * @adev: amdgpu_device pointer
  1759. *
  1760. * Set up the number and offset of the CP scratch registers.
  1761. * NOTE: use of CP scratch registers is a legacy inferface and
  1762. * is not used by default on newer asics (r6xx+). On newer asics,
  1763. * memory buffers are used for fences rather than scratch regs.
  1764. */
  1765. static void gfx_v7_0_scratch_init(struct amdgpu_device *adev)
  1766. {
  1767. int i;
  1768. adev->gfx.scratch.num_reg = 7;
  1769. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  1770. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  1771. adev->gfx.scratch.free[i] = true;
  1772. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  1773. }
  1774. }
  1775. /**
  1776. * gfx_v7_0_ring_test_ring - basic gfx ring test
  1777. *
  1778. * @adev: amdgpu_device pointer
  1779. * @ring: amdgpu_ring structure holding ring information
  1780. *
  1781. * Allocate a scratch register and write to it using the gfx ring (CIK).
  1782. * Provides a basic gfx ring test to verify that the ring is working.
  1783. * Used by gfx_v7_0_cp_gfx_resume();
  1784. * Returns 0 on success, error on failure.
  1785. */
  1786. static int gfx_v7_0_ring_test_ring(struct amdgpu_ring *ring)
  1787. {
  1788. struct amdgpu_device *adev = ring->adev;
  1789. uint32_t scratch;
  1790. uint32_t tmp = 0;
  1791. unsigned i;
  1792. int r;
  1793. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1794. if (r) {
  1795. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  1796. return r;
  1797. }
  1798. WREG32(scratch, 0xCAFEDEAD);
  1799. r = amdgpu_ring_alloc(ring, 3);
  1800. if (r) {
  1801. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1802. amdgpu_gfx_scratch_free(adev, scratch);
  1803. return r;
  1804. }
  1805. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  1806. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  1807. amdgpu_ring_write(ring, 0xDEADBEEF);
  1808. amdgpu_ring_commit(ring);
  1809. for (i = 0; i < adev->usec_timeout; i++) {
  1810. tmp = RREG32(scratch);
  1811. if (tmp == 0xDEADBEEF)
  1812. break;
  1813. DRM_UDELAY(1);
  1814. }
  1815. if (i < adev->usec_timeout) {
  1816. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1817. } else {
  1818. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1819. ring->idx, scratch, tmp);
  1820. r = -EINVAL;
  1821. }
  1822. amdgpu_gfx_scratch_free(adev, scratch);
  1823. return r;
  1824. }
  1825. /**
  1826. * gfx_v7_0_ring_emit_hdp - emit an hdp flush on the cp
  1827. *
  1828. * @adev: amdgpu_device pointer
  1829. * @ridx: amdgpu ring index
  1830. *
  1831. * Emits an hdp flush on the cp.
  1832. */
  1833. static void gfx_v7_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  1834. {
  1835. u32 ref_and_mask;
  1836. int usepfp = ring->type == AMDGPU_RING_TYPE_COMPUTE ? 0 : 1;
  1837. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  1838. switch (ring->me) {
  1839. case 1:
  1840. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  1841. break;
  1842. case 2:
  1843. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  1844. break;
  1845. default:
  1846. return;
  1847. }
  1848. } else {
  1849. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  1850. }
  1851. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  1852. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  1853. WAIT_REG_MEM_FUNCTION(3) | /* == */
  1854. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  1855. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  1856. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  1857. amdgpu_ring_write(ring, ref_and_mask);
  1858. amdgpu_ring_write(ring, ref_and_mask);
  1859. amdgpu_ring_write(ring, 0x20); /* poll interval */
  1860. }
  1861. /**
  1862. * gfx_v7_0_ring_emit_hdp_invalidate - emit an hdp invalidate on the cp
  1863. *
  1864. * @adev: amdgpu_device pointer
  1865. * @ridx: amdgpu ring index
  1866. *
  1867. * Emits an hdp invalidate on the cp.
  1868. */
  1869. static void gfx_v7_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  1870. {
  1871. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1872. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  1873. WRITE_DATA_DST_SEL(0) |
  1874. WR_CONFIRM));
  1875. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  1876. amdgpu_ring_write(ring, 0);
  1877. amdgpu_ring_write(ring, 1);
  1878. }
  1879. /**
  1880. * gfx_v7_0_ring_emit_fence_gfx - emit a fence on the gfx ring
  1881. *
  1882. * @adev: amdgpu_device pointer
  1883. * @fence: amdgpu fence object
  1884. *
  1885. * Emits a fence sequnce number on the gfx ring and flushes
  1886. * GPU caches.
  1887. */
  1888. static void gfx_v7_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  1889. u64 seq, unsigned flags)
  1890. {
  1891. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  1892. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  1893. /* Workaround for cache flush problems. First send a dummy EOP
  1894. * event down the pipe with seq one below.
  1895. */
  1896. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1897. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  1898. EOP_TC_ACTION_EN |
  1899. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  1900. EVENT_INDEX(5)));
  1901. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1902. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  1903. DATA_SEL(1) | INT_SEL(0));
  1904. amdgpu_ring_write(ring, lower_32_bits(seq - 1));
  1905. amdgpu_ring_write(ring, upper_32_bits(seq - 1));
  1906. /* Then send the real EOP event down the pipe. */
  1907. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1908. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  1909. EOP_TC_ACTION_EN |
  1910. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  1911. EVENT_INDEX(5)));
  1912. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1913. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  1914. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  1915. amdgpu_ring_write(ring, lower_32_bits(seq));
  1916. amdgpu_ring_write(ring, upper_32_bits(seq));
  1917. }
  1918. /**
  1919. * gfx_v7_0_ring_emit_fence_compute - emit a fence on the compute ring
  1920. *
  1921. * @adev: amdgpu_device pointer
  1922. * @fence: amdgpu fence object
  1923. *
  1924. * Emits a fence sequnce number on the compute ring and flushes
  1925. * GPU caches.
  1926. */
  1927. static void gfx_v7_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  1928. u64 addr, u64 seq,
  1929. unsigned flags)
  1930. {
  1931. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  1932. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  1933. /* RELEASE_MEM - flush caches, send int */
  1934. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  1935. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  1936. EOP_TC_ACTION_EN |
  1937. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  1938. EVENT_INDEX(5)));
  1939. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  1940. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1941. amdgpu_ring_write(ring, upper_32_bits(addr));
  1942. amdgpu_ring_write(ring, lower_32_bits(seq));
  1943. amdgpu_ring_write(ring, upper_32_bits(seq));
  1944. }
  1945. /*
  1946. * IB stuff
  1947. */
  1948. /**
  1949. * gfx_v7_0_ring_emit_ib - emit an IB (Indirect Buffer) on the ring
  1950. *
  1951. * @ring: amdgpu_ring structure holding ring information
  1952. * @ib: amdgpu indirect buffer object
  1953. *
  1954. * Emits an DE (drawing engine) or CE (constant engine) IB
  1955. * on the gfx ring. IBs are usually generated by userspace
  1956. * acceleration drivers and submitted to the kernel for
  1957. * sheduling on the ring. This function schedules the IB
  1958. * on the gfx ring for execution by the GPU.
  1959. */
  1960. static void gfx_v7_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  1961. struct amdgpu_ib *ib,
  1962. unsigned vm_id, bool ctx_switch)
  1963. {
  1964. u32 header, control = 0;
  1965. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  1966. if (ctx_switch) {
  1967. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1968. amdgpu_ring_write(ring, 0);
  1969. }
  1970. if (ib->flags & AMDGPU_IB_FLAG_CE)
  1971. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1972. else
  1973. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1974. control |= ib->length_dw | (vm_id << 24);
  1975. amdgpu_ring_write(ring, header);
  1976. amdgpu_ring_write(ring,
  1977. #ifdef __BIG_ENDIAN
  1978. (2 << 0) |
  1979. #endif
  1980. (ib->gpu_addr & 0xFFFFFFFC));
  1981. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1982. amdgpu_ring_write(ring, control);
  1983. }
  1984. static void gfx_v7_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  1985. struct amdgpu_ib *ib,
  1986. unsigned vm_id, bool ctx_switch)
  1987. {
  1988. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  1989. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1990. amdgpu_ring_write(ring,
  1991. #ifdef __BIG_ENDIAN
  1992. (2 << 0) |
  1993. #endif
  1994. (ib->gpu_addr & 0xFFFFFFFC));
  1995. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1996. amdgpu_ring_write(ring, control);
  1997. }
  1998. static void gfx_v7_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  1999. {
  2000. uint32_t dw2 = 0;
  2001. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  2002. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  2003. /* set load_global_config & load_global_uconfig */
  2004. dw2 |= 0x8001;
  2005. /* set load_cs_sh_regs */
  2006. dw2 |= 0x01000000;
  2007. /* set load_per_context_state & load_gfx_sh_regs */
  2008. dw2 |= 0x10002;
  2009. }
  2010. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2011. amdgpu_ring_write(ring, dw2);
  2012. amdgpu_ring_write(ring, 0);
  2013. }
  2014. /**
  2015. * gfx_v7_0_ring_test_ib - basic ring IB test
  2016. *
  2017. * @ring: amdgpu_ring structure holding ring information
  2018. *
  2019. * Allocate an IB and execute it on the gfx ring (CIK).
  2020. * Provides a basic gfx ring test to verify that IBs are working.
  2021. * Returns 0 on success, error on failure.
  2022. */
  2023. static int gfx_v7_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  2024. {
  2025. struct amdgpu_device *adev = ring->adev;
  2026. struct amdgpu_ib ib;
  2027. struct fence *f = NULL;
  2028. uint32_t scratch;
  2029. uint32_t tmp = 0;
  2030. long r;
  2031. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2032. if (r) {
  2033. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  2034. return r;
  2035. }
  2036. WREG32(scratch, 0xCAFEDEAD);
  2037. memset(&ib, 0, sizeof(ib));
  2038. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  2039. if (r) {
  2040. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  2041. goto err1;
  2042. }
  2043. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  2044. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  2045. ib.ptr[2] = 0xDEADBEEF;
  2046. ib.length_dw = 3;
  2047. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  2048. if (r)
  2049. goto err2;
  2050. r = fence_wait_timeout(f, false, timeout);
  2051. if (r == 0) {
  2052. DRM_ERROR("amdgpu: IB test timed out\n");
  2053. r = -ETIMEDOUT;
  2054. goto err2;
  2055. } else if (r < 0) {
  2056. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  2057. goto err2;
  2058. }
  2059. tmp = RREG32(scratch);
  2060. if (tmp == 0xDEADBEEF) {
  2061. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  2062. r = 0;
  2063. } else {
  2064. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2065. scratch, tmp);
  2066. r = -EINVAL;
  2067. }
  2068. err2:
  2069. amdgpu_ib_free(adev, &ib, NULL);
  2070. fence_put(f);
  2071. err1:
  2072. amdgpu_gfx_scratch_free(adev, scratch);
  2073. return r;
  2074. }
  2075. /*
  2076. * CP.
  2077. * On CIK, gfx and compute now have independant command processors.
  2078. *
  2079. * GFX
  2080. * Gfx consists of a single ring and can process both gfx jobs and
  2081. * compute jobs. The gfx CP consists of three microengines (ME):
  2082. * PFP - Pre-Fetch Parser
  2083. * ME - Micro Engine
  2084. * CE - Constant Engine
  2085. * The PFP and ME make up what is considered the Drawing Engine (DE).
  2086. * The CE is an asynchronous engine used for updating buffer desciptors
  2087. * used by the DE so that they can be loaded into cache in parallel
  2088. * while the DE is processing state update packets.
  2089. *
  2090. * Compute
  2091. * The compute CP consists of two microengines (ME):
  2092. * MEC1 - Compute MicroEngine 1
  2093. * MEC2 - Compute MicroEngine 2
  2094. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  2095. * The queues are exposed to userspace and are programmed directly
  2096. * by the compute runtime.
  2097. */
  2098. /**
  2099. * gfx_v7_0_cp_gfx_enable - enable/disable the gfx CP MEs
  2100. *
  2101. * @adev: amdgpu_device pointer
  2102. * @enable: enable or disable the MEs
  2103. *
  2104. * Halts or unhalts the gfx MEs.
  2105. */
  2106. static void gfx_v7_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2107. {
  2108. int i;
  2109. if (enable) {
  2110. WREG32(mmCP_ME_CNTL, 0);
  2111. } else {
  2112. WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK));
  2113. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2114. adev->gfx.gfx_ring[i].ready = false;
  2115. }
  2116. udelay(50);
  2117. }
  2118. /**
  2119. * gfx_v7_0_cp_gfx_load_microcode - load the gfx CP ME ucode
  2120. *
  2121. * @adev: amdgpu_device pointer
  2122. *
  2123. * Loads the gfx PFP, ME, and CE ucode.
  2124. * Returns 0 for success, -EINVAL if the ucode is not available.
  2125. */
  2126. static int gfx_v7_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2127. {
  2128. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2129. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2130. const struct gfx_firmware_header_v1_0 *me_hdr;
  2131. const __le32 *fw_data;
  2132. unsigned i, fw_size;
  2133. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2134. return -EINVAL;
  2135. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  2136. ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  2137. me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  2138. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2139. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2140. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2141. adev->gfx.pfp_fw_version = le32_to_cpu(pfp_hdr->header.ucode_version);
  2142. adev->gfx.ce_fw_version = le32_to_cpu(ce_hdr->header.ucode_version);
  2143. adev->gfx.me_fw_version = le32_to_cpu(me_hdr->header.ucode_version);
  2144. adev->gfx.me_feature_version = le32_to_cpu(me_hdr->ucode_feature_version);
  2145. adev->gfx.ce_feature_version = le32_to_cpu(ce_hdr->ucode_feature_version);
  2146. adev->gfx.pfp_feature_version = le32_to_cpu(pfp_hdr->ucode_feature_version);
  2147. gfx_v7_0_cp_gfx_enable(adev, false);
  2148. /* PFP */
  2149. fw_data = (const __le32 *)
  2150. (adev->gfx.pfp_fw->data +
  2151. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2152. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2153. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2154. for (i = 0; i < fw_size; i++)
  2155. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2156. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2157. /* CE */
  2158. fw_data = (const __le32 *)
  2159. (adev->gfx.ce_fw->data +
  2160. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2161. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2162. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2163. for (i = 0; i < fw_size; i++)
  2164. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2165. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2166. /* ME */
  2167. fw_data = (const __le32 *)
  2168. (adev->gfx.me_fw->data +
  2169. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2170. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2171. WREG32(mmCP_ME_RAM_WADDR, 0);
  2172. for (i = 0; i < fw_size; i++)
  2173. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2174. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2175. return 0;
  2176. }
  2177. /**
  2178. * gfx_v7_0_cp_gfx_start - start the gfx ring
  2179. *
  2180. * @adev: amdgpu_device pointer
  2181. *
  2182. * Enables the ring and loads the clear state context and other
  2183. * packets required to init the ring.
  2184. * Returns 0 for success, error for failure.
  2185. */
  2186. static int gfx_v7_0_cp_gfx_start(struct amdgpu_device *adev)
  2187. {
  2188. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2189. const struct cs_section_def *sect = NULL;
  2190. const struct cs_extent_def *ext = NULL;
  2191. int r, i;
  2192. /* init the CP */
  2193. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2194. WREG32(mmCP_ENDIAN_SWAP, 0);
  2195. WREG32(mmCP_DEVICE_ID, 1);
  2196. gfx_v7_0_cp_gfx_enable(adev, true);
  2197. r = amdgpu_ring_alloc(ring, gfx_v7_0_get_csb_size(adev) + 8);
  2198. if (r) {
  2199. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2200. return r;
  2201. }
  2202. /* init the CE partitions. CE only used for gfx on CIK */
  2203. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2204. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2205. amdgpu_ring_write(ring, 0x8000);
  2206. amdgpu_ring_write(ring, 0x8000);
  2207. /* clear state buffer */
  2208. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2209. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2210. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2211. amdgpu_ring_write(ring, 0x80000000);
  2212. amdgpu_ring_write(ring, 0x80000000);
  2213. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2214. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2215. if (sect->id == SECT_CONTEXT) {
  2216. amdgpu_ring_write(ring,
  2217. PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  2218. amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2219. for (i = 0; i < ext->reg_count; i++)
  2220. amdgpu_ring_write(ring, ext->extent[i]);
  2221. }
  2222. }
  2223. }
  2224. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2225. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2226. switch (adev->asic_type) {
  2227. case CHIP_BONAIRE:
  2228. amdgpu_ring_write(ring, 0x16000012);
  2229. amdgpu_ring_write(ring, 0x00000000);
  2230. break;
  2231. case CHIP_KAVERI:
  2232. amdgpu_ring_write(ring, 0x00000000); /* XXX */
  2233. amdgpu_ring_write(ring, 0x00000000);
  2234. break;
  2235. case CHIP_KABINI:
  2236. case CHIP_MULLINS:
  2237. amdgpu_ring_write(ring, 0x00000000); /* XXX */
  2238. amdgpu_ring_write(ring, 0x00000000);
  2239. break;
  2240. case CHIP_HAWAII:
  2241. amdgpu_ring_write(ring, 0x3a00161a);
  2242. amdgpu_ring_write(ring, 0x0000002e);
  2243. break;
  2244. default:
  2245. amdgpu_ring_write(ring, 0x00000000);
  2246. amdgpu_ring_write(ring, 0x00000000);
  2247. break;
  2248. }
  2249. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2250. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2251. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2252. amdgpu_ring_write(ring, 0);
  2253. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2254. amdgpu_ring_write(ring, 0x00000316);
  2255. amdgpu_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  2256. amdgpu_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  2257. amdgpu_ring_commit(ring);
  2258. return 0;
  2259. }
  2260. /**
  2261. * gfx_v7_0_cp_gfx_resume - setup the gfx ring buffer registers
  2262. *
  2263. * @adev: amdgpu_device pointer
  2264. *
  2265. * Program the location and size of the gfx ring buffer
  2266. * and test it to make sure it's working.
  2267. * Returns 0 for success, error for failure.
  2268. */
  2269. static int gfx_v7_0_cp_gfx_resume(struct amdgpu_device *adev)
  2270. {
  2271. struct amdgpu_ring *ring;
  2272. u32 tmp;
  2273. u32 rb_bufsz;
  2274. u64 rb_addr, rptr_addr;
  2275. int r;
  2276. WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
  2277. if (adev->asic_type != CHIP_HAWAII)
  2278. WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  2279. /* Set the write pointer delay */
  2280. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2281. /* set the RB to use vmid 0 */
  2282. WREG32(mmCP_RB_VMID, 0);
  2283. WREG32(mmSCRATCH_ADDR, 0);
  2284. /* ring 0 - compute and gfx */
  2285. /* Set ring buffer size */
  2286. ring = &adev->gfx.gfx_ring[0];
  2287. rb_bufsz = order_base_2(ring->ring_size / 8);
  2288. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2289. #ifdef __BIG_ENDIAN
  2290. tmp |= 2 << CP_RB0_CNTL__BUF_SWAP__SHIFT;
  2291. #endif
  2292. WREG32(mmCP_RB0_CNTL, tmp);
  2293. /* Initialize the ring buffer's read and write pointers */
  2294. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2295. ring->wptr = 0;
  2296. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2297. /* set the wb address wether it's enabled or not */
  2298. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2299. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2300. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2301. /* scratch register shadowing is no longer supported */
  2302. WREG32(mmSCRATCH_UMSK, 0);
  2303. mdelay(1);
  2304. WREG32(mmCP_RB0_CNTL, tmp);
  2305. rb_addr = ring->gpu_addr >> 8;
  2306. WREG32(mmCP_RB0_BASE, rb_addr);
  2307. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2308. /* start the ring */
  2309. gfx_v7_0_cp_gfx_start(adev);
  2310. ring->ready = true;
  2311. r = amdgpu_ring_test_ring(ring);
  2312. if (r) {
  2313. ring->ready = false;
  2314. return r;
  2315. }
  2316. return 0;
  2317. }
  2318. static u32 gfx_v7_0_ring_get_rptr(struct amdgpu_ring *ring)
  2319. {
  2320. return ring->adev->wb.wb[ring->rptr_offs];
  2321. }
  2322. static u32 gfx_v7_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2323. {
  2324. struct amdgpu_device *adev = ring->adev;
  2325. return RREG32(mmCP_RB0_WPTR);
  2326. }
  2327. static void gfx_v7_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2328. {
  2329. struct amdgpu_device *adev = ring->adev;
  2330. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2331. (void)RREG32(mmCP_RB0_WPTR);
  2332. }
  2333. static u32 gfx_v7_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  2334. {
  2335. /* XXX check if swapping is necessary on BE */
  2336. return ring->adev->wb.wb[ring->wptr_offs];
  2337. }
  2338. static void gfx_v7_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  2339. {
  2340. struct amdgpu_device *adev = ring->adev;
  2341. /* XXX check if swapping is necessary on BE */
  2342. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  2343. WDOORBELL32(ring->doorbell_index, ring->wptr);
  2344. }
  2345. /**
  2346. * gfx_v7_0_cp_compute_enable - enable/disable the compute CP MEs
  2347. *
  2348. * @adev: amdgpu_device pointer
  2349. * @enable: enable or disable the MEs
  2350. *
  2351. * Halts or unhalts the compute MEs.
  2352. */
  2353. static void gfx_v7_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2354. {
  2355. int i;
  2356. if (enable) {
  2357. WREG32(mmCP_MEC_CNTL, 0);
  2358. } else {
  2359. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2360. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2361. adev->gfx.compute_ring[i].ready = false;
  2362. }
  2363. udelay(50);
  2364. }
  2365. /**
  2366. * gfx_v7_0_cp_compute_load_microcode - load the compute CP ME ucode
  2367. *
  2368. * @adev: amdgpu_device pointer
  2369. *
  2370. * Loads the compute MEC1&2 ucode.
  2371. * Returns 0 for success, -EINVAL if the ucode is not available.
  2372. */
  2373. static int gfx_v7_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2374. {
  2375. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2376. const __le32 *fw_data;
  2377. unsigned i, fw_size;
  2378. if (!adev->gfx.mec_fw)
  2379. return -EINVAL;
  2380. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2381. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2382. adev->gfx.mec_fw_version = le32_to_cpu(mec_hdr->header.ucode_version);
  2383. adev->gfx.mec_feature_version = le32_to_cpu(
  2384. mec_hdr->ucode_feature_version);
  2385. gfx_v7_0_cp_compute_enable(adev, false);
  2386. /* MEC1 */
  2387. fw_data = (const __le32 *)
  2388. (adev->gfx.mec_fw->data +
  2389. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2390. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2391. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2392. for (i = 0; i < fw_size; i++)
  2393. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data++));
  2394. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2395. if (adev->asic_type == CHIP_KAVERI) {
  2396. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2397. if (!adev->gfx.mec2_fw)
  2398. return -EINVAL;
  2399. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2400. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2401. adev->gfx.mec2_fw_version = le32_to_cpu(mec2_hdr->header.ucode_version);
  2402. adev->gfx.mec2_feature_version = le32_to_cpu(
  2403. mec2_hdr->ucode_feature_version);
  2404. /* MEC2 */
  2405. fw_data = (const __le32 *)
  2406. (adev->gfx.mec2_fw->data +
  2407. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2408. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2409. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2410. for (i = 0; i < fw_size; i++)
  2411. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data++));
  2412. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2413. }
  2414. return 0;
  2415. }
  2416. /**
  2417. * gfx_v7_0_cp_compute_fini - stop the compute queues
  2418. *
  2419. * @adev: amdgpu_device pointer
  2420. *
  2421. * Stop the compute queues and tear down the driver queue
  2422. * info.
  2423. */
  2424. static void gfx_v7_0_cp_compute_fini(struct amdgpu_device *adev)
  2425. {
  2426. int i, r;
  2427. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2428. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2429. if (ring->mqd_obj) {
  2430. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2431. if (unlikely(r != 0))
  2432. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  2433. amdgpu_bo_unpin(ring->mqd_obj);
  2434. amdgpu_bo_unreserve(ring->mqd_obj);
  2435. amdgpu_bo_unref(&ring->mqd_obj);
  2436. ring->mqd_obj = NULL;
  2437. }
  2438. }
  2439. }
  2440. static void gfx_v7_0_mec_fini(struct amdgpu_device *adev)
  2441. {
  2442. int r;
  2443. if (adev->gfx.mec.hpd_eop_obj) {
  2444. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  2445. if (unlikely(r != 0))
  2446. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  2447. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  2448. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  2449. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  2450. adev->gfx.mec.hpd_eop_obj = NULL;
  2451. }
  2452. }
  2453. #define MEC_HPD_SIZE 2048
  2454. static int gfx_v7_0_mec_init(struct amdgpu_device *adev)
  2455. {
  2456. int r;
  2457. u32 *hpd;
  2458. /*
  2459. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  2460. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  2461. * Nonetheless, we assign only 1 pipe because all other pipes will
  2462. * be handled by KFD
  2463. */
  2464. adev->gfx.mec.num_mec = 1;
  2465. adev->gfx.mec.num_pipe = 1;
  2466. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  2467. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  2468. r = amdgpu_bo_create(adev,
  2469. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  2470. PAGE_SIZE, true,
  2471. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  2472. &adev->gfx.mec.hpd_eop_obj);
  2473. if (r) {
  2474. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  2475. return r;
  2476. }
  2477. }
  2478. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  2479. if (unlikely(r != 0)) {
  2480. gfx_v7_0_mec_fini(adev);
  2481. return r;
  2482. }
  2483. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  2484. &adev->gfx.mec.hpd_eop_gpu_addr);
  2485. if (r) {
  2486. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  2487. gfx_v7_0_mec_fini(adev);
  2488. return r;
  2489. }
  2490. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  2491. if (r) {
  2492. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  2493. gfx_v7_0_mec_fini(adev);
  2494. return r;
  2495. }
  2496. /* clear memory. Not sure if this is required or not */
  2497. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  2498. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  2499. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  2500. return 0;
  2501. }
  2502. struct hqd_registers
  2503. {
  2504. u32 cp_mqd_base_addr;
  2505. u32 cp_mqd_base_addr_hi;
  2506. u32 cp_hqd_active;
  2507. u32 cp_hqd_vmid;
  2508. u32 cp_hqd_persistent_state;
  2509. u32 cp_hqd_pipe_priority;
  2510. u32 cp_hqd_queue_priority;
  2511. u32 cp_hqd_quantum;
  2512. u32 cp_hqd_pq_base;
  2513. u32 cp_hqd_pq_base_hi;
  2514. u32 cp_hqd_pq_rptr;
  2515. u32 cp_hqd_pq_rptr_report_addr;
  2516. u32 cp_hqd_pq_rptr_report_addr_hi;
  2517. u32 cp_hqd_pq_wptr_poll_addr;
  2518. u32 cp_hqd_pq_wptr_poll_addr_hi;
  2519. u32 cp_hqd_pq_doorbell_control;
  2520. u32 cp_hqd_pq_wptr;
  2521. u32 cp_hqd_pq_control;
  2522. u32 cp_hqd_ib_base_addr;
  2523. u32 cp_hqd_ib_base_addr_hi;
  2524. u32 cp_hqd_ib_rptr;
  2525. u32 cp_hqd_ib_control;
  2526. u32 cp_hqd_iq_timer;
  2527. u32 cp_hqd_iq_rptr;
  2528. u32 cp_hqd_dequeue_request;
  2529. u32 cp_hqd_dma_offload;
  2530. u32 cp_hqd_sema_cmd;
  2531. u32 cp_hqd_msg_type;
  2532. u32 cp_hqd_atomic0_preop_lo;
  2533. u32 cp_hqd_atomic0_preop_hi;
  2534. u32 cp_hqd_atomic1_preop_lo;
  2535. u32 cp_hqd_atomic1_preop_hi;
  2536. u32 cp_hqd_hq_scheduler0;
  2537. u32 cp_hqd_hq_scheduler1;
  2538. u32 cp_mqd_control;
  2539. };
  2540. struct bonaire_mqd
  2541. {
  2542. u32 header;
  2543. u32 dispatch_initiator;
  2544. u32 dimensions[3];
  2545. u32 start_idx[3];
  2546. u32 num_threads[3];
  2547. u32 pipeline_stat_enable;
  2548. u32 perf_counter_enable;
  2549. u32 pgm[2];
  2550. u32 tba[2];
  2551. u32 tma[2];
  2552. u32 pgm_rsrc[2];
  2553. u32 vmid;
  2554. u32 resource_limits;
  2555. u32 static_thread_mgmt01[2];
  2556. u32 tmp_ring_size;
  2557. u32 static_thread_mgmt23[2];
  2558. u32 restart[3];
  2559. u32 thread_trace_enable;
  2560. u32 reserved1;
  2561. u32 user_data[16];
  2562. u32 vgtcs_invoke_count[2];
  2563. struct hqd_registers queue_state;
  2564. u32 dequeue_cntr;
  2565. u32 interrupt_queue[64];
  2566. };
  2567. /**
  2568. * gfx_v7_0_cp_compute_resume - setup the compute queue registers
  2569. *
  2570. * @adev: amdgpu_device pointer
  2571. *
  2572. * Program the compute queues and test them to make sure they
  2573. * are working.
  2574. * Returns 0 for success, error for failure.
  2575. */
  2576. static int gfx_v7_0_cp_compute_resume(struct amdgpu_device *adev)
  2577. {
  2578. int r, i, j;
  2579. u32 tmp;
  2580. bool use_doorbell = true;
  2581. u64 hqd_gpu_addr;
  2582. u64 mqd_gpu_addr;
  2583. u64 eop_gpu_addr;
  2584. u64 wb_gpu_addr;
  2585. u32 *buf;
  2586. struct bonaire_mqd *mqd;
  2587. gfx_v7_0_cp_compute_enable(adev, true);
  2588. /* fix up chicken bits */
  2589. tmp = RREG32(mmCP_CPF_DEBUG);
  2590. tmp |= (1 << 23);
  2591. WREG32(mmCP_CPF_DEBUG, tmp);
  2592. /* init the pipes */
  2593. mutex_lock(&adev->srbm_mutex);
  2594. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  2595. int me = (i < 4) ? 1 : 2;
  2596. int pipe = (i < 4) ? i : (i - 4);
  2597. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  2598. cik_srbm_select(adev, me, pipe, 0, 0);
  2599. /* write the EOP addr */
  2600. WREG32(mmCP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  2601. WREG32(mmCP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  2602. /* set the VMID assigned */
  2603. WREG32(mmCP_HPD_EOP_VMID, 0);
  2604. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2605. tmp = RREG32(mmCP_HPD_EOP_CONTROL);
  2606. tmp &= ~CP_HPD_EOP_CONTROL__EOP_SIZE_MASK;
  2607. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  2608. WREG32(mmCP_HPD_EOP_CONTROL, tmp);
  2609. }
  2610. cik_srbm_select(adev, 0, 0, 0, 0);
  2611. mutex_unlock(&adev->srbm_mutex);
  2612. /* init the queues. Just two for now. */
  2613. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2614. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2615. if (ring->mqd_obj == NULL) {
  2616. r = amdgpu_bo_create(adev,
  2617. sizeof(struct bonaire_mqd),
  2618. PAGE_SIZE, true,
  2619. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  2620. &ring->mqd_obj);
  2621. if (r) {
  2622. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  2623. return r;
  2624. }
  2625. }
  2626. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2627. if (unlikely(r != 0)) {
  2628. gfx_v7_0_cp_compute_fini(adev);
  2629. return r;
  2630. }
  2631. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  2632. &mqd_gpu_addr);
  2633. if (r) {
  2634. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  2635. gfx_v7_0_cp_compute_fini(adev);
  2636. return r;
  2637. }
  2638. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  2639. if (r) {
  2640. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  2641. gfx_v7_0_cp_compute_fini(adev);
  2642. return r;
  2643. }
  2644. /* init the mqd struct */
  2645. memset(buf, 0, sizeof(struct bonaire_mqd));
  2646. mqd = (struct bonaire_mqd *)buf;
  2647. mqd->header = 0xC0310800;
  2648. mqd->static_thread_mgmt01[0] = 0xffffffff;
  2649. mqd->static_thread_mgmt01[1] = 0xffffffff;
  2650. mqd->static_thread_mgmt23[0] = 0xffffffff;
  2651. mqd->static_thread_mgmt23[1] = 0xffffffff;
  2652. mutex_lock(&adev->srbm_mutex);
  2653. cik_srbm_select(adev, ring->me,
  2654. ring->pipe,
  2655. ring->queue, 0);
  2656. /* disable wptr polling */
  2657. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  2658. tmp &= ~CP_PQ_WPTR_POLL_CNTL__EN_MASK;
  2659. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  2660. /* enable doorbell? */
  2661. mqd->queue_state.cp_hqd_pq_doorbell_control =
  2662. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2663. if (use_doorbell)
  2664. mqd->queue_state.cp_hqd_pq_doorbell_control |= CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2665. else
  2666. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2667. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  2668. mqd->queue_state.cp_hqd_pq_doorbell_control);
  2669. /* disable the queue if it's active */
  2670. mqd->queue_state.cp_hqd_dequeue_request = 0;
  2671. mqd->queue_state.cp_hqd_pq_rptr = 0;
  2672. mqd->queue_state.cp_hqd_pq_wptr= 0;
  2673. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  2674. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  2675. for (j = 0; j < adev->usec_timeout; j++) {
  2676. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  2677. break;
  2678. udelay(1);
  2679. }
  2680. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  2681. WREG32(mmCP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  2682. WREG32(mmCP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  2683. }
  2684. /* set the pointer to the MQD */
  2685. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  2686. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2687. WREG32(mmCP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  2688. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  2689. /* set MQD vmid to 0 */
  2690. mqd->queue_state.cp_mqd_control = RREG32(mmCP_MQD_CONTROL);
  2691. mqd->queue_state.cp_mqd_control &= ~CP_MQD_CONTROL__VMID_MASK;
  2692. WREG32(mmCP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  2693. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2694. hqd_gpu_addr = ring->gpu_addr >> 8;
  2695. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  2696. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2697. WREG32(mmCP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  2698. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  2699. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2700. mqd->queue_state.cp_hqd_pq_control = RREG32(mmCP_HQD_PQ_CONTROL);
  2701. mqd->queue_state.cp_hqd_pq_control &=
  2702. ~(CP_HQD_PQ_CONTROL__QUEUE_SIZE_MASK |
  2703. CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE_MASK);
  2704. mqd->queue_state.cp_hqd_pq_control |=
  2705. order_base_2(ring->ring_size / 8);
  2706. mqd->queue_state.cp_hqd_pq_control |=
  2707. (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8);
  2708. #ifdef __BIG_ENDIAN
  2709. mqd->queue_state.cp_hqd_pq_control |=
  2710. 2 << CP_HQD_PQ_CONTROL__ENDIAN_SWAP__SHIFT;
  2711. #endif
  2712. mqd->queue_state.cp_hqd_pq_control &=
  2713. ~(CP_HQD_PQ_CONTROL__UNORD_DISPATCH_MASK |
  2714. CP_HQD_PQ_CONTROL__ROQ_PQ_IB_FLIP_MASK |
  2715. CP_HQD_PQ_CONTROL__PQ_VOLATILE_MASK);
  2716. mqd->queue_state.cp_hqd_pq_control |=
  2717. CP_HQD_PQ_CONTROL__PRIV_STATE_MASK |
  2718. CP_HQD_PQ_CONTROL__KMD_QUEUE_MASK; /* assuming kernel queue control */
  2719. WREG32(mmCP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  2720. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2721. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2722. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  2723. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2724. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  2725. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2726. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  2727. /* set the wb address wether it's enabled or not */
  2728. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2729. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  2730. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  2731. upper_32_bits(wb_gpu_addr) & 0xffff;
  2732. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2733. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  2734. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2735. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  2736. /* enable the doorbell if requested */
  2737. if (use_doorbell) {
  2738. mqd->queue_state.cp_hqd_pq_doorbell_control =
  2739. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2740. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  2741. ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET_MASK;
  2742. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  2743. (ring->doorbell_index <<
  2744. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT);
  2745. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  2746. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2747. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  2748. ~(CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SOURCE_MASK |
  2749. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_HIT_MASK);
  2750. } else {
  2751. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  2752. }
  2753. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  2754. mqd->queue_state.cp_hqd_pq_doorbell_control);
  2755. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2756. ring->wptr = 0;
  2757. mqd->queue_state.cp_hqd_pq_wptr = ring->wptr;
  2758. WREG32(mmCP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  2759. mqd->queue_state.cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  2760. /* set the vmid for the queue */
  2761. mqd->queue_state.cp_hqd_vmid = 0;
  2762. WREG32(mmCP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  2763. /* activate the queue */
  2764. mqd->queue_state.cp_hqd_active = 1;
  2765. WREG32(mmCP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  2766. cik_srbm_select(adev, 0, 0, 0, 0);
  2767. mutex_unlock(&adev->srbm_mutex);
  2768. amdgpu_bo_kunmap(ring->mqd_obj);
  2769. amdgpu_bo_unreserve(ring->mqd_obj);
  2770. ring->ready = true;
  2771. r = amdgpu_ring_test_ring(ring);
  2772. if (r)
  2773. ring->ready = false;
  2774. }
  2775. return 0;
  2776. }
  2777. static void gfx_v7_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2778. {
  2779. gfx_v7_0_cp_gfx_enable(adev, enable);
  2780. gfx_v7_0_cp_compute_enable(adev, enable);
  2781. }
  2782. static int gfx_v7_0_cp_load_microcode(struct amdgpu_device *adev)
  2783. {
  2784. int r;
  2785. r = gfx_v7_0_cp_gfx_load_microcode(adev);
  2786. if (r)
  2787. return r;
  2788. r = gfx_v7_0_cp_compute_load_microcode(adev);
  2789. if (r)
  2790. return r;
  2791. return 0;
  2792. }
  2793. static void gfx_v7_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2794. bool enable)
  2795. {
  2796. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2797. if (enable)
  2798. tmp |= (CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
  2799. CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
  2800. else
  2801. tmp &= ~(CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
  2802. CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
  2803. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2804. }
  2805. static int gfx_v7_0_cp_resume(struct amdgpu_device *adev)
  2806. {
  2807. int r;
  2808. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  2809. r = gfx_v7_0_cp_load_microcode(adev);
  2810. if (r)
  2811. return r;
  2812. r = gfx_v7_0_cp_gfx_resume(adev);
  2813. if (r)
  2814. return r;
  2815. r = gfx_v7_0_cp_compute_resume(adev);
  2816. if (r)
  2817. return r;
  2818. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  2819. return 0;
  2820. }
  2821. /**
  2822. * gfx_v7_0_ring_emit_vm_flush - cik vm flush using the CP
  2823. *
  2824. * @ring: the ring to emmit the commands to
  2825. *
  2826. * Sync the command pipeline with the PFP. E.g. wait for everything
  2827. * to be completed.
  2828. */
  2829. static void gfx_v7_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  2830. {
  2831. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  2832. uint32_t seq = ring->fence_drv.sync_seq;
  2833. uint64_t addr = ring->fence_drv.gpu_addr;
  2834. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2835. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  2836. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  2837. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  2838. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2839. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  2840. amdgpu_ring_write(ring, seq);
  2841. amdgpu_ring_write(ring, 0xffffffff);
  2842. amdgpu_ring_write(ring, 4); /* poll interval */
  2843. if (usepfp) {
  2844. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  2845. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2846. amdgpu_ring_write(ring, 0);
  2847. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2848. amdgpu_ring_write(ring, 0);
  2849. }
  2850. }
  2851. /*
  2852. * vm
  2853. * VMID 0 is the physical GPU addresses as used by the kernel.
  2854. * VMIDs 1-15 are used for userspace clients and are handled
  2855. * by the amdgpu vm/hsa code.
  2856. */
  2857. /**
  2858. * gfx_v7_0_ring_emit_vm_flush - cik vm flush using the CP
  2859. *
  2860. * @adev: amdgpu_device pointer
  2861. *
  2862. * Update the page table base and flush the VM TLB
  2863. * using the CP (CIK).
  2864. */
  2865. static void gfx_v7_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  2866. unsigned vm_id, uint64_t pd_addr)
  2867. {
  2868. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  2869. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2870. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  2871. WRITE_DATA_DST_SEL(0)));
  2872. if (vm_id < 8) {
  2873. amdgpu_ring_write(ring,
  2874. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  2875. } else {
  2876. amdgpu_ring_write(ring,
  2877. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  2878. }
  2879. amdgpu_ring_write(ring, 0);
  2880. amdgpu_ring_write(ring, pd_addr >> 12);
  2881. /* bits 0-15 are the VM contexts0-15 */
  2882. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2883. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2884. WRITE_DATA_DST_SEL(0)));
  2885. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  2886. amdgpu_ring_write(ring, 0);
  2887. amdgpu_ring_write(ring, 1 << vm_id);
  2888. /* wait for the invalidate to complete */
  2889. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2890. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  2891. WAIT_REG_MEM_FUNCTION(0) | /* always */
  2892. WAIT_REG_MEM_ENGINE(0))); /* me */
  2893. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  2894. amdgpu_ring_write(ring, 0);
  2895. amdgpu_ring_write(ring, 0); /* ref */
  2896. amdgpu_ring_write(ring, 0); /* mask */
  2897. amdgpu_ring_write(ring, 0x20); /* poll interval */
  2898. /* compute doesn't have PFP */
  2899. if (usepfp) {
  2900. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2901. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2902. amdgpu_ring_write(ring, 0x0);
  2903. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  2904. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2905. amdgpu_ring_write(ring, 0);
  2906. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2907. amdgpu_ring_write(ring, 0);
  2908. }
  2909. }
  2910. /*
  2911. * RLC
  2912. * The RLC is a multi-purpose microengine that handles a
  2913. * variety of functions.
  2914. */
  2915. static void gfx_v7_0_rlc_fini(struct amdgpu_device *adev)
  2916. {
  2917. int r;
  2918. /* save restore block */
  2919. if (adev->gfx.rlc.save_restore_obj) {
  2920. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  2921. if (unlikely(r != 0))
  2922. dev_warn(adev->dev, "(%d) reserve RLC sr bo failed\n", r);
  2923. amdgpu_bo_unpin(adev->gfx.rlc.save_restore_obj);
  2924. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  2925. amdgpu_bo_unref(&adev->gfx.rlc.save_restore_obj);
  2926. adev->gfx.rlc.save_restore_obj = NULL;
  2927. }
  2928. /* clear state block */
  2929. if (adev->gfx.rlc.clear_state_obj) {
  2930. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  2931. if (unlikely(r != 0))
  2932. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  2933. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  2934. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  2935. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  2936. adev->gfx.rlc.clear_state_obj = NULL;
  2937. }
  2938. /* clear state block */
  2939. if (adev->gfx.rlc.cp_table_obj) {
  2940. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  2941. if (unlikely(r != 0))
  2942. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  2943. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  2944. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  2945. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  2946. adev->gfx.rlc.cp_table_obj = NULL;
  2947. }
  2948. }
  2949. static int gfx_v7_0_rlc_init(struct amdgpu_device *adev)
  2950. {
  2951. const u32 *src_ptr;
  2952. volatile u32 *dst_ptr;
  2953. u32 dws, i;
  2954. const struct cs_section_def *cs_data;
  2955. int r;
  2956. /* allocate rlc buffers */
  2957. if (adev->flags & AMD_IS_APU) {
  2958. if (adev->asic_type == CHIP_KAVERI) {
  2959. adev->gfx.rlc.reg_list = spectre_rlc_save_restore_register_list;
  2960. adev->gfx.rlc.reg_list_size =
  2961. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  2962. } else {
  2963. adev->gfx.rlc.reg_list = kalindi_rlc_save_restore_register_list;
  2964. adev->gfx.rlc.reg_list_size =
  2965. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  2966. }
  2967. }
  2968. adev->gfx.rlc.cs_data = ci_cs_data;
  2969. adev->gfx.rlc.cp_table_size = ALIGN(CP_ME_TABLE_SIZE * 5 * 4, 2048); /* CP JT */
  2970. adev->gfx.rlc.cp_table_size += 64 * 1024; /* GDS */
  2971. src_ptr = adev->gfx.rlc.reg_list;
  2972. dws = adev->gfx.rlc.reg_list_size;
  2973. dws += (5 * 16) + 48 + 48 + 64;
  2974. cs_data = adev->gfx.rlc.cs_data;
  2975. if (src_ptr) {
  2976. /* save restore block */
  2977. if (adev->gfx.rlc.save_restore_obj == NULL) {
  2978. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  2979. AMDGPU_GEM_DOMAIN_VRAM,
  2980. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  2981. NULL, NULL,
  2982. &adev->gfx.rlc.save_restore_obj);
  2983. if (r) {
  2984. dev_warn(adev->dev, "(%d) create RLC sr bo failed\n", r);
  2985. return r;
  2986. }
  2987. }
  2988. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  2989. if (unlikely(r != 0)) {
  2990. gfx_v7_0_rlc_fini(adev);
  2991. return r;
  2992. }
  2993. r = amdgpu_bo_pin(adev->gfx.rlc.save_restore_obj, AMDGPU_GEM_DOMAIN_VRAM,
  2994. &adev->gfx.rlc.save_restore_gpu_addr);
  2995. if (r) {
  2996. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  2997. dev_warn(adev->dev, "(%d) pin RLC sr bo failed\n", r);
  2998. gfx_v7_0_rlc_fini(adev);
  2999. return r;
  3000. }
  3001. r = amdgpu_bo_kmap(adev->gfx.rlc.save_restore_obj, (void **)&adev->gfx.rlc.sr_ptr);
  3002. if (r) {
  3003. dev_warn(adev->dev, "(%d) map RLC sr bo failed\n", r);
  3004. gfx_v7_0_rlc_fini(adev);
  3005. return r;
  3006. }
  3007. /* write the sr buffer */
  3008. dst_ptr = adev->gfx.rlc.sr_ptr;
  3009. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  3010. dst_ptr[i] = cpu_to_le32(src_ptr[i]);
  3011. amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
  3012. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  3013. }
  3014. if (cs_data) {
  3015. /* clear state block */
  3016. adev->gfx.rlc.clear_state_size = dws = gfx_v7_0_get_csb_size(adev);
  3017. if (adev->gfx.rlc.clear_state_obj == NULL) {
  3018. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  3019. AMDGPU_GEM_DOMAIN_VRAM,
  3020. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  3021. NULL, NULL,
  3022. &adev->gfx.rlc.clear_state_obj);
  3023. if (r) {
  3024. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  3025. gfx_v7_0_rlc_fini(adev);
  3026. return r;
  3027. }
  3028. }
  3029. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  3030. if (unlikely(r != 0)) {
  3031. gfx_v7_0_rlc_fini(adev);
  3032. return r;
  3033. }
  3034. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  3035. &adev->gfx.rlc.clear_state_gpu_addr);
  3036. if (r) {
  3037. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  3038. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  3039. gfx_v7_0_rlc_fini(adev);
  3040. return r;
  3041. }
  3042. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  3043. if (r) {
  3044. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  3045. gfx_v7_0_rlc_fini(adev);
  3046. return r;
  3047. }
  3048. /* set up the cs buffer */
  3049. dst_ptr = adev->gfx.rlc.cs_ptr;
  3050. gfx_v7_0_get_csb_buffer(adev, dst_ptr);
  3051. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  3052. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  3053. }
  3054. if (adev->gfx.rlc.cp_table_size) {
  3055. if (adev->gfx.rlc.cp_table_obj == NULL) {
  3056. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  3057. AMDGPU_GEM_DOMAIN_VRAM,
  3058. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  3059. NULL, NULL,
  3060. &adev->gfx.rlc.cp_table_obj);
  3061. if (r) {
  3062. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  3063. gfx_v7_0_rlc_fini(adev);
  3064. return r;
  3065. }
  3066. }
  3067. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  3068. if (unlikely(r != 0)) {
  3069. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  3070. gfx_v7_0_rlc_fini(adev);
  3071. return r;
  3072. }
  3073. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  3074. &adev->gfx.rlc.cp_table_gpu_addr);
  3075. if (r) {
  3076. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3077. dev_warn(adev->dev, "(%d) pin RLC cp_table bo failed\n", r);
  3078. gfx_v7_0_rlc_fini(adev);
  3079. return r;
  3080. }
  3081. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  3082. if (r) {
  3083. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  3084. gfx_v7_0_rlc_fini(adev);
  3085. return r;
  3086. }
  3087. gfx_v7_0_init_cp_pg_table(adev);
  3088. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  3089. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3090. }
  3091. return 0;
  3092. }
  3093. static void gfx_v7_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  3094. {
  3095. u32 tmp;
  3096. tmp = RREG32(mmRLC_LB_CNTL);
  3097. if (enable)
  3098. tmp |= RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  3099. else
  3100. tmp &= ~RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  3101. WREG32(mmRLC_LB_CNTL, tmp);
  3102. }
  3103. static void gfx_v7_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3104. {
  3105. u32 i, j, k;
  3106. u32 mask;
  3107. mutex_lock(&adev->grbm_idx_mutex);
  3108. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3109. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3110. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  3111. for (k = 0; k < adev->usec_timeout; k++) {
  3112. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3113. break;
  3114. udelay(1);
  3115. }
  3116. }
  3117. }
  3118. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3119. mutex_unlock(&adev->grbm_idx_mutex);
  3120. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3121. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3122. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3123. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3124. for (k = 0; k < adev->usec_timeout; k++) {
  3125. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3126. break;
  3127. udelay(1);
  3128. }
  3129. }
  3130. static void gfx_v7_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
  3131. {
  3132. u32 tmp;
  3133. tmp = RREG32(mmRLC_CNTL);
  3134. if (tmp != rlc)
  3135. WREG32(mmRLC_CNTL, rlc);
  3136. }
  3137. static u32 gfx_v7_0_halt_rlc(struct amdgpu_device *adev)
  3138. {
  3139. u32 data, orig;
  3140. orig = data = RREG32(mmRLC_CNTL);
  3141. if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
  3142. u32 i;
  3143. data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
  3144. WREG32(mmRLC_CNTL, data);
  3145. for (i = 0; i < adev->usec_timeout; i++) {
  3146. if ((RREG32(mmRLC_GPM_STAT) & RLC_GPM_STAT__RLC_BUSY_MASK) == 0)
  3147. break;
  3148. udelay(1);
  3149. }
  3150. gfx_v7_0_wait_for_rlc_serdes(adev);
  3151. }
  3152. return orig;
  3153. }
  3154. static void gfx_v7_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  3155. {
  3156. u32 tmp, i, mask;
  3157. tmp = 0x1 | (1 << 1);
  3158. WREG32(mmRLC_GPR_REG2, tmp);
  3159. mask = RLC_GPM_STAT__GFX_POWER_STATUS_MASK |
  3160. RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK;
  3161. for (i = 0; i < adev->usec_timeout; i++) {
  3162. if ((RREG32(mmRLC_GPM_STAT) & mask) == mask)
  3163. break;
  3164. udelay(1);
  3165. }
  3166. for (i = 0; i < adev->usec_timeout; i++) {
  3167. if ((RREG32(mmRLC_GPR_REG2) & 0x1) == 0)
  3168. break;
  3169. udelay(1);
  3170. }
  3171. }
  3172. static void gfx_v7_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  3173. {
  3174. u32 tmp;
  3175. tmp = 0x1 | (0 << 1);
  3176. WREG32(mmRLC_GPR_REG2, tmp);
  3177. }
  3178. /**
  3179. * gfx_v7_0_rlc_stop - stop the RLC ME
  3180. *
  3181. * @adev: amdgpu_device pointer
  3182. *
  3183. * Halt the RLC ME (MicroEngine) (CIK).
  3184. */
  3185. static void gfx_v7_0_rlc_stop(struct amdgpu_device *adev)
  3186. {
  3187. WREG32(mmRLC_CNTL, 0);
  3188. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3189. gfx_v7_0_wait_for_rlc_serdes(adev);
  3190. }
  3191. /**
  3192. * gfx_v7_0_rlc_start - start the RLC ME
  3193. *
  3194. * @adev: amdgpu_device pointer
  3195. *
  3196. * Unhalt the RLC ME (MicroEngine) (CIK).
  3197. */
  3198. static void gfx_v7_0_rlc_start(struct amdgpu_device *adev)
  3199. {
  3200. WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
  3201. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3202. udelay(50);
  3203. }
  3204. static void gfx_v7_0_rlc_reset(struct amdgpu_device *adev)
  3205. {
  3206. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  3207. tmp |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  3208. WREG32(mmGRBM_SOFT_RESET, tmp);
  3209. udelay(50);
  3210. tmp &= ~GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  3211. WREG32(mmGRBM_SOFT_RESET, tmp);
  3212. udelay(50);
  3213. }
  3214. /**
  3215. * gfx_v7_0_rlc_resume - setup the RLC hw
  3216. *
  3217. * @adev: amdgpu_device pointer
  3218. *
  3219. * Initialize the RLC registers, load the ucode,
  3220. * and start the RLC (CIK).
  3221. * Returns 0 for success, -EINVAL if the ucode is not available.
  3222. */
  3223. static int gfx_v7_0_rlc_resume(struct amdgpu_device *adev)
  3224. {
  3225. const struct rlc_firmware_header_v1_0 *hdr;
  3226. const __le32 *fw_data;
  3227. unsigned i, fw_size;
  3228. u32 tmp;
  3229. if (!adev->gfx.rlc_fw)
  3230. return -EINVAL;
  3231. hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  3232. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3233. adev->gfx.rlc_fw_version = le32_to_cpu(hdr->header.ucode_version);
  3234. adev->gfx.rlc_feature_version = le32_to_cpu(
  3235. hdr->ucode_feature_version);
  3236. gfx_v7_0_rlc_stop(adev);
  3237. /* disable CG */
  3238. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  3239. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3240. gfx_v7_0_rlc_reset(adev);
  3241. gfx_v7_0_init_pg(adev);
  3242. WREG32(mmRLC_LB_CNTR_INIT, 0);
  3243. WREG32(mmRLC_LB_CNTR_MAX, 0x00008000);
  3244. mutex_lock(&adev->grbm_idx_mutex);
  3245. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3246. WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  3247. WREG32(mmRLC_LB_PARAMS, 0x00600408);
  3248. WREG32(mmRLC_LB_CNTL, 0x80000004);
  3249. mutex_unlock(&adev->grbm_idx_mutex);
  3250. WREG32(mmRLC_MC_CNTL, 0);
  3251. WREG32(mmRLC_UCODE_CNTL, 0);
  3252. fw_data = (const __le32 *)
  3253. (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3254. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3255. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3256. for (i = 0; i < fw_size; i++)
  3257. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3258. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3259. /* XXX - find out what chips support lbpw */
  3260. gfx_v7_0_enable_lbpw(adev, false);
  3261. if (adev->asic_type == CHIP_BONAIRE)
  3262. WREG32(mmRLC_DRIVER_CPDMA_STATUS, 0);
  3263. gfx_v7_0_rlc_start(adev);
  3264. return 0;
  3265. }
  3266. static void gfx_v7_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
  3267. {
  3268. u32 data, orig, tmp, tmp2;
  3269. orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3270. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  3271. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3272. tmp = gfx_v7_0_halt_rlc(adev);
  3273. mutex_lock(&adev->grbm_idx_mutex);
  3274. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3275. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3276. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3277. tmp2 = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
  3278. RLC_SERDES_WR_CTRL__CGCG_OVERRIDE_0_MASK |
  3279. RLC_SERDES_WR_CTRL__CGLS_ENABLE_MASK;
  3280. WREG32(mmRLC_SERDES_WR_CTRL, tmp2);
  3281. mutex_unlock(&adev->grbm_idx_mutex);
  3282. gfx_v7_0_update_rlc(adev, tmp);
  3283. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  3284. } else {
  3285. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3286. RREG32(mmCB_CGTT_SCLK_CTRL);
  3287. RREG32(mmCB_CGTT_SCLK_CTRL);
  3288. RREG32(mmCB_CGTT_SCLK_CTRL);
  3289. RREG32(mmCB_CGTT_SCLK_CTRL);
  3290. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3291. }
  3292. if (orig != data)
  3293. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  3294. }
  3295. static void gfx_v7_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  3296. {
  3297. u32 data, orig, tmp = 0;
  3298. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  3299. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  3300. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  3301. orig = data = RREG32(mmCP_MEM_SLP_CNTL);
  3302. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3303. if (orig != data)
  3304. WREG32(mmCP_MEM_SLP_CNTL, data);
  3305. }
  3306. }
  3307. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3308. data |= 0x00000001;
  3309. data &= 0xfffffffd;
  3310. if (orig != data)
  3311. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3312. tmp = gfx_v7_0_halt_rlc(adev);
  3313. mutex_lock(&adev->grbm_idx_mutex);
  3314. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3315. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3316. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3317. data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
  3318. RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_0_MASK;
  3319. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3320. mutex_unlock(&adev->grbm_idx_mutex);
  3321. gfx_v7_0_update_rlc(adev, tmp);
  3322. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  3323. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  3324. data &= ~CGTS_SM_CTRL_REG__SM_MODE_MASK;
  3325. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  3326. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  3327. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  3328. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  3329. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  3330. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3331. data &= ~CGTS_SM_CTRL_REG__ON_MONITOR_ADD_MASK;
  3332. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  3333. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  3334. if (orig != data)
  3335. WREG32(mmCGTS_SM_CTRL_REG, data);
  3336. }
  3337. } else {
  3338. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3339. data |= 0x00000003;
  3340. if (orig != data)
  3341. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3342. data = RREG32(mmRLC_MEM_SLP_CNTL);
  3343. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  3344. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3345. WREG32(mmRLC_MEM_SLP_CNTL, data);
  3346. }
  3347. data = RREG32(mmCP_MEM_SLP_CNTL);
  3348. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  3349. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3350. WREG32(mmCP_MEM_SLP_CNTL, data);
  3351. }
  3352. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  3353. data |= CGTS_SM_CTRL_REG__OVERRIDE_MASK | CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3354. if (orig != data)
  3355. WREG32(mmCGTS_SM_CTRL_REG, data);
  3356. tmp = gfx_v7_0_halt_rlc(adev);
  3357. mutex_lock(&adev->grbm_idx_mutex);
  3358. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3359. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3360. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3361. data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK | RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_1_MASK;
  3362. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3363. mutex_unlock(&adev->grbm_idx_mutex);
  3364. gfx_v7_0_update_rlc(adev, tmp);
  3365. }
  3366. }
  3367. static void gfx_v7_0_update_cg(struct amdgpu_device *adev,
  3368. bool enable)
  3369. {
  3370. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3371. /* order matters! */
  3372. if (enable) {
  3373. gfx_v7_0_enable_mgcg(adev, true);
  3374. gfx_v7_0_enable_cgcg(adev, true);
  3375. } else {
  3376. gfx_v7_0_enable_cgcg(adev, false);
  3377. gfx_v7_0_enable_mgcg(adev, false);
  3378. }
  3379. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3380. }
  3381. static void gfx_v7_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
  3382. bool enable)
  3383. {
  3384. u32 data, orig;
  3385. orig = data = RREG32(mmRLC_PG_CNTL);
  3386. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS))
  3387. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3388. else
  3389. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3390. if (orig != data)
  3391. WREG32(mmRLC_PG_CNTL, data);
  3392. }
  3393. static void gfx_v7_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
  3394. bool enable)
  3395. {
  3396. u32 data, orig;
  3397. orig = data = RREG32(mmRLC_PG_CNTL);
  3398. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS))
  3399. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3400. else
  3401. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3402. if (orig != data)
  3403. WREG32(mmRLC_PG_CNTL, data);
  3404. }
  3405. static void gfx_v7_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
  3406. {
  3407. u32 data, orig;
  3408. orig = data = RREG32(mmRLC_PG_CNTL);
  3409. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
  3410. data &= ~0x8000;
  3411. else
  3412. data |= 0x8000;
  3413. if (orig != data)
  3414. WREG32(mmRLC_PG_CNTL, data);
  3415. }
  3416. static void gfx_v7_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
  3417. {
  3418. u32 data, orig;
  3419. orig = data = RREG32(mmRLC_PG_CNTL);
  3420. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GDS))
  3421. data &= ~0x2000;
  3422. else
  3423. data |= 0x2000;
  3424. if (orig != data)
  3425. WREG32(mmRLC_PG_CNTL, data);
  3426. }
  3427. static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev)
  3428. {
  3429. const __le32 *fw_data;
  3430. volatile u32 *dst_ptr;
  3431. int me, i, max_me = 4;
  3432. u32 bo_offset = 0;
  3433. u32 table_offset, table_size;
  3434. if (adev->asic_type == CHIP_KAVERI)
  3435. max_me = 5;
  3436. if (adev->gfx.rlc.cp_table_ptr == NULL)
  3437. return;
  3438. /* write the cp table buffer */
  3439. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  3440. for (me = 0; me < max_me; me++) {
  3441. if (me == 0) {
  3442. const struct gfx_firmware_header_v1_0 *hdr =
  3443. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  3444. fw_data = (const __le32 *)
  3445. (adev->gfx.ce_fw->data +
  3446. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3447. table_offset = le32_to_cpu(hdr->jt_offset);
  3448. table_size = le32_to_cpu(hdr->jt_size);
  3449. } else if (me == 1) {
  3450. const struct gfx_firmware_header_v1_0 *hdr =
  3451. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  3452. fw_data = (const __le32 *)
  3453. (adev->gfx.pfp_fw->data +
  3454. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3455. table_offset = le32_to_cpu(hdr->jt_offset);
  3456. table_size = le32_to_cpu(hdr->jt_size);
  3457. } else if (me == 2) {
  3458. const struct gfx_firmware_header_v1_0 *hdr =
  3459. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  3460. fw_data = (const __le32 *)
  3461. (adev->gfx.me_fw->data +
  3462. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3463. table_offset = le32_to_cpu(hdr->jt_offset);
  3464. table_size = le32_to_cpu(hdr->jt_size);
  3465. } else if (me == 3) {
  3466. const struct gfx_firmware_header_v1_0 *hdr =
  3467. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  3468. fw_data = (const __le32 *)
  3469. (adev->gfx.mec_fw->data +
  3470. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3471. table_offset = le32_to_cpu(hdr->jt_offset);
  3472. table_size = le32_to_cpu(hdr->jt_size);
  3473. } else {
  3474. const struct gfx_firmware_header_v1_0 *hdr =
  3475. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  3476. fw_data = (const __le32 *)
  3477. (adev->gfx.mec2_fw->data +
  3478. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3479. table_offset = le32_to_cpu(hdr->jt_offset);
  3480. table_size = le32_to_cpu(hdr->jt_size);
  3481. }
  3482. for (i = 0; i < table_size; i ++) {
  3483. dst_ptr[bo_offset + i] =
  3484. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  3485. }
  3486. bo_offset += table_size;
  3487. }
  3488. }
  3489. static void gfx_v7_0_enable_gfx_cgpg(struct amdgpu_device *adev,
  3490. bool enable)
  3491. {
  3492. u32 data, orig;
  3493. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
  3494. orig = data = RREG32(mmRLC_PG_CNTL);
  3495. data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  3496. if (orig != data)
  3497. WREG32(mmRLC_PG_CNTL, data);
  3498. orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
  3499. data |= RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
  3500. if (orig != data)
  3501. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3502. } else {
  3503. orig = data = RREG32(mmRLC_PG_CNTL);
  3504. data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  3505. if (orig != data)
  3506. WREG32(mmRLC_PG_CNTL, data);
  3507. orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
  3508. data &= ~RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
  3509. if (orig != data)
  3510. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3511. data = RREG32(mmDB_RENDER_CONTROL);
  3512. }
  3513. }
  3514. static void gfx_v7_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3515. u32 bitmap)
  3516. {
  3517. u32 data;
  3518. if (!bitmap)
  3519. return;
  3520. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3521. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3522. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3523. }
  3524. static u32 gfx_v7_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3525. {
  3526. u32 data, mask;
  3527. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  3528. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  3529. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3530. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3531. mask = gfx_v7_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3532. return (~data) & mask;
  3533. }
  3534. static void gfx_v7_0_init_ao_cu_mask(struct amdgpu_device *adev)
  3535. {
  3536. u32 tmp;
  3537. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3538. tmp = RREG32(mmRLC_MAX_PG_CU);
  3539. tmp &= ~RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK;
  3540. tmp |= (adev->gfx.cu_info.number << RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT);
  3541. WREG32(mmRLC_MAX_PG_CU, tmp);
  3542. }
  3543. static void gfx_v7_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
  3544. bool enable)
  3545. {
  3546. u32 data, orig;
  3547. orig = data = RREG32(mmRLC_PG_CNTL);
  3548. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
  3549. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  3550. else
  3551. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  3552. if (orig != data)
  3553. WREG32(mmRLC_PG_CNTL, data);
  3554. }
  3555. static void gfx_v7_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
  3556. bool enable)
  3557. {
  3558. u32 data, orig;
  3559. orig = data = RREG32(mmRLC_PG_CNTL);
  3560. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
  3561. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  3562. else
  3563. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  3564. if (orig != data)
  3565. WREG32(mmRLC_PG_CNTL, data);
  3566. }
  3567. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  3568. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  3569. static void gfx_v7_0_init_gfx_cgpg(struct amdgpu_device *adev)
  3570. {
  3571. u32 data, orig;
  3572. u32 i;
  3573. if (adev->gfx.rlc.cs_data) {
  3574. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  3575. WREG32(mmRLC_GPM_SCRATCH_DATA, upper_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
  3576. WREG32(mmRLC_GPM_SCRATCH_DATA, lower_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
  3577. WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.clear_state_size);
  3578. } else {
  3579. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  3580. for (i = 0; i < 3; i++)
  3581. WREG32(mmRLC_GPM_SCRATCH_DATA, 0);
  3582. }
  3583. if (adev->gfx.rlc.reg_list) {
  3584. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  3585. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  3586. WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.reg_list[i]);
  3587. }
  3588. orig = data = RREG32(mmRLC_PG_CNTL);
  3589. data |= RLC_PG_CNTL__GFX_POWER_GATING_SRC_MASK;
  3590. if (orig != data)
  3591. WREG32(mmRLC_PG_CNTL, data);
  3592. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  3593. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3594. data = RREG32(mmCP_RB_WPTR_POLL_CNTL);
  3595. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  3596. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3597. WREG32(mmCP_RB_WPTR_POLL_CNTL, data);
  3598. data = 0x10101010;
  3599. WREG32(mmRLC_PG_DELAY, data);
  3600. data = RREG32(mmRLC_PG_DELAY_2);
  3601. data &= ~0xff;
  3602. data |= 0x3;
  3603. WREG32(mmRLC_PG_DELAY_2, data);
  3604. data = RREG32(mmRLC_AUTO_PG_CTRL);
  3605. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  3606. data |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  3607. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3608. }
  3609. static void gfx_v7_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
  3610. {
  3611. gfx_v7_0_enable_gfx_cgpg(adev, enable);
  3612. gfx_v7_0_enable_gfx_static_mgpg(adev, enable);
  3613. gfx_v7_0_enable_gfx_dynamic_mgpg(adev, enable);
  3614. }
  3615. static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev)
  3616. {
  3617. u32 count = 0;
  3618. const struct cs_section_def *sect = NULL;
  3619. const struct cs_extent_def *ext = NULL;
  3620. if (adev->gfx.rlc.cs_data == NULL)
  3621. return 0;
  3622. /* begin clear state */
  3623. count += 2;
  3624. /* context control state */
  3625. count += 3;
  3626. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  3627. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3628. if (sect->id == SECT_CONTEXT)
  3629. count += 2 + ext->reg_count;
  3630. else
  3631. return 0;
  3632. }
  3633. }
  3634. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3635. count += 4;
  3636. /* end clear state */
  3637. count += 2;
  3638. /* clear state */
  3639. count += 2;
  3640. return count;
  3641. }
  3642. static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev,
  3643. volatile u32 *buffer)
  3644. {
  3645. u32 count = 0, i;
  3646. const struct cs_section_def *sect = NULL;
  3647. const struct cs_extent_def *ext = NULL;
  3648. if (adev->gfx.rlc.cs_data == NULL)
  3649. return;
  3650. if (buffer == NULL)
  3651. return;
  3652. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3653. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3654. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3655. buffer[count++] = cpu_to_le32(0x80000000);
  3656. buffer[count++] = cpu_to_le32(0x80000000);
  3657. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  3658. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3659. if (sect->id == SECT_CONTEXT) {
  3660. buffer[count++] =
  3661. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  3662. buffer[count++] = cpu_to_le32(ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3663. for (i = 0; i < ext->reg_count; i++)
  3664. buffer[count++] = cpu_to_le32(ext->extent[i]);
  3665. } else {
  3666. return;
  3667. }
  3668. }
  3669. }
  3670. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3671. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3672. switch (adev->asic_type) {
  3673. case CHIP_BONAIRE:
  3674. buffer[count++] = cpu_to_le32(0x16000012);
  3675. buffer[count++] = cpu_to_le32(0x00000000);
  3676. break;
  3677. case CHIP_KAVERI:
  3678. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  3679. buffer[count++] = cpu_to_le32(0x00000000);
  3680. break;
  3681. case CHIP_KABINI:
  3682. case CHIP_MULLINS:
  3683. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  3684. buffer[count++] = cpu_to_le32(0x00000000);
  3685. break;
  3686. case CHIP_HAWAII:
  3687. buffer[count++] = cpu_to_le32(0x3a00161a);
  3688. buffer[count++] = cpu_to_le32(0x0000002e);
  3689. break;
  3690. default:
  3691. buffer[count++] = cpu_to_le32(0x00000000);
  3692. buffer[count++] = cpu_to_le32(0x00000000);
  3693. break;
  3694. }
  3695. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3696. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  3697. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  3698. buffer[count++] = cpu_to_le32(0);
  3699. }
  3700. static void gfx_v7_0_init_pg(struct amdgpu_device *adev)
  3701. {
  3702. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3703. AMD_PG_SUPPORT_GFX_SMG |
  3704. AMD_PG_SUPPORT_GFX_DMG |
  3705. AMD_PG_SUPPORT_CP |
  3706. AMD_PG_SUPPORT_GDS |
  3707. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3708. gfx_v7_0_enable_sclk_slowdown_on_pu(adev, true);
  3709. gfx_v7_0_enable_sclk_slowdown_on_pd(adev, true);
  3710. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  3711. gfx_v7_0_init_gfx_cgpg(adev);
  3712. gfx_v7_0_enable_cp_pg(adev, true);
  3713. gfx_v7_0_enable_gds_pg(adev, true);
  3714. }
  3715. gfx_v7_0_init_ao_cu_mask(adev);
  3716. gfx_v7_0_update_gfx_pg(adev, true);
  3717. }
  3718. }
  3719. static void gfx_v7_0_fini_pg(struct amdgpu_device *adev)
  3720. {
  3721. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3722. AMD_PG_SUPPORT_GFX_SMG |
  3723. AMD_PG_SUPPORT_GFX_DMG |
  3724. AMD_PG_SUPPORT_CP |
  3725. AMD_PG_SUPPORT_GDS |
  3726. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3727. gfx_v7_0_update_gfx_pg(adev, false);
  3728. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  3729. gfx_v7_0_enable_cp_pg(adev, false);
  3730. gfx_v7_0_enable_gds_pg(adev, false);
  3731. }
  3732. }
  3733. }
  3734. /**
  3735. * gfx_v7_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3736. *
  3737. * @adev: amdgpu_device pointer
  3738. *
  3739. * Fetches a GPU clock counter snapshot (SI).
  3740. * Returns the 64 bit clock counter snapshot.
  3741. */
  3742. static uint64_t gfx_v7_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3743. {
  3744. uint64_t clock;
  3745. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3746. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3747. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3748. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3749. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3750. return clock;
  3751. }
  3752. static void gfx_v7_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3753. uint32_t vmid,
  3754. uint32_t gds_base, uint32_t gds_size,
  3755. uint32_t gws_base, uint32_t gws_size,
  3756. uint32_t oa_base, uint32_t oa_size)
  3757. {
  3758. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3759. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3760. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3761. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3762. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3763. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3764. /* GDS Base */
  3765. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3766. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3767. WRITE_DATA_DST_SEL(0)));
  3768. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3769. amdgpu_ring_write(ring, 0);
  3770. amdgpu_ring_write(ring, gds_base);
  3771. /* GDS Size */
  3772. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3773. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3774. WRITE_DATA_DST_SEL(0)));
  3775. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3776. amdgpu_ring_write(ring, 0);
  3777. amdgpu_ring_write(ring, gds_size);
  3778. /* GWS */
  3779. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3780. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3781. WRITE_DATA_DST_SEL(0)));
  3782. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3783. amdgpu_ring_write(ring, 0);
  3784. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3785. /* OA */
  3786. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3787. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3788. WRITE_DATA_DST_SEL(0)));
  3789. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3790. amdgpu_ring_write(ring, 0);
  3791. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3792. }
  3793. static const struct amdgpu_gfx_funcs gfx_v7_0_gfx_funcs = {
  3794. .get_gpu_clock_counter = &gfx_v7_0_get_gpu_clock_counter,
  3795. .select_se_sh = &gfx_v7_0_select_se_sh,
  3796. };
  3797. static const struct amdgpu_rlc_funcs gfx_v7_0_rlc_funcs = {
  3798. .enter_safe_mode = gfx_v7_0_enter_rlc_safe_mode,
  3799. .exit_safe_mode = gfx_v7_0_exit_rlc_safe_mode
  3800. };
  3801. static int gfx_v7_0_early_init(void *handle)
  3802. {
  3803. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3804. adev->gfx.num_gfx_rings = GFX7_NUM_GFX_RINGS;
  3805. adev->gfx.num_compute_rings = GFX7_NUM_COMPUTE_RINGS;
  3806. adev->gfx.funcs = &gfx_v7_0_gfx_funcs;
  3807. adev->gfx.rlc.funcs = &gfx_v7_0_rlc_funcs;
  3808. gfx_v7_0_set_ring_funcs(adev);
  3809. gfx_v7_0_set_irq_funcs(adev);
  3810. gfx_v7_0_set_gds_init(adev);
  3811. return 0;
  3812. }
  3813. static int gfx_v7_0_late_init(void *handle)
  3814. {
  3815. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3816. int r;
  3817. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  3818. if (r)
  3819. return r;
  3820. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  3821. if (r)
  3822. return r;
  3823. return 0;
  3824. }
  3825. static void gfx_v7_0_gpu_early_init(struct amdgpu_device *adev)
  3826. {
  3827. u32 gb_addr_config;
  3828. u32 mc_shared_chmap, mc_arb_ramcfg;
  3829. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  3830. u32 tmp;
  3831. switch (adev->asic_type) {
  3832. case CHIP_BONAIRE:
  3833. adev->gfx.config.max_shader_engines = 2;
  3834. adev->gfx.config.max_tile_pipes = 4;
  3835. adev->gfx.config.max_cu_per_sh = 7;
  3836. adev->gfx.config.max_sh_per_se = 1;
  3837. adev->gfx.config.max_backends_per_se = 2;
  3838. adev->gfx.config.max_texture_channel_caches = 4;
  3839. adev->gfx.config.max_gprs = 256;
  3840. adev->gfx.config.max_gs_threads = 32;
  3841. adev->gfx.config.max_hw_contexts = 8;
  3842. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3843. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3844. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3845. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3846. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3847. break;
  3848. case CHIP_HAWAII:
  3849. adev->gfx.config.max_shader_engines = 4;
  3850. adev->gfx.config.max_tile_pipes = 16;
  3851. adev->gfx.config.max_cu_per_sh = 11;
  3852. adev->gfx.config.max_sh_per_se = 1;
  3853. adev->gfx.config.max_backends_per_se = 4;
  3854. adev->gfx.config.max_texture_channel_caches = 16;
  3855. adev->gfx.config.max_gprs = 256;
  3856. adev->gfx.config.max_gs_threads = 32;
  3857. adev->gfx.config.max_hw_contexts = 8;
  3858. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3859. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3860. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3861. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3862. gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
  3863. break;
  3864. case CHIP_KAVERI:
  3865. adev->gfx.config.max_shader_engines = 1;
  3866. adev->gfx.config.max_tile_pipes = 4;
  3867. if ((adev->pdev->device == 0x1304) ||
  3868. (adev->pdev->device == 0x1305) ||
  3869. (adev->pdev->device == 0x130C) ||
  3870. (adev->pdev->device == 0x130F) ||
  3871. (adev->pdev->device == 0x1310) ||
  3872. (adev->pdev->device == 0x1311) ||
  3873. (adev->pdev->device == 0x131C)) {
  3874. adev->gfx.config.max_cu_per_sh = 8;
  3875. adev->gfx.config.max_backends_per_se = 2;
  3876. } else if ((adev->pdev->device == 0x1309) ||
  3877. (adev->pdev->device == 0x130A) ||
  3878. (adev->pdev->device == 0x130D) ||
  3879. (adev->pdev->device == 0x1313) ||
  3880. (adev->pdev->device == 0x131D)) {
  3881. adev->gfx.config.max_cu_per_sh = 6;
  3882. adev->gfx.config.max_backends_per_se = 2;
  3883. } else if ((adev->pdev->device == 0x1306) ||
  3884. (adev->pdev->device == 0x1307) ||
  3885. (adev->pdev->device == 0x130B) ||
  3886. (adev->pdev->device == 0x130E) ||
  3887. (adev->pdev->device == 0x1315) ||
  3888. (adev->pdev->device == 0x131B)) {
  3889. adev->gfx.config.max_cu_per_sh = 4;
  3890. adev->gfx.config.max_backends_per_se = 1;
  3891. } else {
  3892. adev->gfx.config.max_cu_per_sh = 3;
  3893. adev->gfx.config.max_backends_per_se = 1;
  3894. }
  3895. adev->gfx.config.max_sh_per_se = 1;
  3896. adev->gfx.config.max_texture_channel_caches = 4;
  3897. adev->gfx.config.max_gprs = 256;
  3898. adev->gfx.config.max_gs_threads = 16;
  3899. adev->gfx.config.max_hw_contexts = 8;
  3900. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3901. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3902. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3903. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3904. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3905. break;
  3906. case CHIP_KABINI:
  3907. case CHIP_MULLINS:
  3908. default:
  3909. adev->gfx.config.max_shader_engines = 1;
  3910. adev->gfx.config.max_tile_pipes = 2;
  3911. adev->gfx.config.max_cu_per_sh = 2;
  3912. adev->gfx.config.max_sh_per_se = 1;
  3913. adev->gfx.config.max_backends_per_se = 1;
  3914. adev->gfx.config.max_texture_channel_caches = 2;
  3915. adev->gfx.config.max_gprs = 256;
  3916. adev->gfx.config.max_gs_threads = 16;
  3917. adev->gfx.config.max_hw_contexts = 8;
  3918. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3919. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3920. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3921. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3922. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3923. break;
  3924. }
  3925. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  3926. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  3927. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  3928. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  3929. adev->gfx.config.mem_max_burst_length_bytes = 256;
  3930. if (adev->flags & AMD_IS_APU) {
  3931. /* Get memory bank mapping mode. */
  3932. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  3933. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  3934. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  3935. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  3936. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  3937. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  3938. /* Validate settings in case only one DIMM installed. */
  3939. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  3940. dimm00_addr_map = 0;
  3941. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  3942. dimm01_addr_map = 0;
  3943. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  3944. dimm10_addr_map = 0;
  3945. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  3946. dimm11_addr_map = 0;
  3947. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  3948. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  3949. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  3950. adev->gfx.config.mem_row_size_in_kb = 2;
  3951. else
  3952. adev->gfx.config.mem_row_size_in_kb = 1;
  3953. } else {
  3954. tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
  3955. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  3956. if (adev->gfx.config.mem_row_size_in_kb > 4)
  3957. adev->gfx.config.mem_row_size_in_kb = 4;
  3958. }
  3959. /* XXX use MC settings? */
  3960. adev->gfx.config.shader_engine_tile_size = 32;
  3961. adev->gfx.config.num_gpus = 1;
  3962. adev->gfx.config.multi_gpu_tile_size = 64;
  3963. /* fix up row size */
  3964. gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
  3965. switch (adev->gfx.config.mem_row_size_in_kb) {
  3966. case 1:
  3967. default:
  3968. gb_addr_config |= (0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  3969. break;
  3970. case 2:
  3971. gb_addr_config |= (1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  3972. break;
  3973. case 4:
  3974. gb_addr_config |= (2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  3975. break;
  3976. }
  3977. adev->gfx.config.gb_addr_config = gb_addr_config;
  3978. }
  3979. static int gfx_v7_0_sw_init(void *handle)
  3980. {
  3981. struct amdgpu_ring *ring;
  3982. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3983. int i, r;
  3984. /* EOP Event */
  3985. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  3986. if (r)
  3987. return r;
  3988. /* Privileged reg */
  3989. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  3990. if (r)
  3991. return r;
  3992. /* Privileged inst */
  3993. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  3994. if (r)
  3995. return r;
  3996. gfx_v7_0_scratch_init(adev);
  3997. r = gfx_v7_0_init_microcode(adev);
  3998. if (r) {
  3999. DRM_ERROR("Failed to load gfx firmware!\n");
  4000. return r;
  4001. }
  4002. r = gfx_v7_0_rlc_init(adev);
  4003. if (r) {
  4004. DRM_ERROR("Failed to init rlc BOs!\n");
  4005. return r;
  4006. }
  4007. /* allocate mec buffers */
  4008. r = gfx_v7_0_mec_init(adev);
  4009. if (r) {
  4010. DRM_ERROR("Failed to init MEC BOs!\n");
  4011. return r;
  4012. }
  4013. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  4014. ring = &adev->gfx.gfx_ring[i];
  4015. ring->ring_obj = NULL;
  4016. sprintf(ring->name, "gfx");
  4017. r = amdgpu_ring_init(adev, ring, 1024,
  4018. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  4019. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  4020. AMDGPU_RING_TYPE_GFX);
  4021. if (r)
  4022. return r;
  4023. }
  4024. /* set up the compute queues */
  4025. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4026. unsigned irq_type;
  4027. /* max 32 queues per MEC */
  4028. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  4029. DRM_ERROR("Too many (%d) compute rings!\n", i);
  4030. break;
  4031. }
  4032. ring = &adev->gfx.compute_ring[i];
  4033. ring->ring_obj = NULL;
  4034. ring->use_doorbell = true;
  4035. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  4036. ring->me = 1; /* first MEC */
  4037. ring->pipe = i / 8;
  4038. ring->queue = i % 8;
  4039. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  4040. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  4041. /* type-2 packets are deprecated on MEC, use type-3 instead */
  4042. r = amdgpu_ring_init(adev, ring, 1024,
  4043. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  4044. &adev->gfx.eop_irq, irq_type,
  4045. AMDGPU_RING_TYPE_COMPUTE);
  4046. if (r)
  4047. return r;
  4048. }
  4049. /* reserve GDS, GWS and OA resource for gfx */
  4050. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  4051. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  4052. &adev->gds.gds_gfx_bo, NULL, NULL);
  4053. if (r)
  4054. return r;
  4055. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  4056. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  4057. &adev->gds.gws_gfx_bo, NULL, NULL);
  4058. if (r)
  4059. return r;
  4060. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  4061. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  4062. &adev->gds.oa_gfx_bo, NULL, NULL);
  4063. if (r)
  4064. return r;
  4065. adev->gfx.ce_ram_size = 0x8000;
  4066. gfx_v7_0_gpu_early_init(adev);
  4067. return r;
  4068. }
  4069. static int gfx_v7_0_sw_fini(void *handle)
  4070. {
  4071. int i;
  4072. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4073. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  4074. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  4075. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  4076. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4077. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  4078. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4079. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  4080. gfx_v7_0_cp_compute_fini(adev);
  4081. gfx_v7_0_rlc_fini(adev);
  4082. gfx_v7_0_mec_fini(adev);
  4083. gfx_v7_0_free_microcode(adev);
  4084. return 0;
  4085. }
  4086. static int gfx_v7_0_hw_init(void *handle)
  4087. {
  4088. int r;
  4089. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4090. gfx_v7_0_gpu_init(adev);
  4091. /* init rlc */
  4092. r = gfx_v7_0_rlc_resume(adev);
  4093. if (r)
  4094. return r;
  4095. r = gfx_v7_0_cp_resume(adev);
  4096. if (r)
  4097. return r;
  4098. return r;
  4099. }
  4100. static int gfx_v7_0_hw_fini(void *handle)
  4101. {
  4102. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4103. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4104. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4105. gfx_v7_0_cp_enable(adev, false);
  4106. gfx_v7_0_rlc_stop(adev);
  4107. gfx_v7_0_fini_pg(adev);
  4108. return 0;
  4109. }
  4110. static int gfx_v7_0_suspend(void *handle)
  4111. {
  4112. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4113. return gfx_v7_0_hw_fini(adev);
  4114. }
  4115. static int gfx_v7_0_resume(void *handle)
  4116. {
  4117. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4118. return gfx_v7_0_hw_init(adev);
  4119. }
  4120. static bool gfx_v7_0_is_idle(void *handle)
  4121. {
  4122. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4123. if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
  4124. return false;
  4125. else
  4126. return true;
  4127. }
  4128. static int gfx_v7_0_wait_for_idle(void *handle)
  4129. {
  4130. unsigned i;
  4131. u32 tmp;
  4132. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4133. for (i = 0; i < adev->usec_timeout; i++) {
  4134. /* read MC_STATUS */
  4135. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  4136. if (!tmp)
  4137. return 0;
  4138. udelay(1);
  4139. }
  4140. return -ETIMEDOUT;
  4141. }
  4142. static int gfx_v7_0_soft_reset(void *handle)
  4143. {
  4144. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4145. u32 tmp;
  4146. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4147. /* GRBM_STATUS */
  4148. tmp = RREG32(mmGRBM_STATUS);
  4149. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4150. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4151. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4152. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4153. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4154. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK))
  4155. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK |
  4156. GRBM_SOFT_RESET__SOFT_RESET_GFX_MASK;
  4157. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4158. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK;
  4159. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  4160. }
  4161. /* GRBM_STATUS2 */
  4162. tmp = RREG32(mmGRBM_STATUS2);
  4163. if (tmp & GRBM_STATUS2__RLC_BUSY_MASK)
  4164. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  4165. /* SRBM_STATUS */
  4166. tmp = RREG32(mmSRBM_STATUS);
  4167. if (tmp & SRBM_STATUS__GRBM_RQ_PENDING_MASK)
  4168. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  4169. if (grbm_soft_reset || srbm_soft_reset) {
  4170. /* disable CG/PG */
  4171. gfx_v7_0_fini_pg(adev);
  4172. gfx_v7_0_update_cg(adev, false);
  4173. /* stop the rlc */
  4174. gfx_v7_0_rlc_stop(adev);
  4175. /* Disable GFX parsing/prefetching */
  4176. WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
  4177. /* Disable MEC parsing/prefetching */
  4178. WREG32(mmCP_MEC_CNTL, CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
  4179. if (grbm_soft_reset) {
  4180. tmp = RREG32(mmGRBM_SOFT_RESET);
  4181. tmp |= grbm_soft_reset;
  4182. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4183. WREG32(mmGRBM_SOFT_RESET, tmp);
  4184. tmp = RREG32(mmGRBM_SOFT_RESET);
  4185. udelay(50);
  4186. tmp &= ~grbm_soft_reset;
  4187. WREG32(mmGRBM_SOFT_RESET, tmp);
  4188. tmp = RREG32(mmGRBM_SOFT_RESET);
  4189. }
  4190. if (srbm_soft_reset) {
  4191. tmp = RREG32(mmSRBM_SOFT_RESET);
  4192. tmp |= srbm_soft_reset;
  4193. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4194. WREG32(mmSRBM_SOFT_RESET, tmp);
  4195. tmp = RREG32(mmSRBM_SOFT_RESET);
  4196. udelay(50);
  4197. tmp &= ~srbm_soft_reset;
  4198. WREG32(mmSRBM_SOFT_RESET, tmp);
  4199. tmp = RREG32(mmSRBM_SOFT_RESET);
  4200. }
  4201. /* Wait a little for things to settle down */
  4202. udelay(50);
  4203. }
  4204. return 0;
  4205. }
  4206. static void gfx_v7_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  4207. enum amdgpu_interrupt_state state)
  4208. {
  4209. u32 cp_int_cntl;
  4210. switch (state) {
  4211. case AMDGPU_IRQ_STATE_DISABLE:
  4212. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4213. cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4214. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4215. break;
  4216. case AMDGPU_IRQ_STATE_ENABLE:
  4217. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4218. cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4219. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4220. break;
  4221. default:
  4222. break;
  4223. }
  4224. }
  4225. static void gfx_v7_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  4226. int me, int pipe,
  4227. enum amdgpu_interrupt_state state)
  4228. {
  4229. u32 mec_int_cntl, mec_int_cntl_reg;
  4230. /*
  4231. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  4232. * handles the setting of interrupts for this specific pipe. All other
  4233. * pipes' interrupts are set by amdkfd.
  4234. */
  4235. if (me == 1) {
  4236. switch (pipe) {
  4237. case 0:
  4238. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  4239. break;
  4240. default:
  4241. DRM_DEBUG("invalid pipe %d\n", pipe);
  4242. return;
  4243. }
  4244. } else {
  4245. DRM_DEBUG("invalid me %d\n", me);
  4246. return;
  4247. }
  4248. switch (state) {
  4249. case AMDGPU_IRQ_STATE_DISABLE:
  4250. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4251. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4252. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4253. break;
  4254. case AMDGPU_IRQ_STATE_ENABLE:
  4255. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4256. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4257. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4258. break;
  4259. default:
  4260. break;
  4261. }
  4262. }
  4263. static int gfx_v7_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  4264. struct amdgpu_irq_src *src,
  4265. unsigned type,
  4266. enum amdgpu_interrupt_state state)
  4267. {
  4268. u32 cp_int_cntl;
  4269. switch (state) {
  4270. case AMDGPU_IRQ_STATE_DISABLE:
  4271. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4272. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  4273. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4274. break;
  4275. case AMDGPU_IRQ_STATE_ENABLE:
  4276. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4277. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  4278. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4279. break;
  4280. default:
  4281. break;
  4282. }
  4283. return 0;
  4284. }
  4285. static int gfx_v7_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  4286. struct amdgpu_irq_src *src,
  4287. unsigned type,
  4288. enum amdgpu_interrupt_state state)
  4289. {
  4290. u32 cp_int_cntl;
  4291. switch (state) {
  4292. case AMDGPU_IRQ_STATE_DISABLE:
  4293. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4294. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  4295. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4296. break;
  4297. case AMDGPU_IRQ_STATE_ENABLE:
  4298. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4299. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  4300. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4301. break;
  4302. default:
  4303. break;
  4304. }
  4305. return 0;
  4306. }
  4307. static int gfx_v7_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  4308. struct amdgpu_irq_src *src,
  4309. unsigned type,
  4310. enum amdgpu_interrupt_state state)
  4311. {
  4312. switch (type) {
  4313. case AMDGPU_CP_IRQ_GFX_EOP:
  4314. gfx_v7_0_set_gfx_eop_interrupt_state(adev, state);
  4315. break;
  4316. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  4317. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  4318. break;
  4319. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  4320. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  4321. break;
  4322. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  4323. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  4324. break;
  4325. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  4326. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  4327. break;
  4328. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  4329. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  4330. break;
  4331. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  4332. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  4333. break;
  4334. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  4335. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  4336. break;
  4337. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  4338. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  4339. break;
  4340. default:
  4341. break;
  4342. }
  4343. return 0;
  4344. }
  4345. static int gfx_v7_0_eop_irq(struct amdgpu_device *adev,
  4346. struct amdgpu_irq_src *source,
  4347. struct amdgpu_iv_entry *entry)
  4348. {
  4349. u8 me_id, pipe_id;
  4350. struct amdgpu_ring *ring;
  4351. int i;
  4352. DRM_DEBUG("IH: CP EOP\n");
  4353. me_id = (entry->ring_id & 0x0c) >> 2;
  4354. pipe_id = (entry->ring_id & 0x03) >> 0;
  4355. switch (me_id) {
  4356. case 0:
  4357. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  4358. break;
  4359. case 1:
  4360. case 2:
  4361. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4362. ring = &adev->gfx.compute_ring[i];
  4363. if ((ring->me == me_id) && (ring->pipe == pipe_id))
  4364. amdgpu_fence_process(ring);
  4365. }
  4366. break;
  4367. }
  4368. return 0;
  4369. }
  4370. static int gfx_v7_0_priv_reg_irq(struct amdgpu_device *adev,
  4371. struct amdgpu_irq_src *source,
  4372. struct amdgpu_iv_entry *entry)
  4373. {
  4374. DRM_ERROR("Illegal register access in command stream\n");
  4375. schedule_work(&adev->reset_work);
  4376. return 0;
  4377. }
  4378. static int gfx_v7_0_priv_inst_irq(struct amdgpu_device *adev,
  4379. struct amdgpu_irq_src *source,
  4380. struct amdgpu_iv_entry *entry)
  4381. {
  4382. DRM_ERROR("Illegal instruction in command stream\n");
  4383. // XXX soft reset the gfx block only
  4384. schedule_work(&adev->reset_work);
  4385. return 0;
  4386. }
  4387. static int gfx_v7_0_set_clockgating_state(void *handle,
  4388. enum amd_clockgating_state state)
  4389. {
  4390. bool gate = false;
  4391. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4392. if (state == AMD_CG_STATE_GATE)
  4393. gate = true;
  4394. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  4395. /* order matters! */
  4396. if (gate) {
  4397. gfx_v7_0_enable_mgcg(adev, true);
  4398. gfx_v7_0_enable_cgcg(adev, true);
  4399. } else {
  4400. gfx_v7_0_enable_cgcg(adev, false);
  4401. gfx_v7_0_enable_mgcg(adev, false);
  4402. }
  4403. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  4404. return 0;
  4405. }
  4406. static int gfx_v7_0_set_powergating_state(void *handle,
  4407. enum amd_powergating_state state)
  4408. {
  4409. bool gate = false;
  4410. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4411. if (state == AMD_PG_STATE_GATE)
  4412. gate = true;
  4413. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  4414. AMD_PG_SUPPORT_GFX_SMG |
  4415. AMD_PG_SUPPORT_GFX_DMG |
  4416. AMD_PG_SUPPORT_CP |
  4417. AMD_PG_SUPPORT_GDS |
  4418. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  4419. gfx_v7_0_update_gfx_pg(adev, gate);
  4420. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  4421. gfx_v7_0_enable_cp_pg(adev, gate);
  4422. gfx_v7_0_enable_gds_pg(adev, gate);
  4423. }
  4424. }
  4425. return 0;
  4426. }
  4427. const struct amd_ip_funcs gfx_v7_0_ip_funcs = {
  4428. .name = "gfx_v7_0",
  4429. .early_init = gfx_v7_0_early_init,
  4430. .late_init = gfx_v7_0_late_init,
  4431. .sw_init = gfx_v7_0_sw_init,
  4432. .sw_fini = gfx_v7_0_sw_fini,
  4433. .hw_init = gfx_v7_0_hw_init,
  4434. .hw_fini = gfx_v7_0_hw_fini,
  4435. .suspend = gfx_v7_0_suspend,
  4436. .resume = gfx_v7_0_resume,
  4437. .is_idle = gfx_v7_0_is_idle,
  4438. .wait_for_idle = gfx_v7_0_wait_for_idle,
  4439. .soft_reset = gfx_v7_0_soft_reset,
  4440. .set_clockgating_state = gfx_v7_0_set_clockgating_state,
  4441. .set_powergating_state = gfx_v7_0_set_powergating_state,
  4442. };
  4443. static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_gfx = {
  4444. .get_rptr = gfx_v7_0_ring_get_rptr,
  4445. .get_wptr = gfx_v7_0_ring_get_wptr_gfx,
  4446. .set_wptr = gfx_v7_0_ring_set_wptr_gfx,
  4447. .parse_cs = NULL,
  4448. .emit_ib = gfx_v7_0_ring_emit_ib_gfx,
  4449. .emit_fence = gfx_v7_0_ring_emit_fence_gfx,
  4450. .emit_pipeline_sync = gfx_v7_0_ring_emit_pipeline_sync,
  4451. .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
  4452. .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
  4453. .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
  4454. .emit_hdp_invalidate = gfx_v7_0_ring_emit_hdp_invalidate,
  4455. .test_ring = gfx_v7_0_ring_test_ring,
  4456. .test_ib = gfx_v7_0_ring_test_ib,
  4457. .insert_nop = amdgpu_ring_insert_nop,
  4458. .pad_ib = amdgpu_ring_generic_pad_ib,
  4459. .emit_cntxcntl = gfx_v7_ring_emit_cntxcntl,
  4460. };
  4461. static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_compute = {
  4462. .get_rptr = gfx_v7_0_ring_get_rptr,
  4463. .get_wptr = gfx_v7_0_ring_get_wptr_compute,
  4464. .set_wptr = gfx_v7_0_ring_set_wptr_compute,
  4465. .parse_cs = NULL,
  4466. .emit_ib = gfx_v7_0_ring_emit_ib_compute,
  4467. .emit_fence = gfx_v7_0_ring_emit_fence_compute,
  4468. .emit_pipeline_sync = gfx_v7_0_ring_emit_pipeline_sync,
  4469. .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
  4470. .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
  4471. .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
  4472. .emit_hdp_invalidate = gfx_v7_0_ring_emit_hdp_invalidate,
  4473. .test_ring = gfx_v7_0_ring_test_ring,
  4474. .test_ib = gfx_v7_0_ring_test_ib,
  4475. .insert_nop = amdgpu_ring_insert_nop,
  4476. .pad_ib = amdgpu_ring_generic_pad_ib,
  4477. };
  4478. static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev)
  4479. {
  4480. int i;
  4481. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4482. adev->gfx.gfx_ring[i].funcs = &gfx_v7_0_ring_funcs_gfx;
  4483. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4484. adev->gfx.compute_ring[i].funcs = &gfx_v7_0_ring_funcs_compute;
  4485. }
  4486. static const struct amdgpu_irq_src_funcs gfx_v7_0_eop_irq_funcs = {
  4487. .set = gfx_v7_0_set_eop_interrupt_state,
  4488. .process = gfx_v7_0_eop_irq,
  4489. };
  4490. static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_reg_irq_funcs = {
  4491. .set = gfx_v7_0_set_priv_reg_fault_state,
  4492. .process = gfx_v7_0_priv_reg_irq,
  4493. };
  4494. static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_inst_irq_funcs = {
  4495. .set = gfx_v7_0_set_priv_inst_fault_state,
  4496. .process = gfx_v7_0_priv_inst_irq,
  4497. };
  4498. static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  4499. {
  4500. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4501. adev->gfx.eop_irq.funcs = &gfx_v7_0_eop_irq_funcs;
  4502. adev->gfx.priv_reg_irq.num_types = 1;
  4503. adev->gfx.priv_reg_irq.funcs = &gfx_v7_0_priv_reg_irq_funcs;
  4504. adev->gfx.priv_inst_irq.num_types = 1;
  4505. adev->gfx.priv_inst_irq.funcs = &gfx_v7_0_priv_inst_irq_funcs;
  4506. }
  4507. static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev)
  4508. {
  4509. /* init asci gds info */
  4510. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  4511. adev->gds.gws.total_size = 64;
  4512. adev->gds.oa.total_size = 16;
  4513. if (adev->gds.mem.total_size == 64 * 1024) {
  4514. adev->gds.mem.gfx_partition_size = 4096;
  4515. adev->gds.mem.cs_partition_size = 4096;
  4516. adev->gds.gws.gfx_partition_size = 4;
  4517. adev->gds.gws.cs_partition_size = 4;
  4518. adev->gds.oa.gfx_partition_size = 4;
  4519. adev->gds.oa.cs_partition_size = 1;
  4520. } else {
  4521. adev->gds.mem.gfx_partition_size = 1024;
  4522. adev->gds.mem.cs_partition_size = 1024;
  4523. adev->gds.gws.gfx_partition_size = 16;
  4524. adev->gds.gws.cs_partition_size = 16;
  4525. adev->gds.oa.gfx_partition_size = 4;
  4526. adev->gds.oa.cs_partition_size = 4;
  4527. }
  4528. }
  4529. static void gfx_v7_0_get_cu_info(struct amdgpu_device *adev)
  4530. {
  4531. int i, j, k, counter, active_cu_number = 0;
  4532. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4533. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  4534. unsigned disable_masks[4 * 2];
  4535. memset(cu_info, 0, sizeof(*cu_info));
  4536. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  4537. mutex_lock(&adev->grbm_idx_mutex);
  4538. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4539. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4540. mask = 1;
  4541. ao_bitmap = 0;
  4542. counter = 0;
  4543. gfx_v7_0_select_se_sh(adev, i, j, 0xffffffff);
  4544. if (i < 4 && j < 2)
  4545. gfx_v7_0_set_user_cu_inactive_bitmap(
  4546. adev, disable_masks[i * 2 + j]);
  4547. bitmap = gfx_v7_0_get_cu_active_bitmap(adev);
  4548. cu_info->bitmap[i][j] = bitmap;
  4549. for (k = 0; k < 16; k ++) {
  4550. if (bitmap & mask) {
  4551. if (counter < 2)
  4552. ao_bitmap |= mask;
  4553. counter ++;
  4554. }
  4555. mask <<= 1;
  4556. }
  4557. active_cu_number += counter;
  4558. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4559. }
  4560. }
  4561. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  4562. mutex_unlock(&adev->grbm_idx_mutex);
  4563. cu_info->number = active_cu_number;
  4564. cu_info->ao_cu_mask = ao_cu_mask;
  4565. }