gfx_v6_0.c 92 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_ih.h"
  26. #include "amdgpu_gfx.h"
  27. #include "amdgpu_ucode.h"
  28. #include "si/clearstate_si.h"
  29. #include "si/sid.h"
  30. #define GFX6_NUM_GFX_RINGS 1
  31. #define GFX6_NUM_COMPUTE_RINGS 2
  32. #define STATIC_PER_CU_PG_ENABLE (1 << 3)
  33. #define DYN_PER_CU_PG_ENABLE (1 << 2)
  34. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  35. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  36. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  37. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  38. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev);
  39. MODULE_FIRMWARE("radeon/tahiti_pfp.bin");
  40. MODULE_FIRMWARE("radeon/tahiti_me.bin");
  41. MODULE_FIRMWARE("radeon/tahiti_ce.bin");
  42. MODULE_FIRMWARE("radeon/tahiti_rlc.bin");
  43. MODULE_FIRMWARE("radeon/pitcairn_pfp.bin");
  44. MODULE_FIRMWARE("radeon/pitcairn_me.bin");
  45. MODULE_FIRMWARE("radeon/pitcairn_ce.bin");
  46. MODULE_FIRMWARE("radeon/pitcairn_rlc.bin");
  47. MODULE_FIRMWARE("radeon/verde_pfp.bin");
  48. MODULE_FIRMWARE("radeon/verde_me.bin");
  49. MODULE_FIRMWARE("radeon/verde_ce.bin");
  50. MODULE_FIRMWARE("radeon/verde_rlc.bin");
  51. MODULE_FIRMWARE("radeon/oland_pfp.bin");
  52. MODULE_FIRMWARE("radeon/oland_me.bin");
  53. MODULE_FIRMWARE("radeon/oland_ce.bin");
  54. MODULE_FIRMWARE("radeon/oland_rlc.bin");
  55. MODULE_FIRMWARE("radeon/hainan_pfp.bin");
  56. MODULE_FIRMWARE("radeon/hainan_me.bin");
  57. MODULE_FIRMWARE("radeon/hainan_ce.bin");
  58. MODULE_FIRMWARE("radeon/hainan_rlc.bin");
  59. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev);
  60. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
  61. //static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev);
  62. static void gfx_v6_0_init_pg(struct amdgpu_device *adev);
  63. static const u32 verde_rlc_save_restore_register_list[] =
  64. {
  65. (0x8000 << 16) | (0x98f4 >> 2),
  66. 0x00000000,
  67. (0x8040 << 16) | (0x98f4 >> 2),
  68. 0x00000000,
  69. (0x8000 << 16) | (0xe80 >> 2),
  70. 0x00000000,
  71. (0x8040 << 16) | (0xe80 >> 2),
  72. 0x00000000,
  73. (0x8000 << 16) | (0x89bc >> 2),
  74. 0x00000000,
  75. (0x8040 << 16) | (0x89bc >> 2),
  76. 0x00000000,
  77. (0x8000 << 16) | (0x8c1c >> 2),
  78. 0x00000000,
  79. (0x8040 << 16) | (0x8c1c >> 2),
  80. 0x00000000,
  81. (0x9c00 << 16) | (0x98f0 >> 2),
  82. 0x00000000,
  83. (0x9c00 << 16) | (0xe7c >> 2),
  84. 0x00000000,
  85. (0x8000 << 16) | (0x9148 >> 2),
  86. 0x00000000,
  87. (0x8040 << 16) | (0x9148 >> 2),
  88. 0x00000000,
  89. (0x9c00 << 16) | (0x9150 >> 2),
  90. 0x00000000,
  91. (0x9c00 << 16) | (0x897c >> 2),
  92. 0x00000000,
  93. (0x9c00 << 16) | (0x8d8c >> 2),
  94. 0x00000000,
  95. (0x9c00 << 16) | (0xac54 >> 2),
  96. 0X00000000,
  97. 0x3,
  98. (0x9c00 << 16) | (0x98f8 >> 2),
  99. 0x00000000,
  100. (0x9c00 << 16) | (0x9910 >> 2),
  101. 0x00000000,
  102. (0x9c00 << 16) | (0x9914 >> 2),
  103. 0x00000000,
  104. (0x9c00 << 16) | (0x9918 >> 2),
  105. 0x00000000,
  106. (0x9c00 << 16) | (0x991c >> 2),
  107. 0x00000000,
  108. (0x9c00 << 16) | (0x9920 >> 2),
  109. 0x00000000,
  110. (0x9c00 << 16) | (0x9924 >> 2),
  111. 0x00000000,
  112. (0x9c00 << 16) | (0x9928 >> 2),
  113. 0x00000000,
  114. (0x9c00 << 16) | (0x992c >> 2),
  115. 0x00000000,
  116. (0x9c00 << 16) | (0x9930 >> 2),
  117. 0x00000000,
  118. (0x9c00 << 16) | (0x9934 >> 2),
  119. 0x00000000,
  120. (0x9c00 << 16) | (0x9938 >> 2),
  121. 0x00000000,
  122. (0x9c00 << 16) | (0x993c >> 2),
  123. 0x00000000,
  124. (0x9c00 << 16) | (0x9940 >> 2),
  125. 0x00000000,
  126. (0x9c00 << 16) | (0x9944 >> 2),
  127. 0x00000000,
  128. (0x9c00 << 16) | (0x9948 >> 2),
  129. 0x00000000,
  130. (0x9c00 << 16) | (0x994c >> 2),
  131. 0x00000000,
  132. (0x9c00 << 16) | (0x9950 >> 2),
  133. 0x00000000,
  134. (0x9c00 << 16) | (0x9954 >> 2),
  135. 0x00000000,
  136. (0x9c00 << 16) | (0x9958 >> 2),
  137. 0x00000000,
  138. (0x9c00 << 16) | (0x995c >> 2),
  139. 0x00000000,
  140. (0x9c00 << 16) | (0x9960 >> 2),
  141. 0x00000000,
  142. (0x9c00 << 16) | (0x9964 >> 2),
  143. 0x00000000,
  144. (0x9c00 << 16) | (0x9968 >> 2),
  145. 0x00000000,
  146. (0x9c00 << 16) | (0x996c >> 2),
  147. 0x00000000,
  148. (0x9c00 << 16) | (0x9970 >> 2),
  149. 0x00000000,
  150. (0x9c00 << 16) | (0x9974 >> 2),
  151. 0x00000000,
  152. (0x9c00 << 16) | (0x9978 >> 2),
  153. 0x00000000,
  154. (0x9c00 << 16) | (0x997c >> 2),
  155. 0x00000000,
  156. (0x9c00 << 16) | (0x9980 >> 2),
  157. 0x00000000,
  158. (0x9c00 << 16) | (0x9984 >> 2),
  159. 0x00000000,
  160. (0x9c00 << 16) | (0x9988 >> 2),
  161. 0x00000000,
  162. (0x9c00 << 16) | (0x998c >> 2),
  163. 0x00000000,
  164. (0x9c00 << 16) | (0x8c00 >> 2),
  165. 0x00000000,
  166. (0x9c00 << 16) | (0x8c14 >> 2),
  167. 0x00000000,
  168. (0x9c00 << 16) | (0x8c04 >> 2),
  169. 0x00000000,
  170. (0x9c00 << 16) | (0x8c08 >> 2),
  171. 0x00000000,
  172. (0x8000 << 16) | (0x9b7c >> 2),
  173. 0x00000000,
  174. (0x8040 << 16) | (0x9b7c >> 2),
  175. 0x00000000,
  176. (0x8000 << 16) | (0xe84 >> 2),
  177. 0x00000000,
  178. (0x8040 << 16) | (0xe84 >> 2),
  179. 0x00000000,
  180. (0x8000 << 16) | (0x89c0 >> 2),
  181. 0x00000000,
  182. (0x8040 << 16) | (0x89c0 >> 2),
  183. 0x00000000,
  184. (0x8000 << 16) | (0x914c >> 2),
  185. 0x00000000,
  186. (0x8040 << 16) | (0x914c >> 2),
  187. 0x00000000,
  188. (0x8000 << 16) | (0x8c20 >> 2),
  189. 0x00000000,
  190. (0x8040 << 16) | (0x8c20 >> 2),
  191. 0x00000000,
  192. (0x8000 << 16) | (0x9354 >> 2),
  193. 0x00000000,
  194. (0x8040 << 16) | (0x9354 >> 2),
  195. 0x00000000,
  196. (0x9c00 << 16) | (0x9060 >> 2),
  197. 0x00000000,
  198. (0x9c00 << 16) | (0x9364 >> 2),
  199. 0x00000000,
  200. (0x9c00 << 16) | (0x9100 >> 2),
  201. 0x00000000,
  202. (0x9c00 << 16) | (0x913c >> 2),
  203. 0x00000000,
  204. (0x8000 << 16) | (0x90e0 >> 2),
  205. 0x00000000,
  206. (0x8000 << 16) | (0x90e4 >> 2),
  207. 0x00000000,
  208. (0x8000 << 16) | (0x90e8 >> 2),
  209. 0x00000000,
  210. (0x8040 << 16) | (0x90e0 >> 2),
  211. 0x00000000,
  212. (0x8040 << 16) | (0x90e4 >> 2),
  213. 0x00000000,
  214. (0x8040 << 16) | (0x90e8 >> 2),
  215. 0x00000000,
  216. (0x9c00 << 16) | (0x8bcc >> 2),
  217. 0x00000000,
  218. (0x9c00 << 16) | (0x8b24 >> 2),
  219. 0x00000000,
  220. (0x9c00 << 16) | (0x88c4 >> 2),
  221. 0x00000000,
  222. (0x9c00 << 16) | (0x8e50 >> 2),
  223. 0x00000000,
  224. (0x9c00 << 16) | (0x8c0c >> 2),
  225. 0x00000000,
  226. (0x9c00 << 16) | (0x8e58 >> 2),
  227. 0x00000000,
  228. (0x9c00 << 16) | (0x8e5c >> 2),
  229. 0x00000000,
  230. (0x9c00 << 16) | (0x9508 >> 2),
  231. 0x00000000,
  232. (0x9c00 << 16) | (0x950c >> 2),
  233. 0x00000000,
  234. (0x9c00 << 16) | (0x9494 >> 2),
  235. 0x00000000,
  236. (0x9c00 << 16) | (0xac0c >> 2),
  237. 0x00000000,
  238. (0x9c00 << 16) | (0xac10 >> 2),
  239. 0x00000000,
  240. (0x9c00 << 16) | (0xac14 >> 2),
  241. 0x00000000,
  242. (0x9c00 << 16) | (0xae00 >> 2),
  243. 0x00000000,
  244. (0x9c00 << 16) | (0xac08 >> 2),
  245. 0x00000000,
  246. (0x9c00 << 16) | (0x88d4 >> 2),
  247. 0x00000000,
  248. (0x9c00 << 16) | (0x88c8 >> 2),
  249. 0x00000000,
  250. (0x9c00 << 16) | (0x88cc >> 2),
  251. 0x00000000,
  252. (0x9c00 << 16) | (0x89b0 >> 2),
  253. 0x00000000,
  254. (0x9c00 << 16) | (0x8b10 >> 2),
  255. 0x00000000,
  256. (0x9c00 << 16) | (0x8a14 >> 2),
  257. 0x00000000,
  258. (0x9c00 << 16) | (0x9830 >> 2),
  259. 0x00000000,
  260. (0x9c00 << 16) | (0x9834 >> 2),
  261. 0x00000000,
  262. (0x9c00 << 16) | (0x9838 >> 2),
  263. 0x00000000,
  264. (0x9c00 << 16) | (0x9a10 >> 2),
  265. 0x00000000,
  266. (0x8000 << 16) | (0x9870 >> 2),
  267. 0x00000000,
  268. (0x8000 << 16) | (0x9874 >> 2),
  269. 0x00000000,
  270. (0x8001 << 16) | (0x9870 >> 2),
  271. 0x00000000,
  272. (0x8001 << 16) | (0x9874 >> 2),
  273. 0x00000000,
  274. (0x8040 << 16) | (0x9870 >> 2),
  275. 0x00000000,
  276. (0x8040 << 16) | (0x9874 >> 2),
  277. 0x00000000,
  278. (0x8041 << 16) | (0x9870 >> 2),
  279. 0x00000000,
  280. (0x8041 << 16) | (0x9874 >> 2),
  281. 0x00000000,
  282. 0x00000000
  283. };
  284. static int gfx_v6_0_init_microcode(struct amdgpu_device *adev)
  285. {
  286. const char *chip_name;
  287. char fw_name[30];
  288. int err;
  289. const struct gfx_firmware_header_v1_0 *cp_hdr;
  290. const struct rlc_firmware_header_v1_0 *rlc_hdr;
  291. DRM_DEBUG("\n");
  292. switch (adev->asic_type) {
  293. case CHIP_TAHITI:
  294. chip_name = "tahiti";
  295. break;
  296. case CHIP_PITCAIRN:
  297. chip_name = "pitcairn";
  298. break;
  299. case CHIP_VERDE:
  300. chip_name = "verde";
  301. break;
  302. case CHIP_OLAND:
  303. chip_name = "oland";
  304. break;
  305. case CHIP_HAINAN:
  306. chip_name = "hainan";
  307. break;
  308. default: BUG();
  309. }
  310. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  311. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  312. if (err)
  313. goto out;
  314. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  315. if (err)
  316. goto out;
  317. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  318. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  319. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  320. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  321. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  322. if (err)
  323. goto out;
  324. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  325. if (err)
  326. goto out;
  327. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  328. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  329. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  330. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  331. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  332. if (err)
  333. goto out;
  334. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  335. if (err)
  336. goto out;
  337. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  338. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  339. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  340. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  341. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  342. if (err)
  343. goto out;
  344. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  345. rlc_hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  346. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  347. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  348. out:
  349. if (err) {
  350. printk(KERN_ERR
  351. "gfx6: Failed to load firmware \"%s\"\n",
  352. fw_name);
  353. release_firmware(adev->gfx.pfp_fw);
  354. adev->gfx.pfp_fw = NULL;
  355. release_firmware(adev->gfx.me_fw);
  356. adev->gfx.me_fw = NULL;
  357. release_firmware(adev->gfx.ce_fw);
  358. adev->gfx.ce_fw = NULL;
  359. release_firmware(adev->gfx.rlc_fw);
  360. adev->gfx.rlc_fw = NULL;
  361. }
  362. return err;
  363. }
  364. static void gfx_v6_0_tiling_mode_table_init(struct amdgpu_device *adev)
  365. {
  366. const u32 num_tile_mode_states = 32;
  367. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  368. switch (adev->gfx.config.mem_row_size_in_kb) {
  369. case 1:
  370. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  371. break;
  372. case 2:
  373. default:
  374. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  375. break;
  376. case 4:
  377. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  378. break;
  379. }
  380. if (adev->asic_type == CHIP_VERDE ||
  381. adev->asic_type == CHIP_OLAND ||
  382. adev->asic_type == CHIP_HAINAN) {
  383. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  384. switch (reg_offset) {
  385. case 0:
  386. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  387. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  388. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  389. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  390. NUM_BANKS(ADDR_SURF_16_BANK) |
  391. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  392. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  393. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  394. break;
  395. case 1:
  396. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  397. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  398. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  399. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  400. NUM_BANKS(ADDR_SURF_16_BANK) |
  401. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  402. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  403. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  404. break;
  405. case 2:
  406. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  407. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  408. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  409. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  410. NUM_BANKS(ADDR_SURF_16_BANK) |
  411. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  412. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  413. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  414. break;
  415. case 3:
  416. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  417. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  418. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  419. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  420. NUM_BANKS(ADDR_SURF_16_BANK) |
  421. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  422. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  423. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  424. break;
  425. case 4:
  426. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  427. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  428. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  429. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  430. NUM_BANKS(ADDR_SURF_16_BANK) |
  431. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  432. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  433. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  434. break;
  435. case 5:
  436. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  437. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  438. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  439. TILE_SPLIT(split_equal_to_row_size) |
  440. NUM_BANKS(ADDR_SURF_16_BANK) |
  441. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  442. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  443. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  444. break;
  445. case 6:
  446. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  447. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  448. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  449. TILE_SPLIT(split_equal_to_row_size) |
  450. NUM_BANKS(ADDR_SURF_16_BANK) |
  451. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  452. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  453. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  454. break;
  455. case 7:
  456. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  457. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  458. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  459. TILE_SPLIT(split_equal_to_row_size) |
  460. NUM_BANKS(ADDR_SURF_16_BANK) |
  461. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  462. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  463. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  464. break;
  465. case 8:
  466. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  467. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  468. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  469. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  470. NUM_BANKS(ADDR_SURF_16_BANK) |
  471. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  472. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  473. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  474. break;
  475. case 9:
  476. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  477. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  478. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  479. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  480. NUM_BANKS(ADDR_SURF_16_BANK) |
  481. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  482. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  483. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  484. break;
  485. case 10:
  486. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  487. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  488. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  489. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  490. NUM_BANKS(ADDR_SURF_16_BANK) |
  491. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  492. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  493. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  494. break;
  495. case 11:
  496. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  497. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  498. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  499. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  500. NUM_BANKS(ADDR_SURF_16_BANK) |
  501. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  502. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  503. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  504. break;
  505. case 12:
  506. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  507. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  508. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  509. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  510. NUM_BANKS(ADDR_SURF_16_BANK) |
  511. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  512. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  513. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  514. break;
  515. case 13:
  516. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  517. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  518. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  519. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  520. NUM_BANKS(ADDR_SURF_16_BANK) |
  521. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  522. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  523. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  524. break;
  525. case 14:
  526. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  527. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  528. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  529. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  530. NUM_BANKS(ADDR_SURF_16_BANK) |
  531. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  532. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  533. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  534. break;
  535. case 15:
  536. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  537. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  538. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  539. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  540. NUM_BANKS(ADDR_SURF_16_BANK) |
  541. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  542. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  543. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  544. break;
  545. case 16:
  546. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  547. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  548. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  549. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  550. NUM_BANKS(ADDR_SURF_16_BANK) |
  551. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  552. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  553. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  554. break;
  555. case 17:
  556. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  557. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  558. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  559. TILE_SPLIT(split_equal_to_row_size) |
  560. NUM_BANKS(ADDR_SURF_16_BANK) |
  561. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  562. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  563. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  564. break;
  565. case 21:
  566. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  567. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  568. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  569. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  570. NUM_BANKS(ADDR_SURF_16_BANK) |
  571. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  572. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  573. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  574. break;
  575. case 22:
  576. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  577. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  578. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  579. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  580. NUM_BANKS(ADDR_SURF_16_BANK) |
  581. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  582. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  583. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  584. break;
  585. case 23:
  586. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  587. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  588. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  589. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  590. NUM_BANKS(ADDR_SURF_16_BANK) |
  591. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  592. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  593. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  594. break;
  595. case 24:
  596. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  597. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  598. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  599. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  600. NUM_BANKS(ADDR_SURF_16_BANK) |
  601. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  602. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  603. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  604. break;
  605. case 25:
  606. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  607. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  608. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  609. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  610. NUM_BANKS(ADDR_SURF_8_BANK) |
  611. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  612. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  613. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  614. break;
  615. default:
  616. gb_tile_moden = 0;
  617. break;
  618. }
  619. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  620. WREG32(GB_TILE_MODE0 + reg_offset, gb_tile_moden);
  621. }
  622. } else if ((adev->asic_type == CHIP_TAHITI) || (adev->asic_type == CHIP_PITCAIRN)) {
  623. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  624. switch (reg_offset) {
  625. case 0: /* non-AA compressed depth or any compressed stencil */
  626. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  627. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  628. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  629. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  630. NUM_BANKS(ADDR_SURF_16_BANK) |
  631. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  634. break;
  635. case 1: /* 2xAA/4xAA compressed depth only */
  636. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  637. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  638. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  639. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  640. NUM_BANKS(ADDR_SURF_16_BANK) |
  641. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  642. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  643. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  644. break;
  645. case 2: /* 8xAA compressed depth only */
  646. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  647. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  648. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  649. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  650. NUM_BANKS(ADDR_SURF_16_BANK) |
  651. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  652. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  653. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  654. break;
  655. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  656. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  657. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  658. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  659. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  660. NUM_BANKS(ADDR_SURF_16_BANK) |
  661. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  662. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  663. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  664. break;
  665. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  666. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  667. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  668. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  669. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  670. NUM_BANKS(ADDR_SURF_16_BANK) |
  671. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  672. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  673. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  674. break;
  675. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  676. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  677. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  678. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  679. TILE_SPLIT(split_equal_to_row_size) |
  680. NUM_BANKS(ADDR_SURF_16_BANK) |
  681. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  682. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  683. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  684. break;
  685. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  686. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  687. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  688. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  689. TILE_SPLIT(split_equal_to_row_size) |
  690. NUM_BANKS(ADDR_SURF_16_BANK) |
  691. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  692. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  693. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  694. break;
  695. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  696. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  697. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  698. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  699. TILE_SPLIT(split_equal_to_row_size) |
  700. NUM_BANKS(ADDR_SURF_16_BANK) |
  701. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  702. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  703. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  704. break;
  705. case 8: /* 1D and 1D Array Surfaces */
  706. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  707. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  708. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  709. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  710. NUM_BANKS(ADDR_SURF_16_BANK) |
  711. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  712. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  713. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  714. break;
  715. case 9: /* Displayable maps. */
  716. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  717. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  718. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  719. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  720. NUM_BANKS(ADDR_SURF_16_BANK) |
  721. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  722. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  723. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  724. break;
  725. case 10: /* Display 8bpp. */
  726. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  727. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  728. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  729. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  730. NUM_BANKS(ADDR_SURF_16_BANK) |
  731. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  732. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  733. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  734. break;
  735. case 11: /* Display 16bpp. */
  736. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  737. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  738. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  739. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  740. NUM_BANKS(ADDR_SURF_16_BANK) |
  741. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  742. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  743. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  744. break;
  745. case 12: /* Display 32bpp. */
  746. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  747. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  748. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  749. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  750. NUM_BANKS(ADDR_SURF_16_BANK) |
  751. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  752. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  753. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  754. break;
  755. case 13: /* Thin. */
  756. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  757. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  758. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  759. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  760. NUM_BANKS(ADDR_SURF_16_BANK) |
  761. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  762. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  763. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  764. break;
  765. case 14: /* Thin 8 bpp. */
  766. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  767. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  768. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  769. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  770. NUM_BANKS(ADDR_SURF_16_BANK) |
  771. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  772. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  773. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  774. break;
  775. case 15: /* Thin 16 bpp. */
  776. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  777. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  778. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  779. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  780. NUM_BANKS(ADDR_SURF_16_BANK) |
  781. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  782. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  783. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  784. break;
  785. case 16: /* Thin 32 bpp. */
  786. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  787. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  788. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  789. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  790. NUM_BANKS(ADDR_SURF_16_BANK) |
  791. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  792. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  793. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  794. break;
  795. case 17: /* Thin 64 bpp. */
  796. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  797. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  798. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  799. TILE_SPLIT(split_equal_to_row_size) |
  800. NUM_BANKS(ADDR_SURF_16_BANK) |
  801. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  802. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  803. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  804. break;
  805. case 21: /* 8 bpp PRT. */
  806. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  807. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  808. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  809. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  810. NUM_BANKS(ADDR_SURF_16_BANK) |
  811. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  812. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  813. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  814. break;
  815. case 22: /* 16 bpp PRT */
  816. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  817. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  818. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  819. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  820. NUM_BANKS(ADDR_SURF_16_BANK) |
  821. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  822. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  823. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  824. break;
  825. case 23: /* 32 bpp PRT */
  826. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  827. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  828. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  829. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  830. NUM_BANKS(ADDR_SURF_16_BANK) |
  831. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  832. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  833. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  834. break;
  835. case 24: /* 64 bpp PRT */
  836. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  837. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  838. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  839. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  840. NUM_BANKS(ADDR_SURF_16_BANK) |
  841. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  842. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  843. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  844. break;
  845. case 25: /* 128 bpp PRT */
  846. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  847. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  848. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  849. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  850. NUM_BANKS(ADDR_SURF_8_BANK) |
  851. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  852. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  853. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  854. break;
  855. default:
  856. gb_tile_moden = 0;
  857. break;
  858. }
  859. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  860. WREG32(GB_TILE_MODE0 + reg_offset, gb_tile_moden);
  861. }
  862. } else{
  863. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  864. }
  865. }
  866. static void gfx_v6_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
  867. u32 sh_num, u32 instance)
  868. {
  869. u32 data;
  870. if (instance == 0xffffffff)
  871. data = INSTANCE_BROADCAST_WRITES;
  872. else
  873. data = INSTANCE_INDEX(instance);
  874. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  875. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  876. else if (se_num == 0xffffffff)
  877. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  878. else if (sh_num == 0xffffffff)
  879. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  880. else
  881. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  882. WREG32(GRBM_GFX_INDEX, data);
  883. }
  884. static u32 gfx_v6_0_create_bitmask(u32 bit_width)
  885. {
  886. return (u32)(((u64)1 << bit_width) - 1);
  887. }
  888. static u32 gfx_v6_0_get_rb_disabled(struct amdgpu_device *adev,
  889. u32 max_rb_num_per_se,
  890. u32 sh_per_se)
  891. {
  892. u32 data, mask;
  893. data = RREG32(CC_RB_BACKEND_DISABLE);
  894. data &= BACKEND_DISABLE_MASK;
  895. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  896. data >>= BACKEND_DISABLE_SHIFT;
  897. mask = gfx_v6_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  898. return data & mask;
  899. }
  900. static void gfx_v6_0_setup_rb(struct amdgpu_device *adev,
  901. u32 se_num, u32 sh_per_se,
  902. u32 max_rb_num_per_se)
  903. {
  904. int i, j;
  905. u32 data, mask;
  906. u32 disabled_rbs = 0;
  907. u32 enabled_rbs = 0;
  908. mutex_lock(&adev->grbm_idx_mutex);
  909. for (i = 0; i < se_num; i++) {
  910. for (j = 0; j < sh_per_se; j++) {
  911. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  912. data = gfx_v6_0_get_rb_disabled(adev, max_rb_num_per_se, sh_per_se);
  913. disabled_rbs |= data << ((i * sh_per_se + j) * TAHITI_RB_BITMAP_WIDTH_PER_SH);
  914. }
  915. }
  916. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  917. mutex_unlock(&adev->grbm_idx_mutex);
  918. mask = 1;
  919. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  920. if (!(disabled_rbs & mask))
  921. enabled_rbs |= mask;
  922. mask <<= 1;
  923. }
  924. adev->gfx.config.backend_enable_mask = enabled_rbs;
  925. adev->gfx.config.num_rbs = hweight32(enabled_rbs);
  926. mutex_lock(&adev->grbm_idx_mutex);
  927. for (i = 0; i < se_num; i++) {
  928. gfx_v6_0_select_se_sh(adev, i, 0xffffffff, 0xffffffff);
  929. data = 0;
  930. for (j = 0; j < sh_per_se; j++) {
  931. switch (enabled_rbs & 3) {
  932. case 1:
  933. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  934. break;
  935. case 2:
  936. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  937. break;
  938. case 3:
  939. default:
  940. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  941. break;
  942. }
  943. enabled_rbs >>= 2;
  944. }
  945. WREG32(PA_SC_RASTER_CONFIG, data);
  946. }
  947. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  948. mutex_unlock(&adev->grbm_idx_mutex);
  949. }
  950. /*
  951. static void gmc_v6_0_init_compute_vmid(struct amdgpu_device *adev)
  952. {
  953. }
  954. */
  955. static u32 gfx_v6_0_get_cu_enabled(struct amdgpu_device *adev, u32 cu_per_sh)
  956. {
  957. u32 data, mask;
  958. data = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  959. data &= INACTIVE_CUS_MASK;
  960. data |= RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  961. data >>= INACTIVE_CUS_SHIFT;
  962. mask = gfx_v6_0_create_bitmask(cu_per_sh);
  963. return ~data & mask;
  964. }
  965. static void gfx_v6_0_setup_spi(struct amdgpu_device *adev,
  966. u32 se_num, u32 sh_per_se,
  967. u32 cu_per_sh)
  968. {
  969. int i, j, k;
  970. u32 data, mask;
  971. u32 active_cu = 0;
  972. mutex_lock(&adev->grbm_idx_mutex);
  973. for (i = 0; i < se_num; i++) {
  974. for (j = 0; j < sh_per_se; j++) {
  975. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  976. data = RREG32(SPI_STATIC_THREAD_MGMT_3);
  977. active_cu = gfx_v6_0_get_cu_enabled(adev, cu_per_sh);
  978. mask = 1;
  979. for (k = 0; k < 16; k++) {
  980. mask <<= k;
  981. if (active_cu & mask) {
  982. data &= ~mask;
  983. WREG32(SPI_STATIC_THREAD_MGMT_3, data);
  984. break;
  985. }
  986. }
  987. }
  988. }
  989. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  990. mutex_unlock(&adev->grbm_idx_mutex);
  991. }
  992. static void gfx_v6_0_gpu_init(struct amdgpu_device *adev)
  993. {
  994. u32 gb_addr_config = 0;
  995. u32 mc_shared_chmap, mc_arb_ramcfg;
  996. u32 sx_debug_1;
  997. u32 hdp_host_path_cntl;
  998. u32 tmp;
  999. switch (adev->asic_type) {
  1000. case CHIP_TAHITI:
  1001. adev->gfx.config.max_shader_engines = 2;
  1002. adev->gfx.config.max_tile_pipes = 12;
  1003. adev->gfx.config.max_cu_per_sh = 8;
  1004. adev->gfx.config.max_sh_per_se = 2;
  1005. adev->gfx.config.max_backends_per_se = 4;
  1006. adev->gfx.config.max_texture_channel_caches = 12;
  1007. adev->gfx.config.max_gprs = 256;
  1008. adev->gfx.config.max_gs_threads = 32;
  1009. adev->gfx.config.max_hw_contexts = 8;
  1010. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1011. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1012. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1013. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1014. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1015. break;
  1016. case CHIP_PITCAIRN:
  1017. adev->gfx.config.max_shader_engines = 2;
  1018. adev->gfx.config.max_tile_pipes = 8;
  1019. adev->gfx.config.max_cu_per_sh = 5;
  1020. adev->gfx.config.max_sh_per_se = 2;
  1021. adev->gfx.config.max_backends_per_se = 4;
  1022. adev->gfx.config.max_texture_channel_caches = 8;
  1023. adev->gfx.config.max_gprs = 256;
  1024. adev->gfx.config.max_gs_threads = 32;
  1025. adev->gfx.config.max_hw_contexts = 8;
  1026. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1027. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1028. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1029. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1030. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1031. break;
  1032. case CHIP_VERDE:
  1033. adev->gfx.config.max_shader_engines = 1;
  1034. adev->gfx.config.max_tile_pipes = 4;
  1035. adev->gfx.config.max_cu_per_sh = 5;
  1036. adev->gfx.config.max_sh_per_se = 2;
  1037. adev->gfx.config.max_backends_per_se = 4;
  1038. adev->gfx.config.max_texture_channel_caches = 4;
  1039. adev->gfx.config.max_gprs = 256;
  1040. adev->gfx.config.max_gs_threads = 32;
  1041. adev->gfx.config.max_hw_contexts = 8;
  1042. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1043. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1044. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1045. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1046. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1047. break;
  1048. case CHIP_OLAND:
  1049. adev->gfx.config.max_shader_engines = 1;
  1050. adev->gfx.config.max_tile_pipes = 4;
  1051. adev->gfx.config.max_cu_per_sh = 6;
  1052. adev->gfx.config.max_sh_per_se = 1;
  1053. adev->gfx.config.max_backends_per_se = 2;
  1054. adev->gfx.config.max_texture_channel_caches = 4;
  1055. adev->gfx.config.max_gprs = 256;
  1056. adev->gfx.config.max_gs_threads = 16;
  1057. adev->gfx.config.max_hw_contexts = 8;
  1058. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1059. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1060. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1061. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1062. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1063. break;
  1064. case CHIP_HAINAN:
  1065. adev->gfx.config.max_shader_engines = 1;
  1066. adev->gfx.config.max_tile_pipes = 4;
  1067. adev->gfx.config.max_cu_per_sh = 5;
  1068. adev->gfx.config.max_sh_per_se = 1;
  1069. adev->gfx.config.max_backends_per_se = 1;
  1070. adev->gfx.config.max_texture_channel_caches = 2;
  1071. adev->gfx.config.max_gprs = 256;
  1072. adev->gfx.config.max_gs_threads = 16;
  1073. adev->gfx.config.max_hw_contexts = 8;
  1074. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1075. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1076. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1077. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1078. gb_addr_config = HAINAN_GB_ADDR_CONFIG_GOLDEN;
  1079. break;
  1080. default:
  1081. BUG();
  1082. break;
  1083. }
  1084. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1085. WREG32(SRBM_INT_CNTL, 1);
  1086. WREG32(SRBM_INT_ACK, 1);
  1087. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1088. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1089. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1090. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1091. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1092. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  1093. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1094. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1095. adev->gfx.config.mem_row_size_in_kb = 4;
  1096. adev->gfx.config.shader_engine_tile_size = 32;
  1097. adev->gfx.config.num_gpus = 1;
  1098. adev->gfx.config.multi_gpu_tile_size = 64;
  1099. gb_addr_config &= ~ROW_SIZE_MASK;
  1100. switch (adev->gfx.config.mem_row_size_in_kb) {
  1101. case 1:
  1102. default:
  1103. gb_addr_config |= ROW_SIZE(0);
  1104. break;
  1105. case 2:
  1106. gb_addr_config |= ROW_SIZE(1);
  1107. break;
  1108. case 4:
  1109. gb_addr_config |= ROW_SIZE(2);
  1110. break;
  1111. }
  1112. adev->gfx.config.gb_addr_config = gb_addr_config;
  1113. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1114. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1115. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  1116. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1117. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1118. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1119. #if 0
  1120. if (adev->has_uvd) {
  1121. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1122. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1123. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1124. }
  1125. #endif
  1126. gfx_v6_0_tiling_mode_table_init(adev);
  1127. gfx_v6_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  1128. adev->gfx.config.max_sh_per_se,
  1129. adev->gfx.config.max_backends_per_se);
  1130. gfx_v6_0_setup_spi(adev, adev->gfx.config.max_shader_engines,
  1131. adev->gfx.config.max_sh_per_se,
  1132. adev->gfx.config.max_cu_per_sh);
  1133. gfx_v6_0_get_cu_info(adev);
  1134. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1135. ROQ_IB2_START(0x2b)));
  1136. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1137. sx_debug_1 = RREG32(SX_DEBUG_1);
  1138. WREG32(SX_DEBUG_1, sx_debug_1);
  1139. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1140. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(adev->gfx.config.sc_prim_fifo_size_frontend) |
  1141. SC_BACKEND_PRIM_FIFO_SIZE(adev->gfx.config.sc_prim_fifo_size_backend) |
  1142. SC_HIZ_TILE_FIFO_SIZE(adev->gfx.config.sc_hiz_tile_fifo_size) |
  1143. SC_EARLYZ_TILE_FIFO_SIZE(adev->gfx.config.sc_earlyz_tile_fifo_size)));
  1144. WREG32(VGT_NUM_INSTANCES, 1);
  1145. WREG32(CP_PERFMON_CNTL, 0);
  1146. WREG32(SQ_CONFIG, 0);
  1147. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1148. FORCE_EOV_MAX_REZ_CNT(255)));
  1149. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1150. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1151. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1152. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1153. WREG32(CB_PERFCOUNTER0_SELECT0, 0);
  1154. WREG32(CB_PERFCOUNTER0_SELECT1, 0);
  1155. WREG32(CB_PERFCOUNTER1_SELECT0, 0);
  1156. WREG32(CB_PERFCOUNTER1_SELECT1, 0);
  1157. WREG32(CB_PERFCOUNTER2_SELECT0, 0);
  1158. WREG32(CB_PERFCOUNTER2_SELECT1, 0);
  1159. WREG32(CB_PERFCOUNTER3_SELECT0, 0);
  1160. WREG32(CB_PERFCOUNTER3_SELECT1, 0);
  1161. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1162. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1163. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1164. udelay(50);
  1165. }
  1166. static void gfx_v6_0_scratch_init(struct amdgpu_device *adev)
  1167. {
  1168. int i;
  1169. adev->gfx.scratch.num_reg = 7;
  1170. adev->gfx.scratch.reg_base = SCRATCH_REG0;
  1171. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  1172. adev->gfx.scratch.free[i] = true;
  1173. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  1174. }
  1175. }
  1176. static int gfx_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  1177. {
  1178. struct amdgpu_device *adev = ring->adev;
  1179. uint32_t scratch;
  1180. uint32_t tmp = 0;
  1181. unsigned i;
  1182. int r;
  1183. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1184. if (r) {
  1185. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  1186. return r;
  1187. }
  1188. WREG32(scratch, 0xCAFEDEAD);
  1189. r = amdgpu_ring_alloc(ring, 3);
  1190. if (r) {
  1191. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1192. amdgpu_gfx_scratch_free(adev, scratch);
  1193. return r;
  1194. }
  1195. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1196. amdgpu_ring_write(ring, (scratch - PACKET3_SET_CONFIG_REG_START));
  1197. amdgpu_ring_write(ring, 0xDEADBEEF);
  1198. amdgpu_ring_commit(ring);
  1199. for (i = 0; i < adev->usec_timeout; i++) {
  1200. tmp = RREG32(scratch);
  1201. if (tmp == 0xDEADBEEF)
  1202. break;
  1203. DRM_UDELAY(1);
  1204. }
  1205. if (i < adev->usec_timeout) {
  1206. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1207. } else {
  1208. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1209. ring->idx, scratch, tmp);
  1210. r = -EINVAL;
  1211. }
  1212. amdgpu_gfx_scratch_free(adev, scratch);
  1213. return r;
  1214. }
  1215. static void gfx_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  1216. {
  1217. /* flush hdp cache */
  1218. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1219. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1220. WRITE_DATA_DST_SEL(0)));
  1221. amdgpu_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL);
  1222. amdgpu_ring_write(ring, 0);
  1223. amdgpu_ring_write(ring, 0x1);
  1224. }
  1225. /**
  1226. * gfx_v6_0_ring_emit_hdp_invalidate - emit an hdp invalidate on the cp
  1227. *
  1228. * @adev: amdgpu_device pointer
  1229. * @ridx: amdgpu ring index
  1230. *
  1231. * Emits an hdp invalidate on the cp.
  1232. */
  1233. static void gfx_v6_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  1234. {
  1235. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1236. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1237. WRITE_DATA_DST_SEL(0)));
  1238. amdgpu_ring_write(ring, HDP_DEBUG0);
  1239. amdgpu_ring_write(ring, 0);
  1240. amdgpu_ring_write(ring, 0x1);
  1241. }
  1242. static void gfx_v6_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  1243. u64 seq, unsigned flags)
  1244. {
  1245. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  1246. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  1247. /* flush read cache over gart */
  1248. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1249. amdgpu_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START));
  1250. amdgpu_ring_write(ring, 0);
  1251. amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1252. amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1253. PACKET3_TC_ACTION_ENA |
  1254. PACKET3_SH_KCACHE_ACTION_ENA |
  1255. PACKET3_SH_ICACHE_ACTION_ENA);
  1256. amdgpu_ring_write(ring, 0xFFFFFFFF);
  1257. amdgpu_ring_write(ring, 0);
  1258. amdgpu_ring_write(ring, 10); /* poll interval */
  1259. /* EVENT_WRITE_EOP - flush caches, send int */
  1260. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1261. amdgpu_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1262. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1263. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  1264. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  1265. amdgpu_ring_write(ring, lower_32_bits(seq));
  1266. amdgpu_ring_write(ring, upper_32_bits(seq));
  1267. }
  1268. static void gfx_v6_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  1269. u64 addr, u64 seq,
  1270. unsigned flags)
  1271. {
  1272. gfx_v6_0_ring_emit_fence_gfx(ring, addr, seq, flags);
  1273. }
  1274. static void gfx_v6_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  1275. struct amdgpu_ib *ib,
  1276. unsigned vm_id, bool ctx_switch)
  1277. {
  1278. u32 header, control = 0;
  1279. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  1280. if (ctx_switch) {
  1281. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1282. amdgpu_ring_write(ring, 0);
  1283. }
  1284. if (ib->flags & AMDGPU_IB_FLAG_CE)
  1285. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1286. else
  1287. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1288. control |= ib->length_dw | (vm_id << 24);
  1289. amdgpu_ring_write(ring, header);
  1290. amdgpu_ring_write(ring,
  1291. #ifdef __BIG_ENDIAN
  1292. (2 << 0) |
  1293. #endif
  1294. (ib->gpu_addr & 0xFFFFFFFC));
  1295. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1296. amdgpu_ring_write(ring, control);
  1297. }
  1298. static void gfx_v6_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  1299. struct amdgpu_ib *ib,
  1300. unsigned vm_id, bool ctx_switch)
  1301. {
  1302. gfx_v6_0_ring_emit_ib_gfx(ring, ib, vm_id, ctx_switch);
  1303. }
  1304. /**
  1305. * gfx_v6_0_ring_test_ib - basic ring IB test
  1306. *
  1307. * @ring: amdgpu_ring structure holding ring information
  1308. *
  1309. * Allocate an IB and execute it on the gfx ring (SI).
  1310. * Provides a basic gfx ring test to verify that IBs are working.
  1311. * Returns 0 on success, error on failure.
  1312. */
  1313. static int gfx_v6_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  1314. {
  1315. struct amdgpu_device *adev = ring->adev;
  1316. struct amdgpu_ib ib;
  1317. struct fence *f = NULL;
  1318. uint32_t scratch;
  1319. uint32_t tmp = 0;
  1320. long r;
  1321. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1322. if (r) {
  1323. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  1324. return r;
  1325. }
  1326. WREG32(scratch, 0xCAFEDEAD);
  1327. memset(&ib, 0, sizeof(ib));
  1328. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  1329. if (r) {
  1330. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  1331. goto err1;
  1332. }
  1333. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1334. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_START));
  1335. ib.ptr[2] = 0xDEADBEEF;
  1336. ib.length_dw = 3;
  1337. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1338. if (r)
  1339. goto err2;
  1340. r = fence_wait_timeout(f, false, timeout);
  1341. if (r == 0) {
  1342. DRM_ERROR("amdgpu: IB test timed out\n");
  1343. r = -ETIMEDOUT;
  1344. goto err2;
  1345. } else if (r < 0) {
  1346. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  1347. goto err2;
  1348. }
  1349. tmp = RREG32(scratch);
  1350. if (tmp == 0xDEADBEEF) {
  1351. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  1352. r = 0;
  1353. } else {
  1354. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  1355. scratch, tmp);
  1356. r = -EINVAL;
  1357. }
  1358. err2:
  1359. amdgpu_ib_free(adev, &ib, NULL);
  1360. fence_put(f);
  1361. err1:
  1362. amdgpu_gfx_scratch_free(adev, scratch);
  1363. return r;
  1364. }
  1365. static void gfx_v6_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1366. {
  1367. int i;
  1368. if (enable)
  1369. WREG32(CP_ME_CNTL, 0);
  1370. else {
  1371. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  1372. WREG32(SCRATCH_UMSK, 0);
  1373. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1374. adev->gfx.gfx_ring[i].ready = false;
  1375. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1376. adev->gfx.compute_ring[i].ready = false;
  1377. }
  1378. udelay(50);
  1379. }
  1380. static int gfx_v6_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1381. {
  1382. unsigned i;
  1383. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1384. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1385. const struct gfx_firmware_header_v1_0 *me_hdr;
  1386. const __le32 *fw_data;
  1387. u32 fw_size;
  1388. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1389. return -EINVAL;
  1390. gfx_v6_0_cp_gfx_enable(adev, false);
  1391. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1392. ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1393. me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1394. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1395. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1396. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1397. /* PFP */
  1398. fw_data = (const __le32 *)
  1399. (adev->gfx.pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1400. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1401. WREG32(CP_PFP_UCODE_ADDR, 0);
  1402. for (i = 0; i < fw_size; i++)
  1403. WREG32(CP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1404. WREG32(CP_PFP_UCODE_ADDR, 0);
  1405. /* CE */
  1406. fw_data = (const __le32 *)
  1407. (adev->gfx.ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1408. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1409. WREG32(CP_CE_UCODE_ADDR, 0);
  1410. for (i = 0; i < fw_size; i++)
  1411. WREG32(CP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1412. WREG32(CP_CE_UCODE_ADDR, 0);
  1413. /* ME */
  1414. fw_data = (const __be32 *)
  1415. (adev->gfx.me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1416. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1417. WREG32(CP_ME_RAM_WADDR, 0);
  1418. for (i = 0; i < fw_size; i++)
  1419. WREG32(CP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1420. WREG32(CP_ME_RAM_WADDR, 0);
  1421. WREG32(CP_PFP_UCODE_ADDR, 0);
  1422. WREG32(CP_CE_UCODE_ADDR, 0);
  1423. WREG32(CP_ME_RAM_WADDR, 0);
  1424. WREG32(CP_ME_RAM_RADDR, 0);
  1425. return 0;
  1426. }
  1427. static int gfx_v6_0_cp_gfx_start(struct amdgpu_device *adev)
  1428. {
  1429. const struct cs_section_def *sect = NULL;
  1430. const struct cs_extent_def *ext = NULL;
  1431. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1432. int r, i;
  1433. r = amdgpu_ring_alloc(ring, 7 + 4);
  1434. if (r) {
  1435. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1436. return r;
  1437. }
  1438. amdgpu_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1439. amdgpu_ring_write(ring, 0x1);
  1440. amdgpu_ring_write(ring, 0x0);
  1441. amdgpu_ring_write(ring, adev->gfx.config.max_hw_contexts - 1);
  1442. amdgpu_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1443. amdgpu_ring_write(ring, 0);
  1444. amdgpu_ring_write(ring, 0);
  1445. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1446. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1447. amdgpu_ring_write(ring, 0xc000);
  1448. amdgpu_ring_write(ring, 0xe000);
  1449. amdgpu_ring_commit(ring);
  1450. gfx_v6_0_cp_gfx_enable(adev, true);
  1451. r = amdgpu_ring_alloc(ring, gfx_v6_0_get_csb_size(adev) + 10);
  1452. if (r) {
  1453. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1454. return r;
  1455. }
  1456. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1457. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1458. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1459. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1460. if (sect->id == SECT_CONTEXT) {
  1461. amdgpu_ring_write(ring,
  1462. PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1463. amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1464. for (i = 0; i < ext->reg_count; i++)
  1465. amdgpu_ring_write(ring, ext->extent[i]);
  1466. }
  1467. }
  1468. }
  1469. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1470. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1471. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1472. amdgpu_ring_write(ring, 0);
  1473. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1474. amdgpu_ring_write(ring, 0x00000316);
  1475. amdgpu_ring_write(ring, 0x0000000e);
  1476. amdgpu_ring_write(ring, 0x00000010);
  1477. amdgpu_ring_commit(ring);
  1478. return 0;
  1479. }
  1480. static int gfx_v6_0_cp_gfx_resume(struct amdgpu_device *adev)
  1481. {
  1482. struct amdgpu_ring *ring;
  1483. u32 tmp;
  1484. u32 rb_bufsz;
  1485. int r;
  1486. u64 rptr_addr;
  1487. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1488. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1489. /* Set the write pointer delay */
  1490. WREG32(CP_RB_WPTR_DELAY, 0);
  1491. WREG32(CP_DEBUG, 0);
  1492. WREG32(SCRATCH_ADDR, 0);
  1493. /* ring 0 - compute and gfx */
  1494. /* Set ring buffer size */
  1495. ring = &adev->gfx.gfx_ring[0];
  1496. rb_bufsz = order_base_2(ring->ring_size / 8);
  1497. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1498. #ifdef __BIG_ENDIAN
  1499. tmp |= BUF_SWAP_32BIT;
  1500. #endif
  1501. WREG32(CP_RB0_CNTL, tmp);
  1502. /* Initialize the ring buffer's read and write pointers */
  1503. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1504. ring->wptr = 0;
  1505. WREG32(CP_RB0_WPTR, ring->wptr);
  1506. /* set the wb address whether it's enabled or not */
  1507. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1508. WREG32(CP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1509. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1510. WREG32(SCRATCH_UMSK, 0);
  1511. mdelay(1);
  1512. WREG32(CP_RB0_CNTL, tmp);
  1513. WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
  1514. /* start the rings */
  1515. gfx_v6_0_cp_gfx_start(adev);
  1516. ring->ready = true;
  1517. r = amdgpu_ring_test_ring(ring);
  1518. if (r) {
  1519. ring->ready = false;
  1520. return r;
  1521. }
  1522. return 0;
  1523. }
  1524. static u32 gfx_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  1525. {
  1526. return ring->adev->wb.wb[ring->rptr_offs];
  1527. }
  1528. static u32 gfx_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  1529. {
  1530. struct amdgpu_device *adev = ring->adev;
  1531. if (ring == &adev->gfx.gfx_ring[0])
  1532. return RREG32(CP_RB0_WPTR);
  1533. else if (ring == &adev->gfx.compute_ring[0])
  1534. return RREG32(CP_RB1_WPTR);
  1535. else if (ring == &adev->gfx.compute_ring[1])
  1536. return RREG32(CP_RB2_WPTR);
  1537. else
  1538. BUG();
  1539. }
  1540. static void gfx_v6_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  1541. {
  1542. struct amdgpu_device *adev = ring->adev;
  1543. WREG32(CP_RB0_WPTR, ring->wptr);
  1544. (void)RREG32(CP_RB0_WPTR);
  1545. }
  1546. static void gfx_v6_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  1547. {
  1548. struct amdgpu_device *adev = ring->adev;
  1549. if (ring == &adev->gfx.compute_ring[0]) {
  1550. WREG32(CP_RB1_WPTR, ring->wptr);
  1551. (void)RREG32(CP_RB1_WPTR);
  1552. } else if (ring == &adev->gfx.compute_ring[1]) {
  1553. WREG32(CP_RB2_WPTR, ring->wptr);
  1554. (void)RREG32(CP_RB2_WPTR);
  1555. } else {
  1556. BUG();
  1557. }
  1558. }
  1559. static int gfx_v6_0_cp_compute_resume(struct amdgpu_device *adev)
  1560. {
  1561. struct amdgpu_ring *ring;
  1562. u32 tmp;
  1563. u32 rb_bufsz;
  1564. int r;
  1565. u64 rptr_addr;
  1566. /* ring1 - compute only */
  1567. /* Set ring buffer size */
  1568. ring = &adev->gfx.compute_ring[0];
  1569. rb_bufsz = order_base_2(ring->ring_size / 8);
  1570. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1571. #ifdef __BIG_ENDIAN
  1572. tmp |= BUF_SWAP_32BIT;
  1573. #endif
  1574. WREG32(CP_RB1_CNTL, tmp);
  1575. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1576. ring->wptr = 0;
  1577. WREG32(CP_RB1_WPTR, ring->wptr);
  1578. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1579. WREG32(CP_RB1_RPTR_ADDR, lower_32_bits(rptr_addr));
  1580. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1581. mdelay(1);
  1582. WREG32(CP_RB1_CNTL, tmp);
  1583. WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
  1584. ring = &adev->gfx.compute_ring[1];
  1585. rb_bufsz = order_base_2(ring->ring_size / 8);
  1586. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1587. #ifdef __BIG_ENDIAN
  1588. tmp |= BUF_SWAP_32BIT;
  1589. #endif
  1590. WREG32(CP_RB2_CNTL, tmp);
  1591. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1592. ring->wptr = 0;
  1593. WREG32(CP_RB2_WPTR, ring->wptr);
  1594. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1595. WREG32(CP_RB2_RPTR_ADDR, lower_32_bits(rptr_addr));
  1596. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1597. mdelay(1);
  1598. WREG32(CP_RB2_CNTL, tmp);
  1599. WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
  1600. adev->gfx.compute_ring[0].ready = true;
  1601. adev->gfx.compute_ring[1].ready = true;
  1602. r = amdgpu_ring_test_ring(&adev->gfx.compute_ring[0]);
  1603. if (r) {
  1604. adev->gfx.compute_ring[0].ready = false;
  1605. return r;
  1606. }
  1607. r = amdgpu_ring_test_ring(&adev->gfx.compute_ring[1]);
  1608. if (r) {
  1609. adev->gfx.compute_ring[1].ready = false;
  1610. return r;
  1611. }
  1612. return 0;
  1613. }
  1614. static void gfx_v6_0_cp_enable(struct amdgpu_device *adev, bool enable)
  1615. {
  1616. gfx_v6_0_cp_gfx_enable(adev, enable);
  1617. }
  1618. static int gfx_v6_0_cp_load_microcode(struct amdgpu_device *adev)
  1619. {
  1620. return gfx_v6_0_cp_gfx_load_microcode(adev);
  1621. }
  1622. static void gfx_v6_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1623. bool enable)
  1624. {
  1625. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  1626. u32 mask;
  1627. int i;
  1628. if (enable)
  1629. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  1630. else
  1631. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  1632. WREG32(CP_INT_CNTL_RING0, tmp);
  1633. if (!enable) {
  1634. /* read a gfx register */
  1635. tmp = RREG32(DB_DEPTH_INFO);
  1636. mask = RLC_BUSY_STATUS | GFX_POWER_STATUS | GFX_CLOCK_STATUS | GFX_LS_STATUS;
  1637. for (i = 0; i < adev->usec_timeout; i++) {
  1638. if ((RREG32(RLC_STAT) & mask) == (GFX_CLOCK_STATUS | GFX_POWER_STATUS))
  1639. break;
  1640. udelay(1);
  1641. }
  1642. }
  1643. }
  1644. static int gfx_v6_0_cp_resume(struct amdgpu_device *adev)
  1645. {
  1646. int r;
  1647. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  1648. r = gfx_v6_0_cp_load_microcode(adev);
  1649. if (r)
  1650. return r;
  1651. r = gfx_v6_0_cp_gfx_resume(adev);
  1652. if (r)
  1653. return r;
  1654. r = gfx_v6_0_cp_compute_resume(adev);
  1655. if (r)
  1656. return r;
  1657. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  1658. return 0;
  1659. }
  1660. static void gfx_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  1661. {
  1662. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  1663. uint32_t seq = ring->fence_drv.sync_seq;
  1664. uint64_t addr = ring->fence_drv.gpu_addr;
  1665. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  1666. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  1667. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  1668. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  1669. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1670. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  1671. amdgpu_ring_write(ring, seq);
  1672. amdgpu_ring_write(ring, 0xffffffff);
  1673. amdgpu_ring_write(ring, 4); /* poll interval */
  1674. if (usepfp) {
  1675. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  1676. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1677. amdgpu_ring_write(ring, 0);
  1678. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1679. amdgpu_ring_write(ring, 0);
  1680. }
  1681. }
  1682. static void gfx_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1683. unsigned vm_id, uint64_t pd_addr)
  1684. {
  1685. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  1686. /* write new base address */
  1687. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1688. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1689. WRITE_DATA_DST_SEL(0)));
  1690. if (vm_id < 8) {
  1691. amdgpu_ring_write(ring, (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id ));
  1692. } else {
  1693. amdgpu_ring_write(ring, (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (vm_id - 8)));
  1694. }
  1695. amdgpu_ring_write(ring, 0);
  1696. amdgpu_ring_write(ring, pd_addr >> 12);
  1697. /* bits 0-15 are the VM contexts0-15 */
  1698. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1699. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1700. WRITE_DATA_DST_SEL(0)));
  1701. amdgpu_ring_write(ring, VM_INVALIDATE_REQUEST);
  1702. amdgpu_ring_write(ring, 0);
  1703. amdgpu_ring_write(ring, 1 << vm_id);
  1704. /* wait for the invalidate to complete */
  1705. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  1706. amdgpu_ring_write(ring, (WAIT_REG_MEM_FUNCTION(0) | /* always */
  1707. WAIT_REG_MEM_ENGINE(0))); /* me */
  1708. amdgpu_ring_write(ring, VM_INVALIDATE_REQUEST);
  1709. amdgpu_ring_write(ring, 0);
  1710. amdgpu_ring_write(ring, 0); /* ref */
  1711. amdgpu_ring_write(ring, 0); /* mask */
  1712. amdgpu_ring_write(ring, 0x20); /* poll interval */
  1713. if (usepfp) {
  1714. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  1715. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  1716. amdgpu_ring_write(ring, 0x0);
  1717. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  1718. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1719. amdgpu_ring_write(ring, 0);
  1720. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1721. amdgpu_ring_write(ring, 0);
  1722. }
  1723. }
  1724. static void gfx_v6_0_rlc_fini(struct amdgpu_device *adev)
  1725. {
  1726. int r;
  1727. if (adev->gfx.rlc.save_restore_obj) {
  1728. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  1729. if (unlikely(r != 0))
  1730. dev_warn(adev->dev, "(%d) reserve RLC sr bo failed\n", r);
  1731. amdgpu_bo_unpin(adev->gfx.rlc.save_restore_obj);
  1732. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  1733. amdgpu_bo_unref(&adev->gfx.rlc.save_restore_obj);
  1734. adev->gfx.rlc.save_restore_obj = NULL;
  1735. }
  1736. if (adev->gfx.rlc.clear_state_obj) {
  1737. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1738. if (unlikely(r != 0))
  1739. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  1740. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1741. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1742. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1743. adev->gfx.rlc.clear_state_obj = NULL;
  1744. }
  1745. if (adev->gfx.rlc.cp_table_obj) {
  1746. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1747. if (unlikely(r != 0))
  1748. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1749. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1750. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1751. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1752. adev->gfx.rlc.cp_table_obj = NULL;
  1753. }
  1754. }
  1755. static int gfx_v6_0_rlc_init(struct amdgpu_device *adev)
  1756. {
  1757. const u32 *src_ptr;
  1758. volatile u32 *dst_ptr;
  1759. u32 dws, i;
  1760. u64 reg_list_mc_addr;
  1761. const struct cs_section_def *cs_data;
  1762. int r;
  1763. adev->gfx.rlc.reg_list = verde_rlc_save_restore_register_list;
  1764. adev->gfx.rlc.reg_list_size =
  1765. (u32)ARRAY_SIZE(verde_rlc_save_restore_register_list);
  1766. adev->gfx.rlc.cs_data = si_cs_data;
  1767. src_ptr = adev->gfx.rlc.reg_list;
  1768. dws = adev->gfx.rlc.reg_list_size;
  1769. cs_data = adev->gfx.rlc.cs_data;
  1770. if (src_ptr) {
  1771. /* save restore block */
  1772. if (adev->gfx.rlc.save_restore_obj == NULL) {
  1773. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1774. AMDGPU_GEM_DOMAIN_VRAM,
  1775. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1776. NULL, NULL,
  1777. &adev->gfx.rlc.save_restore_obj);
  1778. if (r) {
  1779. dev_warn(adev->dev, "(%d) create RLC sr bo failed\n", r);
  1780. return r;
  1781. }
  1782. }
  1783. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  1784. if (unlikely(r != 0)) {
  1785. gfx_v6_0_rlc_fini(adev);
  1786. return r;
  1787. }
  1788. r = amdgpu_bo_pin(adev->gfx.rlc.save_restore_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1789. &adev->gfx.rlc.save_restore_gpu_addr);
  1790. if (r) {
  1791. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  1792. dev_warn(adev->dev, "(%d) pin RLC sr bo failed\n", r);
  1793. gfx_v6_0_rlc_fini(adev);
  1794. return r;
  1795. }
  1796. r = amdgpu_bo_kmap(adev->gfx.rlc.save_restore_obj, (void **)&adev->gfx.rlc.sr_ptr);
  1797. if (r) {
  1798. dev_warn(adev->dev, "(%d) map RLC sr bo failed\n", r);
  1799. gfx_v6_0_rlc_fini(adev);
  1800. return r;
  1801. }
  1802. /* write the sr buffer */
  1803. dst_ptr = adev->gfx.rlc.sr_ptr;
  1804. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  1805. dst_ptr[i] = cpu_to_le32(src_ptr[i]);
  1806. amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
  1807. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  1808. }
  1809. if (cs_data) {
  1810. /* clear state block */
  1811. adev->gfx.rlc.clear_state_size = gfx_v6_0_get_csb_size(adev);
  1812. dws = adev->gfx.rlc.clear_state_size + (256 / 4);
  1813. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1814. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1815. AMDGPU_GEM_DOMAIN_VRAM,
  1816. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1817. NULL, NULL,
  1818. &adev->gfx.rlc.clear_state_obj);
  1819. if (r) {
  1820. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1821. gfx_v6_0_rlc_fini(adev);
  1822. return r;
  1823. }
  1824. }
  1825. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1826. if (unlikely(r != 0)) {
  1827. gfx_v6_0_rlc_fini(adev);
  1828. return r;
  1829. }
  1830. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1831. &adev->gfx.rlc.clear_state_gpu_addr);
  1832. if (r) {
  1833. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1834. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  1835. gfx_v6_0_rlc_fini(adev);
  1836. return r;
  1837. }
  1838. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1839. if (r) {
  1840. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  1841. gfx_v6_0_rlc_fini(adev);
  1842. return r;
  1843. }
  1844. /* set up the cs buffer */
  1845. dst_ptr = adev->gfx.rlc.cs_ptr;
  1846. reg_list_mc_addr = adev->gfx.rlc.clear_state_gpu_addr + 256;
  1847. dst_ptr[0] = cpu_to_le32(upper_32_bits(reg_list_mc_addr));
  1848. dst_ptr[1] = cpu_to_le32(lower_32_bits(reg_list_mc_addr));
  1849. dst_ptr[2] = cpu_to_le32(adev->gfx.rlc.clear_state_size);
  1850. gfx_v6_0_get_csb_buffer(adev, &dst_ptr[(256/4)]);
  1851. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1852. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1853. }
  1854. return 0;
  1855. }
  1856. static void gfx_v6_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  1857. {
  1858. u32 tmp;
  1859. tmp = RREG32(RLC_LB_CNTL);
  1860. if (enable)
  1861. tmp |= LOAD_BALANCE_ENABLE;
  1862. else
  1863. tmp &= ~LOAD_BALANCE_ENABLE;
  1864. WREG32(RLC_LB_CNTL, tmp);
  1865. if (!enable) {
  1866. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1867. WREG32(SPI_LB_CU_MASK, 0x00ff);
  1868. }
  1869. }
  1870. static void gfx_v6_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1871. {
  1872. int i;
  1873. for (i = 0; i < adev->usec_timeout; i++) {
  1874. if (RREG32(RLC_SERDES_MASTER_BUSY_0) == 0)
  1875. break;
  1876. udelay(1);
  1877. }
  1878. for (i = 0; i < adev->usec_timeout; i++) {
  1879. if (RREG32(RLC_SERDES_MASTER_BUSY_1) == 0)
  1880. break;
  1881. udelay(1);
  1882. }
  1883. }
  1884. static void gfx_v6_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
  1885. {
  1886. u32 tmp;
  1887. tmp = RREG32(RLC_CNTL);
  1888. if (tmp != rlc)
  1889. WREG32(RLC_CNTL, rlc);
  1890. }
  1891. static u32 gfx_v6_0_halt_rlc(struct amdgpu_device *adev)
  1892. {
  1893. u32 data, orig;
  1894. orig = data = RREG32(RLC_CNTL);
  1895. if (data & RLC_ENABLE) {
  1896. data &= ~RLC_ENABLE;
  1897. WREG32(RLC_CNTL, data);
  1898. gfx_v6_0_wait_for_rlc_serdes(adev);
  1899. }
  1900. return orig;
  1901. }
  1902. static void gfx_v6_0_rlc_stop(struct amdgpu_device *adev)
  1903. {
  1904. WREG32(RLC_CNTL, 0);
  1905. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  1906. gfx_v6_0_wait_for_rlc_serdes(adev);
  1907. }
  1908. static void gfx_v6_0_rlc_start(struct amdgpu_device *adev)
  1909. {
  1910. WREG32(RLC_CNTL, RLC_ENABLE);
  1911. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  1912. udelay(50);
  1913. }
  1914. static void gfx_v6_0_rlc_reset(struct amdgpu_device *adev)
  1915. {
  1916. u32 tmp = RREG32(GRBM_SOFT_RESET);
  1917. tmp |= SOFT_RESET_RLC;
  1918. WREG32(GRBM_SOFT_RESET, tmp);
  1919. udelay(50);
  1920. tmp &= ~SOFT_RESET_RLC;
  1921. WREG32(GRBM_SOFT_RESET, tmp);
  1922. udelay(50);
  1923. }
  1924. static bool gfx_v6_0_lbpw_supported(struct amdgpu_device *adev)
  1925. {
  1926. u32 tmp;
  1927. /* Enable LBPW only for DDR3 */
  1928. tmp = RREG32(MC_SEQ_MISC0);
  1929. if ((tmp & 0xF0000000) == 0xB0000000)
  1930. return true;
  1931. return false;
  1932. }
  1933. static void gfx_v6_0_init_cg(struct amdgpu_device *adev)
  1934. {
  1935. }
  1936. static int gfx_v6_0_rlc_resume(struct amdgpu_device *adev)
  1937. {
  1938. u32 i;
  1939. const struct rlc_firmware_header_v1_0 *hdr;
  1940. const __le32 *fw_data;
  1941. u32 fw_size;
  1942. if (!adev->gfx.rlc_fw)
  1943. return -EINVAL;
  1944. gfx_v6_0_rlc_stop(adev);
  1945. gfx_v6_0_rlc_reset(adev);
  1946. gfx_v6_0_init_pg(adev);
  1947. gfx_v6_0_init_cg(adev);
  1948. WREG32(RLC_RL_BASE, 0);
  1949. WREG32(RLC_RL_SIZE, 0);
  1950. WREG32(RLC_LB_CNTL, 0);
  1951. WREG32(RLC_LB_CNTR_MAX, 0xffffffff);
  1952. WREG32(RLC_LB_CNTR_INIT, 0);
  1953. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  1954. WREG32(RLC_MC_CNTL, 0);
  1955. WREG32(RLC_UCODE_CNTL, 0);
  1956. hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  1957. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1958. fw_data = (const __le32 *)
  1959. (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1960. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1961. for (i = 0; i < fw_size; i++) {
  1962. WREG32(RLC_UCODE_ADDR, i);
  1963. WREG32(RLC_UCODE_DATA, le32_to_cpup(fw_data++));
  1964. }
  1965. WREG32(RLC_UCODE_ADDR, 0);
  1966. gfx_v6_0_enable_lbpw(adev, gfx_v6_0_lbpw_supported(adev));
  1967. gfx_v6_0_rlc_start(adev);
  1968. return 0;
  1969. }
  1970. static void gfx_v6_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
  1971. {
  1972. u32 data, orig, tmp;
  1973. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  1974. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  1975. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  1976. WREG32(RLC_GCPM_GENERAL_3, 0x00000080);
  1977. tmp = gfx_v6_0_halt_rlc(adev);
  1978. WREG32(RLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  1979. WREG32(RLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  1980. WREG32(RLC_SERDES_WR_CTRL, 0x00b000ff);
  1981. gfx_v6_0_wait_for_rlc_serdes(adev);
  1982. gfx_v6_0_update_rlc(adev, tmp);
  1983. WREG32(RLC_SERDES_WR_CTRL, 0x007000ff);
  1984. data |= CGCG_EN | CGLS_EN;
  1985. } else {
  1986. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  1987. RREG32(CB_CGTT_SCLK_CTRL);
  1988. RREG32(CB_CGTT_SCLK_CTRL);
  1989. RREG32(CB_CGTT_SCLK_CTRL);
  1990. RREG32(CB_CGTT_SCLK_CTRL);
  1991. data &= ~(CGCG_EN | CGLS_EN);
  1992. }
  1993. if (orig != data)
  1994. WREG32(RLC_CGCG_CGLS_CTRL, data);
  1995. }
  1996. static void gfx_v6_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  1997. {
  1998. u32 data, orig, tmp = 0;
  1999. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2000. orig = data = RREG32(CGTS_SM_CTRL_REG);
  2001. data = 0x96940200;
  2002. if (orig != data)
  2003. WREG32(CGTS_SM_CTRL_REG, data);
  2004. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2005. orig = data = RREG32(CP_MEM_SLP_CNTL);
  2006. data |= CP_MEM_LS_EN;
  2007. if (orig != data)
  2008. WREG32(CP_MEM_SLP_CNTL, data);
  2009. }
  2010. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  2011. data &= 0xffffffc0;
  2012. if (orig != data)
  2013. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  2014. tmp = gfx_v6_0_halt_rlc(adev);
  2015. WREG32(RLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2016. WREG32(RLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2017. WREG32(RLC_SERDES_WR_CTRL, 0x00d000ff);
  2018. gfx_v6_0_update_rlc(adev, tmp);
  2019. } else {
  2020. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  2021. data |= 0x00000003;
  2022. if (orig != data)
  2023. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  2024. data = RREG32(CP_MEM_SLP_CNTL);
  2025. if (data & CP_MEM_LS_EN) {
  2026. data &= ~CP_MEM_LS_EN;
  2027. WREG32(CP_MEM_SLP_CNTL, data);
  2028. }
  2029. orig = data = RREG32(CGTS_SM_CTRL_REG);
  2030. data |= LS_OVERRIDE | OVERRIDE;
  2031. if (orig != data)
  2032. WREG32(CGTS_SM_CTRL_REG, data);
  2033. tmp = gfx_v6_0_halt_rlc(adev);
  2034. WREG32(RLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2035. WREG32(RLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2036. WREG32(RLC_SERDES_WR_CTRL, 0x00e000ff);
  2037. gfx_v6_0_update_rlc(adev, tmp);
  2038. }
  2039. }
  2040. /*
  2041. static void gfx_v6_0_update_cg(struct amdgpu_device *adev,
  2042. bool enable)
  2043. {
  2044. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2045. if (enable) {
  2046. gfx_v6_0_enable_mgcg(adev, true);
  2047. gfx_v6_0_enable_cgcg(adev, true);
  2048. } else {
  2049. gfx_v6_0_enable_cgcg(adev, false);
  2050. gfx_v6_0_enable_mgcg(adev, false);
  2051. }
  2052. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2053. }
  2054. */
  2055. static void gfx_v6_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
  2056. bool enable)
  2057. {
  2058. }
  2059. static void gfx_v6_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
  2060. bool enable)
  2061. {
  2062. }
  2063. static void gfx_v6_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
  2064. {
  2065. u32 data, orig;
  2066. orig = data = RREG32(RLC_PG_CNTL);
  2067. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
  2068. data &= ~0x8000;
  2069. else
  2070. data |= 0x8000;
  2071. if (orig != data)
  2072. WREG32(RLC_PG_CNTL, data);
  2073. }
  2074. static void gfx_v6_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
  2075. {
  2076. }
  2077. /*
  2078. static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev)
  2079. {
  2080. const __le32 *fw_data;
  2081. volatile u32 *dst_ptr;
  2082. int me, i, max_me = 4;
  2083. u32 bo_offset = 0;
  2084. u32 table_offset, table_size;
  2085. if (adev->asic_type == CHIP_KAVERI)
  2086. max_me = 5;
  2087. if (adev->gfx.rlc.cp_table_ptr == NULL)
  2088. return;
  2089. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  2090. for (me = 0; me < max_me; me++) {
  2091. if (me == 0) {
  2092. const struct gfx_firmware_header_v1_0 *hdr =
  2093. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  2094. fw_data = (const __le32 *)
  2095. (adev->gfx.ce_fw->data +
  2096. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2097. table_offset = le32_to_cpu(hdr->jt_offset);
  2098. table_size = le32_to_cpu(hdr->jt_size);
  2099. } else if (me == 1) {
  2100. const struct gfx_firmware_header_v1_0 *hdr =
  2101. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  2102. fw_data = (const __le32 *)
  2103. (adev->gfx.pfp_fw->data +
  2104. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2105. table_offset = le32_to_cpu(hdr->jt_offset);
  2106. table_size = le32_to_cpu(hdr->jt_size);
  2107. } else if (me == 2) {
  2108. const struct gfx_firmware_header_v1_0 *hdr =
  2109. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  2110. fw_data = (const __le32 *)
  2111. (adev->gfx.me_fw->data +
  2112. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2113. table_offset = le32_to_cpu(hdr->jt_offset);
  2114. table_size = le32_to_cpu(hdr->jt_size);
  2115. } else if (me == 3) {
  2116. const struct gfx_firmware_header_v1_0 *hdr =
  2117. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2118. fw_data = (const __le32 *)
  2119. (adev->gfx.mec_fw->data +
  2120. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2121. table_offset = le32_to_cpu(hdr->jt_offset);
  2122. table_size = le32_to_cpu(hdr->jt_size);
  2123. } else {
  2124. const struct gfx_firmware_header_v1_0 *hdr =
  2125. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2126. fw_data = (const __le32 *)
  2127. (adev->gfx.mec2_fw->data +
  2128. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2129. table_offset = le32_to_cpu(hdr->jt_offset);
  2130. table_size = le32_to_cpu(hdr->jt_size);
  2131. }
  2132. for (i = 0; i < table_size; i ++) {
  2133. dst_ptr[bo_offset + i] =
  2134. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  2135. }
  2136. bo_offset += table_size;
  2137. }
  2138. }
  2139. */
  2140. static void gfx_v6_0_enable_gfx_cgpg(struct amdgpu_device *adev,
  2141. bool enable)
  2142. {
  2143. u32 tmp;
  2144. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
  2145. tmp = RLC_PUD(0x10) | RLC_PDD(0x10) | RLC_TTPD(0x10) | RLC_MSD(0x10);
  2146. WREG32(RLC_TTOP_D, tmp);
  2147. tmp = RREG32(RLC_PG_CNTL);
  2148. tmp |= GFX_PG_ENABLE;
  2149. WREG32(RLC_PG_CNTL, tmp);
  2150. tmp = RREG32(RLC_AUTO_PG_CTRL);
  2151. tmp |= AUTO_PG_EN;
  2152. WREG32(RLC_AUTO_PG_CTRL, tmp);
  2153. } else {
  2154. tmp = RREG32(RLC_AUTO_PG_CTRL);
  2155. tmp &= ~AUTO_PG_EN;
  2156. WREG32(RLC_AUTO_PG_CTRL, tmp);
  2157. tmp = RREG32(DB_RENDER_CONTROL);
  2158. }
  2159. }
  2160. static u32 gfx_v6_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  2161. u32 se, u32 sh)
  2162. {
  2163. u32 mask = 0, tmp, tmp1;
  2164. int i;
  2165. mutex_lock(&adev->grbm_idx_mutex);
  2166. gfx_v6_0_select_se_sh(adev, se, sh, 0xffffffff);
  2167. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  2168. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  2169. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2170. mutex_unlock(&adev->grbm_idx_mutex);
  2171. tmp &= 0xffff0000;
  2172. tmp |= tmp1;
  2173. tmp >>= 16;
  2174. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  2175. mask <<= 1;
  2176. mask |= 1;
  2177. }
  2178. return (~tmp) & mask;
  2179. }
  2180. static void gfx_v6_0_init_ao_cu_mask(struct amdgpu_device *adev)
  2181. {
  2182. u32 i, j, k, active_cu_number = 0;
  2183. u32 mask, counter, cu_bitmap;
  2184. u32 tmp = 0;
  2185. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2186. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2187. mask = 1;
  2188. cu_bitmap = 0;
  2189. counter = 0;
  2190. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k++) {
  2191. if (gfx_v6_0_get_cu_active_bitmap(adev, i, j) & mask) {
  2192. if (counter < 2)
  2193. cu_bitmap |= mask;
  2194. counter++;
  2195. }
  2196. mask <<= 1;
  2197. }
  2198. active_cu_number += counter;
  2199. tmp |= (cu_bitmap << (i * 16 + j * 8));
  2200. }
  2201. }
  2202. WREG32(RLC_PG_AO_CU_MASK, tmp);
  2203. tmp = RREG32(RLC_MAX_PG_CU);
  2204. tmp &= ~MAX_PU_CU_MASK;
  2205. tmp |= MAX_PU_CU(active_cu_number);
  2206. WREG32(RLC_MAX_PG_CU, tmp);
  2207. }
  2208. static void gfx_v6_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
  2209. bool enable)
  2210. {
  2211. u32 data, orig;
  2212. orig = data = RREG32(RLC_PG_CNTL);
  2213. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
  2214. data |= STATIC_PER_CU_PG_ENABLE;
  2215. else
  2216. data &= ~STATIC_PER_CU_PG_ENABLE;
  2217. if (orig != data)
  2218. WREG32(RLC_PG_CNTL, data);
  2219. }
  2220. static void gfx_v6_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
  2221. bool enable)
  2222. {
  2223. u32 data, orig;
  2224. orig = data = RREG32(RLC_PG_CNTL);
  2225. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
  2226. data |= DYN_PER_CU_PG_ENABLE;
  2227. else
  2228. data &= ~DYN_PER_CU_PG_ENABLE;
  2229. if (orig != data)
  2230. WREG32(RLC_PG_CNTL, data);
  2231. }
  2232. static void gfx_v6_0_init_gfx_cgpg(struct amdgpu_device *adev)
  2233. {
  2234. u32 tmp;
  2235. WREG32(RLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2236. tmp = RREG32(RLC_PG_CNTL);
  2237. tmp |= GFX_PG_SRC;
  2238. WREG32(RLC_PG_CNTL, tmp);
  2239. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2240. tmp = RREG32(RLC_AUTO_PG_CTRL);
  2241. tmp &= ~GRBM_REG_SGIT_MASK;
  2242. tmp |= GRBM_REG_SGIT(0x700);
  2243. tmp &= ~PG_AFTER_GRBM_REG_ST_MASK;
  2244. WREG32(RLC_AUTO_PG_CTRL, tmp);
  2245. }
  2246. static void gfx_v6_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
  2247. {
  2248. gfx_v6_0_enable_gfx_cgpg(adev, enable);
  2249. gfx_v6_0_enable_gfx_static_mgpg(adev, enable);
  2250. gfx_v6_0_enable_gfx_dynamic_mgpg(adev, enable);
  2251. }
  2252. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev)
  2253. {
  2254. u32 count = 0;
  2255. const struct cs_section_def *sect = NULL;
  2256. const struct cs_extent_def *ext = NULL;
  2257. if (adev->gfx.rlc.cs_data == NULL)
  2258. return 0;
  2259. /* begin clear state */
  2260. count += 2;
  2261. /* context control state */
  2262. count += 3;
  2263. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2264. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2265. if (sect->id == SECT_CONTEXT)
  2266. count += 2 + ext->reg_count;
  2267. else
  2268. return 0;
  2269. }
  2270. }
  2271. /* pa_sc_raster_config */
  2272. count += 3;
  2273. /* end clear state */
  2274. count += 2;
  2275. /* clear state */
  2276. count += 2;
  2277. return count;
  2278. }
  2279. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev,
  2280. volatile u32 *buffer)
  2281. {
  2282. u32 count = 0, i;
  2283. const struct cs_section_def *sect = NULL;
  2284. const struct cs_extent_def *ext = NULL;
  2285. if (adev->gfx.rlc.cs_data == NULL)
  2286. return;
  2287. if (buffer == NULL)
  2288. return;
  2289. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2290. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2291. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2292. buffer[count++] = cpu_to_le32(0x80000000);
  2293. buffer[count++] = cpu_to_le32(0x80000000);
  2294. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2295. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2296. if (sect->id == SECT_CONTEXT) {
  2297. buffer[count++] =
  2298. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  2299. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  2300. for (i = 0; i < ext->reg_count; i++)
  2301. buffer[count++] = cpu_to_le32(ext->extent[i]);
  2302. } else {
  2303. return;
  2304. }
  2305. }
  2306. }
  2307. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  2308. buffer[count++] = cpu_to_le32(PA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2309. switch (adev->asic_type) {
  2310. case CHIP_TAHITI:
  2311. case CHIP_PITCAIRN:
  2312. buffer[count++] = cpu_to_le32(0x2a00126a);
  2313. break;
  2314. case CHIP_VERDE:
  2315. buffer[count++] = cpu_to_le32(0x0000124a);
  2316. break;
  2317. case CHIP_OLAND:
  2318. buffer[count++] = cpu_to_le32(0x00000082);
  2319. break;
  2320. case CHIP_HAINAN:
  2321. buffer[count++] = cpu_to_le32(0x00000000);
  2322. break;
  2323. default:
  2324. buffer[count++] = cpu_to_le32(0x00000000);
  2325. break;
  2326. }
  2327. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2328. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  2329. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  2330. buffer[count++] = cpu_to_le32(0);
  2331. }
  2332. static void gfx_v6_0_init_pg(struct amdgpu_device *adev)
  2333. {
  2334. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2335. AMD_PG_SUPPORT_GFX_SMG |
  2336. AMD_PG_SUPPORT_GFX_DMG |
  2337. AMD_PG_SUPPORT_CP |
  2338. AMD_PG_SUPPORT_GDS |
  2339. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2340. gfx_v6_0_enable_sclk_slowdown_on_pu(adev, true);
  2341. gfx_v6_0_enable_sclk_slowdown_on_pd(adev, true);
  2342. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2343. gfx_v6_0_init_gfx_cgpg(adev);
  2344. gfx_v6_0_enable_cp_pg(adev, true);
  2345. gfx_v6_0_enable_gds_pg(adev, true);
  2346. } else {
  2347. WREG32(RLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2348. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2349. }
  2350. gfx_v6_0_init_ao_cu_mask(adev);
  2351. gfx_v6_0_update_gfx_pg(adev, true);
  2352. } else {
  2353. WREG32(RLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2354. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2355. }
  2356. }
  2357. static void gfx_v6_0_fini_pg(struct amdgpu_device *adev)
  2358. {
  2359. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2360. AMD_PG_SUPPORT_GFX_SMG |
  2361. AMD_PG_SUPPORT_GFX_DMG |
  2362. AMD_PG_SUPPORT_CP |
  2363. AMD_PG_SUPPORT_GDS |
  2364. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2365. gfx_v6_0_update_gfx_pg(adev, false);
  2366. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2367. gfx_v6_0_enable_cp_pg(adev, false);
  2368. gfx_v6_0_enable_gds_pg(adev, false);
  2369. }
  2370. }
  2371. }
  2372. static uint64_t gfx_v6_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2373. {
  2374. uint64_t clock;
  2375. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2376. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2377. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  2378. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2379. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2380. return clock;
  2381. }
  2382. static void gfx_v6_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2383. uint32_t vmid,
  2384. uint32_t gds_base, uint32_t gds_size,
  2385. uint32_t gws_base, uint32_t gws_size,
  2386. uint32_t oa_base, uint32_t oa_size)
  2387. {
  2388. }
  2389. static const struct amdgpu_gfx_funcs gfx_v6_0_gfx_funcs = {
  2390. .get_gpu_clock_counter = &gfx_v6_0_get_gpu_clock_counter,
  2391. .select_se_sh = &gfx_v6_0_select_se_sh,
  2392. };
  2393. static int gfx_v6_0_early_init(void *handle)
  2394. {
  2395. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2396. adev->gfx.num_gfx_rings = GFX6_NUM_GFX_RINGS;
  2397. adev->gfx.num_compute_rings = GFX6_NUM_COMPUTE_RINGS;
  2398. adev->gfx.funcs = &gfx_v6_0_gfx_funcs;
  2399. gfx_v6_0_set_ring_funcs(adev);
  2400. gfx_v6_0_set_irq_funcs(adev);
  2401. return 0;
  2402. }
  2403. static int gfx_v6_0_sw_init(void *handle)
  2404. {
  2405. struct amdgpu_ring *ring;
  2406. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2407. int i, r;
  2408. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  2409. if (r)
  2410. return r;
  2411. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  2412. if (r)
  2413. return r;
  2414. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  2415. if (r)
  2416. return r;
  2417. gfx_v6_0_scratch_init(adev);
  2418. r = gfx_v6_0_init_microcode(adev);
  2419. if (r) {
  2420. DRM_ERROR("Failed to load gfx firmware!\n");
  2421. return r;
  2422. }
  2423. r = gfx_v6_0_rlc_init(adev);
  2424. if (r) {
  2425. DRM_ERROR("Failed to init rlc BOs!\n");
  2426. return r;
  2427. }
  2428. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  2429. ring = &adev->gfx.gfx_ring[i];
  2430. ring->ring_obj = NULL;
  2431. sprintf(ring->name, "gfx");
  2432. r = amdgpu_ring_init(adev, ring, 1024,
  2433. 0x80000000, 0xf,
  2434. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  2435. AMDGPU_RING_TYPE_GFX);
  2436. if (r)
  2437. return r;
  2438. }
  2439. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2440. unsigned irq_type;
  2441. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  2442. DRM_ERROR("Too many (%d) compute rings!\n", i);
  2443. break;
  2444. }
  2445. ring = &adev->gfx.compute_ring[i];
  2446. ring->ring_obj = NULL;
  2447. ring->use_doorbell = false;
  2448. ring->doorbell_index = 0;
  2449. ring->me = 1;
  2450. ring->pipe = i;
  2451. ring->queue = i;
  2452. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  2453. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  2454. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  2455. 0x80000000, 0xf,
  2456. &adev->gfx.eop_irq, irq_type,
  2457. AMDGPU_RING_TYPE_COMPUTE);
  2458. if (r)
  2459. return r;
  2460. }
  2461. return r;
  2462. }
  2463. static int gfx_v6_0_sw_fini(void *handle)
  2464. {
  2465. int i;
  2466. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2467. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  2468. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  2469. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  2470. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2471. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  2472. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2473. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  2474. gfx_v6_0_rlc_fini(adev);
  2475. return 0;
  2476. }
  2477. static int gfx_v6_0_hw_init(void *handle)
  2478. {
  2479. int r;
  2480. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2481. gfx_v6_0_gpu_init(adev);
  2482. r = gfx_v6_0_rlc_resume(adev);
  2483. if (r)
  2484. return r;
  2485. r = gfx_v6_0_cp_resume(adev);
  2486. if (r)
  2487. return r;
  2488. adev->gfx.ce_ram_size = 0x8000;
  2489. return r;
  2490. }
  2491. static int gfx_v6_0_hw_fini(void *handle)
  2492. {
  2493. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2494. gfx_v6_0_cp_enable(adev, false);
  2495. gfx_v6_0_rlc_stop(adev);
  2496. gfx_v6_0_fini_pg(adev);
  2497. return 0;
  2498. }
  2499. static int gfx_v6_0_suspend(void *handle)
  2500. {
  2501. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2502. return gfx_v6_0_hw_fini(adev);
  2503. }
  2504. static int gfx_v6_0_resume(void *handle)
  2505. {
  2506. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2507. return gfx_v6_0_hw_init(adev);
  2508. }
  2509. static bool gfx_v6_0_is_idle(void *handle)
  2510. {
  2511. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2512. if (RREG32(GRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
  2513. return false;
  2514. else
  2515. return true;
  2516. }
  2517. static int gfx_v6_0_wait_for_idle(void *handle)
  2518. {
  2519. unsigned i;
  2520. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2521. for (i = 0; i < adev->usec_timeout; i++) {
  2522. if (gfx_v6_0_is_idle(handle))
  2523. return 0;
  2524. udelay(1);
  2525. }
  2526. return -ETIMEDOUT;
  2527. }
  2528. static int gfx_v6_0_soft_reset(void *handle)
  2529. {
  2530. return 0;
  2531. }
  2532. static void gfx_v6_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  2533. enum amdgpu_interrupt_state state)
  2534. {
  2535. u32 cp_int_cntl;
  2536. switch (state) {
  2537. case AMDGPU_IRQ_STATE_DISABLE:
  2538. cp_int_cntl = RREG32(CP_INT_CNTL_RING0);
  2539. cp_int_cntl &= ~CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK;
  2540. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  2541. break;
  2542. case AMDGPU_IRQ_STATE_ENABLE:
  2543. cp_int_cntl = RREG32(CP_INT_CNTL_RING0);
  2544. cp_int_cntl |= CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK;
  2545. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  2546. break;
  2547. default:
  2548. break;
  2549. }
  2550. }
  2551. static void gfx_v6_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  2552. int ring,
  2553. enum amdgpu_interrupt_state state)
  2554. {
  2555. u32 cp_int_cntl;
  2556. switch (state){
  2557. case AMDGPU_IRQ_STATE_DISABLE:
  2558. if (ring == 0) {
  2559. cp_int_cntl = RREG32(CP_INT_CNTL_RING1);
  2560. cp_int_cntl &= ~CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK;
  2561. WREG32(CP_INT_CNTL_RING1, cp_int_cntl);
  2562. break;
  2563. } else {
  2564. cp_int_cntl = RREG32(CP_INT_CNTL_RING2);
  2565. cp_int_cntl &= ~CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK;
  2566. WREG32(CP_INT_CNTL_RING2, cp_int_cntl);
  2567. break;
  2568. }
  2569. case AMDGPU_IRQ_STATE_ENABLE:
  2570. if (ring == 0) {
  2571. cp_int_cntl = RREG32(CP_INT_CNTL_RING1);
  2572. cp_int_cntl |= CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK;
  2573. WREG32(CP_INT_CNTL_RING1, cp_int_cntl);
  2574. break;
  2575. } else {
  2576. cp_int_cntl = RREG32(CP_INT_CNTL_RING2);
  2577. cp_int_cntl |= CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK;
  2578. WREG32(CP_INT_CNTL_RING2, cp_int_cntl);
  2579. break;
  2580. }
  2581. default:
  2582. BUG();
  2583. break;
  2584. }
  2585. }
  2586. static int gfx_v6_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  2587. struct amdgpu_irq_src *src,
  2588. unsigned type,
  2589. enum amdgpu_interrupt_state state)
  2590. {
  2591. u32 cp_int_cntl;
  2592. switch (state) {
  2593. case AMDGPU_IRQ_STATE_DISABLE:
  2594. cp_int_cntl = RREG32(CP_INT_CNTL_RING0);
  2595. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  2596. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  2597. break;
  2598. case AMDGPU_IRQ_STATE_ENABLE:
  2599. cp_int_cntl = RREG32(CP_INT_CNTL_RING0);
  2600. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  2601. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  2602. break;
  2603. default:
  2604. break;
  2605. }
  2606. return 0;
  2607. }
  2608. static int gfx_v6_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  2609. struct amdgpu_irq_src *src,
  2610. unsigned type,
  2611. enum amdgpu_interrupt_state state)
  2612. {
  2613. u32 cp_int_cntl;
  2614. switch (state) {
  2615. case AMDGPU_IRQ_STATE_DISABLE:
  2616. cp_int_cntl = RREG32(CP_INT_CNTL_RING0);
  2617. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  2618. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  2619. break;
  2620. case AMDGPU_IRQ_STATE_ENABLE:
  2621. cp_int_cntl = RREG32(CP_INT_CNTL_RING0);
  2622. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  2623. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  2624. break;
  2625. default:
  2626. break;
  2627. }
  2628. return 0;
  2629. }
  2630. static int gfx_v6_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  2631. struct amdgpu_irq_src *src,
  2632. unsigned type,
  2633. enum amdgpu_interrupt_state state)
  2634. {
  2635. switch (type) {
  2636. case AMDGPU_CP_IRQ_GFX_EOP:
  2637. gfx_v6_0_set_gfx_eop_interrupt_state(adev, state);
  2638. break;
  2639. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  2640. gfx_v6_0_set_compute_eop_interrupt_state(adev, 0, state);
  2641. break;
  2642. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  2643. gfx_v6_0_set_compute_eop_interrupt_state(adev, 1, state);
  2644. break;
  2645. default:
  2646. break;
  2647. }
  2648. return 0;
  2649. }
  2650. static int gfx_v6_0_eop_irq(struct amdgpu_device *adev,
  2651. struct amdgpu_irq_src *source,
  2652. struct amdgpu_iv_entry *entry)
  2653. {
  2654. switch (entry->ring_id) {
  2655. case 0:
  2656. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  2657. break;
  2658. case 1:
  2659. case 2:
  2660. amdgpu_fence_process(&adev->gfx.compute_ring[entry->ring_id -1]);
  2661. break;
  2662. default:
  2663. break;
  2664. }
  2665. return 0;
  2666. }
  2667. static int gfx_v6_0_priv_reg_irq(struct amdgpu_device *adev,
  2668. struct amdgpu_irq_src *source,
  2669. struct amdgpu_iv_entry *entry)
  2670. {
  2671. DRM_ERROR("Illegal register access in command stream\n");
  2672. schedule_work(&adev->reset_work);
  2673. return 0;
  2674. }
  2675. static int gfx_v6_0_priv_inst_irq(struct amdgpu_device *adev,
  2676. struct amdgpu_irq_src *source,
  2677. struct amdgpu_iv_entry *entry)
  2678. {
  2679. DRM_ERROR("Illegal instruction in command stream\n");
  2680. schedule_work(&adev->reset_work);
  2681. return 0;
  2682. }
  2683. static int gfx_v6_0_set_clockgating_state(void *handle,
  2684. enum amd_clockgating_state state)
  2685. {
  2686. bool gate = false;
  2687. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2688. if (state == AMD_CG_STATE_GATE)
  2689. gate = true;
  2690. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2691. if (gate) {
  2692. gfx_v6_0_enable_mgcg(adev, true);
  2693. gfx_v6_0_enable_cgcg(adev, true);
  2694. } else {
  2695. gfx_v6_0_enable_cgcg(adev, false);
  2696. gfx_v6_0_enable_mgcg(adev, false);
  2697. }
  2698. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2699. return 0;
  2700. }
  2701. static int gfx_v6_0_set_powergating_state(void *handle,
  2702. enum amd_powergating_state state)
  2703. {
  2704. bool gate = false;
  2705. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2706. if (state == AMD_PG_STATE_GATE)
  2707. gate = true;
  2708. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2709. AMD_PG_SUPPORT_GFX_SMG |
  2710. AMD_PG_SUPPORT_GFX_DMG |
  2711. AMD_PG_SUPPORT_CP |
  2712. AMD_PG_SUPPORT_GDS |
  2713. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2714. gfx_v6_0_update_gfx_pg(adev, gate);
  2715. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2716. gfx_v6_0_enable_cp_pg(adev, gate);
  2717. gfx_v6_0_enable_gds_pg(adev, gate);
  2718. }
  2719. }
  2720. return 0;
  2721. }
  2722. const struct amd_ip_funcs gfx_v6_0_ip_funcs = {
  2723. .name = "gfx_v6_0",
  2724. .early_init = gfx_v6_0_early_init,
  2725. .late_init = NULL,
  2726. .sw_init = gfx_v6_0_sw_init,
  2727. .sw_fini = gfx_v6_0_sw_fini,
  2728. .hw_init = gfx_v6_0_hw_init,
  2729. .hw_fini = gfx_v6_0_hw_fini,
  2730. .suspend = gfx_v6_0_suspend,
  2731. .resume = gfx_v6_0_resume,
  2732. .is_idle = gfx_v6_0_is_idle,
  2733. .wait_for_idle = gfx_v6_0_wait_for_idle,
  2734. .soft_reset = gfx_v6_0_soft_reset,
  2735. .set_clockgating_state = gfx_v6_0_set_clockgating_state,
  2736. .set_powergating_state = gfx_v6_0_set_powergating_state,
  2737. };
  2738. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_gfx = {
  2739. .get_rptr = gfx_v6_0_ring_get_rptr,
  2740. .get_wptr = gfx_v6_0_ring_get_wptr,
  2741. .set_wptr = gfx_v6_0_ring_set_wptr_gfx,
  2742. .parse_cs = NULL,
  2743. .emit_ib = gfx_v6_0_ring_emit_ib_gfx,
  2744. .emit_fence = gfx_v6_0_ring_emit_fence_gfx,
  2745. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  2746. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  2747. .emit_gds_switch = gfx_v6_0_ring_emit_gds_switch,
  2748. .emit_hdp_flush = gfx_v6_0_ring_emit_hdp_flush,
  2749. .emit_hdp_invalidate = gfx_v6_0_ring_emit_hdp_invalidate,
  2750. .test_ring = gfx_v6_0_ring_test_ring,
  2751. .test_ib = gfx_v6_0_ring_test_ib,
  2752. .insert_nop = amdgpu_ring_insert_nop,
  2753. };
  2754. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_compute = {
  2755. .get_rptr = gfx_v6_0_ring_get_rptr,
  2756. .get_wptr = gfx_v6_0_ring_get_wptr,
  2757. .set_wptr = gfx_v6_0_ring_set_wptr_compute,
  2758. .parse_cs = NULL,
  2759. .emit_ib = gfx_v6_0_ring_emit_ib_compute,
  2760. .emit_fence = gfx_v6_0_ring_emit_fence_compute,
  2761. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  2762. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  2763. .emit_gds_switch = gfx_v6_0_ring_emit_gds_switch,
  2764. .emit_hdp_flush = gfx_v6_0_ring_emit_hdp_flush,
  2765. .emit_hdp_invalidate = gfx_v6_0_ring_emit_hdp_invalidate,
  2766. .test_ring = gfx_v6_0_ring_test_ring,
  2767. .test_ib = gfx_v6_0_ring_test_ib,
  2768. .insert_nop = amdgpu_ring_insert_nop,
  2769. };
  2770. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  2771. {
  2772. int i;
  2773. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2774. adev->gfx.gfx_ring[i].funcs = &gfx_v6_0_ring_funcs_gfx;
  2775. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2776. adev->gfx.compute_ring[i].funcs = &gfx_v6_0_ring_funcs_compute;
  2777. }
  2778. static const struct amdgpu_irq_src_funcs gfx_v6_0_eop_irq_funcs = {
  2779. .set = gfx_v6_0_set_eop_interrupt_state,
  2780. .process = gfx_v6_0_eop_irq,
  2781. };
  2782. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_reg_irq_funcs = {
  2783. .set = gfx_v6_0_set_priv_reg_fault_state,
  2784. .process = gfx_v6_0_priv_reg_irq,
  2785. };
  2786. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_inst_irq_funcs = {
  2787. .set = gfx_v6_0_set_priv_inst_fault_state,
  2788. .process = gfx_v6_0_priv_inst_irq,
  2789. };
  2790. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  2791. {
  2792. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  2793. adev->gfx.eop_irq.funcs = &gfx_v6_0_eop_irq_funcs;
  2794. adev->gfx.priv_reg_irq.num_types = 1;
  2795. adev->gfx.priv_reg_irq.funcs = &gfx_v6_0_priv_reg_irq_funcs;
  2796. adev->gfx.priv_inst_irq.num_types = 1;
  2797. adev->gfx.priv_inst_irq.funcs = &gfx_v6_0_priv_inst_irq_funcs;
  2798. }
  2799. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev)
  2800. {
  2801. int i, j, k, counter, active_cu_number = 0;
  2802. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  2803. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  2804. memset(cu_info, 0, sizeof(*cu_info));
  2805. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2806. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2807. mask = 1;
  2808. ao_bitmap = 0;
  2809. counter = 0;
  2810. bitmap = gfx_v6_0_get_cu_active_bitmap(adev, i, j);
  2811. cu_info->bitmap[i][j] = bitmap;
  2812. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  2813. if (bitmap & mask) {
  2814. if (counter < 2)
  2815. ao_bitmap |= mask;
  2816. counter ++;
  2817. }
  2818. mask <<= 1;
  2819. }
  2820. active_cu_number += counter;
  2821. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  2822. }
  2823. }
  2824. cu_info->number = active_cu_number;
  2825. cu_info->ao_cu_mask = ao_cu_mask;
  2826. }