dce_v10_0.c 118 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "vid.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_10_0_d.h"
  35. #include "dce/dce_10_0_sh_mask.h"
  36. #include "dce/dce_10_0_enum.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "gmc/gmc_8_1_sh_mask.h"
  41. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET,
  51. CRTC6_REGISTER_OFFSET
  52. };
  53. static const u32 hpd_offsets[] =
  54. {
  55. HPD0_REGISTER_OFFSET,
  56. HPD1_REGISTER_OFFSET,
  57. HPD2_REGISTER_OFFSET,
  58. HPD3_REGISTER_OFFSET,
  59. HPD4_REGISTER_OFFSET,
  60. HPD5_REGISTER_OFFSET
  61. };
  62. static const uint32_t dig_offsets[] = {
  63. DIG0_REGISTER_OFFSET,
  64. DIG1_REGISTER_OFFSET,
  65. DIG2_REGISTER_OFFSET,
  66. DIG3_REGISTER_OFFSET,
  67. DIG4_REGISTER_OFFSET,
  68. DIG5_REGISTER_OFFSET,
  69. DIG6_REGISTER_OFFSET
  70. };
  71. static const struct {
  72. uint32_t reg;
  73. uint32_t vblank;
  74. uint32_t vline;
  75. uint32_t hpd;
  76. } interrupt_status_offsets[] = { {
  77. .reg = mmDISP_INTERRUPT_STATUS,
  78. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  79. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  80. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  81. }, {
  82. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  83. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  84. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  85. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  86. }, {
  87. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  88. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  89. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  90. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  91. }, {
  92. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  93. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  94. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  95. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  96. }, {
  97. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  98. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  99. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  100. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  101. }, {
  102. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  103. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  104. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  105. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  106. } };
  107. static const u32 golden_settings_tonga_a11[] =
  108. {
  109. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  110. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  111. mmFBC_MISC, 0x1f311fff, 0x12300000,
  112. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  113. };
  114. static const u32 tonga_mgcg_cgcg_init[] =
  115. {
  116. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  117. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  118. };
  119. static const u32 golden_settings_fiji_a10[] =
  120. {
  121. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  122. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  123. mmFBC_MISC, 0x1f311fff, 0x12300000,
  124. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  125. };
  126. static const u32 fiji_mgcg_cgcg_init[] =
  127. {
  128. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  129. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  130. };
  131. static void dce_v10_0_init_golden_registers(struct amdgpu_device *adev)
  132. {
  133. switch (adev->asic_type) {
  134. case CHIP_FIJI:
  135. amdgpu_program_register_sequence(adev,
  136. fiji_mgcg_cgcg_init,
  137. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  138. amdgpu_program_register_sequence(adev,
  139. golden_settings_fiji_a10,
  140. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  141. break;
  142. case CHIP_TONGA:
  143. amdgpu_program_register_sequence(adev,
  144. tonga_mgcg_cgcg_init,
  145. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  146. amdgpu_program_register_sequence(adev,
  147. golden_settings_tonga_a11,
  148. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  149. break;
  150. default:
  151. break;
  152. }
  153. }
  154. static u32 dce_v10_0_audio_endpt_rreg(struct amdgpu_device *adev,
  155. u32 block_offset, u32 reg)
  156. {
  157. unsigned long flags;
  158. u32 r;
  159. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  160. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  161. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  162. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  163. return r;
  164. }
  165. static void dce_v10_0_audio_endpt_wreg(struct amdgpu_device *adev,
  166. u32 block_offset, u32 reg, u32 v)
  167. {
  168. unsigned long flags;
  169. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  170. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  171. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  172. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  173. }
  174. static bool dce_v10_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  175. {
  176. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  177. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  178. return true;
  179. else
  180. return false;
  181. }
  182. static bool dce_v10_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  183. {
  184. u32 pos1, pos2;
  185. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  186. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  187. if (pos1 != pos2)
  188. return true;
  189. else
  190. return false;
  191. }
  192. /**
  193. * dce_v10_0_vblank_wait - vblank wait asic callback.
  194. *
  195. * @adev: amdgpu_device pointer
  196. * @crtc: crtc to wait for vblank on
  197. *
  198. * Wait for vblank on the requested crtc (evergreen+).
  199. */
  200. static void dce_v10_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  201. {
  202. unsigned i = 0;
  203. if (crtc >= adev->mode_info.num_crtc)
  204. return;
  205. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  206. return;
  207. /* depending on when we hit vblank, we may be close to active; if so,
  208. * wait for another frame.
  209. */
  210. while (dce_v10_0_is_in_vblank(adev, crtc)) {
  211. if (i++ % 100 == 0) {
  212. if (!dce_v10_0_is_counter_moving(adev, crtc))
  213. break;
  214. }
  215. }
  216. while (!dce_v10_0_is_in_vblank(adev, crtc)) {
  217. if (i++ % 100 == 0) {
  218. if (!dce_v10_0_is_counter_moving(adev, crtc))
  219. break;
  220. }
  221. }
  222. }
  223. static u32 dce_v10_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  224. {
  225. if (crtc >= adev->mode_info.num_crtc)
  226. return 0;
  227. else
  228. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  229. }
  230. static void dce_v10_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  231. {
  232. unsigned i;
  233. /* Enable pflip interrupts */
  234. for (i = 0; i < adev->mode_info.num_crtc; i++)
  235. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  236. }
  237. static void dce_v10_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  238. {
  239. unsigned i;
  240. /* Disable pflip interrupts */
  241. for (i = 0; i < adev->mode_info.num_crtc; i++)
  242. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  243. }
  244. /**
  245. * dce_v10_0_page_flip - pageflip callback.
  246. *
  247. * @adev: amdgpu_device pointer
  248. * @crtc_id: crtc to cleanup pageflip on
  249. * @crtc_base: new address of the crtc (GPU MC address)
  250. *
  251. * Triggers the actual pageflip by updating the primary
  252. * surface base address.
  253. */
  254. static void dce_v10_0_page_flip(struct amdgpu_device *adev,
  255. int crtc_id, u64 crtc_base, bool async)
  256. {
  257. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  258. u32 tmp;
  259. /* flip at hsync for async, default is vsync */
  260. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  261. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  262. GRPH_SURFACE_UPDATE_H_RETRACE_EN, async ? 1 : 0);
  263. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  264. /* update the primary scanout address */
  265. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  266. upper_32_bits(crtc_base));
  267. /* writing to the low address triggers the update */
  268. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  269. lower_32_bits(crtc_base));
  270. /* post the write */
  271. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  272. }
  273. static int dce_v10_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  274. u32 *vbl, u32 *position)
  275. {
  276. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  277. return -EINVAL;
  278. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  279. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  280. return 0;
  281. }
  282. /**
  283. * dce_v10_0_hpd_sense - hpd sense callback.
  284. *
  285. * @adev: amdgpu_device pointer
  286. * @hpd: hpd (hotplug detect) pin
  287. *
  288. * Checks if a digital monitor is connected (evergreen+).
  289. * Returns true if connected, false if not connected.
  290. */
  291. static bool dce_v10_0_hpd_sense(struct amdgpu_device *adev,
  292. enum amdgpu_hpd_id hpd)
  293. {
  294. int idx;
  295. bool connected = false;
  296. switch (hpd) {
  297. case AMDGPU_HPD_1:
  298. idx = 0;
  299. break;
  300. case AMDGPU_HPD_2:
  301. idx = 1;
  302. break;
  303. case AMDGPU_HPD_3:
  304. idx = 2;
  305. break;
  306. case AMDGPU_HPD_4:
  307. idx = 3;
  308. break;
  309. case AMDGPU_HPD_5:
  310. idx = 4;
  311. break;
  312. case AMDGPU_HPD_6:
  313. idx = 5;
  314. break;
  315. default:
  316. return connected;
  317. }
  318. if (RREG32(mmDC_HPD_INT_STATUS + hpd_offsets[idx]) &
  319. DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK)
  320. connected = true;
  321. return connected;
  322. }
  323. /**
  324. * dce_v10_0_hpd_set_polarity - hpd set polarity callback.
  325. *
  326. * @adev: amdgpu_device pointer
  327. * @hpd: hpd (hotplug detect) pin
  328. *
  329. * Set the polarity of the hpd pin (evergreen+).
  330. */
  331. static void dce_v10_0_hpd_set_polarity(struct amdgpu_device *adev,
  332. enum amdgpu_hpd_id hpd)
  333. {
  334. u32 tmp;
  335. bool connected = dce_v10_0_hpd_sense(adev, hpd);
  336. int idx;
  337. switch (hpd) {
  338. case AMDGPU_HPD_1:
  339. idx = 0;
  340. break;
  341. case AMDGPU_HPD_2:
  342. idx = 1;
  343. break;
  344. case AMDGPU_HPD_3:
  345. idx = 2;
  346. break;
  347. case AMDGPU_HPD_4:
  348. idx = 3;
  349. break;
  350. case AMDGPU_HPD_5:
  351. idx = 4;
  352. break;
  353. case AMDGPU_HPD_6:
  354. idx = 5;
  355. break;
  356. default:
  357. return;
  358. }
  359. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx]);
  360. if (connected)
  361. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 0);
  362. else
  363. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 1);
  364. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx], tmp);
  365. }
  366. /**
  367. * dce_v10_0_hpd_init - hpd setup callback.
  368. *
  369. * @adev: amdgpu_device pointer
  370. *
  371. * Setup the hpd pins used by the card (evergreen+).
  372. * Enable the pin, set the polarity, and enable the hpd interrupts.
  373. */
  374. static void dce_v10_0_hpd_init(struct amdgpu_device *adev)
  375. {
  376. struct drm_device *dev = adev->ddev;
  377. struct drm_connector *connector;
  378. u32 tmp;
  379. int idx;
  380. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  381. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  382. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  383. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  384. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  385. * aux dp channel on imac and help (but not completely fix)
  386. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  387. * also avoid interrupt storms during dpms.
  388. */
  389. continue;
  390. }
  391. switch (amdgpu_connector->hpd.hpd) {
  392. case AMDGPU_HPD_1:
  393. idx = 0;
  394. break;
  395. case AMDGPU_HPD_2:
  396. idx = 1;
  397. break;
  398. case AMDGPU_HPD_3:
  399. idx = 2;
  400. break;
  401. case AMDGPU_HPD_4:
  402. idx = 3;
  403. break;
  404. case AMDGPU_HPD_5:
  405. idx = 4;
  406. break;
  407. case AMDGPU_HPD_6:
  408. idx = 5;
  409. break;
  410. default:
  411. continue;
  412. }
  413. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  414. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 1);
  415. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  416. tmp = RREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx]);
  417. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  418. DC_HPD_CONNECT_INT_DELAY,
  419. AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS);
  420. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  421. DC_HPD_DISCONNECT_INT_DELAY,
  422. AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS);
  423. WREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx], tmp);
  424. dce_v10_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  425. amdgpu_irq_get(adev, &adev->hpd_irq,
  426. amdgpu_connector->hpd.hpd);
  427. }
  428. }
  429. /**
  430. * dce_v10_0_hpd_fini - hpd tear down callback.
  431. *
  432. * @adev: amdgpu_device pointer
  433. *
  434. * Tear down the hpd pins used by the card (evergreen+).
  435. * Disable the hpd interrupts.
  436. */
  437. static void dce_v10_0_hpd_fini(struct amdgpu_device *adev)
  438. {
  439. struct drm_device *dev = adev->ddev;
  440. struct drm_connector *connector;
  441. u32 tmp;
  442. int idx;
  443. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  444. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  445. switch (amdgpu_connector->hpd.hpd) {
  446. case AMDGPU_HPD_1:
  447. idx = 0;
  448. break;
  449. case AMDGPU_HPD_2:
  450. idx = 1;
  451. break;
  452. case AMDGPU_HPD_3:
  453. idx = 2;
  454. break;
  455. case AMDGPU_HPD_4:
  456. idx = 3;
  457. break;
  458. case AMDGPU_HPD_5:
  459. idx = 4;
  460. break;
  461. case AMDGPU_HPD_6:
  462. idx = 5;
  463. break;
  464. default:
  465. continue;
  466. }
  467. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  468. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 0);
  469. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  470. amdgpu_irq_put(adev, &adev->hpd_irq,
  471. amdgpu_connector->hpd.hpd);
  472. }
  473. }
  474. static u32 dce_v10_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  475. {
  476. return mmDC_GPIO_HPD_A;
  477. }
  478. static bool dce_v10_0_is_display_hung(struct amdgpu_device *adev)
  479. {
  480. u32 crtc_hung = 0;
  481. u32 crtc_status[6];
  482. u32 i, j, tmp;
  483. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  484. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  485. if (REG_GET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN)) {
  486. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  487. crtc_hung |= (1 << i);
  488. }
  489. }
  490. for (j = 0; j < 10; j++) {
  491. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  492. if (crtc_hung & (1 << i)) {
  493. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  494. if (tmp != crtc_status[i])
  495. crtc_hung &= ~(1 << i);
  496. }
  497. }
  498. if (crtc_hung == 0)
  499. return false;
  500. udelay(100);
  501. }
  502. return true;
  503. }
  504. static void dce_v10_0_stop_mc_access(struct amdgpu_device *adev,
  505. struct amdgpu_mode_mc_save *save)
  506. {
  507. u32 crtc_enabled, tmp;
  508. int i;
  509. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  510. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  511. /* disable VGA render */
  512. tmp = RREG32(mmVGA_RENDER_CONTROL);
  513. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  514. WREG32(mmVGA_RENDER_CONTROL, tmp);
  515. /* blank the display controllers */
  516. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  517. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  518. CRTC_CONTROL, CRTC_MASTER_EN);
  519. if (crtc_enabled) {
  520. #if 0
  521. u32 frame_count;
  522. int j;
  523. save->crtc_enabled[i] = true;
  524. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  525. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  526. amdgpu_display_vblank_wait(adev, i);
  527. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  528. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  529. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  530. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  531. }
  532. /* wait for the next frame */
  533. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  534. for (j = 0; j < adev->usec_timeout; j++) {
  535. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  536. break;
  537. udelay(1);
  538. }
  539. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  540. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK) == 0) {
  541. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  542. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  543. }
  544. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  545. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK) == 0) {
  546. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 1);
  547. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  548. }
  549. #else
  550. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  551. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  552. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  553. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  554. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  555. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  556. save->crtc_enabled[i] = false;
  557. /* ***** */
  558. #endif
  559. } else {
  560. save->crtc_enabled[i] = false;
  561. }
  562. }
  563. }
  564. static void dce_v10_0_resume_mc_access(struct amdgpu_device *adev,
  565. struct amdgpu_mode_mc_save *save)
  566. {
  567. u32 tmp, frame_count;
  568. int i, j;
  569. /* update crtc base addresses */
  570. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  571. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  572. upper_32_bits(adev->mc.vram_start));
  573. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  574. upper_32_bits(adev->mc.vram_start));
  575. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  576. (u32)adev->mc.vram_start);
  577. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  578. (u32)adev->mc.vram_start);
  579. if (save->crtc_enabled[i]) {
  580. tmp = RREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i]);
  581. if (REG_GET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE) != 0) {
  582. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE, 0);
  583. WREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  584. }
  585. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  586. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK)) {
  587. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  588. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  589. }
  590. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  591. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK)) {
  592. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 0);
  593. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  594. }
  595. for (j = 0; j < adev->usec_timeout; j++) {
  596. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  597. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_SURFACE_UPDATE_PENDING) == 0)
  598. break;
  599. udelay(1);
  600. }
  601. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  602. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  603. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  604. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  605. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  606. /* wait for the next frame */
  607. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  608. for (j = 0; j < adev->usec_timeout; j++) {
  609. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  610. break;
  611. udelay(1);
  612. }
  613. }
  614. }
  615. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  616. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  617. /* Unlock vga access */
  618. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  619. mdelay(1);
  620. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  621. }
  622. static void dce_v10_0_set_vga_render_state(struct amdgpu_device *adev,
  623. bool render)
  624. {
  625. u32 tmp;
  626. /* Lockout access through VGA aperture*/
  627. tmp = RREG32(mmVGA_HDP_CONTROL);
  628. if (render)
  629. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  630. else
  631. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  632. WREG32(mmVGA_HDP_CONTROL, tmp);
  633. /* disable VGA render */
  634. tmp = RREG32(mmVGA_RENDER_CONTROL);
  635. if (render)
  636. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  637. else
  638. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  639. WREG32(mmVGA_RENDER_CONTROL, tmp);
  640. }
  641. static int dce_v10_0_get_num_crtc(struct amdgpu_device *adev)
  642. {
  643. int num_crtc = 0;
  644. switch (adev->asic_type) {
  645. case CHIP_FIJI:
  646. case CHIP_TONGA:
  647. num_crtc = 6;
  648. break;
  649. default:
  650. num_crtc = 0;
  651. }
  652. return num_crtc;
  653. }
  654. void dce_v10_0_disable_dce(struct amdgpu_device *adev)
  655. {
  656. /*Disable VGA render and enabled crtc, if has DCE engine*/
  657. if (amdgpu_atombios_has_dce_engine_info(adev)) {
  658. u32 tmp;
  659. int crtc_enabled, i;
  660. dce_v10_0_set_vga_render_state(adev, false);
  661. /*Disable crtc*/
  662. for (i = 0; i < dce_v10_0_get_num_crtc(adev); i++) {
  663. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  664. CRTC_CONTROL, CRTC_MASTER_EN);
  665. if (crtc_enabled) {
  666. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  667. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  668. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  669. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  670. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  671. }
  672. }
  673. }
  674. }
  675. static void dce_v10_0_program_fmt(struct drm_encoder *encoder)
  676. {
  677. struct drm_device *dev = encoder->dev;
  678. struct amdgpu_device *adev = dev->dev_private;
  679. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  680. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  681. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  682. int bpc = 0;
  683. u32 tmp = 0;
  684. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  685. if (connector) {
  686. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  687. bpc = amdgpu_connector_get_monitor_bpc(connector);
  688. dither = amdgpu_connector->dither;
  689. }
  690. /* LVDS/eDP FMT is set up by atom */
  691. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  692. return;
  693. /* not needed for analog */
  694. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  695. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  696. return;
  697. if (bpc == 0)
  698. return;
  699. switch (bpc) {
  700. case 6:
  701. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  702. /* XXX sort out optimal dither settings */
  703. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  704. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  705. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  706. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 0);
  707. } else {
  708. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  709. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 0);
  710. }
  711. break;
  712. case 8:
  713. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  714. /* XXX sort out optimal dither settings */
  715. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  716. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  717. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  718. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  719. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 1);
  720. } else {
  721. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  722. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 1);
  723. }
  724. break;
  725. case 10:
  726. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  727. /* XXX sort out optimal dither settings */
  728. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  729. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  730. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  731. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  732. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 2);
  733. } else {
  734. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  735. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 2);
  736. }
  737. break;
  738. default:
  739. /* not needed */
  740. break;
  741. }
  742. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  743. }
  744. /* display watermark setup */
  745. /**
  746. * dce_v10_0_line_buffer_adjust - Set up the line buffer
  747. *
  748. * @adev: amdgpu_device pointer
  749. * @amdgpu_crtc: the selected display controller
  750. * @mode: the current display mode on the selected display
  751. * controller
  752. *
  753. * Setup up the line buffer allocation for
  754. * the selected display controller (CIK).
  755. * Returns the line buffer size in pixels.
  756. */
  757. static u32 dce_v10_0_line_buffer_adjust(struct amdgpu_device *adev,
  758. struct amdgpu_crtc *amdgpu_crtc,
  759. struct drm_display_mode *mode)
  760. {
  761. u32 tmp, buffer_alloc, i, mem_cfg;
  762. u32 pipe_offset = amdgpu_crtc->crtc_id;
  763. /*
  764. * Line Buffer Setup
  765. * There are 6 line buffers, one for each display controllers.
  766. * There are 3 partitions per LB. Select the number of partitions
  767. * to enable based on the display width. For display widths larger
  768. * than 4096, you need use to use 2 display controllers and combine
  769. * them using the stereo blender.
  770. */
  771. if (amdgpu_crtc->base.enabled && mode) {
  772. if (mode->crtc_hdisplay < 1920) {
  773. mem_cfg = 1;
  774. buffer_alloc = 2;
  775. } else if (mode->crtc_hdisplay < 2560) {
  776. mem_cfg = 2;
  777. buffer_alloc = 2;
  778. } else if (mode->crtc_hdisplay < 4096) {
  779. mem_cfg = 0;
  780. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  781. } else {
  782. DRM_DEBUG_KMS("Mode too big for LB!\n");
  783. mem_cfg = 0;
  784. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  785. }
  786. } else {
  787. mem_cfg = 1;
  788. buffer_alloc = 0;
  789. }
  790. tmp = RREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset);
  791. tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg);
  792. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset, tmp);
  793. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  794. tmp = REG_SET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATED, buffer_alloc);
  795. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset, tmp);
  796. for (i = 0; i < adev->usec_timeout; i++) {
  797. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  798. if (REG_GET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATION_COMPLETED))
  799. break;
  800. udelay(1);
  801. }
  802. if (amdgpu_crtc->base.enabled && mode) {
  803. switch (mem_cfg) {
  804. case 0:
  805. default:
  806. return 4096 * 2;
  807. case 1:
  808. return 1920 * 2;
  809. case 2:
  810. return 2560 * 2;
  811. }
  812. }
  813. /* controller not enabled, so no lb used */
  814. return 0;
  815. }
  816. /**
  817. * cik_get_number_of_dram_channels - get the number of dram channels
  818. *
  819. * @adev: amdgpu_device pointer
  820. *
  821. * Look up the number of video ram channels (CIK).
  822. * Used for display watermark bandwidth calculations
  823. * Returns the number of dram channels
  824. */
  825. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  826. {
  827. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  828. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  829. case 0:
  830. default:
  831. return 1;
  832. case 1:
  833. return 2;
  834. case 2:
  835. return 4;
  836. case 3:
  837. return 8;
  838. case 4:
  839. return 3;
  840. case 5:
  841. return 6;
  842. case 6:
  843. return 10;
  844. case 7:
  845. return 12;
  846. case 8:
  847. return 16;
  848. }
  849. }
  850. struct dce10_wm_params {
  851. u32 dram_channels; /* number of dram channels */
  852. u32 yclk; /* bandwidth per dram data pin in kHz */
  853. u32 sclk; /* engine clock in kHz */
  854. u32 disp_clk; /* display clock in kHz */
  855. u32 src_width; /* viewport width */
  856. u32 active_time; /* active display time in ns */
  857. u32 blank_time; /* blank time in ns */
  858. bool interlaced; /* mode is interlaced */
  859. fixed20_12 vsc; /* vertical scale ratio */
  860. u32 num_heads; /* number of active crtcs */
  861. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  862. u32 lb_size; /* line buffer allocated to pipe */
  863. u32 vtaps; /* vertical scaler taps */
  864. };
  865. /**
  866. * dce_v10_0_dram_bandwidth - get the dram bandwidth
  867. *
  868. * @wm: watermark calculation data
  869. *
  870. * Calculate the raw dram bandwidth (CIK).
  871. * Used for display watermark bandwidth calculations
  872. * Returns the dram bandwidth in MBytes/s
  873. */
  874. static u32 dce_v10_0_dram_bandwidth(struct dce10_wm_params *wm)
  875. {
  876. /* Calculate raw DRAM Bandwidth */
  877. fixed20_12 dram_efficiency; /* 0.7 */
  878. fixed20_12 yclk, dram_channels, bandwidth;
  879. fixed20_12 a;
  880. a.full = dfixed_const(1000);
  881. yclk.full = dfixed_const(wm->yclk);
  882. yclk.full = dfixed_div(yclk, a);
  883. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  884. a.full = dfixed_const(10);
  885. dram_efficiency.full = dfixed_const(7);
  886. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  887. bandwidth.full = dfixed_mul(dram_channels, yclk);
  888. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  889. return dfixed_trunc(bandwidth);
  890. }
  891. /**
  892. * dce_v10_0_dram_bandwidth_for_display - get the dram bandwidth for display
  893. *
  894. * @wm: watermark calculation data
  895. *
  896. * Calculate the dram bandwidth used for display (CIK).
  897. * Used for display watermark bandwidth calculations
  898. * Returns the dram bandwidth for display in MBytes/s
  899. */
  900. static u32 dce_v10_0_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  901. {
  902. /* Calculate DRAM Bandwidth and the part allocated to display. */
  903. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  904. fixed20_12 yclk, dram_channels, bandwidth;
  905. fixed20_12 a;
  906. a.full = dfixed_const(1000);
  907. yclk.full = dfixed_const(wm->yclk);
  908. yclk.full = dfixed_div(yclk, a);
  909. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  910. a.full = dfixed_const(10);
  911. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  912. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  913. bandwidth.full = dfixed_mul(dram_channels, yclk);
  914. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  915. return dfixed_trunc(bandwidth);
  916. }
  917. /**
  918. * dce_v10_0_data_return_bandwidth - get the data return bandwidth
  919. *
  920. * @wm: watermark calculation data
  921. *
  922. * Calculate the data return bandwidth used for display (CIK).
  923. * Used for display watermark bandwidth calculations
  924. * Returns the data return bandwidth in MBytes/s
  925. */
  926. static u32 dce_v10_0_data_return_bandwidth(struct dce10_wm_params *wm)
  927. {
  928. /* Calculate the display Data return Bandwidth */
  929. fixed20_12 return_efficiency; /* 0.8 */
  930. fixed20_12 sclk, bandwidth;
  931. fixed20_12 a;
  932. a.full = dfixed_const(1000);
  933. sclk.full = dfixed_const(wm->sclk);
  934. sclk.full = dfixed_div(sclk, a);
  935. a.full = dfixed_const(10);
  936. return_efficiency.full = dfixed_const(8);
  937. return_efficiency.full = dfixed_div(return_efficiency, a);
  938. a.full = dfixed_const(32);
  939. bandwidth.full = dfixed_mul(a, sclk);
  940. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  941. return dfixed_trunc(bandwidth);
  942. }
  943. /**
  944. * dce_v10_0_dmif_request_bandwidth - get the dmif bandwidth
  945. *
  946. * @wm: watermark calculation data
  947. *
  948. * Calculate the dmif bandwidth used for display (CIK).
  949. * Used for display watermark bandwidth calculations
  950. * Returns the dmif bandwidth in MBytes/s
  951. */
  952. static u32 dce_v10_0_dmif_request_bandwidth(struct dce10_wm_params *wm)
  953. {
  954. /* Calculate the DMIF Request Bandwidth */
  955. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  956. fixed20_12 disp_clk, bandwidth;
  957. fixed20_12 a, b;
  958. a.full = dfixed_const(1000);
  959. disp_clk.full = dfixed_const(wm->disp_clk);
  960. disp_clk.full = dfixed_div(disp_clk, a);
  961. a.full = dfixed_const(32);
  962. b.full = dfixed_mul(a, disp_clk);
  963. a.full = dfixed_const(10);
  964. disp_clk_request_efficiency.full = dfixed_const(8);
  965. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  966. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  967. return dfixed_trunc(bandwidth);
  968. }
  969. /**
  970. * dce_v10_0_available_bandwidth - get the min available bandwidth
  971. *
  972. * @wm: watermark calculation data
  973. *
  974. * Calculate the min available bandwidth used for display (CIK).
  975. * Used for display watermark bandwidth calculations
  976. * Returns the min available bandwidth in MBytes/s
  977. */
  978. static u32 dce_v10_0_available_bandwidth(struct dce10_wm_params *wm)
  979. {
  980. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  981. u32 dram_bandwidth = dce_v10_0_dram_bandwidth(wm);
  982. u32 data_return_bandwidth = dce_v10_0_data_return_bandwidth(wm);
  983. u32 dmif_req_bandwidth = dce_v10_0_dmif_request_bandwidth(wm);
  984. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  985. }
  986. /**
  987. * dce_v10_0_average_bandwidth - get the average available bandwidth
  988. *
  989. * @wm: watermark calculation data
  990. *
  991. * Calculate the average available bandwidth used for display (CIK).
  992. * Used for display watermark bandwidth calculations
  993. * Returns the average available bandwidth in MBytes/s
  994. */
  995. static u32 dce_v10_0_average_bandwidth(struct dce10_wm_params *wm)
  996. {
  997. /* Calculate the display mode Average Bandwidth
  998. * DisplayMode should contain the source and destination dimensions,
  999. * timing, etc.
  1000. */
  1001. fixed20_12 bpp;
  1002. fixed20_12 line_time;
  1003. fixed20_12 src_width;
  1004. fixed20_12 bandwidth;
  1005. fixed20_12 a;
  1006. a.full = dfixed_const(1000);
  1007. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  1008. line_time.full = dfixed_div(line_time, a);
  1009. bpp.full = dfixed_const(wm->bytes_per_pixel);
  1010. src_width.full = dfixed_const(wm->src_width);
  1011. bandwidth.full = dfixed_mul(src_width, bpp);
  1012. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  1013. bandwidth.full = dfixed_div(bandwidth, line_time);
  1014. return dfixed_trunc(bandwidth);
  1015. }
  1016. /**
  1017. * dce_v10_0_latency_watermark - get the latency watermark
  1018. *
  1019. * @wm: watermark calculation data
  1020. *
  1021. * Calculate the latency watermark (CIK).
  1022. * Used for display watermark bandwidth calculations
  1023. * Returns the latency watermark in ns
  1024. */
  1025. static u32 dce_v10_0_latency_watermark(struct dce10_wm_params *wm)
  1026. {
  1027. /* First calculate the latency in ns */
  1028. u32 mc_latency = 2000; /* 2000 ns. */
  1029. u32 available_bandwidth = dce_v10_0_available_bandwidth(wm);
  1030. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  1031. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  1032. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  1033. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  1034. (wm->num_heads * cursor_line_pair_return_time);
  1035. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  1036. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  1037. u32 tmp, dmif_size = 12288;
  1038. fixed20_12 a, b, c;
  1039. if (wm->num_heads == 0)
  1040. return 0;
  1041. a.full = dfixed_const(2);
  1042. b.full = dfixed_const(1);
  1043. if ((wm->vsc.full > a.full) ||
  1044. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  1045. (wm->vtaps >= 5) ||
  1046. ((wm->vsc.full >= a.full) && wm->interlaced))
  1047. max_src_lines_per_dst_line = 4;
  1048. else
  1049. max_src_lines_per_dst_line = 2;
  1050. a.full = dfixed_const(available_bandwidth);
  1051. b.full = dfixed_const(wm->num_heads);
  1052. a.full = dfixed_div(a, b);
  1053. b.full = dfixed_const(mc_latency + 512);
  1054. c.full = dfixed_const(wm->disp_clk);
  1055. b.full = dfixed_div(b, c);
  1056. c.full = dfixed_const(dmif_size);
  1057. b.full = dfixed_div(c, b);
  1058. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  1059. b.full = dfixed_const(1000);
  1060. c.full = dfixed_const(wm->disp_clk);
  1061. b.full = dfixed_div(c, b);
  1062. c.full = dfixed_const(wm->bytes_per_pixel);
  1063. b.full = dfixed_mul(b, c);
  1064. lb_fill_bw = min(tmp, dfixed_trunc(b));
  1065. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  1066. b.full = dfixed_const(1000);
  1067. c.full = dfixed_const(lb_fill_bw);
  1068. b.full = dfixed_div(c, b);
  1069. a.full = dfixed_div(a, b);
  1070. line_fill_time = dfixed_trunc(a);
  1071. if (line_fill_time < wm->active_time)
  1072. return latency;
  1073. else
  1074. return latency + (line_fill_time - wm->active_time);
  1075. }
  1076. /**
  1077. * dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  1078. * average and available dram bandwidth
  1079. *
  1080. * @wm: watermark calculation data
  1081. *
  1082. * Check if the display average bandwidth fits in the display
  1083. * dram bandwidth (CIK).
  1084. * Used for display watermark bandwidth calculations
  1085. * Returns true if the display fits, false if not.
  1086. */
  1087. static bool dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  1088. {
  1089. if (dce_v10_0_average_bandwidth(wm) <=
  1090. (dce_v10_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  1091. return true;
  1092. else
  1093. return false;
  1094. }
  1095. /**
  1096. * dce_v10_0_average_bandwidth_vs_available_bandwidth - check
  1097. * average and available bandwidth
  1098. *
  1099. * @wm: watermark calculation data
  1100. *
  1101. * Check if the display average bandwidth fits in the display
  1102. * available bandwidth (CIK).
  1103. * Used for display watermark bandwidth calculations
  1104. * Returns true if the display fits, false if not.
  1105. */
  1106. static bool dce_v10_0_average_bandwidth_vs_available_bandwidth(struct dce10_wm_params *wm)
  1107. {
  1108. if (dce_v10_0_average_bandwidth(wm) <=
  1109. (dce_v10_0_available_bandwidth(wm) / wm->num_heads))
  1110. return true;
  1111. else
  1112. return false;
  1113. }
  1114. /**
  1115. * dce_v10_0_check_latency_hiding - check latency hiding
  1116. *
  1117. * @wm: watermark calculation data
  1118. *
  1119. * Check latency hiding (CIK).
  1120. * Used for display watermark bandwidth calculations
  1121. * Returns true if the display fits, false if not.
  1122. */
  1123. static bool dce_v10_0_check_latency_hiding(struct dce10_wm_params *wm)
  1124. {
  1125. u32 lb_partitions = wm->lb_size / wm->src_width;
  1126. u32 line_time = wm->active_time + wm->blank_time;
  1127. u32 latency_tolerant_lines;
  1128. u32 latency_hiding;
  1129. fixed20_12 a;
  1130. a.full = dfixed_const(1);
  1131. if (wm->vsc.full > a.full)
  1132. latency_tolerant_lines = 1;
  1133. else {
  1134. if (lb_partitions <= (wm->vtaps + 1))
  1135. latency_tolerant_lines = 1;
  1136. else
  1137. latency_tolerant_lines = 2;
  1138. }
  1139. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1140. if (dce_v10_0_latency_watermark(wm) <= latency_hiding)
  1141. return true;
  1142. else
  1143. return false;
  1144. }
  1145. /**
  1146. * dce_v10_0_program_watermarks - program display watermarks
  1147. *
  1148. * @adev: amdgpu_device pointer
  1149. * @amdgpu_crtc: the selected display controller
  1150. * @lb_size: line buffer size
  1151. * @num_heads: number of display controllers in use
  1152. *
  1153. * Calculate and program the display watermarks for the
  1154. * selected display controller (CIK).
  1155. */
  1156. static void dce_v10_0_program_watermarks(struct amdgpu_device *adev,
  1157. struct amdgpu_crtc *amdgpu_crtc,
  1158. u32 lb_size, u32 num_heads)
  1159. {
  1160. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1161. struct dce10_wm_params wm_low, wm_high;
  1162. u32 pixel_period;
  1163. u32 line_time = 0;
  1164. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1165. u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
  1166. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1167. pixel_period = 1000000 / (u32)mode->clock;
  1168. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1169. /* watermark for high clocks */
  1170. if (adev->pm.dpm_enabled) {
  1171. wm_high.yclk =
  1172. amdgpu_dpm_get_mclk(adev, false) * 10;
  1173. wm_high.sclk =
  1174. amdgpu_dpm_get_sclk(adev, false) * 10;
  1175. } else {
  1176. wm_high.yclk = adev->pm.current_mclk * 10;
  1177. wm_high.sclk = adev->pm.current_sclk * 10;
  1178. }
  1179. wm_high.disp_clk = mode->clock;
  1180. wm_high.src_width = mode->crtc_hdisplay;
  1181. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1182. wm_high.blank_time = line_time - wm_high.active_time;
  1183. wm_high.interlaced = false;
  1184. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1185. wm_high.interlaced = true;
  1186. wm_high.vsc = amdgpu_crtc->vsc;
  1187. wm_high.vtaps = 1;
  1188. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1189. wm_high.vtaps = 2;
  1190. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1191. wm_high.lb_size = lb_size;
  1192. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1193. wm_high.num_heads = num_heads;
  1194. /* set for high clocks */
  1195. latency_watermark_a = min(dce_v10_0_latency_watermark(&wm_high), (u32)65535);
  1196. /* possibly force display priority to high */
  1197. /* should really do this at mode validation time... */
  1198. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1199. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1200. !dce_v10_0_check_latency_hiding(&wm_high) ||
  1201. (adev->mode_info.disp_priority == 2)) {
  1202. DRM_DEBUG_KMS("force priority to high\n");
  1203. }
  1204. /* watermark for low clocks */
  1205. if (adev->pm.dpm_enabled) {
  1206. wm_low.yclk =
  1207. amdgpu_dpm_get_mclk(adev, true) * 10;
  1208. wm_low.sclk =
  1209. amdgpu_dpm_get_sclk(adev, true) * 10;
  1210. } else {
  1211. wm_low.yclk = adev->pm.current_mclk * 10;
  1212. wm_low.sclk = adev->pm.current_sclk * 10;
  1213. }
  1214. wm_low.disp_clk = mode->clock;
  1215. wm_low.src_width = mode->crtc_hdisplay;
  1216. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1217. wm_low.blank_time = line_time - wm_low.active_time;
  1218. wm_low.interlaced = false;
  1219. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1220. wm_low.interlaced = true;
  1221. wm_low.vsc = amdgpu_crtc->vsc;
  1222. wm_low.vtaps = 1;
  1223. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1224. wm_low.vtaps = 2;
  1225. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1226. wm_low.lb_size = lb_size;
  1227. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1228. wm_low.num_heads = num_heads;
  1229. /* set for low clocks */
  1230. latency_watermark_b = min(dce_v10_0_latency_watermark(&wm_low), (u32)65535);
  1231. /* possibly force display priority to high */
  1232. /* should really do this at mode validation time... */
  1233. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1234. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1235. !dce_v10_0_check_latency_hiding(&wm_low) ||
  1236. (adev->mode_info.disp_priority == 2)) {
  1237. DRM_DEBUG_KMS("force priority to high\n");
  1238. }
  1239. lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  1240. }
  1241. /* select wm A */
  1242. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1243. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 1);
  1244. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1245. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1246. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  1247. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1248. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1249. /* select wm B */
  1250. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);
  1251. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1252. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1253. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_b);
  1254. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1255. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1256. /* restore original selection */
  1257. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1258. /* save values for DPM */
  1259. amdgpu_crtc->line_time = line_time;
  1260. amdgpu_crtc->wm_high = latency_watermark_a;
  1261. amdgpu_crtc->wm_low = latency_watermark_b;
  1262. /* Save number of lines the linebuffer leads before the scanout */
  1263. amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
  1264. }
  1265. /**
  1266. * dce_v10_0_bandwidth_update - program display watermarks
  1267. *
  1268. * @adev: amdgpu_device pointer
  1269. *
  1270. * Calculate and program the display watermarks and line
  1271. * buffer allocation (CIK).
  1272. */
  1273. static void dce_v10_0_bandwidth_update(struct amdgpu_device *adev)
  1274. {
  1275. struct drm_display_mode *mode = NULL;
  1276. u32 num_heads = 0, lb_size;
  1277. int i;
  1278. amdgpu_update_display_priority(adev);
  1279. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1280. if (adev->mode_info.crtcs[i]->base.enabled)
  1281. num_heads++;
  1282. }
  1283. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1284. mode = &adev->mode_info.crtcs[i]->base.mode;
  1285. lb_size = dce_v10_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1286. dce_v10_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1287. lb_size, num_heads);
  1288. }
  1289. }
  1290. static void dce_v10_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1291. {
  1292. int i;
  1293. u32 offset, tmp;
  1294. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1295. offset = adev->mode_info.audio.pin[i].offset;
  1296. tmp = RREG32_AUDIO_ENDPT(offset,
  1297. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1298. if (((tmp &
  1299. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1300. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1301. adev->mode_info.audio.pin[i].connected = false;
  1302. else
  1303. adev->mode_info.audio.pin[i].connected = true;
  1304. }
  1305. }
  1306. static struct amdgpu_audio_pin *dce_v10_0_audio_get_pin(struct amdgpu_device *adev)
  1307. {
  1308. int i;
  1309. dce_v10_0_audio_get_connected_pins(adev);
  1310. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1311. if (adev->mode_info.audio.pin[i].connected)
  1312. return &adev->mode_info.audio.pin[i];
  1313. }
  1314. DRM_ERROR("No connected audio pins found!\n");
  1315. return NULL;
  1316. }
  1317. static void dce_v10_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1318. {
  1319. struct amdgpu_device *adev = encoder->dev->dev_private;
  1320. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1321. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1322. u32 tmp;
  1323. if (!dig || !dig->afmt || !dig->afmt->pin)
  1324. return;
  1325. tmp = RREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset);
  1326. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, dig->afmt->pin->id);
  1327. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset, tmp);
  1328. }
  1329. static void dce_v10_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1330. struct drm_display_mode *mode)
  1331. {
  1332. struct amdgpu_device *adev = encoder->dev->dev_private;
  1333. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1334. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1335. struct drm_connector *connector;
  1336. struct amdgpu_connector *amdgpu_connector = NULL;
  1337. u32 tmp;
  1338. int interlace = 0;
  1339. if (!dig || !dig->afmt || !dig->afmt->pin)
  1340. return;
  1341. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1342. if (connector->encoder == encoder) {
  1343. amdgpu_connector = to_amdgpu_connector(connector);
  1344. break;
  1345. }
  1346. }
  1347. if (!amdgpu_connector) {
  1348. DRM_ERROR("Couldn't find encoder's connector\n");
  1349. return;
  1350. }
  1351. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1352. interlace = 1;
  1353. if (connector->latency_present[interlace]) {
  1354. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1355. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1356. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1357. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1358. } else {
  1359. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1360. VIDEO_LIPSYNC, 0);
  1361. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1362. AUDIO_LIPSYNC, 0);
  1363. }
  1364. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1365. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1366. }
  1367. static void dce_v10_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1368. {
  1369. struct amdgpu_device *adev = encoder->dev->dev_private;
  1370. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1371. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1372. struct drm_connector *connector;
  1373. struct amdgpu_connector *amdgpu_connector = NULL;
  1374. u32 tmp;
  1375. u8 *sadb = NULL;
  1376. int sad_count;
  1377. if (!dig || !dig->afmt || !dig->afmt->pin)
  1378. return;
  1379. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1380. if (connector->encoder == encoder) {
  1381. amdgpu_connector = to_amdgpu_connector(connector);
  1382. break;
  1383. }
  1384. }
  1385. if (!amdgpu_connector) {
  1386. DRM_ERROR("Couldn't find encoder's connector\n");
  1387. return;
  1388. }
  1389. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1390. if (sad_count < 0) {
  1391. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1392. sad_count = 0;
  1393. }
  1394. /* program the speaker allocation */
  1395. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1396. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1397. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1398. DP_CONNECTION, 0);
  1399. /* set HDMI mode */
  1400. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1401. HDMI_CONNECTION, 1);
  1402. if (sad_count)
  1403. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1404. SPEAKER_ALLOCATION, sadb[0]);
  1405. else
  1406. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1407. SPEAKER_ALLOCATION, 5); /* stereo */
  1408. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1409. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1410. kfree(sadb);
  1411. }
  1412. static void dce_v10_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1413. {
  1414. struct amdgpu_device *adev = encoder->dev->dev_private;
  1415. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1416. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1417. struct drm_connector *connector;
  1418. struct amdgpu_connector *amdgpu_connector = NULL;
  1419. struct cea_sad *sads;
  1420. int i, sad_count;
  1421. static const u16 eld_reg_to_type[][2] = {
  1422. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1423. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1424. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1425. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1426. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1427. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1428. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1429. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1430. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1431. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1432. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1433. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1434. };
  1435. if (!dig || !dig->afmt || !dig->afmt->pin)
  1436. return;
  1437. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1438. if (connector->encoder == encoder) {
  1439. amdgpu_connector = to_amdgpu_connector(connector);
  1440. break;
  1441. }
  1442. }
  1443. if (!amdgpu_connector) {
  1444. DRM_ERROR("Couldn't find encoder's connector\n");
  1445. return;
  1446. }
  1447. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1448. if (sad_count <= 0) {
  1449. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1450. return;
  1451. }
  1452. BUG_ON(!sads);
  1453. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1454. u32 tmp = 0;
  1455. u8 stereo_freqs = 0;
  1456. int max_channels = -1;
  1457. int j;
  1458. for (j = 0; j < sad_count; j++) {
  1459. struct cea_sad *sad = &sads[j];
  1460. if (sad->format == eld_reg_to_type[i][1]) {
  1461. if (sad->channels > max_channels) {
  1462. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1463. MAX_CHANNELS, sad->channels);
  1464. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1465. DESCRIPTOR_BYTE_2, sad->byte2);
  1466. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1467. SUPPORTED_FREQUENCIES, sad->freq);
  1468. max_channels = sad->channels;
  1469. }
  1470. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1471. stereo_freqs |= sad->freq;
  1472. else
  1473. break;
  1474. }
  1475. }
  1476. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1477. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1478. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1479. }
  1480. kfree(sads);
  1481. }
  1482. static void dce_v10_0_audio_enable(struct amdgpu_device *adev,
  1483. struct amdgpu_audio_pin *pin,
  1484. bool enable)
  1485. {
  1486. if (!pin)
  1487. return;
  1488. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1489. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1490. }
  1491. static const u32 pin_offsets[] =
  1492. {
  1493. AUD0_REGISTER_OFFSET,
  1494. AUD1_REGISTER_OFFSET,
  1495. AUD2_REGISTER_OFFSET,
  1496. AUD3_REGISTER_OFFSET,
  1497. AUD4_REGISTER_OFFSET,
  1498. AUD5_REGISTER_OFFSET,
  1499. AUD6_REGISTER_OFFSET,
  1500. };
  1501. static int dce_v10_0_audio_init(struct amdgpu_device *adev)
  1502. {
  1503. int i;
  1504. if (!amdgpu_audio)
  1505. return 0;
  1506. adev->mode_info.audio.enabled = true;
  1507. adev->mode_info.audio.num_pins = 7;
  1508. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1509. adev->mode_info.audio.pin[i].channels = -1;
  1510. adev->mode_info.audio.pin[i].rate = -1;
  1511. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1512. adev->mode_info.audio.pin[i].status_bits = 0;
  1513. adev->mode_info.audio.pin[i].category_code = 0;
  1514. adev->mode_info.audio.pin[i].connected = false;
  1515. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1516. adev->mode_info.audio.pin[i].id = i;
  1517. /* disable audio. it will be set up later */
  1518. /* XXX remove once we switch to ip funcs */
  1519. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1520. }
  1521. return 0;
  1522. }
  1523. static void dce_v10_0_audio_fini(struct amdgpu_device *adev)
  1524. {
  1525. int i;
  1526. if (!amdgpu_audio)
  1527. return;
  1528. if (!adev->mode_info.audio.enabled)
  1529. return;
  1530. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1531. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1532. adev->mode_info.audio.enabled = false;
  1533. }
  1534. /*
  1535. * update the N and CTS parameters for a given pixel clock rate
  1536. */
  1537. static void dce_v10_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1538. {
  1539. struct drm_device *dev = encoder->dev;
  1540. struct amdgpu_device *adev = dev->dev_private;
  1541. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1542. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1543. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1544. u32 tmp;
  1545. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1546. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1547. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1548. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1549. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1550. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1551. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1552. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1553. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1554. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1555. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1556. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1557. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1558. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1559. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1560. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1561. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1562. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1563. }
  1564. /*
  1565. * build a HDMI Video Info Frame
  1566. */
  1567. static void dce_v10_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1568. void *buffer, size_t size)
  1569. {
  1570. struct drm_device *dev = encoder->dev;
  1571. struct amdgpu_device *adev = dev->dev_private;
  1572. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1573. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1574. uint8_t *frame = buffer + 3;
  1575. uint8_t *header = buffer;
  1576. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1577. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1578. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1579. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1580. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1581. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1582. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1583. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1584. }
  1585. static void dce_v10_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1586. {
  1587. struct drm_device *dev = encoder->dev;
  1588. struct amdgpu_device *adev = dev->dev_private;
  1589. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1590. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1591. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1592. u32 dto_phase = 24 * 1000;
  1593. u32 dto_modulo = clock;
  1594. u32 tmp;
  1595. if (!dig || !dig->afmt)
  1596. return;
  1597. /* XXX two dtos; generally use dto0 for hdmi */
  1598. /* Express [24MHz / target pixel clock] as an exact rational
  1599. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1600. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1601. */
  1602. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1603. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL,
  1604. amdgpu_crtc->crtc_id);
  1605. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1606. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1607. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1608. }
  1609. /*
  1610. * update the info frames with the data from the current display mode
  1611. */
  1612. static void dce_v10_0_afmt_setmode(struct drm_encoder *encoder,
  1613. struct drm_display_mode *mode)
  1614. {
  1615. struct drm_device *dev = encoder->dev;
  1616. struct amdgpu_device *adev = dev->dev_private;
  1617. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1618. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1619. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1620. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1621. struct hdmi_avi_infoframe frame;
  1622. ssize_t err;
  1623. u32 tmp;
  1624. int bpc = 8;
  1625. if (!dig || !dig->afmt)
  1626. return;
  1627. /* Silent, r600_hdmi_enable will raise WARN for us */
  1628. if (!dig->afmt->enabled)
  1629. return;
  1630. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1631. if (encoder->crtc) {
  1632. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1633. bpc = amdgpu_crtc->bpc;
  1634. }
  1635. /* disable audio prior to setting up hw */
  1636. dig->afmt->pin = dce_v10_0_audio_get_pin(adev);
  1637. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1638. dce_v10_0_audio_set_dto(encoder, mode->clock);
  1639. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1640. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1641. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp); /* send null packets when required */
  1642. WREG32(mmAFMT_AUDIO_CRC_CONTROL + dig->afmt->offset, 0x1000);
  1643. tmp = RREG32(mmHDMI_CONTROL + dig->afmt->offset);
  1644. switch (bpc) {
  1645. case 0:
  1646. case 6:
  1647. case 8:
  1648. case 16:
  1649. default:
  1650. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 0);
  1651. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 0);
  1652. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1653. connector->name, bpc);
  1654. break;
  1655. case 10:
  1656. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1657. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 1);
  1658. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1659. connector->name);
  1660. break;
  1661. case 12:
  1662. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1663. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 2);
  1664. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1665. connector->name);
  1666. break;
  1667. }
  1668. WREG32(mmHDMI_CONTROL + dig->afmt->offset, tmp);
  1669. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1670. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1); /* send null packets when required */
  1671. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1); /* send general control packets */
  1672. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1); /* send general control packets every frame */
  1673. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1674. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1675. /* enable audio info frames (frames won't be set until audio is enabled) */
  1676. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1677. /* required for audio info values to be updated */
  1678. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1679. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1680. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1681. /* required for audio info values to be updated */
  1682. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1683. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1684. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1685. /* anything other than 0 */
  1686. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, 2);
  1687. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1688. WREG32(mmHDMI_GC + dig->afmt->offset, 0); /* unset HDMI_GC_AVMUTE */
  1689. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1690. /* set the default audio delay */
  1691. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1692. /* should be suffient for all audio modes and small enough for all hblanks */
  1693. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1694. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1695. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1696. /* allow 60958 channel status fields to be updated */
  1697. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1698. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1699. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1700. if (bpc > 8)
  1701. /* clear SW CTS value */
  1702. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 0);
  1703. else
  1704. /* select SW CTS value */
  1705. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 1);
  1706. /* allow hw to sent ACR packets when required */
  1707. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1708. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1709. dce_v10_0_afmt_update_ACR(encoder, mode->clock);
  1710. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1711. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1712. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1713. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1714. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1715. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1716. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1717. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1718. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1719. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1720. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1721. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1722. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1723. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1724. dce_v10_0_audio_write_speaker_allocation(encoder);
  1725. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset,
  1726. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1727. dce_v10_0_afmt_audio_select_pin(encoder);
  1728. dce_v10_0_audio_write_sad_regs(encoder);
  1729. dce_v10_0_audio_write_latency_fields(encoder, mode);
  1730. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1731. if (err < 0) {
  1732. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1733. return;
  1734. }
  1735. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1736. if (err < 0) {
  1737. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1738. return;
  1739. }
  1740. dce_v10_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1741. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1742. /* enable AVI info frames */
  1743. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1744. /* required for audio info values to be updated */
  1745. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1746. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1747. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1748. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1749. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1750. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1751. /* send audio packets */
  1752. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1753. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1754. WREG32(mmAFMT_RAMP_CONTROL0 + dig->afmt->offset, 0x00FFFFFF);
  1755. WREG32(mmAFMT_RAMP_CONTROL1 + dig->afmt->offset, 0x007FFFFF);
  1756. WREG32(mmAFMT_RAMP_CONTROL2 + dig->afmt->offset, 0x00000001);
  1757. WREG32(mmAFMT_RAMP_CONTROL3 + dig->afmt->offset, 0x00000001);
  1758. /* enable audio after to setting up hw */
  1759. dce_v10_0_audio_enable(adev, dig->afmt->pin, true);
  1760. }
  1761. static void dce_v10_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1762. {
  1763. struct drm_device *dev = encoder->dev;
  1764. struct amdgpu_device *adev = dev->dev_private;
  1765. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1766. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1767. if (!dig || !dig->afmt)
  1768. return;
  1769. /* Silent, r600_hdmi_enable will raise WARN for us */
  1770. if (enable && dig->afmt->enabled)
  1771. return;
  1772. if (!enable && !dig->afmt->enabled)
  1773. return;
  1774. if (!enable && dig->afmt->pin) {
  1775. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1776. dig->afmt->pin = NULL;
  1777. }
  1778. dig->afmt->enabled = enable;
  1779. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1780. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1781. }
  1782. static int dce_v10_0_afmt_init(struct amdgpu_device *adev)
  1783. {
  1784. int i;
  1785. for (i = 0; i < adev->mode_info.num_dig; i++)
  1786. adev->mode_info.afmt[i] = NULL;
  1787. /* DCE10 has audio blocks tied to DIG encoders */
  1788. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1789. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1790. if (adev->mode_info.afmt[i]) {
  1791. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1792. adev->mode_info.afmt[i]->id = i;
  1793. } else {
  1794. int j;
  1795. for (j = 0; j < i; j++) {
  1796. kfree(adev->mode_info.afmt[j]);
  1797. adev->mode_info.afmt[j] = NULL;
  1798. }
  1799. return -ENOMEM;
  1800. }
  1801. }
  1802. return 0;
  1803. }
  1804. static void dce_v10_0_afmt_fini(struct amdgpu_device *adev)
  1805. {
  1806. int i;
  1807. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1808. kfree(adev->mode_info.afmt[i]);
  1809. adev->mode_info.afmt[i] = NULL;
  1810. }
  1811. }
  1812. static const u32 vga_control_regs[6] =
  1813. {
  1814. mmD1VGA_CONTROL,
  1815. mmD2VGA_CONTROL,
  1816. mmD3VGA_CONTROL,
  1817. mmD4VGA_CONTROL,
  1818. mmD5VGA_CONTROL,
  1819. mmD6VGA_CONTROL,
  1820. };
  1821. static void dce_v10_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1822. {
  1823. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1824. struct drm_device *dev = crtc->dev;
  1825. struct amdgpu_device *adev = dev->dev_private;
  1826. u32 vga_control;
  1827. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1828. if (enable)
  1829. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1830. else
  1831. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1832. }
  1833. static void dce_v10_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1834. {
  1835. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1836. struct drm_device *dev = crtc->dev;
  1837. struct amdgpu_device *adev = dev->dev_private;
  1838. if (enable)
  1839. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1840. else
  1841. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1842. }
  1843. static int dce_v10_0_crtc_do_set_base(struct drm_crtc *crtc,
  1844. struct drm_framebuffer *fb,
  1845. int x, int y, int atomic)
  1846. {
  1847. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1848. struct drm_device *dev = crtc->dev;
  1849. struct amdgpu_device *adev = dev->dev_private;
  1850. struct amdgpu_framebuffer *amdgpu_fb;
  1851. struct drm_framebuffer *target_fb;
  1852. struct drm_gem_object *obj;
  1853. struct amdgpu_bo *rbo;
  1854. uint64_t fb_location, tiling_flags;
  1855. uint32_t fb_format, fb_pitch_pixels;
  1856. u32 fb_swap = REG_SET_FIELD(0, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP, ENDIAN_NONE);
  1857. u32 pipe_config;
  1858. u32 tmp, viewport_w, viewport_h;
  1859. int r;
  1860. bool bypass_lut = false;
  1861. /* no fb bound */
  1862. if (!atomic && !crtc->primary->fb) {
  1863. DRM_DEBUG_KMS("No FB bound\n");
  1864. return 0;
  1865. }
  1866. if (atomic) {
  1867. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1868. target_fb = fb;
  1869. } else {
  1870. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1871. target_fb = crtc->primary->fb;
  1872. }
  1873. /* If atomic, assume fb object is pinned & idle & fenced and
  1874. * just update base pointers
  1875. */
  1876. obj = amdgpu_fb->obj;
  1877. rbo = gem_to_amdgpu_bo(obj);
  1878. r = amdgpu_bo_reserve(rbo, false);
  1879. if (unlikely(r != 0))
  1880. return r;
  1881. if (atomic) {
  1882. fb_location = amdgpu_bo_gpu_offset(rbo);
  1883. } else {
  1884. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1885. if (unlikely(r != 0)) {
  1886. amdgpu_bo_unreserve(rbo);
  1887. return -EINVAL;
  1888. }
  1889. }
  1890. amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
  1891. amdgpu_bo_unreserve(rbo);
  1892. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1893. switch (target_fb->pixel_format) {
  1894. case DRM_FORMAT_C8:
  1895. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 0);
  1896. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1897. break;
  1898. case DRM_FORMAT_XRGB4444:
  1899. case DRM_FORMAT_ARGB4444:
  1900. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1901. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2);
  1902. #ifdef __BIG_ENDIAN
  1903. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1904. ENDIAN_8IN16);
  1905. #endif
  1906. break;
  1907. case DRM_FORMAT_XRGB1555:
  1908. case DRM_FORMAT_ARGB1555:
  1909. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1910. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1911. #ifdef __BIG_ENDIAN
  1912. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1913. ENDIAN_8IN16);
  1914. #endif
  1915. break;
  1916. case DRM_FORMAT_BGRX5551:
  1917. case DRM_FORMAT_BGRA5551:
  1918. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1919. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5);
  1920. #ifdef __BIG_ENDIAN
  1921. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1922. ENDIAN_8IN16);
  1923. #endif
  1924. break;
  1925. case DRM_FORMAT_RGB565:
  1926. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1927. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1928. #ifdef __BIG_ENDIAN
  1929. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1930. ENDIAN_8IN16);
  1931. #endif
  1932. break;
  1933. case DRM_FORMAT_XRGB8888:
  1934. case DRM_FORMAT_ARGB8888:
  1935. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1936. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1937. #ifdef __BIG_ENDIAN
  1938. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1939. ENDIAN_8IN32);
  1940. #endif
  1941. break;
  1942. case DRM_FORMAT_XRGB2101010:
  1943. case DRM_FORMAT_ARGB2101010:
  1944. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1945. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1946. #ifdef __BIG_ENDIAN
  1947. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1948. ENDIAN_8IN32);
  1949. #endif
  1950. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1951. bypass_lut = true;
  1952. break;
  1953. case DRM_FORMAT_BGRX1010102:
  1954. case DRM_FORMAT_BGRA1010102:
  1955. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1956. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4);
  1957. #ifdef __BIG_ENDIAN
  1958. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1959. ENDIAN_8IN32);
  1960. #endif
  1961. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1962. bypass_lut = true;
  1963. break;
  1964. default:
  1965. DRM_ERROR("Unsupported screen format %s\n",
  1966. drm_get_format_name(target_fb->pixel_format));
  1967. return -EINVAL;
  1968. }
  1969. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1970. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1971. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1972. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1973. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1974. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1975. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1976. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
  1977. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1978. ARRAY_2D_TILED_THIN1);
  1979. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_TILE_SPLIT,
  1980. tile_split);
  1981. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_WIDTH, bankw);
  1982. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh);
  1983. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MACRO_TILE_ASPECT,
  1984. mtaspect);
  1985. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MICRO_TILE_MODE,
  1986. ADDR_SURF_MICRO_TILING_DISPLAY);
  1987. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1988. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1989. ARRAY_1D_TILED_THIN1);
  1990. }
  1991. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_PIPE_CONFIG,
  1992. pipe_config);
  1993. dce_v10_0_vga_enable(crtc, false);
  1994. /* Make sure surface address is updated at vertical blank rather than
  1995. * horizontal blank
  1996. */
  1997. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  1998. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  1999. GRPH_SURFACE_UPDATE_H_RETRACE_EN, 0);
  2000. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2001. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2002. upper_32_bits(fb_location));
  2003. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2004. upper_32_bits(fb_location));
  2005. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2006. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  2007. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2008. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  2009. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  2010. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  2011. /*
  2012. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  2013. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  2014. * retain the full precision throughout the pipeline.
  2015. */
  2016. tmp = RREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset);
  2017. if (bypass_lut)
  2018. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 1);
  2019. else
  2020. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 0);
  2021. WREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset, tmp);
  2022. if (bypass_lut)
  2023. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  2024. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  2025. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  2026. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  2027. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  2028. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  2029. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  2030. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  2031. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  2032. dce_v10_0_grph_enable(crtc, true);
  2033. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  2034. target_fb->height);
  2035. x &= ~3;
  2036. y &= ~1;
  2037. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  2038. (x << 16) | y);
  2039. viewport_w = crtc->mode.hdisplay;
  2040. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  2041. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  2042. (viewport_w << 16) | viewport_h);
  2043. /* set pageflip to happen anywhere in vblank interval */
  2044. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 0);
  2045. if (!atomic && fb && fb != crtc->primary->fb) {
  2046. amdgpu_fb = to_amdgpu_framebuffer(fb);
  2047. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2048. r = amdgpu_bo_reserve(rbo, false);
  2049. if (unlikely(r != 0))
  2050. return r;
  2051. amdgpu_bo_unpin(rbo);
  2052. amdgpu_bo_unreserve(rbo);
  2053. }
  2054. /* Bytes per pixel may have changed */
  2055. dce_v10_0_bandwidth_update(adev);
  2056. return 0;
  2057. }
  2058. static void dce_v10_0_set_interleave(struct drm_crtc *crtc,
  2059. struct drm_display_mode *mode)
  2060. {
  2061. struct drm_device *dev = crtc->dev;
  2062. struct amdgpu_device *adev = dev->dev_private;
  2063. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2064. u32 tmp;
  2065. tmp = RREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset);
  2066. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  2067. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 1);
  2068. else
  2069. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 0);
  2070. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, tmp);
  2071. }
  2072. static void dce_v10_0_crtc_load_lut(struct drm_crtc *crtc)
  2073. {
  2074. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2075. struct drm_device *dev = crtc->dev;
  2076. struct amdgpu_device *adev = dev->dev_private;
  2077. int i;
  2078. u32 tmp;
  2079. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  2080. tmp = RREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2081. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_GRPH_MODE, 0);
  2082. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_OVL_MODE, 0);
  2083. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2084. tmp = RREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset);
  2085. tmp = REG_SET_FIELD(tmp, PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, 1);
  2086. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2087. tmp = RREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset);
  2088. tmp = REG_SET_FIELD(tmp, PRESCALE_OVL_CONTROL, OVL_PRESCALE_BYPASS, 1);
  2089. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2090. tmp = RREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2091. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, 0);
  2092. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, OVL_INPUT_GAMMA_MODE, 0);
  2093. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2094. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2095. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  2096. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  2097. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  2098. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  2099. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  2100. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  2101. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  2102. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  2103. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  2104. for (i = 0; i < 256; i++) {
  2105. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  2106. (amdgpu_crtc->lut_r[i] << 20) |
  2107. (amdgpu_crtc->lut_g[i] << 10) |
  2108. (amdgpu_crtc->lut_b[i] << 0));
  2109. }
  2110. tmp = RREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2111. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, 0);
  2112. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, OVL_DEGAMMA_MODE, 0);
  2113. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, 0);
  2114. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2115. tmp = RREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset);
  2116. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, 0);
  2117. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, OVL_GAMUT_REMAP_MODE, 0);
  2118. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2119. tmp = RREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2120. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, GRPH_REGAMMA_MODE, 0);
  2121. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, OVL_REGAMMA_MODE, 0);
  2122. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2123. tmp = RREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2124. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, 0);
  2125. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_OVL_MODE, 0);
  2126. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2127. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  2128. WREG32(mmDENORM_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2129. /* XXX this only needs to be programmed once per crtc at startup,
  2130. * not sure where the best place for it is
  2131. */
  2132. tmp = RREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset);
  2133. tmp = REG_SET_FIELD(tmp, ALPHA_CONTROL, CURSOR_ALPHA_BLND_ENA, 1);
  2134. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2135. }
  2136. static int dce_v10_0_pick_dig_encoder(struct drm_encoder *encoder)
  2137. {
  2138. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2139. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2140. switch (amdgpu_encoder->encoder_id) {
  2141. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2142. if (dig->linkb)
  2143. return 1;
  2144. else
  2145. return 0;
  2146. break;
  2147. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2148. if (dig->linkb)
  2149. return 3;
  2150. else
  2151. return 2;
  2152. break;
  2153. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2154. if (dig->linkb)
  2155. return 5;
  2156. else
  2157. return 4;
  2158. break;
  2159. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2160. return 6;
  2161. break;
  2162. default:
  2163. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2164. return 0;
  2165. }
  2166. }
  2167. /**
  2168. * dce_v10_0_pick_pll - Allocate a PPLL for use by the crtc.
  2169. *
  2170. * @crtc: drm crtc
  2171. *
  2172. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2173. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2174. * monitors a dedicated PPLL must be used. If a particular board has
  2175. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2176. * as there is no need to program the PLL itself. If we are not able to
  2177. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2178. * avoid messing up an existing monitor.
  2179. *
  2180. * Asic specific PLL information
  2181. *
  2182. * DCE 10.x
  2183. * Tonga
  2184. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2185. * CI
  2186. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2187. *
  2188. */
  2189. static u32 dce_v10_0_pick_pll(struct drm_crtc *crtc)
  2190. {
  2191. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2192. struct drm_device *dev = crtc->dev;
  2193. struct amdgpu_device *adev = dev->dev_private;
  2194. u32 pll_in_use;
  2195. int pll;
  2196. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2197. if (adev->clock.dp_extclk)
  2198. /* skip PPLL programming if using ext clock */
  2199. return ATOM_PPLL_INVALID;
  2200. else {
  2201. /* use the same PPLL for all DP monitors */
  2202. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2203. if (pll != ATOM_PPLL_INVALID)
  2204. return pll;
  2205. }
  2206. } else {
  2207. /* use the same PPLL for all monitors with the same clock */
  2208. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2209. if (pll != ATOM_PPLL_INVALID)
  2210. return pll;
  2211. }
  2212. /* DCE10 has PPLL0, PPLL1, and PPLL2 */
  2213. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2214. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2215. return ATOM_PPLL2;
  2216. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2217. return ATOM_PPLL1;
  2218. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2219. return ATOM_PPLL0;
  2220. DRM_ERROR("unable to allocate a PPLL\n");
  2221. return ATOM_PPLL_INVALID;
  2222. }
  2223. static void dce_v10_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2224. {
  2225. struct amdgpu_device *adev = crtc->dev->dev_private;
  2226. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2227. uint32_t cur_lock;
  2228. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2229. if (lock)
  2230. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 1);
  2231. else
  2232. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 0);
  2233. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2234. }
  2235. static void dce_v10_0_hide_cursor(struct drm_crtc *crtc)
  2236. {
  2237. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2238. struct amdgpu_device *adev = crtc->dev->dev_private;
  2239. u32 tmp;
  2240. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2241. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 0);
  2242. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2243. }
  2244. static void dce_v10_0_show_cursor(struct drm_crtc *crtc)
  2245. {
  2246. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2247. struct amdgpu_device *adev = crtc->dev->dev_private;
  2248. u32 tmp;
  2249. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2250. upper_32_bits(amdgpu_crtc->cursor_addr));
  2251. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2252. lower_32_bits(amdgpu_crtc->cursor_addr));
  2253. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2254. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 1);
  2255. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_MODE, 2);
  2256. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2257. }
  2258. static int dce_v10_0_cursor_move_locked(struct drm_crtc *crtc,
  2259. int x, int y)
  2260. {
  2261. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2262. struct amdgpu_device *adev = crtc->dev->dev_private;
  2263. int xorigin = 0, yorigin = 0;
  2264. /* avivo cursor are offset into the total surface */
  2265. x += crtc->x;
  2266. y += crtc->y;
  2267. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2268. if (x < 0) {
  2269. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2270. x = 0;
  2271. }
  2272. if (y < 0) {
  2273. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2274. y = 0;
  2275. }
  2276. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2277. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2278. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2279. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2280. amdgpu_crtc->cursor_x = x;
  2281. amdgpu_crtc->cursor_y = y;
  2282. return 0;
  2283. }
  2284. static int dce_v10_0_crtc_cursor_move(struct drm_crtc *crtc,
  2285. int x, int y)
  2286. {
  2287. int ret;
  2288. dce_v10_0_lock_cursor(crtc, true);
  2289. ret = dce_v10_0_cursor_move_locked(crtc, x, y);
  2290. dce_v10_0_lock_cursor(crtc, false);
  2291. return ret;
  2292. }
  2293. static int dce_v10_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2294. struct drm_file *file_priv,
  2295. uint32_t handle,
  2296. uint32_t width,
  2297. uint32_t height,
  2298. int32_t hot_x,
  2299. int32_t hot_y)
  2300. {
  2301. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2302. struct drm_gem_object *obj;
  2303. struct amdgpu_bo *aobj;
  2304. int ret;
  2305. if (!handle) {
  2306. /* turn off cursor */
  2307. dce_v10_0_hide_cursor(crtc);
  2308. obj = NULL;
  2309. goto unpin;
  2310. }
  2311. if ((width > amdgpu_crtc->max_cursor_width) ||
  2312. (height > amdgpu_crtc->max_cursor_height)) {
  2313. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2314. return -EINVAL;
  2315. }
  2316. obj = drm_gem_object_lookup(file_priv, handle);
  2317. if (!obj) {
  2318. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2319. return -ENOENT;
  2320. }
  2321. aobj = gem_to_amdgpu_bo(obj);
  2322. ret = amdgpu_bo_reserve(aobj, false);
  2323. if (ret != 0) {
  2324. drm_gem_object_unreference_unlocked(obj);
  2325. return ret;
  2326. }
  2327. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2328. amdgpu_bo_unreserve(aobj);
  2329. if (ret) {
  2330. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2331. drm_gem_object_unreference_unlocked(obj);
  2332. return ret;
  2333. }
  2334. amdgpu_crtc->cursor_width = width;
  2335. amdgpu_crtc->cursor_height = height;
  2336. dce_v10_0_lock_cursor(crtc, true);
  2337. if (hot_x != amdgpu_crtc->cursor_hot_x ||
  2338. hot_y != amdgpu_crtc->cursor_hot_y) {
  2339. int x, y;
  2340. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2341. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2342. dce_v10_0_cursor_move_locked(crtc, x, y);
  2343. amdgpu_crtc->cursor_hot_x = hot_x;
  2344. amdgpu_crtc->cursor_hot_y = hot_y;
  2345. }
  2346. dce_v10_0_show_cursor(crtc);
  2347. dce_v10_0_lock_cursor(crtc, false);
  2348. unpin:
  2349. if (amdgpu_crtc->cursor_bo) {
  2350. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2351. ret = amdgpu_bo_reserve(aobj, false);
  2352. if (likely(ret == 0)) {
  2353. amdgpu_bo_unpin(aobj);
  2354. amdgpu_bo_unreserve(aobj);
  2355. }
  2356. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2357. }
  2358. amdgpu_crtc->cursor_bo = obj;
  2359. return 0;
  2360. }
  2361. static void dce_v10_0_cursor_reset(struct drm_crtc *crtc)
  2362. {
  2363. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2364. if (amdgpu_crtc->cursor_bo) {
  2365. dce_v10_0_lock_cursor(crtc, true);
  2366. dce_v10_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2367. amdgpu_crtc->cursor_y);
  2368. dce_v10_0_show_cursor(crtc);
  2369. dce_v10_0_lock_cursor(crtc, false);
  2370. }
  2371. }
  2372. static int dce_v10_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2373. u16 *blue, uint32_t size)
  2374. {
  2375. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2376. int i;
  2377. /* userspace palettes are always correct as is */
  2378. for (i = 0; i < size; i++) {
  2379. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2380. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2381. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2382. }
  2383. dce_v10_0_crtc_load_lut(crtc);
  2384. return 0;
  2385. }
  2386. static void dce_v10_0_crtc_destroy(struct drm_crtc *crtc)
  2387. {
  2388. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2389. drm_crtc_cleanup(crtc);
  2390. kfree(amdgpu_crtc);
  2391. }
  2392. static const struct drm_crtc_funcs dce_v10_0_crtc_funcs = {
  2393. .cursor_set2 = dce_v10_0_crtc_cursor_set2,
  2394. .cursor_move = dce_v10_0_crtc_cursor_move,
  2395. .gamma_set = dce_v10_0_crtc_gamma_set,
  2396. .set_config = amdgpu_crtc_set_config,
  2397. .destroy = dce_v10_0_crtc_destroy,
  2398. .page_flip_target = amdgpu_crtc_page_flip_target,
  2399. };
  2400. static void dce_v10_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2401. {
  2402. struct drm_device *dev = crtc->dev;
  2403. struct amdgpu_device *adev = dev->dev_private;
  2404. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2405. unsigned type;
  2406. switch (mode) {
  2407. case DRM_MODE_DPMS_ON:
  2408. amdgpu_crtc->enabled = true;
  2409. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2410. dce_v10_0_vga_enable(crtc, true);
  2411. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2412. dce_v10_0_vga_enable(crtc, false);
  2413. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2414. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2415. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2416. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2417. drm_crtc_vblank_on(crtc);
  2418. dce_v10_0_crtc_load_lut(crtc);
  2419. break;
  2420. case DRM_MODE_DPMS_STANDBY:
  2421. case DRM_MODE_DPMS_SUSPEND:
  2422. case DRM_MODE_DPMS_OFF:
  2423. drm_crtc_vblank_off(crtc);
  2424. if (amdgpu_crtc->enabled) {
  2425. dce_v10_0_vga_enable(crtc, true);
  2426. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2427. dce_v10_0_vga_enable(crtc, false);
  2428. }
  2429. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2430. amdgpu_crtc->enabled = false;
  2431. break;
  2432. }
  2433. /* adjust pm to dpms */
  2434. amdgpu_pm_compute_clocks(adev);
  2435. }
  2436. static void dce_v10_0_crtc_prepare(struct drm_crtc *crtc)
  2437. {
  2438. /* disable crtc pair power gating before programming */
  2439. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2440. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2441. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2442. }
  2443. static void dce_v10_0_crtc_commit(struct drm_crtc *crtc)
  2444. {
  2445. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2446. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2447. }
  2448. static void dce_v10_0_crtc_disable(struct drm_crtc *crtc)
  2449. {
  2450. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2451. struct drm_device *dev = crtc->dev;
  2452. struct amdgpu_device *adev = dev->dev_private;
  2453. struct amdgpu_atom_ss ss;
  2454. int i;
  2455. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2456. if (crtc->primary->fb) {
  2457. int r;
  2458. struct amdgpu_framebuffer *amdgpu_fb;
  2459. struct amdgpu_bo *rbo;
  2460. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2461. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2462. r = amdgpu_bo_reserve(rbo, false);
  2463. if (unlikely(r))
  2464. DRM_ERROR("failed to reserve rbo before unpin\n");
  2465. else {
  2466. amdgpu_bo_unpin(rbo);
  2467. amdgpu_bo_unreserve(rbo);
  2468. }
  2469. }
  2470. /* disable the GRPH */
  2471. dce_v10_0_grph_enable(crtc, false);
  2472. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2473. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2474. if (adev->mode_info.crtcs[i] &&
  2475. adev->mode_info.crtcs[i]->enabled &&
  2476. i != amdgpu_crtc->crtc_id &&
  2477. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2478. /* one other crtc is using this pll don't turn
  2479. * off the pll
  2480. */
  2481. goto done;
  2482. }
  2483. }
  2484. switch (amdgpu_crtc->pll_id) {
  2485. case ATOM_PPLL0:
  2486. case ATOM_PPLL1:
  2487. case ATOM_PPLL2:
  2488. /* disable the ppll */
  2489. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2490. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2491. break;
  2492. default:
  2493. break;
  2494. }
  2495. done:
  2496. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2497. amdgpu_crtc->adjusted_clock = 0;
  2498. amdgpu_crtc->encoder = NULL;
  2499. amdgpu_crtc->connector = NULL;
  2500. }
  2501. static int dce_v10_0_crtc_mode_set(struct drm_crtc *crtc,
  2502. struct drm_display_mode *mode,
  2503. struct drm_display_mode *adjusted_mode,
  2504. int x, int y, struct drm_framebuffer *old_fb)
  2505. {
  2506. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2507. if (!amdgpu_crtc->adjusted_clock)
  2508. return -EINVAL;
  2509. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2510. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2511. dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2512. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2513. amdgpu_atombios_crtc_scaler_setup(crtc);
  2514. dce_v10_0_cursor_reset(crtc);
  2515. /* update the hw version fpr dpm */
  2516. amdgpu_crtc->hw_mode = *adjusted_mode;
  2517. return 0;
  2518. }
  2519. static bool dce_v10_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2520. const struct drm_display_mode *mode,
  2521. struct drm_display_mode *adjusted_mode)
  2522. {
  2523. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2524. struct drm_device *dev = crtc->dev;
  2525. struct drm_encoder *encoder;
  2526. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2527. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2528. if (encoder->crtc == crtc) {
  2529. amdgpu_crtc->encoder = encoder;
  2530. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2531. break;
  2532. }
  2533. }
  2534. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2535. amdgpu_crtc->encoder = NULL;
  2536. amdgpu_crtc->connector = NULL;
  2537. return false;
  2538. }
  2539. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2540. return false;
  2541. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2542. return false;
  2543. /* pick pll */
  2544. amdgpu_crtc->pll_id = dce_v10_0_pick_pll(crtc);
  2545. /* if we can't get a PPLL for a non-DP encoder, fail */
  2546. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2547. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2548. return false;
  2549. return true;
  2550. }
  2551. static int dce_v10_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2552. struct drm_framebuffer *old_fb)
  2553. {
  2554. return dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2555. }
  2556. static int dce_v10_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2557. struct drm_framebuffer *fb,
  2558. int x, int y, enum mode_set_atomic state)
  2559. {
  2560. return dce_v10_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2561. }
  2562. static const struct drm_crtc_helper_funcs dce_v10_0_crtc_helper_funcs = {
  2563. .dpms = dce_v10_0_crtc_dpms,
  2564. .mode_fixup = dce_v10_0_crtc_mode_fixup,
  2565. .mode_set = dce_v10_0_crtc_mode_set,
  2566. .mode_set_base = dce_v10_0_crtc_set_base,
  2567. .mode_set_base_atomic = dce_v10_0_crtc_set_base_atomic,
  2568. .prepare = dce_v10_0_crtc_prepare,
  2569. .commit = dce_v10_0_crtc_commit,
  2570. .load_lut = dce_v10_0_crtc_load_lut,
  2571. .disable = dce_v10_0_crtc_disable,
  2572. };
  2573. static int dce_v10_0_crtc_init(struct amdgpu_device *adev, int index)
  2574. {
  2575. struct amdgpu_crtc *amdgpu_crtc;
  2576. int i;
  2577. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2578. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2579. if (amdgpu_crtc == NULL)
  2580. return -ENOMEM;
  2581. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v10_0_crtc_funcs);
  2582. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2583. amdgpu_crtc->crtc_id = index;
  2584. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2585. amdgpu_crtc->max_cursor_width = 128;
  2586. amdgpu_crtc->max_cursor_height = 128;
  2587. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2588. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2589. for (i = 0; i < 256; i++) {
  2590. amdgpu_crtc->lut_r[i] = i << 2;
  2591. amdgpu_crtc->lut_g[i] = i << 2;
  2592. amdgpu_crtc->lut_b[i] = i << 2;
  2593. }
  2594. switch (amdgpu_crtc->crtc_id) {
  2595. case 0:
  2596. default:
  2597. amdgpu_crtc->crtc_offset = CRTC0_REGISTER_OFFSET;
  2598. break;
  2599. case 1:
  2600. amdgpu_crtc->crtc_offset = CRTC1_REGISTER_OFFSET;
  2601. break;
  2602. case 2:
  2603. amdgpu_crtc->crtc_offset = CRTC2_REGISTER_OFFSET;
  2604. break;
  2605. case 3:
  2606. amdgpu_crtc->crtc_offset = CRTC3_REGISTER_OFFSET;
  2607. break;
  2608. case 4:
  2609. amdgpu_crtc->crtc_offset = CRTC4_REGISTER_OFFSET;
  2610. break;
  2611. case 5:
  2612. amdgpu_crtc->crtc_offset = CRTC5_REGISTER_OFFSET;
  2613. break;
  2614. }
  2615. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2616. amdgpu_crtc->adjusted_clock = 0;
  2617. amdgpu_crtc->encoder = NULL;
  2618. amdgpu_crtc->connector = NULL;
  2619. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v10_0_crtc_helper_funcs);
  2620. return 0;
  2621. }
  2622. static int dce_v10_0_early_init(void *handle)
  2623. {
  2624. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2625. adev->audio_endpt_rreg = &dce_v10_0_audio_endpt_rreg;
  2626. adev->audio_endpt_wreg = &dce_v10_0_audio_endpt_wreg;
  2627. dce_v10_0_set_display_funcs(adev);
  2628. dce_v10_0_set_irq_funcs(adev);
  2629. adev->mode_info.num_crtc = dce_v10_0_get_num_crtc(adev);
  2630. switch (adev->asic_type) {
  2631. case CHIP_FIJI:
  2632. case CHIP_TONGA:
  2633. adev->mode_info.num_hpd = 6;
  2634. adev->mode_info.num_dig = 7;
  2635. break;
  2636. default:
  2637. /* FIXME: not supported yet */
  2638. return -EINVAL;
  2639. }
  2640. return 0;
  2641. }
  2642. static int dce_v10_0_sw_init(void *handle)
  2643. {
  2644. int r, i;
  2645. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2646. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2647. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2648. if (r)
  2649. return r;
  2650. }
  2651. for (i = 8; i < 20; i += 2) {
  2652. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2653. if (r)
  2654. return r;
  2655. }
  2656. /* HPD hotplug */
  2657. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2658. if (r)
  2659. return r;
  2660. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2661. adev->ddev->mode_config.async_page_flip = true;
  2662. adev->ddev->mode_config.max_width = 16384;
  2663. adev->ddev->mode_config.max_height = 16384;
  2664. adev->ddev->mode_config.preferred_depth = 24;
  2665. adev->ddev->mode_config.prefer_shadow = 1;
  2666. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2667. r = amdgpu_modeset_create_props(adev);
  2668. if (r)
  2669. return r;
  2670. adev->ddev->mode_config.max_width = 16384;
  2671. adev->ddev->mode_config.max_height = 16384;
  2672. /* allocate crtcs */
  2673. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2674. r = dce_v10_0_crtc_init(adev, i);
  2675. if (r)
  2676. return r;
  2677. }
  2678. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2679. amdgpu_print_display_setup(adev->ddev);
  2680. else
  2681. return -EINVAL;
  2682. /* setup afmt */
  2683. r = dce_v10_0_afmt_init(adev);
  2684. if (r)
  2685. return r;
  2686. r = dce_v10_0_audio_init(adev);
  2687. if (r)
  2688. return r;
  2689. drm_kms_helper_poll_init(adev->ddev);
  2690. adev->mode_info.mode_config_initialized = true;
  2691. return 0;
  2692. }
  2693. static int dce_v10_0_sw_fini(void *handle)
  2694. {
  2695. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2696. kfree(adev->mode_info.bios_hardcoded_edid);
  2697. drm_kms_helper_poll_fini(adev->ddev);
  2698. dce_v10_0_audio_fini(adev);
  2699. dce_v10_0_afmt_fini(adev);
  2700. drm_mode_config_cleanup(adev->ddev);
  2701. adev->mode_info.mode_config_initialized = false;
  2702. return 0;
  2703. }
  2704. static int dce_v10_0_hw_init(void *handle)
  2705. {
  2706. int i;
  2707. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2708. dce_v10_0_init_golden_registers(adev);
  2709. /* init dig PHYs, disp eng pll */
  2710. amdgpu_atombios_encoder_init_dig(adev);
  2711. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2712. /* initialize hpd */
  2713. dce_v10_0_hpd_init(adev);
  2714. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2715. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2716. }
  2717. dce_v10_0_pageflip_interrupt_init(adev);
  2718. return 0;
  2719. }
  2720. static int dce_v10_0_hw_fini(void *handle)
  2721. {
  2722. int i;
  2723. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2724. dce_v10_0_hpd_fini(adev);
  2725. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2726. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2727. }
  2728. dce_v10_0_pageflip_interrupt_fini(adev);
  2729. return 0;
  2730. }
  2731. static int dce_v10_0_suspend(void *handle)
  2732. {
  2733. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2734. amdgpu_atombios_scratch_regs_save(adev);
  2735. return dce_v10_0_hw_fini(handle);
  2736. }
  2737. static int dce_v10_0_resume(void *handle)
  2738. {
  2739. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2740. int ret;
  2741. ret = dce_v10_0_hw_init(handle);
  2742. amdgpu_atombios_scratch_regs_restore(adev);
  2743. /* turn on the BL */
  2744. if (adev->mode_info.bl_encoder) {
  2745. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2746. adev->mode_info.bl_encoder);
  2747. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2748. bl_level);
  2749. }
  2750. return ret;
  2751. }
  2752. static bool dce_v10_0_is_idle(void *handle)
  2753. {
  2754. return true;
  2755. }
  2756. static int dce_v10_0_wait_for_idle(void *handle)
  2757. {
  2758. return 0;
  2759. }
  2760. static int dce_v10_0_check_soft_reset(void *handle)
  2761. {
  2762. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2763. if (dce_v10_0_is_display_hung(adev))
  2764. adev->ip_block_status[AMD_IP_BLOCK_TYPE_DCE].hang = true;
  2765. else
  2766. adev->ip_block_status[AMD_IP_BLOCK_TYPE_DCE].hang = false;
  2767. return 0;
  2768. }
  2769. static int dce_v10_0_soft_reset(void *handle)
  2770. {
  2771. u32 srbm_soft_reset = 0, tmp;
  2772. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2773. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_DCE].hang)
  2774. return 0;
  2775. if (dce_v10_0_is_display_hung(adev))
  2776. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2777. if (srbm_soft_reset) {
  2778. tmp = RREG32(mmSRBM_SOFT_RESET);
  2779. tmp |= srbm_soft_reset;
  2780. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2781. WREG32(mmSRBM_SOFT_RESET, tmp);
  2782. tmp = RREG32(mmSRBM_SOFT_RESET);
  2783. udelay(50);
  2784. tmp &= ~srbm_soft_reset;
  2785. WREG32(mmSRBM_SOFT_RESET, tmp);
  2786. tmp = RREG32(mmSRBM_SOFT_RESET);
  2787. /* Wait a little for things to settle down */
  2788. udelay(50);
  2789. }
  2790. return 0;
  2791. }
  2792. static void dce_v10_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2793. int crtc,
  2794. enum amdgpu_interrupt_state state)
  2795. {
  2796. u32 lb_interrupt_mask;
  2797. if (crtc >= adev->mode_info.num_crtc) {
  2798. DRM_DEBUG("invalid crtc %d\n", crtc);
  2799. return;
  2800. }
  2801. switch (state) {
  2802. case AMDGPU_IRQ_STATE_DISABLE:
  2803. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2804. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2805. VBLANK_INTERRUPT_MASK, 0);
  2806. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2807. break;
  2808. case AMDGPU_IRQ_STATE_ENABLE:
  2809. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2810. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2811. VBLANK_INTERRUPT_MASK, 1);
  2812. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2813. break;
  2814. default:
  2815. break;
  2816. }
  2817. }
  2818. static void dce_v10_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2819. int crtc,
  2820. enum amdgpu_interrupt_state state)
  2821. {
  2822. u32 lb_interrupt_mask;
  2823. if (crtc >= adev->mode_info.num_crtc) {
  2824. DRM_DEBUG("invalid crtc %d\n", crtc);
  2825. return;
  2826. }
  2827. switch (state) {
  2828. case AMDGPU_IRQ_STATE_DISABLE:
  2829. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2830. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2831. VLINE_INTERRUPT_MASK, 0);
  2832. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2833. break;
  2834. case AMDGPU_IRQ_STATE_ENABLE:
  2835. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2836. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2837. VLINE_INTERRUPT_MASK, 1);
  2838. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2839. break;
  2840. default:
  2841. break;
  2842. }
  2843. }
  2844. static int dce_v10_0_set_hpd_irq_state(struct amdgpu_device *adev,
  2845. struct amdgpu_irq_src *source,
  2846. unsigned hpd,
  2847. enum amdgpu_interrupt_state state)
  2848. {
  2849. u32 tmp;
  2850. if (hpd >= adev->mode_info.num_hpd) {
  2851. DRM_DEBUG("invalid hdp %d\n", hpd);
  2852. return 0;
  2853. }
  2854. switch (state) {
  2855. case AMDGPU_IRQ_STATE_DISABLE:
  2856. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2857. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  2858. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2859. break;
  2860. case AMDGPU_IRQ_STATE_ENABLE:
  2861. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2862. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 1);
  2863. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2864. break;
  2865. default:
  2866. break;
  2867. }
  2868. return 0;
  2869. }
  2870. static int dce_v10_0_set_crtc_irq_state(struct amdgpu_device *adev,
  2871. struct amdgpu_irq_src *source,
  2872. unsigned type,
  2873. enum amdgpu_interrupt_state state)
  2874. {
  2875. switch (type) {
  2876. case AMDGPU_CRTC_IRQ_VBLANK1:
  2877. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2878. break;
  2879. case AMDGPU_CRTC_IRQ_VBLANK2:
  2880. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2881. break;
  2882. case AMDGPU_CRTC_IRQ_VBLANK3:
  2883. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2884. break;
  2885. case AMDGPU_CRTC_IRQ_VBLANK4:
  2886. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2887. break;
  2888. case AMDGPU_CRTC_IRQ_VBLANK5:
  2889. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2890. break;
  2891. case AMDGPU_CRTC_IRQ_VBLANK6:
  2892. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2893. break;
  2894. case AMDGPU_CRTC_IRQ_VLINE1:
  2895. dce_v10_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2896. break;
  2897. case AMDGPU_CRTC_IRQ_VLINE2:
  2898. dce_v10_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2899. break;
  2900. case AMDGPU_CRTC_IRQ_VLINE3:
  2901. dce_v10_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2902. break;
  2903. case AMDGPU_CRTC_IRQ_VLINE4:
  2904. dce_v10_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2905. break;
  2906. case AMDGPU_CRTC_IRQ_VLINE5:
  2907. dce_v10_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2908. break;
  2909. case AMDGPU_CRTC_IRQ_VLINE6:
  2910. dce_v10_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2911. break;
  2912. default:
  2913. break;
  2914. }
  2915. return 0;
  2916. }
  2917. static int dce_v10_0_set_pageflip_irq_state(struct amdgpu_device *adev,
  2918. struct amdgpu_irq_src *src,
  2919. unsigned type,
  2920. enum amdgpu_interrupt_state state)
  2921. {
  2922. u32 reg;
  2923. if (type >= adev->mode_info.num_crtc) {
  2924. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2925. return -EINVAL;
  2926. }
  2927. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2928. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2929. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2930. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2931. else
  2932. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2933. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2934. return 0;
  2935. }
  2936. static int dce_v10_0_pageflip_irq(struct amdgpu_device *adev,
  2937. struct amdgpu_irq_src *source,
  2938. struct amdgpu_iv_entry *entry)
  2939. {
  2940. unsigned long flags;
  2941. unsigned crtc_id;
  2942. struct amdgpu_crtc *amdgpu_crtc;
  2943. struct amdgpu_flip_work *works;
  2944. crtc_id = (entry->src_id - 8) >> 1;
  2945. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2946. if (crtc_id >= adev->mode_info.num_crtc) {
  2947. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2948. return -EINVAL;
  2949. }
  2950. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2951. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2952. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2953. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2954. /* IRQ could occur when in initial stage */
  2955. if (amdgpu_crtc == NULL)
  2956. return 0;
  2957. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2958. works = amdgpu_crtc->pflip_works;
  2959. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  2960. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2961. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2962. amdgpu_crtc->pflip_status,
  2963. AMDGPU_FLIP_SUBMITTED);
  2964. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2965. return 0;
  2966. }
  2967. /* page flip completed. clean up */
  2968. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2969. amdgpu_crtc->pflip_works = NULL;
  2970. /* wakeup usersapce */
  2971. if (works->event)
  2972. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  2973. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2974. drm_crtc_vblank_put(&amdgpu_crtc->base);
  2975. schedule_work(&works->unpin_work);
  2976. return 0;
  2977. }
  2978. static void dce_v10_0_hpd_int_ack(struct amdgpu_device *adev,
  2979. int hpd)
  2980. {
  2981. u32 tmp;
  2982. if (hpd >= adev->mode_info.num_hpd) {
  2983. DRM_DEBUG("invalid hdp %d\n", hpd);
  2984. return;
  2985. }
  2986. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2987. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_ACK, 1);
  2988. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2989. }
  2990. static void dce_v10_0_crtc_vblank_int_ack(struct amdgpu_device *adev,
  2991. int crtc)
  2992. {
  2993. u32 tmp;
  2994. if (crtc >= adev->mode_info.num_crtc) {
  2995. DRM_DEBUG("invalid crtc %d\n", crtc);
  2996. return;
  2997. }
  2998. tmp = RREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc]);
  2999. tmp = REG_SET_FIELD(tmp, LB_VBLANK_STATUS, VBLANK_ACK, 1);
  3000. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], tmp);
  3001. }
  3002. static void dce_v10_0_crtc_vline_int_ack(struct amdgpu_device *adev,
  3003. int crtc)
  3004. {
  3005. u32 tmp;
  3006. if (crtc >= adev->mode_info.num_crtc) {
  3007. DRM_DEBUG("invalid crtc %d\n", crtc);
  3008. return;
  3009. }
  3010. tmp = RREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc]);
  3011. tmp = REG_SET_FIELD(tmp, LB_VLINE_STATUS, VLINE_ACK, 1);
  3012. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], tmp);
  3013. }
  3014. static int dce_v10_0_crtc_irq(struct amdgpu_device *adev,
  3015. struct amdgpu_irq_src *source,
  3016. struct amdgpu_iv_entry *entry)
  3017. {
  3018. unsigned crtc = entry->src_id - 1;
  3019. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  3020. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  3021. switch (entry->src_data) {
  3022. case 0: /* vblank */
  3023. if (disp_int & interrupt_status_offsets[crtc].vblank)
  3024. dce_v10_0_crtc_vblank_int_ack(adev, crtc);
  3025. else
  3026. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  3027. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  3028. drm_handle_vblank(adev->ddev, crtc);
  3029. }
  3030. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  3031. break;
  3032. case 1: /* vline */
  3033. if (disp_int & interrupt_status_offsets[crtc].vline)
  3034. dce_v10_0_crtc_vline_int_ack(adev, crtc);
  3035. else
  3036. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  3037. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  3038. break;
  3039. default:
  3040. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  3041. break;
  3042. }
  3043. return 0;
  3044. }
  3045. static int dce_v10_0_hpd_irq(struct amdgpu_device *adev,
  3046. struct amdgpu_irq_src *source,
  3047. struct amdgpu_iv_entry *entry)
  3048. {
  3049. uint32_t disp_int, mask;
  3050. unsigned hpd;
  3051. if (entry->src_data >= adev->mode_info.num_hpd) {
  3052. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  3053. return 0;
  3054. }
  3055. hpd = entry->src_data;
  3056. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  3057. mask = interrupt_status_offsets[hpd].hpd;
  3058. if (disp_int & mask) {
  3059. dce_v10_0_hpd_int_ack(adev, hpd);
  3060. schedule_work(&adev->hotplug_work);
  3061. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  3062. }
  3063. return 0;
  3064. }
  3065. static int dce_v10_0_set_clockgating_state(void *handle,
  3066. enum amd_clockgating_state state)
  3067. {
  3068. return 0;
  3069. }
  3070. static int dce_v10_0_set_powergating_state(void *handle,
  3071. enum amd_powergating_state state)
  3072. {
  3073. return 0;
  3074. }
  3075. const struct amd_ip_funcs dce_v10_0_ip_funcs = {
  3076. .name = "dce_v10_0",
  3077. .early_init = dce_v10_0_early_init,
  3078. .late_init = NULL,
  3079. .sw_init = dce_v10_0_sw_init,
  3080. .sw_fini = dce_v10_0_sw_fini,
  3081. .hw_init = dce_v10_0_hw_init,
  3082. .hw_fini = dce_v10_0_hw_fini,
  3083. .suspend = dce_v10_0_suspend,
  3084. .resume = dce_v10_0_resume,
  3085. .is_idle = dce_v10_0_is_idle,
  3086. .wait_for_idle = dce_v10_0_wait_for_idle,
  3087. .check_soft_reset = dce_v10_0_check_soft_reset,
  3088. .soft_reset = dce_v10_0_soft_reset,
  3089. .set_clockgating_state = dce_v10_0_set_clockgating_state,
  3090. .set_powergating_state = dce_v10_0_set_powergating_state,
  3091. };
  3092. static void
  3093. dce_v10_0_encoder_mode_set(struct drm_encoder *encoder,
  3094. struct drm_display_mode *mode,
  3095. struct drm_display_mode *adjusted_mode)
  3096. {
  3097. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3098. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  3099. /* need to call this here rather than in prepare() since we need some crtc info */
  3100. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3101. /* set scaler clears this on some chips */
  3102. dce_v10_0_set_interleave(encoder->crtc, mode);
  3103. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  3104. dce_v10_0_afmt_enable(encoder, true);
  3105. dce_v10_0_afmt_setmode(encoder, adjusted_mode);
  3106. }
  3107. }
  3108. static void dce_v10_0_encoder_prepare(struct drm_encoder *encoder)
  3109. {
  3110. struct amdgpu_device *adev = encoder->dev->dev_private;
  3111. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3112. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  3113. if ((amdgpu_encoder->active_device &
  3114. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  3115. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3116. ENCODER_OBJECT_ID_NONE)) {
  3117. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3118. if (dig) {
  3119. dig->dig_encoder = dce_v10_0_pick_dig_encoder(encoder);
  3120. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3121. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3122. }
  3123. }
  3124. amdgpu_atombios_scratch_regs_lock(adev, true);
  3125. if (connector) {
  3126. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3127. /* select the clock/data port if it uses a router */
  3128. if (amdgpu_connector->router.cd_valid)
  3129. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3130. /* turn eDP panel on for mode set */
  3131. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3132. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3133. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3134. }
  3135. /* this is needed for the pll/ss setup to work correctly in some cases */
  3136. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3137. /* set up the FMT blocks */
  3138. dce_v10_0_program_fmt(encoder);
  3139. }
  3140. static void dce_v10_0_encoder_commit(struct drm_encoder *encoder)
  3141. {
  3142. struct drm_device *dev = encoder->dev;
  3143. struct amdgpu_device *adev = dev->dev_private;
  3144. /* need to call this here as we need the crtc set up */
  3145. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3146. amdgpu_atombios_scratch_regs_lock(adev, false);
  3147. }
  3148. static void dce_v10_0_encoder_disable(struct drm_encoder *encoder)
  3149. {
  3150. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3151. struct amdgpu_encoder_atom_dig *dig;
  3152. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3153. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3154. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3155. dce_v10_0_afmt_enable(encoder, false);
  3156. dig = amdgpu_encoder->enc_priv;
  3157. dig->dig_encoder = -1;
  3158. }
  3159. amdgpu_encoder->active_device = 0;
  3160. }
  3161. /* these are handled by the primary encoders */
  3162. static void dce_v10_0_ext_prepare(struct drm_encoder *encoder)
  3163. {
  3164. }
  3165. static void dce_v10_0_ext_commit(struct drm_encoder *encoder)
  3166. {
  3167. }
  3168. static void
  3169. dce_v10_0_ext_mode_set(struct drm_encoder *encoder,
  3170. struct drm_display_mode *mode,
  3171. struct drm_display_mode *adjusted_mode)
  3172. {
  3173. }
  3174. static void dce_v10_0_ext_disable(struct drm_encoder *encoder)
  3175. {
  3176. }
  3177. static void
  3178. dce_v10_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3179. {
  3180. }
  3181. static const struct drm_encoder_helper_funcs dce_v10_0_ext_helper_funcs = {
  3182. .dpms = dce_v10_0_ext_dpms,
  3183. .prepare = dce_v10_0_ext_prepare,
  3184. .mode_set = dce_v10_0_ext_mode_set,
  3185. .commit = dce_v10_0_ext_commit,
  3186. .disable = dce_v10_0_ext_disable,
  3187. /* no detect for TMDS/LVDS yet */
  3188. };
  3189. static const struct drm_encoder_helper_funcs dce_v10_0_dig_helper_funcs = {
  3190. .dpms = amdgpu_atombios_encoder_dpms,
  3191. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3192. .prepare = dce_v10_0_encoder_prepare,
  3193. .mode_set = dce_v10_0_encoder_mode_set,
  3194. .commit = dce_v10_0_encoder_commit,
  3195. .disable = dce_v10_0_encoder_disable,
  3196. .detect = amdgpu_atombios_encoder_dig_detect,
  3197. };
  3198. static const struct drm_encoder_helper_funcs dce_v10_0_dac_helper_funcs = {
  3199. .dpms = amdgpu_atombios_encoder_dpms,
  3200. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3201. .prepare = dce_v10_0_encoder_prepare,
  3202. .mode_set = dce_v10_0_encoder_mode_set,
  3203. .commit = dce_v10_0_encoder_commit,
  3204. .detect = amdgpu_atombios_encoder_dac_detect,
  3205. };
  3206. static void dce_v10_0_encoder_destroy(struct drm_encoder *encoder)
  3207. {
  3208. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3209. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3210. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3211. kfree(amdgpu_encoder->enc_priv);
  3212. drm_encoder_cleanup(encoder);
  3213. kfree(amdgpu_encoder);
  3214. }
  3215. static const struct drm_encoder_funcs dce_v10_0_encoder_funcs = {
  3216. .destroy = dce_v10_0_encoder_destroy,
  3217. };
  3218. static void dce_v10_0_encoder_add(struct amdgpu_device *adev,
  3219. uint32_t encoder_enum,
  3220. uint32_t supported_device,
  3221. u16 caps)
  3222. {
  3223. struct drm_device *dev = adev->ddev;
  3224. struct drm_encoder *encoder;
  3225. struct amdgpu_encoder *amdgpu_encoder;
  3226. /* see if we already added it */
  3227. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3228. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3229. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3230. amdgpu_encoder->devices |= supported_device;
  3231. return;
  3232. }
  3233. }
  3234. /* add a new one */
  3235. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3236. if (!amdgpu_encoder)
  3237. return;
  3238. encoder = &amdgpu_encoder->base;
  3239. switch (adev->mode_info.num_crtc) {
  3240. case 1:
  3241. encoder->possible_crtcs = 0x1;
  3242. break;
  3243. case 2:
  3244. default:
  3245. encoder->possible_crtcs = 0x3;
  3246. break;
  3247. case 4:
  3248. encoder->possible_crtcs = 0xf;
  3249. break;
  3250. case 6:
  3251. encoder->possible_crtcs = 0x3f;
  3252. break;
  3253. }
  3254. amdgpu_encoder->enc_priv = NULL;
  3255. amdgpu_encoder->encoder_enum = encoder_enum;
  3256. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3257. amdgpu_encoder->devices = supported_device;
  3258. amdgpu_encoder->rmx_type = RMX_OFF;
  3259. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3260. amdgpu_encoder->is_ext_encoder = false;
  3261. amdgpu_encoder->caps = caps;
  3262. switch (amdgpu_encoder->encoder_id) {
  3263. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3264. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3265. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3266. DRM_MODE_ENCODER_DAC, NULL);
  3267. drm_encoder_helper_add(encoder, &dce_v10_0_dac_helper_funcs);
  3268. break;
  3269. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3270. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3271. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3272. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3273. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3274. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3275. amdgpu_encoder->rmx_type = RMX_FULL;
  3276. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3277. DRM_MODE_ENCODER_LVDS, NULL);
  3278. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3279. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3280. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3281. DRM_MODE_ENCODER_DAC, NULL);
  3282. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3283. } else {
  3284. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3285. DRM_MODE_ENCODER_TMDS, NULL);
  3286. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3287. }
  3288. drm_encoder_helper_add(encoder, &dce_v10_0_dig_helper_funcs);
  3289. break;
  3290. case ENCODER_OBJECT_ID_SI170B:
  3291. case ENCODER_OBJECT_ID_CH7303:
  3292. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3293. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3294. case ENCODER_OBJECT_ID_TITFP513:
  3295. case ENCODER_OBJECT_ID_VT1623:
  3296. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3297. case ENCODER_OBJECT_ID_TRAVIS:
  3298. case ENCODER_OBJECT_ID_NUTMEG:
  3299. /* these are handled by the primary encoders */
  3300. amdgpu_encoder->is_ext_encoder = true;
  3301. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3302. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3303. DRM_MODE_ENCODER_LVDS, NULL);
  3304. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3305. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3306. DRM_MODE_ENCODER_DAC, NULL);
  3307. else
  3308. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3309. DRM_MODE_ENCODER_TMDS, NULL);
  3310. drm_encoder_helper_add(encoder, &dce_v10_0_ext_helper_funcs);
  3311. break;
  3312. }
  3313. }
  3314. static const struct amdgpu_display_funcs dce_v10_0_display_funcs = {
  3315. .set_vga_render_state = &dce_v10_0_set_vga_render_state,
  3316. .bandwidth_update = &dce_v10_0_bandwidth_update,
  3317. .vblank_get_counter = &dce_v10_0_vblank_get_counter,
  3318. .vblank_wait = &dce_v10_0_vblank_wait,
  3319. .is_display_hung = &dce_v10_0_is_display_hung,
  3320. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3321. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3322. .hpd_sense = &dce_v10_0_hpd_sense,
  3323. .hpd_set_polarity = &dce_v10_0_hpd_set_polarity,
  3324. .hpd_get_gpio_reg = &dce_v10_0_hpd_get_gpio_reg,
  3325. .page_flip = &dce_v10_0_page_flip,
  3326. .page_flip_get_scanoutpos = &dce_v10_0_crtc_get_scanoutpos,
  3327. .add_encoder = &dce_v10_0_encoder_add,
  3328. .add_connector = &amdgpu_connector_add,
  3329. .stop_mc_access = &dce_v10_0_stop_mc_access,
  3330. .resume_mc_access = &dce_v10_0_resume_mc_access,
  3331. };
  3332. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev)
  3333. {
  3334. if (adev->mode_info.funcs == NULL)
  3335. adev->mode_info.funcs = &dce_v10_0_display_funcs;
  3336. }
  3337. static const struct amdgpu_irq_src_funcs dce_v10_0_crtc_irq_funcs = {
  3338. .set = dce_v10_0_set_crtc_irq_state,
  3339. .process = dce_v10_0_crtc_irq,
  3340. };
  3341. static const struct amdgpu_irq_src_funcs dce_v10_0_pageflip_irq_funcs = {
  3342. .set = dce_v10_0_set_pageflip_irq_state,
  3343. .process = dce_v10_0_pageflip_irq,
  3344. };
  3345. static const struct amdgpu_irq_src_funcs dce_v10_0_hpd_irq_funcs = {
  3346. .set = dce_v10_0_set_hpd_irq_state,
  3347. .process = dce_v10_0_hpd_irq,
  3348. };
  3349. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev)
  3350. {
  3351. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3352. adev->crtc_irq.funcs = &dce_v10_0_crtc_irq_funcs;
  3353. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3354. adev->pageflip_irq.funcs = &dce_v10_0_pageflip_irq_funcs;
  3355. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3356. adev->hpd_irq.funcs = &dce_v10_0_hpd_irq_funcs;
  3357. }