amdgpu_ttm.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <ttm/ttm_memory.h>
  38. #include <drm/drmP.h>
  39. #include <drm/amdgpu_drm.h>
  40. #include <linux/seq_file.h>
  41. #include <linux/slab.h>
  42. #include <linux/swiotlb.h>
  43. #include <linux/swap.h>
  44. #include <linux/pagemap.h>
  45. #include <linux/debugfs.h>
  46. #include "amdgpu.h"
  47. #include "bif/bif_4_1_d.h"
  48. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  49. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  50. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  51. static struct amdgpu_device *amdgpu_get_adev(struct ttm_bo_device *bdev)
  52. {
  53. struct amdgpu_mman *mman;
  54. struct amdgpu_device *adev;
  55. mman = container_of(bdev, struct amdgpu_mman, bdev);
  56. adev = container_of(mman, struct amdgpu_device, mman);
  57. return adev;
  58. }
  59. /*
  60. * Global memory.
  61. */
  62. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  63. {
  64. return ttm_mem_global_init(ref->object);
  65. }
  66. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  67. {
  68. ttm_mem_global_release(ref->object);
  69. }
  70. int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  71. {
  72. struct drm_global_reference *global_ref;
  73. struct amdgpu_ring *ring;
  74. struct amd_sched_rq *rq;
  75. int r;
  76. adev->mman.mem_global_referenced = false;
  77. global_ref = &adev->mman.mem_global_ref;
  78. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  79. global_ref->size = sizeof(struct ttm_mem_global);
  80. global_ref->init = &amdgpu_ttm_mem_global_init;
  81. global_ref->release = &amdgpu_ttm_mem_global_release;
  82. r = drm_global_item_ref(global_ref);
  83. if (r) {
  84. DRM_ERROR("Failed setting up TTM memory accounting "
  85. "subsystem.\n");
  86. goto error_mem;
  87. }
  88. adev->mman.bo_global_ref.mem_glob =
  89. adev->mman.mem_global_ref.object;
  90. global_ref = &adev->mman.bo_global_ref.ref;
  91. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  92. global_ref->size = sizeof(struct ttm_bo_global);
  93. global_ref->init = &ttm_bo_global_init;
  94. global_ref->release = &ttm_bo_global_release;
  95. r = drm_global_item_ref(global_ref);
  96. if (r) {
  97. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  98. goto error_bo;
  99. }
  100. ring = adev->mman.buffer_funcs_ring;
  101. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  102. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  103. rq, amdgpu_sched_jobs);
  104. if (r) {
  105. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  106. goto error_entity;
  107. }
  108. adev->mman.mem_global_referenced = true;
  109. return 0;
  110. error_entity:
  111. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  112. error_bo:
  113. drm_global_item_unref(&adev->mman.mem_global_ref);
  114. error_mem:
  115. return r;
  116. }
  117. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  118. {
  119. if (adev->mman.mem_global_referenced) {
  120. amd_sched_entity_fini(adev->mman.entity.sched,
  121. &adev->mman.entity);
  122. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  123. drm_global_item_unref(&adev->mman.mem_global_ref);
  124. adev->mman.mem_global_referenced = false;
  125. }
  126. }
  127. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  128. {
  129. return 0;
  130. }
  131. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  132. struct ttm_mem_type_manager *man)
  133. {
  134. struct amdgpu_device *adev;
  135. adev = amdgpu_get_adev(bdev);
  136. switch (type) {
  137. case TTM_PL_SYSTEM:
  138. /* System memory */
  139. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  140. man->available_caching = TTM_PL_MASK_CACHING;
  141. man->default_caching = TTM_PL_FLAG_CACHED;
  142. break;
  143. case TTM_PL_TT:
  144. man->func = &ttm_bo_manager_func;
  145. man->gpu_offset = adev->mc.gtt_start;
  146. man->available_caching = TTM_PL_MASK_CACHING;
  147. man->default_caching = TTM_PL_FLAG_CACHED;
  148. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  149. break;
  150. case TTM_PL_VRAM:
  151. /* "On-card" video ram */
  152. man->func = &ttm_bo_manager_func;
  153. man->gpu_offset = adev->mc.vram_start;
  154. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  155. TTM_MEMTYPE_FLAG_MAPPABLE;
  156. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  157. man->default_caching = TTM_PL_FLAG_WC;
  158. break;
  159. case AMDGPU_PL_GDS:
  160. case AMDGPU_PL_GWS:
  161. case AMDGPU_PL_OA:
  162. /* On-chip GDS memory*/
  163. man->func = &ttm_bo_manager_func;
  164. man->gpu_offset = 0;
  165. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  166. man->available_caching = TTM_PL_FLAG_UNCACHED;
  167. man->default_caching = TTM_PL_FLAG_UNCACHED;
  168. break;
  169. default:
  170. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  171. return -EINVAL;
  172. }
  173. return 0;
  174. }
  175. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  176. struct ttm_placement *placement)
  177. {
  178. struct amdgpu_bo *rbo;
  179. static struct ttm_place placements = {
  180. .fpfn = 0,
  181. .lpfn = 0,
  182. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  183. };
  184. unsigned i;
  185. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  186. placement->placement = &placements;
  187. placement->busy_placement = &placements;
  188. placement->num_placement = 1;
  189. placement->num_busy_placement = 1;
  190. return;
  191. }
  192. rbo = container_of(bo, struct amdgpu_bo, tbo);
  193. switch (bo->mem.mem_type) {
  194. case TTM_PL_VRAM:
  195. if (rbo->adev->mman.buffer_funcs_ring->ready == false) {
  196. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
  197. } else {
  198. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_GTT);
  199. for (i = 0; i < rbo->placement.num_placement; ++i) {
  200. if (!(rbo->placements[i].flags &
  201. TTM_PL_FLAG_TT))
  202. continue;
  203. if (rbo->placements[i].lpfn)
  204. continue;
  205. /* set an upper limit to force directly
  206. * allocating address space for the BO.
  207. */
  208. rbo->placements[i].lpfn =
  209. rbo->adev->mc.gtt_size >> PAGE_SHIFT;
  210. }
  211. }
  212. break;
  213. case TTM_PL_TT:
  214. default:
  215. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
  216. }
  217. *placement = rbo->placement;
  218. }
  219. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  220. {
  221. struct amdgpu_bo *rbo = container_of(bo, struct amdgpu_bo, tbo);
  222. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  223. return -EPERM;
  224. return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
  225. }
  226. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  227. struct ttm_mem_reg *new_mem)
  228. {
  229. struct ttm_mem_reg *old_mem = &bo->mem;
  230. BUG_ON(old_mem->mm_node != NULL);
  231. *old_mem = *new_mem;
  232. new_mem->mm_node = NULL;
  233. }
  234. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  235. bool evict, bool no_wait_gpu,
  236. struct ttm_mem_reg *new_mem,
  237. struct ttm_mem_reg *old_mem)
  238. {
  239. struct amdgpu_device *adev;
  240. struct amdgpu_ring *ring;
  241. uint64_t old_start, new_start;
  242. struct fence *fence;
  243. int r;
  244. adev = amdgpu_get_adev(bo->bdev);
  245. ring = adev->mman.buffer_funcs_ring;
  246. old_start = old_mem->start << PAGE_SHIFT;
  247. new_start = new_mem->start << PAGE_SHIFT;
  248. switch (old_mem->mem_type) {
  249. case TTM_PL_TT:
  250. r = amdgpu_ttm_bind(bo->ttm, old_mem);
  251. if (r)
  252. return r;
  253. case TTM_PL_VRAM:
  254. old_start += bo->bdev->man[old_mem->mem_type].gpu_offset;
  255. break;
  256. default:
  257. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  258. return -EINVAL;
  259. }
  260. switch (new_mem->mem_type) {
  261. case TTM_PL_TT:
  262. r = amdgpu_ttm_bind(bo->ttm, new_mem);
  263. if (r)
  264. return r;
  265. case TTM_PL_VRAM:
  266. new_start += bo->bdev->man[new_mem->mem_type].gpu_offset;
  267. break;
  268. default:
  269. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  270. return -EINVAL;
  271. }
  272. if (!ring->ready) {
  273. DRM_ERROR("Trying to move memory with ring turned off.\n");
  274. return -EINVAL;
  275. }
  276. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  277. r = amdgpu_copy_buffer(ring, old_start, new_start,
  278. new_mem->num_pages * PAGE_SIZE, /* bytes */
  279. bo->resv, &fence, false);
  280. if (r)
  281. return r;
  282. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  283. fence_put(fence);
  284. return r;
  285. }
  286. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  287. bool evict, bool interruptible,
  288. bool no_wait_gpu,
  289. struct ttm_mem_reg *new_mem)
  290. {
  291. struct amdgpu_device *adev;
  292. struct ttm_mem_reg *old_mem = &bo->mem;
  293. struct ttm_mem_reg tmp_mem;
  294. struct ttm_place placements;
  295. struct ttm_placement placement;
  296. int r;
  297. adev = amdgpu_get_adev(bo->bdev);
  298. tmp_mem = *new_mem;
  299. tmp_mem.mm_node = NULL;
  300. placement.num_placement = 1;
  301. placement.placement = &placements;
  302. placement.num_busy_placement = 1;
  303. placement.busy_placement = &placements;
  304. placements.fpfn = 0;
  305. placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
  306. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  307. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  308. interruptible, no_wait_gpu);
  309. if (unlikely(r)) {
  310. return r;
  311. }
  312. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  313. if (unlikely(r)) {
  314. goto out_cleanup;
  315. }
  316. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  317. if (unlikely(r)) {
  318. goto out_cleanup;
  319. }
  320. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  321. if (unlikely(r)) {
  322. goto out_cleanup;
  323. }
  324. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  325. out_cleanup:
  326. ttm_bo_mem_put(bo, &tmp_mem);
  327. return r;
  328. }
  329. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  330. bool evict, bool interruptible,
  331. bool no_wait_gpu,
  332. struct ttm_mem_reg *new_mem)
  333. {
  334. struct amdgpu_device *adev;
  335. struct ttm_mem_reg *old_mem = &bo->mem;
  336. struct ttm_mem_reg tmp_mem;
  337. struct ttm_placement placement;
  338. struct ttm_place placements;
  339. int r;
  340. adev = amdgpu_get_adev(bo->bdev);
  341. tmp_mem = *new_mem;
  342. tmp_mem.mm_node = NULL;
  343. placement.num_placement = 1;
  344. placement.placement = &placements;
  345. placement.num_busy_placement = 1;
  346. placement.busy_placement = &placements;
  347. placements.fpfn = 0;
  348. placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
  349. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  350. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  351. interruptible, no_wait_gpu);
  352. if (unlikely(r)) {
  353. return r;
  354. }
  355. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  356. if (unlikely(r)) {
  357. goto out_cleanup;
  358. }
  359. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  360. if (unlikely(r)) {
  361. goto out_cleanup;
  362. }
  363. out_cleanup:
  364. ttm_bo_mem_put(bo, &tmp_mem);
  365. return r;
  366. }
  367. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  368. bool evict, bool interruptible,
  369. bool no_wait_gpu,
  370. struct ttm_mem_reg *new_mem)
  371. {
  372. struct amdgpu_device *adev;
  373. struct amdgpu_bo *abo;
  374. struct ttm_mem_reg *old_mem = &bo->mem;
  375. int r;
  376. /* Can't move a pinned BO */
  377. abo = container_of(bo, struct amdgpu_bo, tbo);
  378. if (WARN_ON_ONCE(abo->pin_count > 0))
  379. return -EINVAL;
  380. adev = amdgpu_get_adev(bo->bdev);
  381. /* remember the eviction */
  382. if (evict)
  383. atomic64_inc(&adev->num_evictions);
  384. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  385. amdgpu_move_null(bo, new_mem);
  386. return 0;
  387. }
  388. if ((old_mem->mem_type == TTM_PL_TT &&
  389. new_mem->mem_type == TTM_PL_SYSTEM) ||
  390. (old_mem->mem_type == TTM_PL_SYSTEM &&
  391. new_mem->mem_type == TTM_PL_TT)) {
  392. /* bind is enough */
  393. amdgpu_move_null(bo, new_mem);
  394. return 0;
  395. }
  396. if (adev->mman.buffer_funcs == NULL ||
  397. adev->mman.buffer_funcs_ring == NULL ||
  398. !adev->mman.buffer_funcs_ring->ready) {
  399. /* use memcpy */
  400. goto memcpy;
  401. }
  402. if (old_mem->mem_type == TTM_PL_VRAM &&
  403. new_mem->mem_type == TTM_PL_SYSTEM) {
  404. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  405. no_wait_gpu, new_mem);
  406. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  407. new_mem->mem_type == TTM_PL_VRAM) {
  408. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  409. no_wait_gpu, new_mem);
  410. } else {
  411. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  412. }
  413. if (r) {
  414. memcpy:
  415. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  416. if (r) {
  417. return r;
  418. }
  419. }
  420. /* update statistics */
  421. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  422. return 0;
  423. }
  424. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  425. {
  426. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  427. struct amdgpu_device *adev = amdgpu_get_adev(bdev);
  428. mem->bus.addr = NULL;
  429. mem->bus.offset = 0;
  430. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  431. mem->bus.base = 0;
  432. mem->bus.is_iomem = false;
  433. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  434. return -EINVAL;
  435. switch (mem->mem_type) {
  436. case TTM_PL_SYSTEM:
  437. /* system memory */
  438. return 0;
  439. case TTM_PL_TT:
  440. break;
  441. case TTM_PL_VRAM:
  442. mem->bus.offset = mem->start << PAGE_SHIFT;
  443. /* check if it's visible */
  444. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  445. return -EINVAL;
  446. mem->bus.base = adev->mc.aper_base;
  447. mem->bus.is_iomem = true;
  448. #ifdef __alpha__
  449. /*
  450. * Alpha: use bus.addr to hold the ioremap() return,
  451. * so we can modify bus.base below.
  452. */
  453. if (mem->placement & TTM_PL_FLAG_WC)
  454. mem->bus.addr =
  455. ioremap_wc(mem->bus.base + mem->bus.offset,
  456. mem->bus.size);
  457. else
  458. mem->bus.addr =
  459. ioremap_nocache(mem->bus.base + mem->bus.offset,
  460. mem->bus.size);
  461. /*
  462. * Alpha: Use just the bus offset plus
  463. * the hose/domain memory base for bus.base.
  464. * It then can be used to build PTEs for VRAM
  465. * access, as done in ttm_bo_vm_fault().
  466. */
  467. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  468. adev->ddev->hose->dense_mem_base;
  469. #endif
  470. break;
  471. default:
  472. return -EINVAL;
  473. }
  474. return 0;
  475. }
  476. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  477. {
  478. }
  479. /*
  480. * TTM backend functions.
  481. */
  482. struct amdgpu_ttm_gup_task_list {
  483. struct list_head list;
  484. struct task_struct *task;
  485. };
  486. struct amdgpu_ttm_tt {
  487. struct ttm_dma_tt ttm;
  488. struct amdgpu_device *adev;
  489. u64 offset;
  490. uint64_t userptr;
  491. struct mm_struct *usermm;
  492. uint32_t userflags;
  493. spinlock_t guptasklock;
  494. struct list_head guptasks;
  495. atomic_t mmu_invalidations;
  496. struct list_head list;
  497. };
  498. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  499. {
  500. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  501. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  502. unsigned pinned = 0;
  503. int r;
  504. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  505. /* check that we only use anonymous memory
  506. to prevent problems with writeback */
  507. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  508. struct vm_area_struct *vma;
  509. vma = find_vma(gtt->usermm, gtt->userptr);
  510. if (!vma || vma->vm_file || vma->vm_end < end)
  511. return -EPERM;
  512. }
  513. do {
  514. unsigned num_pages = ttm->num_pages - pinned;
  515. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  516. struct page **p = pages + pinned;
  517. struct amdgpu_ttm_gup_task_list guptask;
  518. guptask.task = current;
  519. spin_lock(&gtt->guptasklock);
  520. list_add(&guptask.list, &gtt->guptasks);
  521. spin_unlock(&gtt->guptasklock);
  522. r = get_user_pages(userptr, num_pages, write, 0, p, NULL);
  523. spin_lock(&gtt->guptasklock);
  524. list_del(&guptask.list);
  525. spin_unlock(&gtt->guptasklock);
  526. if (r < 0)
  527. goto release_pages;
  528. pinned += r;
  529. } while (pinned < ttm->num_pages);
  530. return 0;
  531. release_pages:
  532. release_pages(pages, pinned, 0);
  533. return r;
  534. }
  535. /* prepare the sg table with the user pages */
  536. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  537. {
  538. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  539. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  540. unsigned nents;
  541. int r;
  542. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  543. enum dma_data_direction direction = write ?
  544. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  545. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  546. ttm->num_pages << PAGE_SHIFT,
  547. GFP_KERNEL);
  548. if (r)
  549. goto release_sg;
  550. r = -ENOMEM;
  551. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  552. if (nents != ttm->sg->nents)
  553. goto release_sg;
  554. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  555. gtt->ttm.dma_address, ttm->num_pages);
  556. return 0;
  557. release_sg:
  558. kfree(ttm->sg);
  559. return r;
  560. }
  561. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  562. {
  563. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  564. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  565. struct sg_page_iter sg_iter;
  566. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  567. enum dma_data_direction direction = write ?
  568. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  569. /* double check that we don't free the table twice */
  570. if (!ttm->sg->sgl)
  571. return;
  572. /* free the sg table and pages again */
  573. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  574. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  575. struct page *page = sg_page_iter_page(&sg_iter);
  576. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  577. set_page_dirty(page);
  578. mark_page_accessed(page);
  579. put_page(page);
  580. }
  581. sg_free_table(ttm->sg);
  582. }
  583. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  584. struct ttm_mem_reg *bo_mem)
  585. {
  586. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  587. int r;
  588. if (gtt->userptr) {
  589. r = amdgpu_ttm_tt_pin_userptr(ttm);
  590. if (r) {
  591. DRM_ERROR("failed to pin userptr\n");
  592. return r;
  593. }
  594. }
  595. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  596. if (!ttm->num_pages) {
  597. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  598. ttm->num_pages, bo_mem, ttm);
  599. }
  600. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  601. bo_mem->mem_type == AMDGPU_PL_GWS ||
  602. bo_mem->mem_type == AMDGPU_PL_OA)
  603. return -EINVAL;
  604. return 0;
  605. }
  606. bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
  607. {
  608. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  609. return gtt && !list_empty(&gtt->list);
  610. }
  611. int amdgpu_ttm_bind(struct ttm_tt *ttm, struct ttm_mem_reg *bo_mem)
  612. {
  613. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  614. uint32_t flags;
  615. int r;
  616. if (!ttm || amdgpu_ttm_is_bound(ttm))
  617. return 0;
  618. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  619. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  620. ttm->pages, gtt->ttm.dma_address, flags);
  621. if (r) {
  622. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  623. ttm->num_pages, gtt->offset);
  624. return r;
  625. }
  626. spin_lock(&gtt->adev->gtt_list_lock);
  627. list_add_tail(&gtt->list, &gtt->adev->gtt_list);
  628. spin_unlock(&gtt->adev->gtt_list_lock);
  629. return 0;
  630. }
  631. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
  632. {
  633. struct amdgpu_ttm_tt *gtt, *tmp;
  634. struct ttm_mem_reg bo_mem;
  635. uint32_t flags;
  636. int r;
  637. bo_mem.mem_type = TTM_PL_TT;
  638. spin_lock(&adev->gtt_list_lock);
  639. list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
  640. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
  641. r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
  642. gtt->ttm.ttm.pages, gtt->ttm.dma_address,
  643. flags);
  644. if (r) {
  645. spin_unlock(&adev->gtt_list_lock);
  646. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  647. gtt->ttm.ttm.num_pages, gtt->offset);
  648. return r;
  649. }
  650. }
  651. spin_unlock(&adev->gtt_list_lock);
  652. return 0;
  653. }
  654. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  655. {
  656. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  657. if (!amdgpu_ttm_is_bound(ttm))
  658. return 0;
  659. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  660. if (gtt->adev->gart.ready)
  661. amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  662. if (gtt->userptr)
  663. amdgpu_ttm_tt_unpin_userptr(ttm);
  664. spin_lock(&gtt->adev->gtt_list_lock);
  665. list_del_init(&gtt->list);
  666. spin_unlock(&gtt->adev->gtt_list_lock);
  667. return 0;
  668. }
  669. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  670. {
  671. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  672. ttm_dma_tt_fini(&gtt->ttm);
  673. kfree(gtt);
  674. }
  675. static struct ttm_backend_func amdgpu_backend_func = {
  676. .bind = &amdgpu_ttm_backend_bind,
  677. .unbind = &amdgpu_ttm_backend_unbind,
  678. .destroy = &amdgpu_ttm_backend_destroy,
  679. };
  680. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  681. unsigned long size, uint32_t page_flags,
  682. struct page *dummy_read_page)
  683. {
  684. struct amdgpu_device *adev;
  685. struct amdgpu_ttm_tt *gtt;
  686. adev = amdgpu_get_adev(bdev);
  687. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  688. if (gtt == NULL) {
  689. return NULL;
  690. }
  691. gtt->ttm.ttm.func = &amdgpu_backend_func;
  692. gtt->adev = adev;
  693. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  694. kfree(gtt);
  695. return NULL;
  696. }
  697. INIT_LIST_HEAD(&gtt->list);
  698. return &gtt->ttm.ttm;
  699. }
  700. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  701. {
  702. struct amdgpu_device *adev;
  703. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  704. unsigned i;
  705. int r;
  706. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  707. if (ttm->state != tt_unpopulated)
  708. return 0;
  709. if (gtt && gtt->userptr) {
  710. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  711. if (!ttm->sg)
  712. return -ENOMEM;
  713. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  714. ttm->state = tt_unbound;
  715. return 0;
  716. }
  717. if (slave && ttm->sg) {
  718. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  719. gtt->ttm.dma_address, ttm->num_pages);
  720. ttm->state = tt_unbound;
  721. return 0;
  722. }
  723. adev = amdgpu_get_adev(ttm->bdev);
  724. #ifdef CONFIG_SWIOTLB
  725. if (swiotlb_nr_tbl()) {
  726. return ttm_dma_populate(&gtt->ttm, adev->dev);
  727. }
  728. #endif
  729. r = ttm_pool_populate(ttm);
  730. if (r) {
  731. return r;
  732. }
  733. for (i = 0; i < ttm->num_pages; i++) {
  734. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  735. 0, PAGE_SIZE,
  736. PCI_DMA_BIDIRECTIONAL);
  737. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  738. while (i--) {
  739. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  740. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  741. gtt->ttm.dma_address[i] = 0;
  742. }
  743. ttm_pool_unpopulate(ttm);
  744. return -EFAULT;
  745. }
  746. }
  747. return 0;
  748. }
  749. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  750. {
  751. struct amdgpu_device *adev;
  752. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  753. unsigned i;
  754. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  755. if (gtt && gtt->userptr) {
  756. kfree(ttm->sg);
  757. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  758. return;
  759. }
  760. if (slave)
  761. return;
  762. adev = amdgpu_get_adev(ttm->bdev);
  763. #ifdef CONFIG_SWIOTLB
  764. if (swiotlb_nr_tbl()) {
  765. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  766. return;
  767. }
  768. #endif
  769. for (i = 0; i < ttm->num_pages; i++) {
  770. if (gtt->ttm.dma_address[i]) {
  771. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  772. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  773. }
  774. }
  775. ttm_pool_unpopulate(ttm);
  776. }
  777. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  778. uint32_t flags)
  779. {
  780. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  781. if (gtt == NULL)
  782. return -EINVAL;
  783. gtt->userptr = addr;
  784. gtt->usermm = current->mm;
  785. gtt->userflags = flags;
  786. spin_lock_init(&gtt->guptasklock);
  787. INIT_LIST_HEAD(&gtt->guptasks);
  788. atomic_set(&gtt->mmu_invalidations, 0);
  789. return 0;
  790. }
  791. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  792. {
  793. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  794. if (gtt == NULL)
  795. return NULL;
  796. return gtt->usermm;
  797. }
  798. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  799. unsigned long end)
  800. {
  801. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  802. struct amdgpu_ttm_gup_task_list *entry;
  803. unsigned long size;
  804. if (gtt == NULL || !gtt->userptr)
  805. return false;
  806. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  807. if (gtt->userptr > end || gtt->userptr + size <= start)
  808. return false;
  809. spin_lock(&gtt->guptasklock);
  810. list_for_each_entry(entry, &gtt->guptasks, list) {
  811. if (entry->task == current) {
  812. spin_unlock(&gtt->guptasklock);
  813. return false;
  814. }
  815. }
  816. spin_unlock(&gtt->guptasklock);
  817. atomic_inc(&gtt->mmu_invalidations);
  818. return true;
  819. }
  820. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  821. int *last_invalidated)
  822. {
  823. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  824. int prev_invalidated = *last_invalidated;
  825. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  826. return prev_invalidated != *last_invalidated;
  827. }
  828. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  829. {
  830. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  831. if (gtt == NULL)
  832. return false;
  833. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  834. }
  835. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  836. struct ttm_mem_reg *mem)
  837. {
  838. uint32_t flags = 0;
  839. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  840. flags |= AMDGPU_PTE_VALID;
  841. if (mem && mem->mem_type == TTM_PL_TT) {
  842. flags |= AMDGPU_PTE_SYSTEM;
  843. if (ttm->caching_state == tt_cached)
  844. flags |= AMDGPU_PTE_SNOOPED;
  845. }
  846. if (adev->asic_type >= CHIP_TONGA)
  847. flags |= AMDGPU_PTE_EXECUTABLE;
  848. flags |= AMDGPU_PTE_READABLE;
  849. if (!amdgpu_ttm_tt_is_readonly(ttm))
  850. flags |= AMDGPU_PTE_WRITEABLE;
  851. return flags;
  852. }
  853. static void amdgpu_ttm_lru_removal(struct ttm_buffer_object *tbo)
  854. {
  855. struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
  856. unsigned i, j;
  857. for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
  858. struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
  859. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  860. if (&tbo->lru == lru->lru[j])
  861. lru->lru[j] = tbo->lru.prev;
  862. if (&tbo->swap == lru->swap_lru)
  863. lru->swap_lru = tbo->swap.prev;
  864. }
  865. }
  866. static struct amdgpu_mman_lru *amdgpu_ttm_lru(struct ttm_buffer_object *tbo)
  867. {
  868. struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
  869. unsigned log2_size = min(ilog2(tbo->num_pages),
  870. AMDGPU_TTM_LRU_SIZE - 1);
  871. return &adev->mman.log2_size[log2_size];
  872. }
  873. static struct list_head *amdgpu_ttm_lru_tail(struct ttm_buffer_object *tbo)
  874. {
  875. struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
  876. struct list_head *res = lru->lru[tbo->mem.mem_type];
  877. lru->lru[tbo->mem.mem_type] = &tbo->lru;
  878. while ((++lru)->lru[tbo->mem.mem_type] == res)
  879. lru->lru[tbo->mem.mem_type] = &tbo->lru;
  880. return res;
  881. }
  882. static struct list_head *amdgpu_ttm_swap_lru_tail(struct ttm_buffer_object *tbo)
  883. {
  884. struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
  885. struct list_head *res = lru->swap_lru;
  886. lru->swap_lru = &tbo->swap;
  887. while ((++lru)->swap_lru == res)
  888. lru->swap_lru = &tbo->swap;
  889. return res;
  890. }
  891. static struct ttm_bo_driver amdgpu_bo_driver = {
  892. .ttm_tt_create = &amdgpu_ttm_tt_create,
  893. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  894. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  895. .invalidate_caches = &amdgpu_invalidate_caches,
  896. .init_mem_type = &amdgpu_init_mem_type,
  897. .evict_flags = &amdgpu_evict_flags,
  898. .move = &amdgpu_bo_move,
  899. .verify_access = &amdgpu_verify_access,
  900. .move_notify = &amdgpu_bo_move_notify,
  901. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  902. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  903. .io_mem_free = &amdgpu_ttm_io_mem_free,
  904. .lru_removal = &amdgpu_ttm_lru_removal,
  905. .lru_tail = &amdgpu_ttm_lru_tail,
  906. .swap_lru_tail = &amdgpu_ttm_swap_lru_tail,
  907. };
  908. int amdgpu_ttm_init(struct amdgpu_device *adev)
  909. {
  910. unsigned i, j;
  911. int r;
  912. /* No others user of address space so set it to 0 */
  913. r = ttm_bo_device_init(&adev->mman.bdev,
  914. adev->mman.bo_global_ref.ref.object,
  915. &amdgpu_bo_driver,
  916. adev->ddev->anon_inode->i_mapping,
  917. DRM_FILE_PAGE_OFFSET,
  918. adev->need_dma32);
  919. if (r) {
  920. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  921. return r;
  922. }
  923. for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
  924. struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
  925. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  926. lru->lru[j] = &adev->mman.bdev.man[j].lru;
  927. lru->swap_lru = &adev->mman.bdev.glob->swap_lru;
  928. }
  929. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  930. adev->mman.guard.lru[j] = NULL;
  931. adev->mman.guard.swap_lru = NULL;
  932. adev->mman.initialized = true;
  933. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  934. adev->mc.real_vram_size >> PAGE_SHIFT);
  935. if (r) {
  936. DRM_ERROR("Failed initializing VRAM heap.\n");
  937. return r;
  938. }
  939. /* Change the size here instead of the init above so only lpfn is affected */
  940. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  941. r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
  942. AMDGPU_GEM_DOMAIN_VRAM,
  943. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  944. NULL, NULL, &adev->stollen_vga_memory);
  945. if (r) {
  946. return r;
  947. }
  948. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  949. if (r)
  950. return r;
  951. r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
  952. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  953. if (r) {
  954. amdgpu_bo_unref(&adev->stollen_vga_memory);
  955. return r;
  956. }
  957. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  958. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  959. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
  960. adev->mc.gtt_size >> PAGE_SHIFT);
  961. if (r) {
  962. DRM_ERROR("Failed initializing GTT heap.\n");
  963. return r;
  964. }
  965. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  966. (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
  967. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  968. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  969. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  970. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  971. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  972. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  973. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  974. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  975. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  976. /* GDS Memory */
  977. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  978. adev->gds.mem.total_size >> PAGE_SHIFT);
  979. if (r) {
  980. DRM_ERROR("Failed initializing GDS heap.\n");
  981. return r;
  982. }
  983. /* GWS */
  984. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  985. adev->gds.gws.total_size >> PAGE_SHIFT);
  986. if (r) {
  987. DRM_ERROR("Failed initializing gws heap.\n");
  988. return r;
  989. }
  990. /* OA */
  991. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  992. adev->gds.oa.total_size >> PAGE_SHIFT);
  993. if (r) {
  994. DRM_ERROR("Failed initializing oa heap.\n");
  995. return r;
  996. }
  997. r = amdgpu_ttm_debugfs_init(adev);
  998. if (r) {
  999. DRM_ERROR("Failed to init debugfs\n");
  1000. return r;
  1001. }
  1002. return 0;
  1003. }
  1004. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1005. {
  1006. int r;
  1007. if (!adev->mman.initialized)
  1008. return;
  1009. amdgpu_ttm_debugfs_fini(adev);
  1010. if (adev->stollen_vga_memory) {
  1011. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  1012. if (r == 0) {
  1013. amdgpu_bo_unpin(adev->stollen_vga_memory);
  1014. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  1015. }
  1016. amdgpu_bo_unref(&adev->stollen_vga_memory);
  1017. }
  1018. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1019. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1020. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1021. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1022. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1023. ttm_bo_device_release(&adev->mman.bdev);
  1024. amdgpu_gart_fini(adev);
  1025. amdgpu_ttm_global_fini(adev);
  1026. adev->mman.initialized = false;
  1027. DRM_INFO("amdgpu: ttm finalized\n");
  1028. }
  1029. /* this should only be called at bootup or when userspace
  1030. * isn't running */
  1031. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  1032. {
  1033. struct ttm_mem_type_manager *man;
  1034. if (!adev->mman.initialized)
  1035. return;
  1036. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1037. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1038. man->size = size >> PAGE_SHIFT;
  1039. }
  1040. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1041. {
  1042. struct drm_file *file_priv;
  1043. struct amdgpu_device *adev;
  1044. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1045. return -EINVAL;
  1046. file_priv = filp->private_data;
  1047. adev = file_priv->minor->dev->dev_private;
  1048. if (adev == NULL)
  1049. return -EINVAL;
  1050. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1051. }
  1052. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  1053. uint64_t src_offset,
  1054. uint64_t dst_offset,
  1055. uint32_t byte_count,
  1056. struct reservation_object *resv,
  1057. struct fence **fence, bool direct_submit)
  1058. {
  1059. struct amdgpu_device *adev = ring->adev;
  1060. struct amdgpu_job *job;
  1061. uint32_t max_bytes;
  1062. unsigned num_loops, num_dw;
  1063. unsigned i;
  1064. int r;
  1065. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1066. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1067. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1068. /* for IB padding */
  1069. while (num_dw & 0x7)
  1070. num_dw++;
  1071. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1072. if (r)
  1073. return r;
  1074. if (resv) {
  1075. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1076. AMDGPU_FENCE_OWNER_UNDEFINED);
  1077. if (r) {
  1078. DRM_ERROR("sync failed (%d).\n", r);
  1079. goto error_free;
  1080. }
  1081. }
  1082. for (i = 0; i < num_loops; i++) {
  1083. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1084. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1085. dst_offset, cur_size_in_bytes);
  1086. src_offset += cur_size_in_bytes;
  1087. dst_offset += cur_size_in_bytes;
  1088. byte_count -= cur_size_in_bytes;
  1089. }
  1090. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1091. WARN_ON(job->ibs[0].length_dw > num_dw);
  1092. if (direct_submit) {
  1093. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1094. NULL, NULL, fence);
  1095. job->fence = fence_get(*fence);
  1096. if (r)
  1097. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1098. amdgpu_job_free(job);
  1099. } else {
  1100. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1101. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1102. if (r)
  1103. goto error_free;
  1104. }
  1105. return r;
  1106. error_free:
  1107. amdgpu_job_free(job);
  1108. return r;
  1109. }
  1110. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1111. uint32_t src_data,
  1112. struct reservation_object *resv,
  1113. struct fence **fence)
  1114. {
  1115. struct amdgpu_device *adev = bo->adev;
  1116. struct amdgpu_job *job;
  1117. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1118. uint32_t max_bytes, byte_count;
  1119. uint64_t dst_offset;
  1120. unsigned int num_loops, num_dw;
  1121. unsigned int i;
  1122. int r;
  1123. byte_count = bo->tbo.num_pages << PAGE_SHIFT;
  1124. max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1125. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1126. num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
  1127. /* for IB padding */
  1128. while (num_dw & 0x7)
  1129. num_dw++;
  1130. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1131. if (r)
  1132. return r;
  1133. if (resv) {
  1134. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1135. AMDGPU_FENCE_OWNER_UNDEFINED);
  1136. if (r) {
  1137. DRM_ERROR("sync failed (%d).\n", r);
  1138. goto error_free;
  1139. }
  1140. }
  1141. dst_offset = bo->tbo.mem.start << PAGE_SHIFT;
  1142. for (i = 0; i < num_loops; i++) {
  1143. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1144. amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
  1145. dst_offset, cur_size_in_bytes);
  1146. dst_offset += cur_size_in_bytes;
  1147. byte_count -= cur_size_in_bytes;
  1148. }
  1149. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1150. WARN_ON(job->ibs[0].length_dw > num_dw);
  1151. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1152. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1153. if (r)
  1154. goto error_free;
  1155. return 0;
  1156. error_free:
  1157. amdgpu_job_free(job);
  1158. return r;
  1159. }
  1160. #if defined(CONFIG_DEBUG_FS)
  1161. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1162. {
  1163. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1164. unsigned ttm_pl = *(int *)node->info_ent->data;
  1165. struct drm_device *dev = node->minor->dev;
  1166. struct amdgpu_device *adev = dev->dev_private;
  1167. struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
  1168. int ret;
  1169. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  1170. spin_lock(&glob->lru_lock);
  1171. ret = drm_mm_dump_table(m, mm);
  1172. spin_unlock(&glob->lru_lock);
  1173. if (ttm_pl == TTM_PL_VRAM)
  1174. seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
  1175. adev->mman.bdev.man[ttm_pl].size,
  1176. (u64)atomic64_read(&adev->vram_usage) >> 20,
  1177. (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
  1178. return ret;
  1179. }
  1180. static int ttm_pl_vram = TTM_PL_VRAM;
  1181. static int ttm_pl_tt = TTM_PL_TT;
  1182. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1183. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1184. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1185. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1186. #ifdef CONFIG_SWIOTLB
  1187. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1188. #endif
  1189. };
  1190. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1191. size_t size, loff_t *pos)
  1192. {
  1193. struct amdgpu_device *adev = f->f_inode->i_private;
  1194. ssize_t result = 0;
  1195. int r;
  1196. if (size & 0x3 || *pos & 0x3)
  1197. return -EINVAL;
  1198. while (size) {
  1199. unsigned long flags;
  1200. uint32_t value;
  1201. if (*pos >= adev->mc.mc_vram_size)
  1202. return result;
  1203. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1204. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1205. WREG32(mmMM_INDEX_HI, *pos >> 31);
  1206. value = RREG32(mmMM_DATA);
  1207. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1208. r = put_user(value, (uint32_t *)buf);
  1209. if (r)
  1210. return r;
  1211. result += 4;
  1212. buf += 4;
  1213. *pos += 4;
  1214. size -= 4;
  1215. }
  1216. return result;
  1217. }
  1218. static const struct file_operations amdgpu_ttm_vram_fops = {
  1219. .owner = THIS_MODULE,
  1220. .read = amdgpu_ttm_vram_read,
  1221. .llseek = default_llseek
  1222. };
  1223. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1224. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1225. size_t size, loff_t *pos)
  1226. {
  1227. struct amdgpu_device *adev = f->f_inode->i_private;
  1228. ssize_t result = 0;
  1229. int r;
  1230. while (size) {
  1231. loff_t p = *pos / PAGE_SIZE;
  1232. unsigned off = *pos & ~PAGE_MASK;
  1233. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1234. struct page *page;
  1235. void *ptr;
  1236. if (p >= adev->gart.num_cpu_pages)
  1237. return result;
  1238. page = adev->gart.pages[p];
  1239. if (page) {
  1240. ptr = kmap(page);
  1241. ptr += off;
  1242. r = copy_to_user(buf, ptr, cur_size);
  1243. kunmap(adev->gart.pages[p]);
  1244. } else
  1245. r = clear_user(buf, cur_size);
  1246. if (r)
  1247. return -EFAULT;
  1248. result += cur_size;
  1249. buf += cur_size;
  1250. *pos += cur_size;
  1251. size -= cur_size;
  1252. }
  1253. return result;
  1254. }
  1255. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1256. .owner = THIS_MODULE,
  1257. .read = amdgpu_ttm_gtt_read,
  1258. .llseek = default_llseek
  1259. };
  1260. #endif
  1261. #endif
  1262. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1263. {
  1264. #if defined(CONFIG_DEBUG_FS)
  1265. unsigned count;
  1266. struct drm_minor *minor = adev->ddev->primary;
  1267. struct dentry *ent, *root = minor->debugfs_root;
  1268. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1269. adev, &amdgpu_ttm_vram_fops);
  1270. if (IS_ERR(ent))
  1271. return PTR_ERR(ent);
  1272. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1273. adev->mman.vram = ent;
  1274. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1275. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1276. adev, &amdgpu_ttm_gtt_fops);
  1277. if (IS_ERR(ent))
  1278. return PTR_ERR(ent);
  1279. i_size_write(ent->d_inode, adev->mc.gtt_size);
  1280. adev->mman.gtt = ent;
  1281. #endif
  1282. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1283. #ifdef CONFIG_SWIOTLB
  1284. if (!swiotlb_nr_tbl())
  1285. --count;
  1286. #endif
  1287. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1288. #else
  1289. return 0;
  1290. #endif
  1291. }
  1292. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1293. {
  1294. #if defined(CONFIG_DEBUG_FS)
  1295. debugfs_remove(adev->mman.vram);
  1296. adev->mman.vram = NULL;
  1297. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1298. debugfs_remove(adev->mman.gtt);
  1299. adev->mman.gtt = NULL;
  1300. #endif
  1301. #endif
  1302. }
  1303. u64 amdgpu_ttm_get_gtt_mem_size(struct amdgpu_device *adev)
  1304. {
  1305. return ttm_get_kernel_zone_memory_size(adev->mman.mem_global_ref.object);
  1306. }