amdgpu_atombios.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/amdgpu_drm.h>
  28. #include "amdgpu.h"
  29. #include "amdgpu_atombios.h"
  30. #include "amdgpu_i2c.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. #include "atombios_encoders.h"
  34. #include "bif/bif_4_1_d.h"
  35. static void amdgpu_atombios_lookup_i2c_gpio_quirks(struct amdgpu_device *adev,
  36. ATOM_GPIO_I2C_ASSIGMENT *gpio,
  37. u8 index)
  38. {
  39. }
  40. static struct amdgpu_i2c_bus_rec amdgpu_atombios_get_bus_rec_for_i2c_gpio(ATOM_GPIO_I2C_ASSIGMENT *gpio)
  41. {
  42. struct amdgpu_i2c_bus_rec i2c;
  43. memset(&i2c, 0, sizeof(struct amdgpu_i2c_bus_rec));
  44. i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex);
  45. i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex);
  46. i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex);
  47. i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex);
  48. i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex);
  49. i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex);
  50. i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex);
  51. i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex);
  52. i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
  53. i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
  54. i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
  55. i2c.en_data_mask = (1 << gpio->ucDataEnShift);
  56. i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
  57. i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
  58. i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
  59. i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
  60. if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
  61. i2c.hw_capable = true;
  62. else
  63. i2c.hw_capable = false;
  64. if (gpio->sucI2cId.ucAccess == 0xa0)
  65. i2c.mm_i2c = true;
  66. else
  67. i2c.mm_i2c = false;
  68. i2c.i2c_id = gpio->sucI2cId.ucAccess;
  69. if (i2c.mask_clk_reg)
  70. i2c.valid = true;
  71. else
  72. i2c.valid = false;
  73. return i2c;
  74. }
  75. struct amdgpu_i2c_bus_rec amdgpu_atombios_lookup_i2c_gpio(struct amdgpu_device *adev,
  76. uint8_t id)
  77. {
  78. struct atom_context *ctx = adev->mode_info.atom_context;
  79. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  80. struct amdgpu_i2c_bus_rec i2c;
  81. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  82. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  83. uint16_t data_offset, size;
  84. int i, num_indices;
  85. memset(&i2c, 0, sizeof(struct amdgpu_i2c_bus_rec));
  86. i2c.valid = false;
  87. if (amdgpu_atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  88. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  89. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  90. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  91. gpio = &i2c_info->asGPIO_Info[0];
  92. for (i = 0; i < num_indices; i++) {
  93. amdgpu_atombios_lookup_i2c_gpio_quirks(adev, gpio, i);
  94. if (gpio->sucI2cId.ucAccess == id) {
  95. i2c = amdgpu_atombios_get_bus_rec_for_i2c_gpio(gpio);
  96. break;
  97. }
  98. gpio = (ATOM_GPIO_I2C_ASSIGMENT *)
  99. ((u8 *)gpio + sizeof(ATOM_GPIO_I2C_ASSIGMENT));
  100. }
  101. }
  102. return i2c;
  103. }
  104. void amdgpu_atombios_i2c_init(struct amdgpu_device *adev)
  105. {
  106. struct atom_context *ctx = adev->mode_info.atom_context;
  107. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  108. struct amdgpu_i2c_bus_rec i2c;
  109. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  110. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  111. uint16_t data_offset, size;
  112. int i, num_indices;
  113. char stmp[32];
  114. if (amdgpu_atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  115. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  116. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  117. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  118. gpio = &i2c_info->asGPIO_Info[0];
  119. for (i = 0; i < num_indices; i++) {
  120. amdgpu_atombios_lookup_i2c_gpio_quirks(adev, gpio, i);
  121. i2c = amdgpu_atombios_get_bus_rec_for_i2c_gpio(gpio);
  122. if (i2c.valid) {
  123. sprintf(stmp, "0x%x", i2c.i2c_id);
  124. adev->i2c_bus[i] = amdgpu_i2c_create(adev->ddev, &i2c, stmp);
  125. }
  126. gpio = (ATOM_GPIO_I2C_ASSIGMENT *)
  127. ((u8 *)gpio + sizeof(ATOM_GPIO_I2C_ASSIGMENT));
  128. }
  129. }
  130. }
  131. struct amdgpu_gpio_rec
  132. amdgpu_atombios_lookup_gpio(struct amdgpu_device *adev,
  133. u8 id)
  134. {
  135. struct atom_context *ctx = adev->mode_info.atom_context;
  136. struct amdgpu_gpio_rec gpio;
  137. int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
  138. struct _ATOM_GPIO_PIN_LUT *gpio_info;
  139. ATOM_GPIO_PIN_ASSIGNMENT *pin;
  140. u16 data_offset, size;
  141. int i, num_indices;
  142. memset(&gpio, 0, sizeof(struct amdgpu_gpio_rec));
  143. gpio.valid = false;
  144. if (amdgpu_atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  145. gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
  146. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  147. sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
  148. pin = gpio_info->asGPIO_Pin;
  149. for (i = 0; i < num_indices; i++) {
  150. if (id == pin->ucGPIO_ID) {
  151. gpio.id = pin->ucGPIO_ID;
  152. gpio.reg = le16_to_cpu(pin->usGpioPin_AIndex);
  153. gpio.shift = pin->ucGpioPinBitShift;
  154. gpio.mask = (1 << pin->ucGpioPinBitShift);
  155. gpio.valid = true;
  156. break;
  157. }
  158. pin = (ATOM_GPIO_PIN_ASSIGNMENT *)
  159. ((u8 *)pin + sizeof(ATOM_GPIO_PIN_ASSIGNMENT));
  160. }
  161. }
  162. return gpio;
  163. }
  164. static struct amdgpu_hpd
  165. amdgpu_atombios_get_hpd_info_from_gpio(struct amdgpu_device *adev,
  166. struct amdgpu_gpio_rec *gpio)
  167. {
  168. struct amdgpu_hpd hpd;
  169. u32 reg;
  170. memset(&hpd, 0, sizeof(struct amdgpu_hpd));
  171. reg = amdgpu_display_hpd_get_gpio_reg(adev);
  172. hpd.gpio = *gpio;
  173. if (gpio->reg == reg) {
  174. switch(gpio->mask) {
  175. case (1 << 0):
  176. hpd.hpd = AMDGPU_HPD_1;
  177. break;
  178. case (1 << 8):
  179. hpd.hpd = AMDGPU_HPD_2;
  180. break;
  181. case (1 << 16):
  182. hpd.hpd = AMDGPU_HPD_3;
  183. break;
  184. case (1 << 24):
  185. hpd.hpd = AMDGPU_HPD_4;
  186. break;
  187. case (1 << 26):
  188. hpd.hpd = AMDGPU_HPD_5;
  189. break;
  190. case (1 << 28):
  191. hpd.hpd = AMDGPU_HPD_6;
  192. break;
  193. default:
  194. hpd.hpd = AMDGPU_HPD_NONE;
  195. break;
  196. }
  197. } else
  198. hpd.hpd = AMDGPU_HPD_NONE;
  199. return hpd;
  200. }
  201. static const int object_connector_convert[] = {
  202. DRM_MODE_CONNECTOR_Unknown,
  203. DRM_MODE_CONNECTOR_DVII,
  204. DRM_MODE_CONNECTOR_DVII,
  205. DRM_MODE_CONNECTOR_DVID,
  206. DRM_MODE_CONNECTOR_DVID,
  207. DRM_MODE_CONNECTOR_VGA,
  208. DRM_MODE_CONNECTOR_Composite,
  209. DRM_MODE_CONNECTOR_SVIDEO,
  210. DRM_MODE_CONNECTOR_Unknown,
  211. DRM_MODE_CONNECTOR_Unknown,
  212. DRM_MODE_CONNECTOR_9PinDIN,
  213. DRM_MODE_CONNECTOR_Unknown,
  214. DRM_MODE_CONNECTOR_HDMIA,
  215. DRM_MODE_CONNECTOR_HDMIB,
  216. DRM_MODE_CONNECTOR_LVDS,
  217. DRM_MODE_CONNECTOR_9PinDIN,
  218. DRM_MODE_CONNECTOR_Unknown,
  219. DRM_MODE_CONNECTOR_Unknown,
  220. DRM_MODE_CONNECTOR_Unknown,
  221. DRM_MODE_CONNECTOR_DisplayPort,
  222. DRM_MODE_CONNECTOR_eDP,
  223. DRM_MODE_CONNECTOR_Unknown
  224. };
  225. bool amdgpu_atombios_has_dce_engine_info(struct amdgpu_device *adev)
  226. {
  227. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  228. struct atom_context *ctx = mode_info->atom_context;
  229. int index = GetIndexIntoMasterTable(DATA, Object_Header);
  230. u16 size, data_offset;
  231. u8 frev, crev;
  232. ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
  233. ATOM_OBJECT_HEADER *obj_header;
  234. if (!amdgpu_atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
  235. return false;
  236. if (crev < 2)
  237. return false;
  238. obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
  239. path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
  240. (ctx->bios + data_offset +
  241. le16_to_cpu(obj_header->usDisplayPathTableOffset));
  242. if (path_obj->ucNumOfDispPath)
  243. return true;
  244. else
  245. return false;
  246. }
  247. bool amdgpu_atombios_get_connector_info_from_object_table(struct amdgpu_device *adev)
  248. {
  249. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  250. struct atom_context *ctx = mode_info->atom_context;
  251. int index = GetIndexIntoMasterTable(DATA, Object_Header);
  252. u16 size, data_offset;
  253. u8 frev, crev;
  254. ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
  255. ATOM_ENCODER_OBJECT_TABLE *enc_obj;
  256. ATOM_OBJECT_TABLE *router_obj;
  257. ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
  258. ATOM_OBJECT_HEADER *obj_header;
  259. int i, j, k, path_size, device_support;
  260. int connector_type;
  261. u16 conn_id, connector_object_id;
  262. struct amdgpu_i2c_bus_rec ddc_bus;
  263. struct amdgpu_router router;
  264. struct amdgpu_gpio_rec gpio;
  265. struct amdgpu_hpd hpd;
  266. if (!amdgpu_atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
  267. return false;
  268. if (crev < 2)
  269. return false;
  270. obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
  271. path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
  272. (ctx->bios + data_offset +
  273. le16_to_cpu(obj_header->usDisplayPathTableOffset));
  274. con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
  275. (ctx->bios + data_offset +
  276. le16_to_cpu(obj_header->usConnectorObjectTableOffset));
  277. enc_obj = (ATOM_ENCODER_OBJECT_TABLE *)
  278. (ctx->bios + data_offset +
  279. le16_to_cpu(obj_header->usEncoderObjectTableOffset));
  280. router_obj = (ATOM_OBJECT_TABLE *)
  281. (ctx->bios + data_offset +
  282. le16_to_cpu(obj_header->usRouterObjectTableOffset));
  283. device_support = le16_to_cpu(obj_header->usDeviceSupport);
  284. path_size = 0;
  285. for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
  286. uint8_t *addr = (uint8_t *) path_obj->asDispPath;
  287. ATOM_DISPLAY_OBJECT_PATH *path;
  288. addr += path_size;
  289. path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
  290. path_size += le16_to_cpu(path->usSize);
  291. if (device_support & le16_to_cpu(path->usDeviceTag)) {
  292. uint8_t con_obj_id, con_obj_num, con_obj_type;
  293. con_obj_id =
  294. (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
  295. >> OBJECT_ID_SHIFT;
  296. con_obj_num =
  297. (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
  298. >> ENUM_ID_SHIFT;
  299. con_obj_type =
  300. (le16_to_cpu(path->usConnObjectId) &
  301. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  302. connector_type =
  303. object_connector_convert[con_obj_id];
  304. connector_object_id = con_obj_id;
  305. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  306. continue;
  307. router.ddc_valid = false;
  308. router.cd_valid = false;
  309. for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2); j++) {
  310. uint8_t grph_obj_id, grph_obj_num, grph_obj_type;
  311. grph_obj_id =
  312. (le16_to_cpu(path->usGraphicObjIds[j]) &
  313. OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  314. grph_obj_num =
  315. (le16_to_cpu(path->usGraphicObjIds[j]) &
  316. ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  317. grph_obj_type =
  318. (le16_to_cpu(path->usGraphicObjIds[j]) &
  319. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  320. if (grph_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
  321. for (k = 0; k < enc_obj->ucNumberOfObjects; k++) {
  322. u16 encoder_obj = le16_to_cpu(enc_obj->asObjects[k].usObjectID);
  323. if (le16_to_cpu(path->usGraphicObjIds[j]) == encoder_obj) {
  324. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  325. (ctx->bios + data_offset +
  326. le16_to_cpu(enc_obj->asObjects[k].usRecordOffset));
  327. ATOM_ENCODER_CAP_RECORD *cap_record;
  328. u16 caps = 0;
  329. while (record->ucRecordSize > 0 &&
  330. record->ucRecordType > 0 &&
  331. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  332. switch (record->ucRecordType) {
  333. case ATOM_ENCODER_CAP_RECORD_TYPE:
  334. cap_record =(ATOM_ENCODER_CAP_RECORD *)
  335. record;
  336. caps = le16_to_cpu(cap_record->usEncoderCap);
  337. break;
  338. }
  339. record = (ATOM_COMMON_RECORD_HEADER *)
  340. ((char *)record + record->ucRecordSize);
  341. }
  342. amdgpu_display_add_encoder(adev, encoder_obj,
  343. le16_to_cpu(path->usDeviceTag),
  344. caps);
  345. }
  346. }
  347. } else if (grph_obj_type == GRAPH_OBJECT_TYPE_ROUTER) {
  348. for (k = 0; k < router_obj->ucNumberOfObjects; k++) {
  349. u16 router_obj_id = le16_to_cpu(router_obj->asObjects[k].usObjectID);
  350. if (le16_to_cpu(path->usGraphicObjIds[j]) == router_obj_id) {
  351. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  352. (ctx->bios + data_offset +
  353. le16_to_cpu(router_obj->asObjects[k].usRecordOffset));
  354. ATOM_I2C_RECORD *i2c_record;
  355. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  356. ATOM_ROUTER_DDC_PATH_SELECT_RECORD *ddc_path;
  357. ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *cd_path;
  358. ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *router_src_dst_table =
  359. (ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *)
  360. (ctx->bios + data_offset +
  361. le16_to_cpu(router_obj->asObjects[k].usSrcDstTableOffset));
  362. u8 *num_dst_objs = (u8 *)
  363. ((u8 *)router_src_dst_table + 1 +
  364. (router_src_dst_table->ucNumberOfSrc * 2));
  365. u16 *dst_objs = (u16 *)(num_dst_objs + 1);
  366. int enum_id;
  367. router.router_id = router_obj_id;
  368. for (enum_id = 0; enum_id < (*num_dst_objs); enum_id++) {
  369. if (le16_to_cpu(path->usConnObjectId) ==
  370. le16_to_cpu(dst_objs[enum_id]))
  371. break;
  372. }
  373. while (record->ucRecordSize > 0 &&
  374. record->ucRecordType > 0 &&
  375. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  376. switch (record->ucRecordType) {
  377. case ATOM_I2C_RECORD_TYPE:
  378. i2c_record =
  379. (ATOM_I2C_RECORD *)
  380. record;
  381. i2c_config =
  382. (ATOM_I2C_ID_CONFIG_ACCESS *)
  383. &i2c_record->sucI2cId;
  384. router.i2c_info =
  385. amdgpu_atombios_lookup_i2c_gpio(adev,
  386. i2c_config->
  387. ucAccess);
  388. router.i2c_addr = i2c_record->ucI2CAddr >> 1;
  389. break;
  390. case ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE:
  391. ddc_path = (ATOM_ROUTER_DDC_PATH_SELECT_RECORD *)
  392. record;
  393. router.ddc_valid = true;
  394. router.ddc_mux_type = ddc_path->ucMuxType;
  395. router.ddc_mux_control_pin = ddc_path->ucMuxControlPin;
  396. router.ddc_mux_state = ddc_path->ucMuxState[enum_id];
  397. break;
  398. case ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE:
  399. cd_path = (ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *)
  400. record;
  401. router.cd_valid = true;
  402. router.cd_mux_type = cd_path->ucMuxType;
  403. router.cd_mux_control_pin = cd_path->ucMuxControlPin;
  404. router.cd_mux_state = cd_path->ucMuxState[enum_id];
  405. break;
  406. }
  407. record = (ATOM_COMMON_RECORD_HEADER *)
  408. ((char *)record + record->ucRecordSize);
  409. }
  410. }
  411. }
  412. }
  413. }
  414. /* look up gpio for ddc, hpd */
  415. ddc_bus.valid = false;
  416. hpd.hpd = AMDGPU_HPD_NONE;
  417. if ((le16_to_cpu(path->usDeviceTag) &
  418. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
  419. for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
  420. if (le16_to_cpu(path->usConnObjectId) ==
  421. le16_to_cpu(con_obj->asObjects[j].
  422. usObjectID)) {
  423. ATOM_COMMON_RECORD_HEADER
  424. *record =
  425. (ATOM_COMMON_RECORD_HEADER
  426. *)
  427. (ctx->bios + data_offset +
  428. le16_to_cpu(con_obj->
  429. asObjects[j].
  430. usRecordOffset));
  431. ATOM_I2C_RECORD *i2c_record;
  432. ATOM_HPD_INT_RECORD *hpd_record;
  433. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  434. while (record->ucRecordSize > 0 &&
  435. record->ucRecordType > 0 &&
  436. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  437. switch (record->ucRecordType) {
  438. case ATOM_I2C_RECORD_TYPE:
  439. i2c_record =
  440. (ATOM_I2C_RECORD *)
  441. record;
  442. i2c_config =
  443. (ATOM_I2C_ID_CONFIG_ACCESS *)
  444. &i2c_record->sucI2cId;
  445. ddc_bus = amdgpu_atombios_lookup_i2c_gpio(adev,
  446. i2c_config->
  447. ucAccess);
  448. break;
  449. case ATOM_HPD_INT_RECORD_TYPE:
  450. hpd_record =
  451. (ATOM_HPD_INT_RECORD *)
  452. record;
  453. gpio = amdgpu_atombios_lookup_gpio(adev,
  454. hpd_record->ucHPDIntGPIOID);
  455. hpd = amdgpu_atombios_get_hpd_info_from_gpio(adev, &gpio);
  456. hpd.plugged_state = hpd_record->ucPlugged_PinState;
  457. break;
  458. }
  459. record =
  460. (ATOM_COMMON_RECORD_HEADER
  461. *) ((char *)record
  462. +
  463. record->
  464. ucRecordSize);
  465. }
  466. break;
  467. }
  468. }
  469. }
  470. /* needed for aux chan transactions */
  471. ddc_bus.hpd = hpd.hpd;
  472. conn_id = le16_to_cpu(path->usConnObjectId);
  473. amdgpu_display_add_connector(adev,
  474. conn_id,
  475. le16_to_cpu(path->usDeviceTag),
  476. connector_type, &ddc_bus,
  477. connector_object_id,
  478. &hpd,
  479. &router);
  480. }
  481. }
  482. amdgpu_link_encoder_connector(adev->ddev);
  483. return true;
  484. }
  485. union firmware_info {
  486. ATOM_FIRMWARE_INFO info;
  487. ATOM_FIRMWARE_INFO_V1_2 info_12;
  488. ATOM_FIRMWARE_INFO_V1_3 info_13;
  489. ATOM_FIRMWARE_INFO_V1_4 info_14;
  490. ATOM_FIRMWARE_INFO_V2_1 info_21;
  491. ATOM_FIRMWARE_INFO_V2_2 info_22;
  492. };
  493. int amdgpu_atombios_get_clock_info(struct amdgpu_device *adev)
  494. {
  495. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  496. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  497. uint8_t frev, crev;
  498. uint16_t data_offset;
  499. int ret = -EINVAL;
  500. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  501. &frev, &crev, &data_offset)) {
  502. int i;
  503. struct amdgpu_pll *ppll = &adev->clock.ppll[0];
  504. struct amdgpu_pll *spll = &adev->clock.spll;
  505. struct amdgpu_pll *mpll = &adev->clock.mpll;
  506. union firmware_info *firmware_info =
  507. (union firmware_info *)(mode_info->atom_context->bios +
  508. data_offset);
  509. /* pixel clocks */
  510. ppll->reference_freq =
  511. le16_to_cpu(firmware_info->info.usReferenceClock);
  512. ppll->reference_div = 0;
  513. ppll->pll_out_min =
  514. le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
  515. ppll->pll_out_max =
  516. le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
  517. ppll->lcd_pll_out_min =
  518. le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
  519. if (ppll->lcd_pll_out_min == 0)
  520. ppll->lcd_pll_out_min = ppll->pll_out_min;
  521. ppll->lcd_pll_out_max =
  522. le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
  523. if (ppll->lcd_pll_out_max == 0)
  524. ppll->lcd_pll_out_max = ppll->pll_out_max;
  525. if (ppll->pll_out_min == 0)
  526. ppll->pll_out_min = 64800;
  527. ppll->pll_in_min =
  528. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
  529. ppll->pll_in_max =
  530. le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
  531. ppll->min_post_div = 2;
  532. ppll->max_post_div = 0x7f;
  533. ppll->min_frac_feedback_div = 0;
  534. ppll->max_frac_feedback_div = 9;
  535. ppll->min_ref_div = 2;
  536. ppll->max_ref_div = 0x3ff;
  537. ppll->min_feedback_div = 4;
  538. ppll->max_feedback_div = 0xfff;
  539. ppll->best_vco = 0;
  540. for (i = 1; i < AMDGPU_MAX_PPLL; i++)
  541. adev->clock.ppll[i] = *ppll;
  542. /* system clock */
  543. spll->reference_freq =
  544. le16_to_cpu(firmware_info->info_21.usCoreReferenceClock);
  545. spll->reference_div = 0;
  546. spll->pll_out_min =
  547. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
  548. spll->pll_out_max =
  549. le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
  550. /* ??? */
  551. if (spll->pll_out_min == 0)
  552. spll->pll_out_min = 64800;
  553. spll->pll_in_min =
  554. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
  555. spll->pll_in_max =
  556. le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
  557. spll->min_post_div = 1;
  558. spll->max_post_div = 1;
  559. spll->min_ref_div = 2;
  560. spll->max_ref_div = 0xff;
  561. spll->min_feedback_div = 4;
  562. spll->max_feedback_div = 0xff;
  563. spll->best_vco = 0;
  564. /* memory clock */
  565. mpll->reference_freq =
  566. le16_to_cpu(firmware_info->info_21.usMemoryReferenceClock);
  567. mpll->reference_div = 0;
  568. mpll->pll_out_min =
  569. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
  570. mpll->pll_out_max =
  571. le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
  572. /* ??? */
  573. if (mpll->pll_out_min == 0)
  574. mpll->pll_out_min = 64800;
  575. mpll->pll_in_min =
  576. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
  577. mpll->pll_in_max =
  578. le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
  579. adev->clock.default_sclk =
  580. le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
  581. adev->clock.default_mclk =
  582. le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
  583. mpll->min_post_div = 1;
  584. mpll->max_post_div = 1;
  585. mpll->min_ref_div = 2;
  586. mpll->max_ref_div = 0xff;
  587. mpll->min_feedback_div = 4;
  588. mpll->max_feedback_div = 0xff;
  589. mpll->best_vco = 0;
  590. /* disp clock */
  591. adev->clock.default_dispclk =
  592. le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
  593. /* set a reasonable default for DP */
  594. if (adev->clock.default_dispclk < 53900) {
  595. DRM_INFO("Changing default dispclk from %dMhz to 600Mhz\n",
  596. adev->clock.default_dispclk / 100);
  597. adev->clock.default_dispclk = 60000;
  598. }
  599. adev->clock.dp_extclk =
  600. le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
  601. adev->clock.current_dispclk = adev->clock.default_dispclk;
  602. adev->clock.max_pixel_clock = le16_to_cpu(firmware_info->info.usMaxPixelClock);
  603. if (adev->clock.max_pixel_clock == 0)
  604. adev->clock.max_pixel_clock = 40000;
  605. /* not technically a clock, but... */
  606. adev->mode_info.firmware_flags =
  607. le16_to_cpu(firmware_info->info.usFirmwareCapability.susAccess);
  608. ret = 0;
  609. }
  610. adev->pm.current_sclk = adev->clock.default_sclk;
  611. adev->pm.current_mclk = adev->clock.default_mclk;
  612. return ret;
  613. }
  614. union gfx_info {
  615. ATOM_GFX_INFO_V2_1 info;
  616. };
  617. int amdgpu_atombios_get_gfx_info(struct amdgpu_device *adev)
  618. {
  619. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  620. int index = GetIndexIntoMasterTable(DATA, GFX_Info);
  621. uint8_t frev, crev;
  622. uint16_t data_offset;
  623. int ret = -EINVAL;
  624. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  625. &frev, &crev, &data_offset)) {
  626. union gfx_info *gfx_info = (union gfx_info *)
  627. (mode_info->atom_context->bios + data_offset);
  628. adev->gfx.config.max_shader_engines = gfx_info->info.max_shader_engines;
  629. adev->gfx.config.max_tile_pipes = gfx_info->info.max_tile_pipes;
  630. adev->gfx.config.max_cu_per_sh = gfx_info->info.max_cu_per_sh;
  631. adev->gfx.config.max_sh_per_se = gfx_info->info.max_sh_per_se;
  632. adev->gfx.config.max_backends_per_se = gfx_info->info.max_backends_per_se;
  633. adev->gfx.config.max_texture_channel_caches =
  634. gfx_info->info.max_texture_channel_caches;
  635. ret = 0;
  636. }
  637. return ret;
  638. }
  639. union igp_info {
  640. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  641. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  642. struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
  643. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
  644. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
  645. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_9 info_9;
  646. };
  647. static void amdgpu_atombios_get_igp_ss_overrides(struct amdgpu_device *adev,
  648. struct amdgpu_atom_ss *ss,
  649. int id)
  650. {
  651. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  652. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  653. u16 data_offset, size;
  654. union igp_info *igp_info;
  655. u8 frev, crev;
  656. u16 percentage = 0, rate = 0;
  657. /* get any igp specific overrides */
  658. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, &size,
  659. &frev, &crev, &data_offset)) {
  660. igp_info = (union igp_info *)
  661. (mode_info->atom_context->bios + data_offset);
  662. switch (crev) {
  663. case 6:
  664. switch (id) {
  665. case ASIC_INTERNAL_SS_ON_TMDS:
  666. percentage = le16_to_cpu(igp_info->info_6.usDVISSPercentage);
  667. rate = le16_to_cpu(igp_info->info_6.usDVISSpreadRateIn10Hz);
  668. break;
  669. case ASIC_INTERNAL_SS_ON_HDMI:
  670. percentage = le16_to_cpu(igp_info->info_6.usHDMISSPercentage);
  671. rate = le16_to_cpu(igp_info->info_6.usHDMISSpreadRateIn10Hz);
  672. break;
  673. case ASIC_INTERNAL_SS_ON_LVDS:
  674. percentage = le16_to_cpu(igp_info->info_6.usLvdsSSPercentage);
  675. rate = le16_to_cpu(igp_info->info_6.usLvdsSSpreadRateIn10Hz);
  676. break;
  677. }
  678. break;
  679. case 7:
  680. switch (id) {
  681. case ASIC_INTERNAL_SS_ON_TMDS:
  682. percentage = le16_to_cpu(igp_info->info_7.usDVISSPercentage);
  683. rate = le16_to_cpu(igp_info->info_7.usDVISSpreadRateIn10Hz);
  684. break;
  685. case ASIC_INTERNAL_SS_ON_HDMI:
  686. percentage = le16_to_cpu(igp_info->info_7.usHDMISSPercentage);
  687. rate = le16_to_cpu(igp_info->info_7.usHDMISSpreadRateIn10Hz);
  688. break;
  689. case ASIC_INTERNAL_SS_ON_LVDS:
  690. percentage = le16_to_cpu(igp_info->info_7.usLvdsSSPercentage);
  691. rate = le16_to_cpu(igp_info->info_7.usLvdsSSpreadRateIn10Hz);
  692. break;
  693. }
  694. break;
  695. case 8:
  696. switch (id) {
  697. case ASIC_INTERNAL_SS_ON_TMDS:
  698. percentage = le16_to_cpu(igp_info->info_8.usDVISSPercentage);
  699. rate = le16_to_cpu(igp_info->info_8.usDVISSpreadRateIn10Hz);
  700. break;
  701. case ASIC_INTERNAL_SS_ON_HDMI:
  702. percentage = le16_to_cpu(igp_info->info_8.usHDMISSPercentage);
  703. rate = le16_to_cpu(igp_info->info_8.usHDMISSpreadRateIn10Hz);
  704. break;
  705. case ASIC_INTERNAL_SS_ON_LVDS:
  706. percentage = le16_to_cpu(igp_info->info_8.usLvdsSSPercentage);
  707. rate = le16_to_cpu(igp_info->info_8.usLvdsSSpreadRateIn10Hz);
  708. break;
  709. }
  710. break;
  711. case 9:
  712. switch (id) {
  713. case ASIC_INTERNAL_SS_ON_TMDS:
  714. percentage = le16_to_cpu(igp_info->info_9.usDVISSPercentage);
  715. rate = le16_to_cpu(igp_info->info_9.usDVISSpreadRateIn10Hz);
  716. break;
  717. case ASIC_INTERNAL_SS_ON_HDMI:
  718. percentage = le16_to_cpu(igp_info->info_9.usHDMISSPercentage);
  719. rate = le16_to_cpu(igp_info->info_9.usHDMISSpreadRateIn10Hz);
  720. break;
  721. case ASIC_INTERNAL_SS_ON_LVDS:
  722. percentage = le16_to_cpu(igp_info->info_9.usLvdsSSPercentage);
  723. rate = le16_to_cpu(igp_info->info_9.usLvdsSSpreadRateIn10Hz);
  724. break;
  725. }
  726. break;
  727. default:
  728. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  729. break;
  730. }
  731. if (percentage)
  732. ss->percentage = percentage;
  733. if (rate)
  734. ss->rate = rate;
  735. }
  736. }
  737. union asic_ss_info {
  738. struct _ATOM_ASIC_INTERNAL_SS_INFO info;
  739. struct _ATOM_ASIC_INTERNAL_SS_INFO_V2 info_2;
  740. struct _ATOM_ASIC_INTERNAL_SS_INFO_V3 info_3;
  741. };
  742. union asic_ss_assignment {
  743. struct _ATOM_ASIC_SS_ASSIGNMENT v1;
  744. struct _ATOM_ASIC_SS_ASSIGNMENT_V2 v2;
  745. struct _ATOM_ASIC_SS_ASSIGNMENT_V3 v3;
  746. };
  747. bool amdgpu_atombios_get_asic_ss_info(struct amdgpu_device *adev,
  748. struct amdgpu_atom_ss *ss,
  749. int id, u32 clock)
  750. {
  751. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  752. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  753. uint16_t data_offset, size;
  754. union asic_ss_info *ss_info;
  755. union asic_ss_assignment *ss_assign;
  756. uint8_t frev, crev;
  757. int i, num_indices;
  758. if (id == ASIC_INTERNAL_MEMORY_SS) {
  759. if (!(adev->mode_info.firmware_flags & ATOM_BIOS_INFO_MEMORY_CLOCK_SS_SUPPORT))
  760. return false;
  761. }
  762. if (id == ASIC_INTERNAL_ENGINE_SS) {
  763. if (!(adev->mode_info.firmware_flags & ATOM_BIOS_INFO_ENGINE_CLOCK_SS_SUPPORT))
  764. return false;
  765. }
  766. memset(ss, 0, sizeof(struct amdgpu_atom_ss));
  767. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, &size,
  768. &frev, &crev, &data_offset)) {
  769. ss_info =
  770. (union asic_ss_info *)(mode_info->atom_context->bios + data_offset);
  771. switch (frev) {
  772. case 1:
  773. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  774. sizeof(ATOM_ASIC_SS_ASSIGNMENT);
  775. ss_assign = (union asic_ss_assignment *)((u8 *)&ss_info->info.asSpreadSpectrum[0]);
  776. for (i = 0; i < num_indices; i++) {
  777. if ((ss_assign->v1.ucClockIndication == id) &&
  778. (clock <= le32_to_cpu(ss_assign->v1.ulTargetClockRange))) {
  779. ss->percentage =
  780. le16_to_cpu(ss_assign->v1.usSpreadSpectrumPercentage);
  781. ss->type = ss_assign->v1.ucSpreadSpectrumMode;
  782. ss->rate = le16_to_cpu(ss_assign->v1.usSpreadRateInKhz);
  783. ss->percentage_divider = 100;
  784. return true;
  785. }
  786. ss_assign = (union asic_ss_assignment *)
  787. ((u8 *)ss_assign + sizeof(ATOM_ASIC_SS_ASSIGNMENT));
  788. }
  789. break;
  790. case 2:
  791. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  792. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2);
  793. ss_assign = (union asic_ss_assignment *)((u8 *)&ss_info->info_2.asSpreadSpectrum[0]);
  794. for (i = 0; i < num_indices; i++) {
  795. if ((ss_assign->v2.ucClockIndication == id) &&
  796. (clock <= le32_to_cpu(ss_assign->v2.ulTargetClockRange))) {
  797. ss->percentage =
  798. le16_to_cpu(ss_assign->v2.usSpreadSpectrumPercentage);
  799. ss->type = ss_assign->v2.ucSpreadSpectrumMode;
  800. ss->rate = le16_to_cpu(ss_assign->v2.usSpreadRateIn10Hz);
  801. ss->percentage_divider = 100;
  802. if ((crev == 2) &&
  803. ((id == ASIC_INTERNAL_ENGINE_SS) ||
  804. (id == ASIC_INTERNAL_MEMORY_SS)))
  805. ss->rate /= 100;
  806. return true;
  807. }
  808. ss_assign = (union asic_ss_assignment *)
  809. ((u8 *)ss_assign + sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2));
  810. }
  811. break;
  812. case 3:
  813. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  814. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3);
  815. ss_assign = (union asic_ss_assignment *)((u8 *)&ss_info->info_3.asSpreadSpectrum[0]);
  816. for (i = 0; i < num_indices; i++) {
  817. if ((ss_assign->v3.ucClockIndication == id) &&
  818. (clock <= le32_to_cpu(ss_assign->v3.ulTargetClockRange))) {
  819. ss->percentage =
  820. le16_to_cpu(ss_assign->v3.usSpreadSpectrumPercentage);
  821. ss->type = ss_assign->v3.ucSpreadSpectrumMode;
  822. ss->rate = le16_to_cpu(ss_assign->v3.usSpreadRateIn10Hz);
  823. if (ss_assign->v3.ucSpreadSpectrumMode &
  824. SS_MODE_V3_PERCENTAGE_DIV_BY_1000_MASK)
  825. ss->percentage_divider = 1000;
  826. else
  827. ss->percentage_divider = 100;
  828. if ((id == ASIC_INTERNAL_ENGINE_SS) ||
  829. (id == ASIC_INTERNAL_MEMORY_SS))
  830. ss->rate /= 100;
  831. if (adev->flags & AMD_IS_APU)
  832. amdgpu_atombios_get_igp_ss_overrides(adev, ss, id);
  833. return true;
  834. }
  835. ss_assign = (union asic_ss_assignment *)
  836. ((u8 *)ss_assign + sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3));
  837. }
  838. break;
  839. default:
  840. DRM_ERROR("Unsupported ASIC_InternalSS_Info table: %d %d\n", frev, crev);
  841. break;
  842. }
  843. }
  844. return false;
  845. }
  846. union get_clock_dividers {
  847. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS v1;
  848. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2 v2;
  849. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3 v3;
  850. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 v4;
  851. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5 v5;
  852. struct _COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6 v6_in;
  853. struct _COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6 v6_out;
  854. };
  855. int amdgpu_atombios_get_clock_dividers(struct amdgpu_device *adev,
  856. u8 clock_type,
  857. u32 clock,
  858. bool strobe_mode,
  859. struct atom_clock_dividers *dividers)
  860. {
  861. union get_clock_dividers args;
  862. int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryEnginePLL);
  863. u8 frev, crev;
  864. memset(&args, 0, sizeof(args));
  865. memset(dividers, 0, sizeof(struct atom_clock_dividers));
  866. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  867. return -EINVAL;
  868. switch (crev) {
  869. case 2:
  870. case 3:
  871. case 5:
  872. /* r6xx, r7xx, evergreen, ni, si.
  873. * TODO: add support for asic_type <= CHIP_RV770*/
  874. if (clock_type == COMPUTE_ENGINE_PLL_PARAM) {
  875. args.v3.ulClockParams = cpu_to_le32((clock_type << 24) | clock);
  876. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  877. dividers->post_div = args.v3.ucPostDiv;
  878. dividers->enable_post_div = (args.v3.ucCntlFlag &
  879. ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN) ? true : false;
  880. dividers->enable_dithen = (args.v3.ucCntlFlag &
  881. ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE) ? false : true;
  882. dividers->whole_fb_div = le16_to_cpu(args.v3.ulFbDiv.usFbDiv);
  883. dividers->frac_fb_div = le16_to_cpu(args.v3.ulFbDiv.usFbDivFrac);
  884. dividers->ref_div = args.v3.ucRefDiv;
  885. dividers->vco_mode = (args.v3.ucCntlFlag &
  886. ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE) ? 1 : 0;
  887. } else {
  888. /* for SI we use ComputeMemoryClockParam for memory plls */
  889. if (adev->asic_type >= CHIP_TAHITI)
  890. return -EINVAL;
  891. args.v5.ulClockParams = cpu_to_le32((clock_type << 24) | clock);
  892. if (strobe_mode)
  893. args.v5.ucInputFlag = ATOM_PLL_INPUT_FLAG_PLL_STROBE_MODE_EN;
  894. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  895. dividers->post_div = args.v5.ucPostDiv;
  896. dividers->enable_post_div = (args.v5.ucCntlFlag &
  897. ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN) ? true : false;
  898. dividers->enable_dithen = (args.v5.ucCntlFlag &
  899. ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE) ? false : true;
  900. dividers->whole_fb_div = le16_to_cpu(args.v5.ulFbDiv.usFbDiv);
  901. dividers->frac_fb_div = le16_to_cpu(args.v5.ulFbDiv.usFbDivFrac);
  902. dividers->ref_div = args.v5.ucRefDiv;
  903. dividers->vco_mode = (args.v5.ucCntlFlag &
  904. ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE) ? 1 : 0;
  905. }
  906. break;
  907. case 4:
  908. /* fusion */
  909. args.v4.ulClock = cpu_to_le32(clock); /* 10 khz */
  910. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  911. dividers->post_divider = dividers->post_div = args.v4.ucPostDiv;
  912. dividers->real_clock = le32_to_cpu(args.v4.ulClock);
  913. break;
  914. case 6:
  915. /* CI */
  916. /* COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK, COMPUTE_GPUCLK_INPUT_FLAG_SCLK */
  917. args.v6_in.ulClock.ulComputeClockFlag = clock_type;
  918. args.v6_in.ulClock.ulClockFreq = cpu_to_le32(clock); /* 10 khz */
  919. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  920. dividers->whole_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDiv);
  921. dividers->frac_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDivFrac);
  922. dividers->ref_div = args.v6_out.ucPllRefDiv;
  923. dividers->post_div = args.v6_out.ucPllPostDiv;
  924. dividers->flags = args.v6_out.ucPllCntlFlag;
  925. dividers->real_clock = le32_to_cpu(args.v6_out.ulClock.ulClock);
  926. dividers->post_divider = args.v6_out.ulClock.ucPostDiv;
  927. break;
  928. default:
  929. return -EINVAL;
  930. }
  931. return 0;
  932. }
  933. int amdgpu_atombios_get_memory_pll_dividers(struct amdgpu_device *adev,
  934. u32 clock,
  935. bool strobe_mode,
  936. struct atom_mpll_param *mpll_param)
  937. {
  938. COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1 args;
  939. int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryClockParam);
  940. u8 frev, crev;
  941. memset(&args, 0, sizeof(args));
  942. memset(mpll_param, 0, sizeof(struct atom_mpll_param));
  943. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  944. return -EINVAL;
  945. switch (frev) {
  946. case 2:
  947. switch (crev) {
  948. case 1:
  949. /* SI */
  950. args.ulClock = cpu_to_le32(clock); /* 10 khz */
  951. args.ucInputFlag = 0;
  952. if (strobe_mode)
  953. args.ucInputFlag |= MPLL_INPUT_FLAG_STROBE_MODE_EN;
  954. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  955. mpll_param->clkfrac = le16_to_cpu(args.ulFbDiv.usFbDivFrac);
  956. mpll_param->clkf = le16_to_cpu(args.ulFbDiv.usFbDiv);
  957. mpll_param->post_div = args.ucPostDiv;
  958. mpll_param->dll_speed = args.ucDllSpeed;
  959. mpll_param->bwcntl = args.ucBWCntl;
  960. mpll_param->vco_mode =
  961. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_VCO_MODE_MASK);
  962. mpll_param->yclk_sel =
  963. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_BYPASS_DQ_PLL) ? 1 : 0;
  964. mpll_param->qdr =
  965. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_QDR_ENABLE) ? 1 : 0;
  966. mpll_param->half_rate =
  967. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_AD_HALF_RATE) ? 1 : 0;
  968. break;
  969. default:
  970. return -EINVAL;
  971. }
  972. break;
  973. default:
  974. return -EINVAL;
  975. }
  976. return 0;
  977. }
  978. uint32_t amdgpu_atombios_get_engine_clock(struct amdgpu_device *adev)
  979. {
  980. GET_ENGINE_CLOCK_PS_ALLOCATION args;
  981. int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
  982. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  983. return le32_to_cpu(args.ulReturnEngineClock);
  984. }
  985. uint32_t amdgpu_atombios_get_memory_clock(struct amdgpu_device *adev)
  986. {
  987. GET_MEMORY_CLOCK_PS_ALLOCATION args;
  988. int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
  989. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  990. return le32_to_cpu(args.ulReturnMemoryClock);
  991. }
  992. void amdgpu_atombios_set_engine_clock(struct amdgpu_device *adev,
  993. uint32_t eng_clock)
  994. {
  995. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  996. int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
  997. args.ulTargetEngineClock = cpu_to_le32(eng_clock); /* 10 khz */
  998. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  999. }
  1000. void amdgpu_atombios_set_memory_clock(struct amdgpu_device *adev,
  1001. uint32_t mem_clock)
  1002. {
  1003. SET_MEMORY_CLOCK_PS_ALLOCATION args;
  1004. int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
  1005. if (adev->flags & AMD_IS_APU)
  1006. return;
  1007. args.ulTargetMemoryClock = cpu_to_le32(mem_clock); /* 10 khz */
  1008. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  1009. }
  1010. void amdgpu_atombios_set_engine_dram_timings(struct amdgpu_device *adev,
  1011. u32 eng_clock, u32 mem_clock)
  1012. {
  1013. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  1014. int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
  1015. u32 tmp;
  1016. memset(&args, 0, sizeof(args));
  1017. tmp = eng_clock & SET_CLOCK_FREQ_MASK;
  1018. tmp |= (COMPUTE_ENGINE_PLL_PARAM << 24);
  1019. args.ulTargetEngineClock = cpu_to_le32(tmp);
  1020. if (mem_clock)
  1021. args.sReserved.ulClock = cpu_to_le32(mem_clock & SET_CLOCK_FREQ_MASK);
  1022. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  1023. }
  1024. void amdgpu_atombios_get_default_voltages(struct amdgpu_device *adev,
  1025. u16 *vddc, u16 *vddci, u16 *mvdd)
  1026. {
  1027. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  1028. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  1029. u8 frev, crev;
  1030. u16 data_offset;
  1031. union firmware_info *firmware_info;
  1032. *vddc = 0;
  1033. *vddci = 0;
  1034. *mvdd = 0;
  1035. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  1036. &frev, &crev, &data_offset)) {
  1037. firmware_info =
  1038. (union firmware_info *)(mode_info->atom_context->bios +
  1039. data_offset);
  1040. *vddc = le16_to_cpu(firmware_info->info_14.usBootUpVDDCVoltage);
  1041. if ((frev == 2) && (crev >= 2)) {
  1042. *vddci = le16_to_cpu(firmware_info->info_22.usBootUpVDDCIVoltage);
  1043. *mvdd = le16_to_cpu(firmware_info->info_22.usBootUpMVDDCVoltage);
  1044. }
  1045. }
  1046. }
  1047. union set_voltage {
  1048. struct _SET_VOLTAGE_PS_ALLOCATION alloc;
  1049. struct _SET_VOLTAGE_PARAMETERS v1;
  1050. struct _SET_VOLTAGE_PARAMETERS_V2 v2;
  1051. struct _SET_VOLTAGE_PARAMETERS_V1_3 v3;
  1052. };
  1053. int amdgpu_atombios_get_max_vddc(struct amdgpu_device *adev, u8 voltage_type,
  1054. u16 voltage_id, u16 *voltage)
  1055. {
  1056. union set_voltage args;
  1057. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  1058. u8 frev, crev;
  1059. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  1060. return -EINVAL;
  1061. switch (crev) {
  1062. case 1:
  1063. return -EINVAL;
  1064. case 2:
  1065. args.v2.ucVoltageType = SET_VOLTAGE_GET_MAX_VOLTAGE;
  1066. args.v2.ucVoltageMode = 0;
  1067. args.v2.usVoltageLevel = 0;
  1068. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  1069. *voltage = le16_to_cpu(args.v2.usVoltageLevel);
  1070. break;
  1071. case 3:
  1072. args.v3.ucVoltageType = voltage_type;
  1073. args.v3.ucVoltageMode = ATOM_GET_VOLTAGE_LEVEL;
  1074. args.v3.usVoltageLevel = cpu_to_le16(voltage_id);
  1075. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  1076. *voltage = le16_to_cpu(args.v3.usVoltageLevel);
  1077. break;
  1078. default:
  1079. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1080. return -EINVAL;
  1081. }
  1082. return 0;
  1083. }
  1084. int amdgpu_atombios_get_leakage_vddc_based_on_leakage_idx(struct amdgpu_device *adev,
  1085. u16 *voltage,
  1086. u16 leakage_idx)
  1087. {
  1088. return amdgpu_atombios_get_max_vddc(adev, VOLTAGE_TYPE_VDDC, leakage_idx, voltage);
  1089. }
  1090. void amdgpu_atombios_set_voltage(struct amdgpu_device *adev,
  1091. u16 voltage_level,
  1092. u8 voltage_type)
  1093. {
  1094. union set_voltage args;
  1095. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  1096. u8 frev, crev, volt_index = voltage_level;
  1097. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  1098. return;
  1099. /* 0xff01 is a flag rather then an actual voltage */
  1100. if (voltage_level == 0xff01)
  1101. return;
  1102. switch (crev) {
  1103. case 1:
  1104. args.v1.ucVoltageType = voltage_type;
  1105. args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
  1106. args.v1.ucVoltageIndex = volt_index;
  1107. break;
  1108. case 2:
  1109. args.v2.ucVoltageType = voltage_type;
  1110. args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
  1111. args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
  1112. break;
  1113. case 3:
  1114. args.v3.ucVoltageType = voltage_type;
  1115. args.v3.ucVoltageMode = ATOM_SET_VOLTAGE;
  1116. args.v3.usVoltageLevel = cpu_to_le16(voltage_level);
  1117. break;
  1118. default:
  1119. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1120. return;
  1121. }
  1122. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  1123. }
  1124. int amdgpu_atombios_get_leakage_id_from_vbios(struct amdgpu_device *adev,
  1125. u16 *leakage_id)
  1126. {
  1127. union set_voltage args;
  1128. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  1129. u8 frev, crev;
  1130. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  1131. return -EINVAL;
  1132. switch (crev) {
  1133. case 3:
  1134. case 4:
  1135. args.v3.ucVoltageType = 0;
  1136. args.v3.ucVoltageMode = ATOM_GET_LEAKAGE_ID;
  1137. args.v3.usVoltageLevel = 0;
  1138. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  1139. *leakage_id = le16_to_cpu(args.v3.usVoltageLevel);
  1140. break;
  1141. default:
  1142. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1143. return -EINVAL;
  1144. }
  1145. return 0;
  1146. }
  1147. int amdgpu_atombios_get_leakage_vddc_based_on_leakage_params(struct amdgpu_device *adev,
  1148. u16 *vddc, u16 *vddci,
  1149. u16 virtual_voltage_id,
  1150. u16 vbios_voltage_id)
  1151. {
  1152. int index = GetIndexIntoMasterTable(DATA, ASIC_ProfilingInfo);
  1153. u8 frev, crev;
  1154. u16 data_offset, size;
  1155. int i, j;
  1156. ATOM_ASIC_PROFILING_INFO_V2_1 *profile;
  1157. u16 *leakage_bin, *vddc_id_buf, *vddc_buf, *vddci_id_buf, *vddci_buf;
  1158. *vddc = 0;
  1159. *vddci = 0;
  1160. if (!amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1161. &frev, &crev, &data_offset))
  1162. return -EINVAL;
  1163. profile = (ATOM_ASIC_PROFILING_INFO_V2_1 *)
  1164. (adev->mode_info.atom_context->bios + data_offset);
  1165. switch (frev) {
  1166. case 1:
  1167. return -EINVAL;
  1168. case 2:
  1169. switch (crev) {
  1170. case 1:
  1171. if (size < sizeof(ATOM_ASIC_PROFILING_INFO_V2_1))
  1172. return -EINVAL;
  1173. leakage_bin = (u16 *)
  1174. (adev->mode_info.atom_context->bios + data_offset +
  1175. le16_to_cpu(profile->usLeakageBinArrayOffset));
  1176. vddc_id_buf = (u16 *)
  1177. (adev->mode_info.atom_context->bios + data_offset +
  1178. le16_to_cpu(profile->usElbVDDC_IdArrayOffset));
  1179. vddc_buf = (u16 *)
  1180. (adev->mode_info.atom_context->bios + data_offset +
  1181. le16_to_cpu(profile->usElbVDDC_LevelArrayOffset));
  1182. vddci_id_buf = (u16 *)
  1183. (adev->mode_info.atom_context->bios + data_offset +
  1184. le16_to_cpu(profile->usElbVDDCI_IdArrayOffset));
  1185. vddci_buf = (u16 *)
  1186. (adev->mode_info.atom_context->bios + data_offset +
  1187. le16_to_cpu(profile->usElbVDDCI_LevelArrayOffset));
  1188. if (profile->ucElbVDDC_Num > 0) {
  1189. for (i = 0; i < profile->ucElbVDDC_Num; i++) {
  1190. if (vddc_id_buf[i] == virtual_voltage_id) {
  1191. for (j = 0; j < profile->ucLeakageBinNum; j++) {
  1192. if (vbios_voltage_id <= leakage_bin[j]) {
  1193. *vddc = vddc_buf[j * profile->ucElbVDDC_Num + i];
  1194. break;
  1195. }
  1196. }
  1197. break;
  1198. }
  1199. }
  1200. }
  1201. if (profile->ucElbVDDCI_Num > 0) {
  1202. for (i = 0; i < profile->ucElbVDDCI_Num; i++) {
  1203. if (vddci_id_buf[i] == virtual_voltage_id) {
  1204. for (j = 0; j < profile->ucLeakageBinNum; j++) {
  1205. if (vbios_voltage_id <= leakage_bin[j]) {
  1206. *vddci = vddci_buf[j * profile->ucElbVDDCI_Num + i];
  1207. break;
  1208. }
  1209. }
  1210. break;
  1211. }
  1212. }
  1213. }
  1214. break;
  1215. default:
  1216. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1217. return -EINVAL;
  1218. }
  1219. break;
  1220. default:
  1221. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1222. return -EINVAL;
  1223. }
  1224. return 0;
  1225. }
  1226. union get_voltage_info {
  1227. struct _GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_2 in;
  1228. struct _GET_EVV_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_2 evv_out;
  1229. };
  1230. int amdgpu_atombios_get_voltage_evv(struct amdgpu_device *adev,
  1231. u16 virtual_voltage_id,
  1232. u16 *voltage)
  1233. {
  1234. int index = GetIndexIntoMasterTable(COMMAND, GetVoltageInfo);
  1235. u32 entry_id;
  1236. u32 count = adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count;
  1237. union get_voltage_info args;
  1238. for (entry_id = 0; entry_id < count; entry_id++) {
  1239. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[entry_id].v ==
  1240. virtual_voltage_id)
  1241. break;
  1242. }
  1243. if (entry_id >= count)
  1244. return -EINVAL;
  1245. args.in.ucVoltageType = VOLTAGE_TYPE_VDDC;
  1246. args.in.ucVoltageMode = ATOM_GET_VOLTAGE_EVV_VOLTAGE;
  1247. args.in.usVoltageLevel = cpu_to_le16(virtual_voltage_id);
  1248. args.in.ulSCLKFreq =
  1249. cpu_to_le32(adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[entry_id].clk);
  1250. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  1251. *voltage = le16_to_cpu(args.evv_out.usVoltageLevel);
  1252. return 0;
  1253. }
  1254. union voltage_object_info {
  1255. struct _ATOM_VOLTAGE_OBJECT_INFO v1;
  1256. struct _ATOM_VOLTAGE_OBJECT_INFO_V2 v2;
  1257. struct _ATOM_VOLTAGE_OBJECT_INFO_V3_1 v3;
  1258. };
  1259. union voltage_object {
  1260. struct _ATOM_VOLTAGE_OBJECT v1;
  1261. struct _ATOM_VOLTAGE_OBJECT_V2 v2;
  1262. union _ATOM_VOLTAGE_OBJECT_V3 v3;
  1263. };
  1264. static ATOM_VOLTAGE_OBJECT_V3 *amdgpu_atombios_lookup_voltage_object_v3(ATOM_VOLTAGE_OBJECT_INFO_V3_1 *v3,
  1265. u8 voltage_type, u8 voltage_mode)
  1266. {
  1267. u32 size = le16_to_cpu(v3->sHeader.usStructureSize);
  1268. u32 offset = offsetof(ATOM_VOLTAGE_OBJECT_INFO_V3_1, asVoltageObj[0]);
  1269. u8 *start = (u8*)v3;
  1270. while (offset < size) {
  1271. ATOM_VOLTAGE_OBJECT_V3 *vo = (ATOM_VOLTAGE_OBJECT_V3 *)(start + offset);
  1272. if ((vo->asGpioVoltageObj.sHeader.ucVoltageType == voltage_type) &&
  1273. (vo->asGpioVoltageObj.sHeader.ucVoltageMode == voltage_mode))
  1274. return vo;
  1275. offset += le16_to_cpu(vo->asGpioVoltageObj.sHeader.usSize);
  1276. }
  1277. return NULL;
  1278. }
  1279. int amdgpu_atombios_get_svi2_info(struct amdgpu_device *adev,
  1280. u8 voltage_type,
  1281. u8 *svd_gpio_id, u8 *svc_gpio_id)
  1282. {
  1283. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  1284. u8 frev, crev;
  1285. u16 data_offset, size;
  1286. union voltage_object_info *voltage_info;
  1287. union voltage_object *voltage_object = NULL;
  1288. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1289. &frev, &crev, &data_offset)) {
  1290. voltage_info = (union voltage_object_info *)
  1291. (adev->mode_info.atom_context->bios + data_offset);
  1292. switch (frev) {
  1293. case 3:
  1294. switch (crev) {
  1295. case 1:
  1296. voltage_object = (union voltage_object *)
  1297. amdgpu_atombios_lookup_voltage_object_v3(&voltage_info->v3,
  1298. voltage_type,
  1299. VOLTAGE_OBJ_SVID2);
  1300. if (voltage_object) {
  1301. *svd_gpio_id = voltage_object->v3.asSVID2Obj.ucSVDGpioId;
  1302. *svc_gpio_id = voltage_object->v3.asSVID2Obj.ucSVCGpioId;
  1303. } else {
  1304. return -EINVAL;
  1305. }
  1306. break;
  1307. default:
  1308. DRM_ERROR("unknown voltage object table\n");
  1309. return -EINVAL;
  1310. }
  1311. break;
  1312. default:
  1313. DRM_ERROR("unknown voltage object table\n");
  1314. return -EINVAL;
  1315. }
  1316. }
  1317. return 0;
  1318. }
  1319. bool
  1320. amdgpu_atombios_is_voltage_gpio(struct amdgpu_device *adev,
  1321. u8 voltage_type, u8 voltage_mode)
  1322. {
  1323. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  1324. u8 frev, crev;
  1325. u16 data_offset, size;
  1326. union voltage_object_info *voltage_info;
  1327. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1328. &frev, &crev, &data_offset)) {
  1329. voltage_info = (union voltage_object_info *)
  1330. (adev->mode_info.atom_context->bios + data_offset);
  1331. switch (frev) {
  1332. case 3:
  1333. switch (crev) {
  1334. case 1:
  1335. if (amdgpu_atombios_lookup_voltage_object_v3(&voltage_info->v3,
  1336. voltage_type, voltage_mode))
  1337. return true;
  1338. break;
  1339. default:
  1340. DRM_ERROR("unknown voltage object table\n");
  1341. return false;
  1342. }
  1343. break;
  1344. default:
  1345. DRM_ERROR("unknown voltage object table\n");
  1346. return false;
  1347. }
  1348. }
  1349. return false;
  1350. }
  1351. int amdgpu_atombios_get_voltage_table(struct amdgpu_device *adev,
  1352. u8 voltage_type, u8 voltage_mode,
  1353. struct atom_voltage_table *voltage_table)
  1354. {
  1355. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  1356. u8 frev, crev;
  1357. u16 data_offset, size;
  1358. int i;
  1359. union voltage_object_info *voltage_info;
  1360. union voltage_object *voltage_object = NULL;
  1361. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1362. &frev, &crev, &data_offset)) {
  1363. voltage_info = (union voltage_object_info *)
  1364. (adev->mode_info.atom_context->bios + data_offset);
  1365. switch (frev) {
  1366. case 3:
  1367. switch (crev) {
  1368. case 1:
  1369. voltage_object = (union voltage_object *)
  1370. amdgpu_atombios_lookup_voltage_object_v3(&voltage_info->v3,
  1371. voltage_type, voltage_mode);
  1372. if (voltage_object) {
  1373. ATOM_GPIO_VOLTAGE_OBJECT_V3 *gpio =
  1374. &voltage_object->v3.asGpioVoltageObj;
  1375. VOLTAGE_LUT_ENTRY_V2 *lut;
  1376. if (gpio->ucGpioEntryNum > MAX_VOLTAGE_ENTRIES)
  1377. return -EINVAL;
  1378. lut = &gpio->asVolGpioLut[0];
  1379. for (i = 0; i < gpio->ucGpioEntryNum; i++) {
  1380. voltage_table->entries[i].value =
  1381. le16_to_cpu(lut->usVoltageValue);
  1382. voltage_table->entries[i].smio_low =
  1383. le32_to_cpu(lut->ulVoltageId);
  1384. lut = (VOLTAGE_LUT_ENTRY_V2 *)
  1385. ((u8 *)lut + sizeof(VOLTAGE_LUT_ENTRY_V2));
  1386. }
  1387. voltage_table->mask_low = le32_to_cpu(gpio->ulGpioMaskVal);
  1388. voltage_table->count = gpio->ucGpioEntryNum;
  1389. voltage_table->phase_delay = gpio->ucPhaseDelay;
  1390. return 0;
  1391. }
  1392. break;
  1393. default:
  1394. DRM_ERROR("unknown voltage object table\n");
  1395. return -EINVAL;
  1396. }
  1397. break;
  1398. default:
  1399. DRM_ERROR("unknown voltage object table\n");
  1400. return -EINVAL;
  1401. }
  1402. }
  1403. return -EINVAL;
  1404. }
  1405. union vram_info {
  1406. struct _ATOM_VRAM_INFO_V3 v1_3;
  1407. struct _ATOM_VRAM_INFO_V4 v1_4;
  1408. struct _ATOM_VRAM_INFO_HEADER_V2_1 v2_1;
  1409. };
  1410. #define MEM_ID_MASK 0xff000000
  1411. #define MEM_ID_SHIFT 24
  1412. #define CLOCK_RANGE_MASK 0x00ffffff
  1413. #define CLOCK_RANGE_SHIFT 0
  1414. #define LOW_NIBBLE_MASK 0xf
  1415. #define DATA_EQU_PREV 0
  1416. #define DATA_FROM_TABLE 4
  1417. int amdgpu_atombios_init_mc_reg_table(struct amdgpu_device *adev,
  1418. u8 module_index,
  1419. struct atom_mc_reg_table *reg_table)
  1420. {
  1421. int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
  1422. u8 frev, crev, num_entries, t_mem_id, num_ranges = 0;
  1423. u32 i = 0, j;
  1424. u16 data_offset, size;
  1425. union vram_info *vram_info;
  1426. memset(reg_table, 0, sizeof(struct atom_mc_reg_table));
  1427. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1428. &frev, &crev, &data_offset)) {
  1429. vram_info = (union vram_info *)
  1430. (adev->mode_info.atom_context->bios + data_offset);
  1431. switch (frev) {
  1432. case 1:
  1433. DRM_ERROR("old table version %d, %d\n", frev, crev);
  1434. return -EINVAL;
  1435. case 2:
  1436. switch (crev) {
  1437. case 1:
  1438. if (module_index < vram_info->v2_1.ucNumOfVRAMModule) {
  1439. ATOM_INIT_REG_BLOCK *reg_block =
  1440. (ATOM_INIT_REG_BLOCK *)
  1441. ((u8 *)vram_info + le16_to_cpu(vram_info->v2_1.usMemClkPatchTblOffset));
  1442. ATOM_MEMORY_SETTING_DATA_BLOCK *reg_data =
  1443. (ATOM_MEMORY_SETTING_DATA_BLOCK *)
  1444. ((u8 *)reg_block + (2 * sizeof(u16)) +
  1445. le16_to_cpu(reg_block->usRegIndexTblSize));
  1446. ATOM_INIT_REG_INDEX_FORMAT *format = &reg_block->asRegIndexBuf[0];
  1447. num_entries = (u8)((le16_to_cpu(reg_block->usRegIndexTblSize)) /
  1448. sizeof(ATOM_INIT_REG_INDEX_FORMAT)) - 1;
  1449. if (num_entries > VBIOS_MC_REGISTER_ARRAY_SIZE)
  1450. return -EINVAL;
  1451. while (i < num_entries) {
  1452. if (format->ucPreRegDataLength & ACCESS_PLACEHOLDER)
  1453. break;
  1454. reg_table->mc_reg_address[i].s1 =
  1455. (u16)(le16_to_cpu(format->usRegIndex));
  1456. reg_table->mc_reg_address[i].pre_reg_data =
  1457. (u8)(format->ucPreRegDataLength);
  1458. i++;
  1459. format = (ATOM_INIT_REG_INDEX_FORMAT *)
  1460. ((u8 *)format + sizeof(ATOM_INIT_REG_INDEX_FORMAT));
  1461. }
  1462. reg_table->last = i;
  1463. while ((le32_to_cpu(*(u32 *)reg_data) != END_OF_REG_DATA_BLOCK) &&
  1464. (num_ranges < VBIOS_MAX_AC_TIMING_ENTRIES)) {
  1465. t_mem_id = (u8)((le32_to_cpu(*(u32 *)reg_data) & MEM_ID_MASK)
  1466. >> MEM_ID_SHIFT);
  1467. if (module_index == t_mem_id) {
  1468. reg_table->mc_reg_table_entry[num_ranges].mclk_max =
  1469. (u32)((le32_to_cpu(*(u32 *)reg_data) & CLOCK_RANGE_MASK)
  1470. >> CLOCK_RANGE_SHIFT);
  1471. for (i = 0, j = 1; i < reg_table->last; i++) {
  1472. if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_FROM_TABLE) {
  1473. reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
  1474. (u32)le32_to_cpu(*((u32 *)reg_data + j));
  1475. j++;
  1476. } else if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_EQU_PREV) {
  1477. reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
  1478. reg_table->mc_reg_table_entry[num_ranges].mc_data[i - 1];
  1479. }
  1480. }
  1481. num_ranges++;
  1482. }
  1483. reg_data = (ATOM_MEMORY_SETTING_DATA_BLOCK *)
  1484. ((u8 *)reg_data + le16_to_cpu(reg_block->usRegDataBlkSize));
  1485. }
  1486. if (le32_to_cpu(*(u32 *)reg_data) != END_OF_REG_DATA_BLOCK)
  1487. return -EINVAL;
  1488. reg_table->num_entries = num_ranges;
  1489. } else
  1490. return -EINVAL;
  1491. break;
  1492. default:
  1493. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1494. return -EINVAL;
  1495. }
  1496. break;
  1497. default:
  1498. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1499. return -EINVAL;
  1500. }
  1501. return 0;
  1502. }
  1503. return -EINVAL;
  1504. }
  1505. bool amdgpu_atombios_has_gpu_virtualization_table(struct amdgpu_device *adev)
  1506. {
  1507. int index = GetIndexIntoMasterTable(DATA, GPUVirtualizationInfo);
  1508. u8 frev, crev;
  1509. u16 data_offset, size;
  1510. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1511. &frev, &crev, &data_offset))
  1512. return true;
  1513. return false;
  1514. }
  1515. void amdgpu_atombios_scratch_regs_lock(struct amdgpu_device *adev, bool lock)
  1516. {
  1517. uint32_t bios_6_scratch;
  1518. bios_6_scratch = RREG32(mmBIOS_SCRATCH_6);
  1519. if (lock) {
  1520. bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
  1521. bios_6_scratch &= ~ATOM_S6_ACC_MODE;
  1522. } else {
  1523. bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
  1524. bios_6_scratch |= ATOM_S6_ACC_MODE;
  1525. }
  1526. WREG32(mmBIOS_SCRATCH_6, bios_6_scratch);
  1527. }
  1528. void amdgpu_atombios_scratch_regs_init(struct amdgpu_device *adev)
  1529. {
  1530. uint32_t bios_2_scratch, bios_6_scratch;
  1531. bios_2_scratch = RREG32(mmBIOS_SCRATCH_2);
  1532. bios_6_scratch = RREG32(mmBIOS_SCRATCH_6);
  1533. /* let the bios control the backlight */
  1534. bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
  1535. /* tell the bios not to handle mode switching */
  1536. bios_6_scratch |= ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH;
  1537. /* clear the vbios dpms state */
  1538. bios_2_scratch &= ~ATOM_S2_DEVICE_DPMS_STATE;
  1539. WREG32(mmBIOS_SCRATCH_2, bios_2_scratch);
  1540. WREG32(mmBIOS_SCRATCH_6, bios_6_scratch);
  1541. }
  1542. void amdgpu_atombios_scratch_regs_save(struct amdgpu_device *adev)
  1543. {
  1544. int i;
  1545. for (i = 0; i < AMDGPU_BIOS_NUM_SCRATCH; i++)
  1546. adev->bios_scratch[i] = RREG32(mmBIOS_SCRATCH_0 + i);
  1547. }
  1548. void amdgpu_atombios_scratch_regs_restore(struct amdgpu_device *adev)
  1549. {
  1550. int i;
  1551. for (i = 0; i < AMDGPU_BIOS_NUM_SCRATCH; i++)
  1552. WREG32(mmBIOS_SCRATCH_0 + i, adev->bios_scratch[i]);
  1553. }
  1554. /* Atom needs data in little endian format
  1555. * so swap as appropriate when copying data to
  1556. * or from atom. Note that atom operates on
  1557. * dw units.
  1558. */
  1559. void amdgpu_atombios_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le)
  1560. {
  1561. #ifdef __BIG_ENDIAN
  1562. u8 src_tmp[20], dst_tmp[20]; /* used for byteswapping */
  1563. u32 *dst32, *src32;
  1564. int i;
  1565. memcpy(src_tmp, src, num_bytes);
  1566. src32 = (u32 *)src_tmp;
  1567. dst32 = (u32 *)dst_tmp;
  1568. if (to_le) {
  1569. for (i = 0; i < ((num_bytes + 3) / 4); i++)
  1570. dst32[i] = cpu_to_le32(src32[i]);
  1571. memcpy(dst, dst_tmp, num_bytes);
  1572. } else {
  1573. u8 dws = num_bytes & ~3;
  1574. for (i = 0; i < ((num_bytes + 3) / 4); i++)
  1575. dst32[i] = le32_to_cpu(src32[i]);
  1576. memcpy(dst, dst_tmp, dws);
  1577. if (num_bytes % 4) {
  1578. for (i = 0; i < (num_bytes % 4); i++)
  1579. dst[dws+i] = dst_tmp[dws+i];
  1580. }
  1581. }
  1582. #else
  1583. memcpy(dst, src, num_bytes);
  1584. #endif
  1585. }