vi.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "amd_pcie.h"
  35. #include "gmc/gmc_8_1_d.h"
  36. #include "gmc/gmc_8_1_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "smu/smu_7_1_1_d.h"
  44. #include "smu/smu_7_1_1_sh_mask.h"
  45. #include "uvd/uvd_5_0_d.h"
  46. #include "uvd/uvd_5_0_sh_mask.h"
  47. #include "vce/vce_3_0_d.h"
  48. #include "vce/vce_3_0_sh_mask.h"
  49. #include "dce/dce_10_0_d.h"
  50. #include "dce/dce_10_0_sh_mask.h"
  51. #include "vid.h"
  52. #include "vi.h"
  53. #include "vi_dpm.h"
  54. #include "gmc_v8_0.h"
  55. #include "gmc_v7_0.h"
  56. #include "gfx_v8_0.h"
  57. #include "sdma_v2_4.h"
  58. #include "sdma_v3_0.h"
  59. #include "dce_v10_0.h"
  60. #include "dce_v11_0.h"
  61. #include "iceland_ih.h"
  62. #include "tonga_ih.h"
  63. #include "cz_ih.h"
  64. #include "uvd_v5_0.h"
  65. #include "uvd_v6_0.h"
  66. #include "vce_v3_0.h"
  67. #include "amdgpu_powerplay.h"
  68. #if defined(CONFIG_DRM_AMD_ACP)
  69. #include "amdgpu_acp.h"
  70. #endif
  71. #include "dce_virtual.h"
  72. MODULE_FIRMWARE("amdgpu/topaz_smc.bin");
  73. MODULE_FIRMWARE("amdgpu/topaz_k_smc.bin");
  74. MODULE_FIRMWARE("amdgpu/tonga_smc.bin");
  75. MODULE_FIRMWARE("amdgpu/tonga_k_smc.bin");
  76. MODULE_FIRMWARE("amdgpu/fiji_smc.bin");
  77. MODULE_FIRMWARE("amdgpu/polaris10_smc.bin");
  78. MODULE_FIRMWARE("amdgpu/polaris10_smc_sk.bin");
  79. MODULE_FIRMWARE("amdgpu/polaris11_smc.bin");
  80. MODULE_FIRMWARE("amdgpu/polaris11_smc_sk.bin");
  81. MODULE_FIRMWARE("amdgpu/polaris12_smc.bin");
  82. /*
  83. * Indirect registers accessor
  84. */
  85. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  86. {
  87. unsigned long flags;
  88. u32 r;
  89. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  90. WREG32(mmPCIE_INDEX, reg);
  91. (void)RREG32(mmPCIE_INDEX);
  92. r = RREG32(mmPCIE_DATA);
  93. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  94. return r;
  95. }
  96. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  97. {
  98. unsigned long flags;
  99. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  100. WREG32(mmPCIE_INDEX, reg);
  101. (void)RREG32(mmPCIE_INDEX);
  102. WREG32(mmPCIE_DATA, v);
  103. (void)RREG32(mmPCIE_DATA);
  104. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  105. }
  106. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  107. {
  108. unsigned long flags;
  109. u32 r;
  110. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  111. WREG32(mmSMC_IND_INDEX_11, (reg));
  112. r = RREG32(mmSMC_IND_DATA_11);
  113. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  114. return r;
  115. }
  116. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  117. {
  118. unsigned long flags;
  119. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  120. WREG32(mmSMC_IND_INDEX_11, (reg));
  121. WREG32(mmSMC_IND_DATA_11, (v));
  122. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  123. }
  124. /* smu_8_0_d.h */
  125. #define mmMP0PUB_IND_INDEX 0x180
  126. #define mmMP0PUB_IND_DATA 0x181
  127. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  128. {
  129. unsigned long flags;
  130. u32 r;
  131. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  132. WREG32(mmMP0PUB_IND_INDEX, (reg));
  133. r = RREG32(mmMP0PUB_IND_DATA);
  134. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  135. return r;
  136. }
  137. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  138. {
  139. unsigned long flags;
  140. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  141. WREG32(mmMP0PUB_IND_INDEX, (reg));
  142. WREG32(mmMP0PUB_IND_DATA, (v));
  143. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  144. }
  145. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  146. {
  147. unsigned long flags;
  148. u32 r;
  149. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  150. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  151. r = RREG32(mmUVD_CTX_DATA);
  152. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  153. return r;
  154. }
  155. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  156. {
  157. unsigned long flags;
  158. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  159. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  160. WREG32(mmUVD_CTX_DATA, (v));
  161. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  162. }
  163. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  164. {
  165. unsigned long flags;
  166. u32 r;
  167. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  168. WREG32(mmDIDT_IND_INDEX, (reg));
  169. r = RREG32(mmDIDT_IND_DATA);
  170. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  171. return r;
  172. }
  173. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  174. {
  175. unsigned long flags;
  176. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  177. WREG32(mmDIDT_IND_INDEX, (reg));
  178. WREG32(mmDIDT_IND_DATA, (v));
  179. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  180. }
  181. static u32 vi_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
  182. {
  183. unsigned long flags;
  184. u32 r;
  185. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  186. WREG32(mmGC_CAC_IND_INDEX, (reg));
  187. r = RREG32(mmGC_CAC_IND_DATA);
  188. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  189. return r;
  190. }
  191. static void vi_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  192. {
  193. unsigned long flags;
  194. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  195. WREG32(mmGC_CAC_IND_INDEX, (reg));
  196. WREG32(mmGC_CAC_IND_DATA, (v));
  197. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  198. }
  199. static const u32 tonga_mgcg_cgcg_init[] =
  200. {
  201. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  202. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  203. mmPCIE_DATA, 0x000f0000, 0x00000000,
  204. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  205. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  206. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  207. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  208. };
  209. static const u32 fiji_mgcg_cgcg_init[] =
  210. {
  211. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  212. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  213. mmPCIE_DATA, 0x000f0000, 0x00000000,
  214. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  215. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  216. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  217. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  218. };
  219. static const u32 iceland_mgcg_cgcg_init[] =
  220. {
  221. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  222. mmPCIE_DATA, 0x000f0000, 0x00000000,
  223. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  224. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  225. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  226. };
  227. static const u32 cz_mgcg_cgcg_init[] =
  228. {
  229. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  230. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  231. mmPCIE_DATA, 0x000f0000, 0x00000000,
  232. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  233. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  234. };
  235. static const u32 stoney_mgcg_cgcg_init[] =
  236. {
  237. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  238. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  239. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  240. };
  241. static void vi_init_golden_registers(struct amdgpu_device *adev)
  242. {
  243. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  244. mutex_lock(&adev->grbm_idx_mutex);
  245. switch (adev->asic_type) {
  246. case CHIP_TOPAZ:
  247. amdgpu_program_register_sequence(adev,
  248. iceland_mgcg_cgcg_init,
  249. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  250. break;
  251. case CHIP_FIJI:
  252. amdgpu_program_register_sequence(adev,
  253. fiji_mgcg_cgcg_init,
  254. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  255. break;
  256. case CHIP_TONGA:
  257. amdgpu_program_register_sequence(adev,
  258. tonga_mgcg_cgcg_init,
  259. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  260. break;
  261. case CHIP_CARRIZO:
  262. amdgpu_program_register_sequence(adev,
  263. cz_mgcg_cgcg_init,
  264. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  265. break;
  266. case CHIP_STONEY:
  267. amdgpu_program_register_sequence(adev,
  268. stoney_mgcg_cgcg_init,
  269. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  270. break;
  271. case CHIP_POLARIS11:
  272. case CHIP_POLARIS10:
  273. case CHIP_POLARIS12:
  274. default:
  275. break;
  276. }
  277. mutex_unlock(&adev->grbm_idx_mutex);
  278. }
  279. /**
  280. * vi_get_xclk - get the xclk
  281. *
  282. * @adev: amdgpu_device pointer
  283. *
  284. * Returns the reference clock used by the gfx engine
  285. * (VI).
  286. */
  287. static u32 vi_get_xclk(struct amdgpu_device *adev)
  288. {
  289. u32 reference_clock = adev->clock.spll.reference_freq;
  290. u32 tmp;
  291. if (adev->flags & AMD_IS_APU)
  292. return reference_clock;
  293. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  294. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  295. return 1000;
  296. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  297. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  298. return reference_clock / 4;
  299. return reference_clock;
  300. }
  301. /**
  302. * vi_srbm_select - select specific register instances
  303. *
  304. * @adev: amdgpu_device pointer
  305. * @me: selected ME (micro engine)
  306. * @pipe: pipe
  307. * @queue: queue
  308. * @vmid: VMID
  309. *
  310. * Switches the currently active registers instances. Some
  311. * registers are instanced per VMID, others are instanced per
  312. * me/pipe/queue combination.
  313. */
  314. void vi_srbm_select(struct amdgpu_device *adev,
  315. u32 me, u32 pipe, u32 queue, u32 vmid)
  316. {
  317. u32 srbm_gfx_cntl = 0;
  318. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  319. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  320. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  321. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  322. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  323. }
  324. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  325. {
  326. /* todo */
  327. }
  328. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  329. {
  330. u32 bus_cntl;
  331. u32 d1vga_control = 0;
  332. u32 d2vga_control = 0;
  333. u32 vga_render_control = 0;
  334. u32 rom_cntl;
  335. bool r;
  336. bus_cntl = RREG32(mmBUS_CNTL);
  337. if (adev->mode_info.num_crtc) {
  338. d1vga_control = RREG32(mmD1VGA_CONTROL);
  339. d2vga_control = RREG32(mmD2VGA_CONTROL);
  340. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  341. }
  342. rom_cntl = RREG32_SMC(ixROM_CNTL);
  343. /* enable the rom */
  344. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  345. if (adev->mode_info.num_crtc) {
  346. /* Disable VGA mode */
  347. WREG32(mmD1VGA_CONTROL,
  348. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  349. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  350. WREG32(mmD2VGA_CONTROL,
  351. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  352. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  353. WREG32(mmVGA_RENDER_CONTROL,
  354. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  355. }
  356. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  357. r = amdgpu_read_bios(adev);
  358. /* restore regs */
  359. WREG32(mmBUS_CNTL, bus_cntl);
  360. if (adev->mode_info.num_crtc) {
  361. WREG32(mmD1VGA_CONTROL, d1vga_control);
  362. WREG32(mmD2VGA_CONTROL, d2vga_control);
  363. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  364. }
  365. WREG32_SMC(ixROM_CNTL, rom_cntl);
  366. return r;
  367. }
  368. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  369. u8 *bios, u32 length_bytes)
  370. {
  371. u32 *dw_ptr;
  372. unsigned long flags;
  373. u32 i, length_dw;
  374. if (bios == NULL)
  375. return false;
  376. if (length_bytes == 0)
  377. return false;
  378. /* APU vbios image is part of sbios image */
  379. if (adev->flags & AMD_IS_APU)
  380. return false;
  381. dw_ptr = (u32 *)bios;
  382. length_dw = ALIGN(length_bytes, 4) / 4;
  383. /* take the smc lock since we are using the smc index */
  384. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  385. /* set rom index to 0 */
  386. WREG32(mmSMC_IND_INDEX_11, ixROM_INDEX);
  387. WREG32(mmSMC_IND_DATA_11, 0);
  388. /* set index to data for continous read */
  389. WREG32(mmSMC_IND_INDEX_11, ixROM_DATA);
  390. for (i = 0; i < length_dw; i++)
  391. dw_ptr[i] = RREG32(mmSMC_IND_DATA_11);
  392. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  393. return true;
  394. }
  395. static void vi_detect_hw_virtualization(struct amdgpu_device *adev)
  396. {
  397. uint32_t reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
  398. /* bit0: 0 means pf and 1 means vf */
  399. /* bit31: 0 means disable IOV and 1 means enable */
  400. if (reg & 1)
  401. adev->virtualization.virtual_caps |= AMDGPU_SRIOV_CAPS_IS_VF;
  402. if (reg & 0x80000000)
  403. adev->virtualization.virtual_caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
  404. if (reg == 0) {
  405. if (is_virtual_machine()) /* passthrough mode exclus sr-iov mode */
  406. adev->virtualization.virtual_caps |= AMDGPU_PASSTHROUGH_MODE;
  407. }
  408. }
  409. static const struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  410. {mmGB_MACROTILE_MODE7, true},
  411. };
  412. static const struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  413. {mmGB_TILE_MODE7, true},
  414. {mmGB_TILE_MODE12, true},
  415. {mmGB_TILE_MODE17, true},
  416. {mmGB_TILE_MODE23, true},
  417. {mmGB_MACROTILE_MODE7, true},
  418. };
  419. static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  420. {mmGRBM_STATUS, false},
  421. {mmGRBM_STATUS2, false},
  422. {mmGRBM_STATUS_SE0, false},
  423. {mmGRBM_STATUS_SE1, false},
  424. {mmGRBM_STATUS_SE2, false},
  425. {mmGRBM_STATUS_SE3, false},
  426. {mmSRBM_STATUS, false},
  427. {mmSRBM_STATUS2, false},
  428. {mmSRBM_STATUS3, false},
  429. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  430. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  431. {mmCP_STAT, false},
  432. {mmCP_STALLED_STAT1, false},
  433. {mmCP_STALLED_STAT2, false},
  434. {mmCP_STALLED_STAT3, false},
  435. {mmCP_CPF_BUSY_STAT, false},
  436. {mmCP_CPF_STALLED_STAT1, false},
  437. {mmCP_CPF_STATUS, false},
  438. {mmCP_CPC_BUSY_STAT, false},
  439. {mmCP_CPC_STALLED_STAT1, false},
  440. {mmCP_CPC_STATUS, false},
  441. {mmGB_ADDR_CONFIG, false},
  442. {mmMC_ARB_RAMCFG, false},
  443. {mmGB_TILE_MODE0, false},
  444. {mmGB_TILE_MODE1, false},
  445. {mmGB_TILE_MODE2, false},
  446. {mmGB_TILE_MODE3, false},
  447. {mmGB_TILE_MODE4, false},
  448. {mmGB_TILE_MODE5, false},
  449. {mmGB_TILE_MODE6, false},
  450. {mmGB_TILE_MODE7, false},
  451. {mmGB_TILE_MODE8, false},
  452. {mmGB_TILE_MODE9, false},
  453. {mmGB_TILE_MODE10, false},
  454. {mmGB_TILE_MODE11, false},
  455. {mmGB_TILE_MODE12, false},
  456. {mmGB_TILE_MODE13, false},
  457. {mmGB_TILE_MODE14, false},
  458. {mmGB_TILE_MODE15, false},
  459. {mmGB_TILE_MODE16, false},
  460. {mmGB_TILE_MODE17, false},
  461. {mmGB_TILE_MODE18, false},
  462. {mmGB_TILE_MODE19, false},
  463. {mmGB_TILE_MODE20, false},
  464. {mmGB_TILE_MODE21, false},
  465. {mmGB_TILE_MODE22, false},
  466. {mmGB_TILE_MODE23, false},
  467. {mmGB_TILE_MODE24, false},
  468. {mmGB_TILE_MODE25, false},
  469. {mmGB_TILE_MODE26, false},
  470. {mmGB_TILE_MODE27, false},
  471. {mmGB_TILE_MODE28, false},
  472. {mmGB_TILE_MODE29, false},
  473. {mmGB_TILE_MODE30, false},
  474. {mmGB_TILE_MODE31, false},
  475. {mmGB_MACROTILE_MODE0, false},
  476. {mmGB_MACROTILE_MODE1, false},
  477. {mmGB_MACROTILE_MODE2, false},
  478. {mmGB_MACROTILE_MODE3, false},
  479. {mmGB_MACROTILE_MODE4, false},
  480. {mmGB_MACROTILE_MODE5, false},
  481. {mmGB_MACROTILE_MODE6, false},
  482. {mmGB_MACROTILE_MODE7, false},
  483. {mmGB_MACROTILE_MODE8, false},
  484. {mmGB_MACROTILE_MODE9, false},
  485. {mmGB_MACROTILE_MODE10, false},
  486. {mmGB_MACROTILE_MODE11, false},
  487. {mmGB_MACROTILE_MODE12, false},
  488. {mmGB_MACROTILE_MODE13, false},
  489. {mmGB_MACROTILE_MODE14, false},
  490. {mmGB_MACROTILE_MODE15, false},
  491. {mmCC_RB_BACKEND_DISABLE, false, true},
  492. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  493. {mmGB_BACKEND_MAP, false, false},
  494. {mmPA_SC_RASTER_CONFIG, false, true},
  495. {mmPA_SC_RASTER_CONFIG_1, false, true},
  496. };
  497. static uint32_t vi_get_register_value(struct amdgpu_device *adev,
  498. bool indexed, u32 se_num,
  499. u32 sh_num, u32 reg_offset)
  500. {
  501. if (indexed) {
  502. uint32_t val;
  503. unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num;
  504. unsigned sh_idx = (sh_num == 0xffffffff) ? 0 : sh_num;
  505. switch (reg_offset) {
  506. case mmCC_RB_BACKEND_DISABLE:
  507. return adev->gfx.config.rb_config[se_idx][sh_idx].rb_backend_disable;
  508. case mmGC_USER_RB_BACKEND_DISABLE:
  509. return adev->gfx.config.rb_config[se_idx][sh_idx].user_rb_backend_disable;
  510. case mmPA_SC_RASTER_CONFIG:
  511. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config;
  512. case mmPA_SC_RASTER_CONFIG_1:
  513. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config_1;
  514. }
  515. mutex_lock(&adev->grbm_idx_mutex);
  516. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  517. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  518. val = RREG32(reg_offset);
  519. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  520. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  521. mutex_unlock(&adev->grbm_idx_mutex);
  522. return val;
  523. } else {
  524. unsigned idx;
  525. switch (reg_offset) {
  526. case mmGB_ADDR_CONFIG:
  527. return adev->gfx.config.gb_addr_config;
  528. case mmMC_ARB_RAMCFG:
  529. return adev->gfx.config.mc_arb_ramcfg;
  530. case mmGB_TILE_MODE0:
  531. case mmGB_TILE_MODE1:
  532. case mmGB_TILE_MODE2:
  533. case mmGB_TILE_MODE3:
  534. case mmGB_TILE_MODE4:
  535. case mmGB_TILE_MODE5:
  536. case mmGB_TILE_MODE6:
  537. case mmGB_TILE_MODE7:
  538. case mmGB_TILE_MODE8:
  539. case mmGB_TILE_MODE9:
  540. case mmGB_TILE_MODE10:
  541. case mmGB_TILE_MODE11:
  542. case mmGB_TILE_MODE12:
  543. case mmGB_TILE_MODE13:
  544. case mmGB_TILE_MODE14:
  545. case mmGB_TILE_MODE15:
  546. case mmGB_TILE_MODE16:
  547. case mmGB_TILE_MODE17:
  548. case mmGB_TILE_MODE18:
  549. case mmGB_TILE_MODE19:
  550. case mmGB_TILE_MODE20:
  551. case mmGB_TILE_MODE21:
  552. case mmGB_TILE_MODE22:
  553. case mmGB_TILE_MODE23:
  554. case mmGB_TILE_MODE24:
  555. case mmGB_TILE_MODE25:
  556. case mmGB_TILE_MODE26:
  557. case mmGB_TILE_MODE27:
  558. case mmGB_TILE_MODE28:
  559. case mmGB_TILE_MODE29:
  560. case mmGB_TILE_MODE30:
  561. case mmGB_TILE_MODE31:
  562. idx = (reg_offset - mmGB_TILE_MODE0);
  563. return adev->gfx.config.tile_mode_array[idx];
  564. case mmGB_MACROTILE_MODE0:
  565. case mmGB_MACROTILE_MODE1:
  566. case mmGB_MACROTILE_MODE2:
  567. case mmGB_MACROTILE_MODE3:
  568. case mmGB_MACROTILE_MODE4:
  569. case mmGB_MACROTILE_MODE5:
  570. case mmGB_MACROTILE_MODE6:
  571. case mmGB_MACROTILE_MODE7:
  572. case mmGB_MACROTILE_MODE8:
  573. case mmGB_MACROTILE_MODE9:
  574. case mmGB_MACROTILE_MODE10:
  575. case mmGB_MACROTILE_MODE11:
  576. case mmGB_MACROTILE_MODE12:
  577. case mmGB_MACROTILE_MODE13:
  578. case mmGB_MACROTILE_MODE14:
  579. case mmGB_MACROTILE_MODE15:
  580. idx = (reg_offset - mmGB_MACROTILE_MODE0);
  581. return adev->gfx.config.macrotile_mode_array[idx];
  582. default:
  583. return RREG32(reg_offset);
  584. }
  585. }
  586. }
  587. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  588. u32 sh_num, u32 reg_offset, u32 *value)
  589. {
  590. const struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  591. const struct amdgpu_allowed_register_entry *asic_register_entry;
  592. uint32_t size, i;
  593. *value = 0;
  594. switch (adev->asic_type) {
  595. case CHIP_TOPAZ:
  596. asic_register_table = tonga_allowed_read_registers;
  597. size = ARRAY_SIZE(tonga_allowed_read_registers);
  598. break;
  599. case CHIP_FIJI:
  600. case CHIP_TONGA:
  601. case CHIP_POLARIS11:
  602. case CHIP_POLARIS10:
  603. case CHIP_POLARIS12:
  604. case CHIP_CARRIZO:
  605. case CHIP_STONEY:
  606. asic_register_table = cz_allowed_read_registers;
  607. size = ARRAY_SIZE(cz_allowed_read_registers);
  608. break;
  609. default:
  610. return -EINVAL;
  611. }
  612. if (asic_register_table) {
  613. for (i = 0; i < size; i++) {
  614. asic_register_entry = asic_register_table + i;
  615. if (reg_offset != asic_register_entry->reg_offset)
  616. continue;
  617. if (!asic_register_entry->untouched)
  618. *value = vi_get_register_value(adev,
  619. asic_register_entry->grbm_indexed,
  620. se_num, sh_num, reg_offset);
  621. return 0;
  622. }
  623. }
  624. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  625. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  626. continue;
  627. if (!vi_allowed_read_registers[i].untouched)
  628. *value = vi_get_register_value(adev,
  629. vi_allowed_read_registers[i].grbm_indexed,
  630. se_num, sh_num, reg_offset);
  631. return 0;
  632. }
  633. return -EINVAL;
  634. }
  635. static int vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  636. {
  637. u32 i;
  638. dev_info(adev->dev, "GPU pci config reset\n");
  639. /* disable BM */
  640. pci_clear_master(adev->pdev);
  641. /* reset */
  642. amdgpu_pci_config_reset(adev);
  643. udelay(100);
  644. /* wait for asic to come out of reset */
  645. for (i = 0; i < adev->usec_timeout; i++) {
  646. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
  647. /* enable BM */
  648. pci_set_master(adev->pdev);
  649. return 0;
  650. }
  651. udelay(1);
  652. }
  653. return -EINVAL;
  654. }
  655. /**
  656. * vi_asic_reset - soft reset GPU
  657. *
  658. * @adev: amdgpu_device pointer
  659. *
  660. * Look up which blocks are hung and attempt
  661. * to reset them.
  662. * Returns 0 for success.
  663. */
  664. static int vi_asic_reset(struct amdgpu_device *adev)
  665. {
  666. int r;
  667. amdgpu_atombios_scratch_regs_engine_hung(adev, true);
  668. r = vi_gpu_pci_config_reset(adev);
  669. amdgpu_atombios_scratch_regs_engine_hung(adev, false);
  670. return r;
  671. }
  672. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  673. u32 cntl_reg, u32 status_reg)
  674. {
  675. int r, i;
  676. struct atom_clock_dividers dividers;
  677. uint32_t tmp;
  678. r = amdgpu_atombios_get_clock_dividers(adev,
  679. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  680. clock, false, &dividers);
  681. if (r)
  682. return r;
  683. tmp = RREG32_SMC(cntl_reg);
  684. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  685. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  686. tmp |= dividers.post_divider;
  687. WREG32_SMC(cntl_reg, tmp);
  688. for (i = 0; i < 100; i++) {
  689. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  690. break;
  691. mdelay(10);
  692. }
  693. if (i == 100)
  694. return -ETIMEDOUT;
  695. return 0;
  696. }
  697. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  698. {
  699. int r;
  700. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  701. if (r)
  702. return r;
  703. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  704. return 0;
  705. }
  706. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  707. {
  708. /* todo */
  709. return 0;
  710. }
  711. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  712. {
  713. if (pci_is_root_bus(adev->pdev->bus))
  714. return;
  715. if (amdgpu_pcie_gen2 == 0)
  716. return;
  717. if (adev->flags & AMD_IS_APU)
  718. return;
  719. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  720. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  721. return;
  722. /* todo */
  723. }
  724. static void vi_program_aspm(struct amdgpu_device *adev)
  725. {
  726. if (amdgpu_aspm == 0)
  727. return;
  728. /* todo */
  729. }
  730. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  731. bool enable)
  732. {
  733. u32 tmp;
  734. /* not necessary on CZ */
  735. if (adev->flags & AMD_IS_APU)
  736. return;
  737. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  738. if (enable)
  739. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  740. else
  741. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  742. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  743. }
  744. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  745. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  746. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  747. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  748. {
  749. if (adev->flags & AMD_IS_APU)
  750. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  751. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  752. else
  753. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  754. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  755. }
  756. static const struct amdgpu_asic_funcs vi_asic_funcs =
  757. {
  758. .read_disabled_bios = &vi_read_disabled_bios,
  759. .read_bios_from_rom = &vi_read_bios_from_rom,
  760. .detect_hw_virtualization = vi_detect_hw_virtualization,
  761. .read_register = &vi_read_register,
  762. .reset = &vi_asic_reset,
  763. .set_vga_state = &vi_vga_set_state,
  764. .get_xclk = &vi_get_xclk,
  765. .set_uvd_clocks = &vi_set_uvd_clocks,
  766. .set_vce_clocks = &vi_set_vce_clocks,
  767. };
  768. static int vi_common_early_init(void *handle)
  769. {
  770. bool smc_enabled = false;
  771. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  772. if (adev->flags & AMD_IS_APU) {
  773. adev->smc_rreg = &cz_smc_rreg;
  774. adev->smc_wreg = &cz_smc_wreg;
  775. } else {
  776. adev->smc_rreg = &vi_smc_rreg;
  777. adev->smc_wreg = &vi_smc_wreg;
  778. }
  779. adev->pcie_rreg = &vi_pcie_rreg;
  780. adev->pcie_wreg = &vi_pcie_wreg;
  781. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  782. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  783. adev->didt_rreg = &vi_didt_rreg;
  784. adev->didt_wreg = &vi_didt_wreg;
  785. adev->gc_cac_rreg = &vi_gc_cac_rreg;
  786. adev->gc_cac_wreg = &vi_gc_cac_wreg;
  787. adev->asic_funcs = &vi_asic_funcs;
  788. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  789. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  790. smc_enabled = true;
  791. adev->rev_id = vi_get_rev_id(adev);
  792. adev->external_rev_id = 0xFF;
  793. switch (adev->asic_type) {
  794. case CHIP_TOPAZ:
  795. adev->cg_flags = 0;
  796. adev->pg_flags = 0;
  797. adev->external_rev_id = 0x1;
  798. break;
  799. case CHIP_FIJI:
  800. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  801. AMD_CG_SUPPORT_GFX_MGLS |
  802. AMD_CG_SUPPORT_GFX_RLC_LS |
  803. AMD_CG_SUPPORT_GFX_CP_LS |
  804. AMD_CG_SUPPORT_GFX_CGTS |
  805. AMD_CG_SUPPORT_GFX_CGTS_LS |
  806. AMD_CG_SUPPORT_GFX_CGCG |
  807. AMD_CG_SUPPORT_GFX_CGLS |
  808. AMD_CG_SUPPORT_SDMA_MGCG |
  809. AMD_CG_SUPPORT_SDMA_LS |
  810. AMD_CG_SUPPORT_BIF_LS |
  811. AMD_CG_SUPPORT_HDP_MGCG |
  812. AMD_CG_SUPPORT_HDP_LS |
  813. AMD_CG_SUPPORT_ROM_MGCG |
  814. AMD_CG_SUPPORT_MC_MGCG |
  815. AMD_CG_SUPPORT_MC_LS |
  816. AMD_CG_SUPPORT_UVD_MGCG;
  817. adev->pg_flags = 0;
  818. adev->external_rev_id = adev->rev_id + 0x3c;
  819. break;
  820. case CHIP_TONGA:
  821. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  822. AMD_CG_SUPPORT_GFX_CGCG |
  823. AMD_CG_SUPPORT_GFX_CGLS |
  824. AMD_CG_SUPPORT_SDMA_MGCG |
  825. AMD_CG_SUPPORT_SDMA_LS |
  826. AMD_CG_SUPPORT_BIF_LS |
  827. AMD_CG_SUPPORT_HDP_MGCG |
  828. AMD_CG_SUPPORT_HDP_LS |
  829. AMD_CG_SUPPORT_ROM_MGCG |
  830. AMD_CG_SUPPORT_MC_MGCG |
  831. AMD_CG_SUPPORT_MC_LS |
  832. AMD_CG_SUPPORT_DRM_LS |
  833. AMD_CG_SUPPORT_UVD_MGCG;
  834. adev->pg_flags = 0;
  835. adev->external_rev_id = adev->rev_id + 0x14;
  836. break;
  837. case CHIP_POLARIS11:
  838. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  839. AMD_CG_SUPPORT_GFX_RLC_LS |
  840. AMD_CG_SUPPORT_GFX_CP_LS |
  841. AMD_CG_SUPPORT_GFX_CGCG |
  842. AMD_CG_SUPPORT_GFX_CGLS |
  843. AMD_CG_SUPPORT_GFX_3D_CGCG |
  844. AMD_CG_SUPPORT_GFX_3D_CGLS |
  845. AMD_CG_SUPPORT_SDMA_MGCG |
  846. AMD_CG_SUPPORT_SDMA_LS |
  847. AMD_CG_SUPPORT_BIF_MGCG |
  848. AMD_CG_SUPPORT_BIF_LS |
  849. AMD_CG_SUPPORT_HDP_MGCG |
  850. AMD_CG_SUPPORT_HDP_LS |
  851. AMD_CG_SUPPORT_ROM_MGCG |
  852. AMD_CG_SUPPORT_MC_MGCG |
  853. AMD_CG_SUPPORT_MC_LS |
  854. AMD_CG_SUPPORT_DRM_LS |
  855. AMD_CG_SUPPORT_UVD_MGCG |
  856. AMD_CG_SUPPORT_VCE_MGCG;
  857. adev->pg_flags = 0;
  858. adev->external_rev_id = adev->rev_id + 0x5A;
  859. break;
  860. case CHIP_POLARIS10:
  861. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  862. AMD_CG_SUPPORT_GFX_RLC_LS |
  863. AMD_CG_SUPPORT_GFX_CP_LS |
  864. AMD_CG_SUPPORT_GFX_CGCG |
  865. AMD_CG_SUPPORT_GFX_CGLS |
  866. AMD_CG_SUPPORT_GFX_3D_CGCG |
  867. AMD_CG_SUPPORT_GFX_3D_CGLS |
  868. AMD_CG_SUPPORT_SDMA_MGCG |
  869. AMD_CG_SUPPORT_SDMA_LS |
  870. AMD_CG_SUPPORT_BIF_MGCG |
  871. AMD_CG_SUPPORT_BIF_LS |
  872. AMD_CG_SUPPORT_HDP_MGCG |
  873. AMD_CG_SUPPORT_HDP_LS |
  874. AMD_CG_SUPPORT_ROM_MGCG |
  875. AMD_CG_SUPPORT_MC_MGCG |
  876. AMD_CG_SUPPORT_MC_LS |
  877. AMD_CG_SUPPORT_DRM_LS |
  878. AMD_CG_SUPPORT_UVD_MGCG |
  879. AMD_CG_SUPPORT_VCE_MGCG;
  880. adev->pg_flags = 0;
  881. adev->external_rev_id = adev->rev_id + 0x50;
  882. break;
  883. case CHIP_POLARIS12:
  884. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG;
  885. adev->pg_flags = 0;
  886. adev->external_rev_id = adev->rev_id + 0x64;
  887. break;
  888. case CHIP_CARRIZO:
  889. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  890. AMD_CG_SUPPORT_GFX_MGCG |
  891. AMD_CG_SUPPORT_GFX_MGLS |
  892. AMD_CG_SUPPORT_GFX_RLC_LS |
  893. AMD_CG_SUPPORT_GFX_CP_LS |
  894. AMD_CG_SUPPORT_GFX_CGTS |
  895. AMD_CG_SUPPORT_GFX_MGLS |
  896. AMD_CG_SUPPORT_GFX_CGTS_LS |
  897. AMD_CG_SUPPORT_GFX_CGCG |
  898. AMD_CG_SUPPORT_GFX_CGLS |
  899. AMD_CG_SUPPORT_BIF_LS |
  900. AMD_CG_SUPPORT_HDP_MGCG |
  901. AMD_CG_SUPPORT_HDP_LS |
  902. AMD_CG_SUPPORT_SDMA_MGCG |
  903. AMD_CG_SUPPORT_SDMA_LS |
  904. AMD_CG_SUPPORT_VCE_MGCG;
  905. /* rev0 hardware requires workarounds to support PG */
  906. adev->pg_flags = 0;
  907. if (adev->rev_id != 0x00) {
  908. adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
  909. AMD_PG_SUPPORT_GFX_SMG |
  910. AMD_PG_SUPPORT_GFX_PIPELINE |
  911. AMD_PG_SUPPORT_CP |
  912. AMD_PG_SUPPORT_UVD |
  913. AMD_PG_SUPPORT_VCE;
  914. }
  915. adev->external_rev_id = adev->rev_id + 0x1;
  916. break;
  917. case CHIP_STONEY:
  918. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  919. AMD_CG_SUPPORT_GFX_MGCG |
  920. AMD_CG_SUPPORT_GFX_MGLS |
  921. AMD_CG_SUPPORT_GFX_RLC_LS |
  922. AMD_CG_SUPPORT_GFX_CP_LS |
  923. AMD_CG_SUPPORT_GFX_CGTS |
  924. AMD_CG_SUPPORT_GFX_MGLS |
  925. AMD_CG_SUPPORT_GFX_CGTS_LS |
  926. AMD_CG_SUPPORT_GFX_CGCG |
  927. AMD_CG_SUPPORT_GFX_CGLS |
  928. AMD_CG_SUPPORT_BIF_LS |
  929. AMD_CG_SUPPORT_HDP_MGCG |
  930. AMD_CG_SUPPORT_HDP_LS |
  931. AMD_CG_SUPPORT_SDMA_MGCG |
  932. AMD_CG_SUPPORT_SDMA_LS |
  933. AMD_CG_SUPPORT_VCE_MGCG;
  934. adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
  935. AMD_PG_SUPPORT_GFX_SMG |
  936. AMD_PG_SUPPORT_GFX_PIPELINE |
  937. AMD_PG_SUPPORT_CP |
  938. AMD_PG_SUPPORT_UVD |
  939. AMD_PG_SUPPORT_VCE;
  940. adev->external_rev_id = adev->rev_id + 0x61;
  941. break;
  942. default:
  943. /* FIXME: not supported yet */
  944. return -EINVAL;
  945. }
  946. /* in early init stage, vbios code won't work */
  947. if (adev->asic_funcs->detect_hw_virtualization)
  948. amdgpu_asic_detect_hw_virtualization(adev);
  949. if (amdgpu_smc_load_fw && smc_enabled)
  950. adev->firmware.smu_load = true;
  951. amdgpu_get_pcie_info(adev);
  952. return 0;
  953. }
  954. static int vi_common_sw_init(void *handle)
  955. {
  956. return 0;
  957. }
  958. static int vi_common_sw_fini(void *handle)
  959. {
  960. return 0;
  961. }
  962. static int vi_common_hw_init(void *handle)
  963. {
  964. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  965. /* move the golden regs per IP block */
  966. vi_init_golden_registers(adev);
  967. /* enable pcie gen2/3 link */
  968. vi_pcie_gen3_enable(adev);
  969. /* enable aspm */
  970. vi_program_aspm(adev);
  971. /* enable the doorbell aperture */
  972. vi_enable_doorbell_aperture(adev, true);
  973. return 0;
  974. }
  975. static int vi_common_hw_fini(void *handle)
  976. {
  977. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  978. /* enable the doorbell aperture */
  979. vi_enable_doorbell_aperture(adev, false);
  980. return 0;
  981. }
  982. static int vi_common_suspend(void *handle)
  983. {
  984. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  985. return vi_common_hw_fini(adev);
  986. }
  987. static int vi_common_resume(void *handle)
  988. {
  989. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  990. return vi_common_hw_init(adev);
  991. }
  992. static bool vi_common_is_idle(void *handle)
  993. {
  994. return true;
  995. }
  996. static int vi_common_wait_for_idle(void *handle)
  997. {
  998. return 0;
  999. }
  1000. static int vi_common_soft_reset(void *handle)
  1001. {
  1002. return 0;
  1003. }
  1004. static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1005. bool enable)
  1006. {
  1007. uint32_t temp, data;
  1008. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1009. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
  1010. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1011. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1012. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1013. else
  1014. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1015. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1016. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1017. if (temp != data)
  1018. WREG32_PCIE(ixPCIE_CNTL2, data);
  1019. }
  1020. static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1021. bool enable)
  1022. {
  1023. uint32_t temp, data;
  1024. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1025. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  1026. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1027. else
  1028. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1029. if (temp != data)
  1030. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1031. }
  1032. static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
  1033. bool enable)
  1034. {
  1035. uint32_t temp, data;
  1036. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1037. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  1038. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1039. else
  1040. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1041. if (temp != data)
  1042. WREG32(mmHDP_MEM_POWER_LS, data);
  1043. }
  1044. static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1045. bool enable)
  1046. {
  1047. uint32_t temp, data;
  1048. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1049. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  1050. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1051. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1052. else
  1053. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1054. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1055. if (temp != data)
  1056. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1057. }
  1058. static int vi_common_set_clockgating_state_by_smu(void *handle,
  1059. enum amd_clockgating_state state)
  1060. {
  1061. uint32_t msg_id, pp_state = 0;
  1062. uint32_t pp_support_state = 0;
  1063. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1064. void *pp_handle = adev->powerplay.pp_handle;
  1065. if (adev->cg_flags & (AMD_CG_SUPPORT_MC_LS | AMD_CG_SUPPORT_MC_MGCG)) {
  1066. if (adev->cg_flags & AMD_CG_SUPPORT_MC_LS) {
  1067. pp_support_state = AMD_CG_SUPPORT_MC_LS;
  1068. pp_state = PP_STATE_LS;
  1069. }
  1070. if (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG) {
  1071. pp_support_state |= AMD_CG_SUPPORT_MC_MGCG;
  1072. pp_state |= PP_STATE_CG;
  1073. }
  1074. if (state == AMD_CG_STATE_UNGATE)
  1075. pp_state = 0;
  1076. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1077. PP_BLOCK_SYS_MC,
  1078. pp_support_state,
  1079. pp_state);
  1080. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1081. }
  1082. if (adev->cg_flags & (AMD_CG_SUPPORT_SDMA_LS | AMD_CG_SUPPORT_SDMA_MGCG)) {
  1083. if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS) {
  1084. pp_support_state = AMD_CG_SUPPORT_SDMA_LS;
  1085. pp_state = PP_STATE_LS;
  1086. }
  1087. if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG) {
  1088. pp_support_state |= AMD_CG_SUPPORT_SDMA_MGCG;
  1089. pp_state |= PP_STATE_CG;
  1090. }
  1091. if (state == AMD_CG_STATE_UNGATE)
  1092. pp_state = 0;
  1093. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1094. PP_BLOCK_SYS_SDMA,
  1095. pp_support_state,
  1096. pp_state);
  1097. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1098. }
  1099. if (adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS | AMD_CG_SUPPORT_HDP_MGCG)) {
  1100. if (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS) {
  1101. pp_support_state = AMD_CG_SUPPORT_HDP_LS;
  1102. pp_state = PP_STATE_LS;
  1103. }
  1104. if (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG) {
  1105. pp_support_state |= AMD_CG_SUPPORT_HDP_MGCG;
  1106. pp_state |= PP_STATE_CG;
  1107. }
  1108. if (state == AMD_CG_STATE_UNGATE)
  1109. pp_state = 0;
  1110. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1111. PP_BLOCK_SYS_HDP,
  1112. pp_support_state,
  1113. pp_state);
  1114. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1115. }
  1116. if (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS) {
  1117. if (state == AMD_CG_STATE_UNGATE)
  1118. pp_state = 0;
  1119. else
  1120. pp_state = PP_STATE_LS;
  1121. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1122. PP_BLOCK_SYS_BIF,
  1123. PP_STATE_SUPPORT_LS,
  1124. pp_state);
  1125. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1126. }
  1127. if (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG) {
  1128. if (state == AMD_CG_STATE_UNGATE)
  1129. pp_state = 0;
  1130. else
  1131. pp_state = PP_STATE_CG;
  1132. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1133. PP_BLOCK_SYS_BIF,
  1134. PP_STATE_SUPPORT_CG,
  1135. pp_state);
  1136. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1137. }
  1138. if (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS) {
  1139. if (state == AMD_CG_STATE_UNGATE)
  1140. pp_state = 0;
  1141. else
  1142. pp_state = PP_STATE_LS;
  1143. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1144. PP_BLOCK_SYS_DRM,
  1145. PP_STATE_SUPPORT_LS,
  1146. pp_state);
  1147. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1148. }
  1149. if (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG) {
  1150. if (state == AMD_CG_STATE_UNGATE)
  1151. pp_state = 0;
  1152. else
  1153. pp_state = PP_STATE_CG;
  1154. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1155. PP_BLOCK_SYS_ROM,
  1156. PP_STATE_SUPPORT_CG,
  1157. pp_state);
  1158. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1159. }
  1160. return 0;
  1161. }
  1162. static int vi_common_set_clockgating_state(void *handle,
  1163. enum amd_clockgating_state state)
  1164. {
  1165. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1166. switch (adev->asic_type) {
  1167. case CHIP_FIJI:
  1168. vi_update_bif_medium_grain_light_sleep(adev,
  1169. state == AMD_CG_STATE_GATE ? true : false);
  1170. vi_update_hdp_medium_grain_clock_gating(adev,
  1171. state == AMD_CG_STATE_GATE ? true : false);
  1172. vi_update_hdp_light_sleep(adev,
  1173. state == AMD_CG_STATE_GATE ? true : false);
  1174. vi_update_rom_medium_grain_clock_gating(adev,
  1175. state == AMD_CG_STATE_GATE ? true : false);
  1176. break;
  1177. case CHIP_CARRIZO:
  1178. case CHIP_STONEY:
  1179. vi_update_bif_medium_grain_light_sleep(adev,
  1180. state == AMD_CG_STATE_GATE ? true : false);
  1181. vi_update_hdp_medium_grain_clock_gating(adev,
  1182. state == AMD_CG_STATE_GATE ? true : false);
  1183. vi_update_hdp_light_sleep(adev,
  1184. state == AMD_CG_STATE_GATE ? true : false);
  1185. break;
  1186. case CHIP_TONGA:
  1187. case CHIP_POLARIS10:
  1188. case CHIP_POLARIS11:
  1189. case CHIP_POLARIS12:
  1190. vi_common_set_clockgating_state_by_smu(adev, state);
  1191. default:
  1192. break;
  1193. }
  1194. return 0;
  1195. }
  1196. static int vi_common_set_powergating_state(void *handle,
  1197. enum amd_powergating_state state)
  1198. {
  1199. return 0;
  1200. }
  1201. static const struct amd_ip_funcs vi_common_ip_funcs = {
  1202. .name = "vi_common",
  1203. .early_init = vi_common_early_init,
  1204. .late_init = NULL,
  1205. .sw_init = vi_common_sw_init,
  1206. .sw_fini = vi_common_sw_fini,
  1207. .hw_init = vi_common_hw_init,
  1208. .hw_fini = vi_common_hw_fini,
  1209. .suspend = vi_common_suspend,
  1210. .resume = vi_common_resume,
  1211. .is_idle = vi_common_is_idle,
  1212. .wait_for_idle = vi_common_wait_for_idle,
  1213. .soft_reset = vi_common_soft_reset,
  1214. .set_clockgating_state = vi_common_set_clockgating_state,
  1215. .set_powergating_state = vi_common_set_powergating_state,
  1216. };
  1217. static const struct amdgpu_ip_block_version vi_common_ip_block =
  1218. {
  1219. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1220. .major = 1,
  1221. .minor = 0,
  1222. .rev = 0,
  1223. .funcs = &vi_common_ip_funcs,
  1224. };
  1225. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1226. {
  1227. switch (adev->asic_type) {
  1228. case CHIP_TOPAZ:
  1229. /* topaz has no DCE, UVD, VCE */
  1230. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1231. amdgpu_ip_block_add(adev, &gmc_v7_4_ip_block);
  1232. amdgpu_ip_block_add(adev, &iceland_ih_ip_block);
  1233. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1234. if (adev->enable_virtual_display)
  1235. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1236. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1237. amdgpu_ip_block_add(adev, &sdma_v2_4_ip_block);
  1238. break;
  1239. case CHIP_FIJI:
  1240. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1241. amdgpu_ip_block_add(adev, &gmc_v8_5_ip_block);
  1242. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1243. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1244. if (adev->enable_virtual_display)
  1245. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1246. else
  1247. amdgpu_ip_block_add(adev, &dce_v10_1_ip_block);
  1248. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1249. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1250. amdgpu_ip_block_add(adev, &uvd_v6_0_ip_block);
  1251. amdgpu_ip_block_add(adev, &vce_v3_0_ip_block);
  1252. break;
  1253. case CHIP_TONGA:
  1254. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1255. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1256. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1257. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1258. if (adev->enable_virtual_display)
  1259. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1260. else
  1261. amdgpu_ip_block_add(adev, &dce_v10_0_ip_block);
  1262. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1263. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1264. amdgpu_ip_block_add(adev, &uvd_v5_0_ip_block);
  1265. amdgpu_ip_block_add(adev, &vce_v3_0_ip_block);
  1266. break;
  1267. case CHIP_POLARIS11:
  1268. case CHIP_POLARIS10:
  1269. case CHIP_POLARIS12:
  1270. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1271. amdgpu_ip_block_add(adev, &gmc_v8_1_ip_block);
  1272. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1273. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1274. if (adev->enable_virtual_display)
  1275. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1276. else
  1277. amdgpu_ip_block_add(adev, &dce_v11_2_ip_block);
  1278. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1279. amdgpu_ip_block_add(adev, &sdma_v3_1_ip_block);
  1280. amdgpu_ip_block_add(adev, &uvd_v6_3_ip_block);
  1281. amdgpu_ip_block_add(adev, &vce_v3_4_ip_block);
  1282. break;
  1283. case CHIP_CARRIZO:
  1284. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1285. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1286. amdgpu_ip_block_add(adev, &cz_ih_ip_block);
  1287. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1288. if (adev->enable_virtual_display)
  1289. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1290. else
  1291. amdgpu_ip_block_add(adev, &dce_v11_0_ip_block);
  1292. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1293. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1294. amdgpu_ip_block_add(adev, &uvd_v6_0_ip_block);
  1295. amdgpu_ip_block_add(adev, &vce_v3_1_ip_block);
  1296. #if defined(CONFIG_DRM_AMD_ACP)
  1297. amdgpu_ip_block_add(adev, &acp_ip_block);
  1298. #endif
  1299. break;
  1300. case CHIP_STONEY:
  1301. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1302. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1303. amdgpu_ip_block_add(adev, &cz_ih_ip_block);
  1304. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1305. if (adev->enable_virtual_display)
  1306. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1307. else
  1308. amdgpu_ip_block_add(adev, &dce_v11_0_ip_block);
  1309. amdgpu_ip_block_add(adev, &gfx_v8_1_ip_block);
  1310. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1311. amdgpu_ip_block_add(adev, &uvd_v6_2_ip_block);
  1312. amdgpu_ip_block_add(adev, &vce_v3_4_ip_block);
  1313. #if defined(CONFIG_DRM_AMD_ACP)
  1314. amdgpu_ip_block_add(adev, &acp_ip_block);
  1315. #endif
  1316. break;
  1317. default:
  1318. /* FIXME: not supported yet */
  1319. return -EINVAL;
  1320. }
  1321. return 0;
  1322. }