gfx_v8_0.c 223 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vi_structs.h"
  29. #include "vid.h"
  30. #include "amdgpu_ucode.h"
  31. #include "amdgpu_atombios.h"
  32. #include "atombios_i2c.h"
  33. #include "clearstate_vi.h"
  34. #include "gmc/gmc_8_2_d.h"
  35. #include "gmc/gmc_8_2_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "gca/gfx_8_0_enum.h"
  44. #include "dce/dce_10_0_d.h"
  45. #include "dce/dce_10_0_sh_mask.h"
  46. #include "smu/smu_7_1_3_d.h"
  47. #define GFX8_NUM_GFX_RINGS 1
  48. #define GFX8_NUM_COMPUTE_RINGS 8
  49. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  52. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  53. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  54. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  55. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  56. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  57. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  58. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  59. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  60. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  61. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  62. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  63. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  64. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  67. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  68. /* BPM SERDES CMD */
  69. #define SET_BPM_SERDES_CMD 1
  70. #define CLE_BPM_SERDES_CMD 0
  71. /* BPM Register Address*/
  72. enum {
  73. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  74. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  75. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  76. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  77. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  78. BPM_REG_FGCG_MAX
  79. };
  80. #define RLC_FormatDirectRegListLength 14
  81. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  127. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  128. {
  129. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  130. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  131. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  132. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  133. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  134. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  135. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  136. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  137. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  138. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  139. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  140. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  141. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  142. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  143. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  144. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  145. };
  146. static const u32 golden_settings_tonga_a11[] =
  147. {
  148. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  149. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  150. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  151. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  152. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  153. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  154. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  155. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  156. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  157. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  158. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  159. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  160. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  161. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  162. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  163. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  164. };
  165. static const u32 tonga_golden_common_all[] =
  166. {
  167. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  168. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  169. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  170. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  171. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  172. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  173. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  174. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  175. };
  176. static const u32 tonga_mgcg_cgcg_init[] =
  177. {
  178. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  179. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  180. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  181. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  185. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  187. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  188. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  189. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  190. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  191. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  195. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  196. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  197. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  198. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  199. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  200. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  201. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  204. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  205. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  206. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  207. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  208. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  209. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  225. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  226. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  227. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  228. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  229. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  230. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  231. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  232. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  233. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  234. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  235. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  236. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  237. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  238. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  239. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  240. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  241. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  242. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  243. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  244. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  245. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  246. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  247. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  248. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  249. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  250. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  251. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  252. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  253. };
  254. static const u32 golden_settings_polaris11_a11[] =
  255. {
  256. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  257. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  258. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  259. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  260. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  261. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  262. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  263. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  264. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  265. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  266. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  267. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  268. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  269. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  270. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  271. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  272. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  273. };
  274. static const u32 polaris11_golden_common_all[] =
  275. {
  276. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  277. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  278. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  279. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  280. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  281. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  282. };
  283. static const u32 golden_settings_polaris10_a11[] =
  284. {
  285. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  286. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  287. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  288. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  289. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  290. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  291. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  292. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  293. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  294. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  295. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  296. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  297. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  298. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  299. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  300. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  301. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  302. };
  303. static const u32 polaris10_golden_common_all[] =
  304. {
  305. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  306. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  307. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  308. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  309. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  310. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  311. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  312. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  313. };
  314. static const u32 fiji_golden_common_all[] =
  315. {
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  318. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  319. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  320. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  321. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  322. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  323. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  324. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  325. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  326. };
  327. static const u32 golden_settings_fiji_a10[] =
  328. {
  329. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  330. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  331. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  332. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  333. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  334. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  335. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  336. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  337. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  338. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  339. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  340. };
  341. static const u32 fiji_mgcg_cgcg_init[] =
  342. {
  343. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  344. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  345. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  350. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  352. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  353. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  354. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  355. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  356. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  360. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  361. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  362. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  363. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  364. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  365. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  366. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  369. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  370. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  371. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  372. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  373. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  374. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  375. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  376. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  377. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  378. };
  379. static const u32 golden_settings_iceland_a11[] =
  380. {
  381. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  382. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  383. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  384. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  385. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  386. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  387. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  388. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  389. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  390. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  391. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  392. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  393. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  394. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  395. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  396. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  397. };
  398. static const u32 iceland_golden_common_all[] =
  399. {
  400. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  401. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  402. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  403. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  404. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  405. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  406. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  407. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  408. };
  409. static const u32 iceland_mgcg_cgcg_init[] =
  410. {
  411. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  412. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  413. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  416. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  417. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  418. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  420. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  422. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  428. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  429. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  430. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  431. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  432. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  433. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  434. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  437. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  438. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  439. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  440. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  441. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  442. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  445. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  465. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  473. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  474. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  475. };
  476. static const u32 cz_golden_settings_a11[] =
  477. {
  478. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  479. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  480. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  481. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  482. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  483. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  484. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  485. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  486. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  487. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  488. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  489. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  490. };
  491. static const u32 cz_golden_common_all[] =
  492. {
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  495. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  496. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  497. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  498. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  499. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  500. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  501. };
  502. static const u32 cz_mgcg_cgcg_init[] =
  503. {
  504. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  505. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  506. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  507. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  513. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  514. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  515. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  516. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  517. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  518. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  521. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  522. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  523. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  524. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  525. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  526. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  530. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  531. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  532. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  533. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  534. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  535. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  536. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  537. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  538. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  539. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  540. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  541. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  542. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  543. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  544. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  545. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  546. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  547. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  548. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  549. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  550. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  551. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  552. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  553. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  554. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  555. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  556. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  557. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  558. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  559. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  560. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  561. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  562. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  563. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  564. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  565. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  566. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  567. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  568. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  569. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  570. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  571. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  572. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  573. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  574. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  575. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  576. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  577. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  578. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  579. };
  580. static const u32 stoney_golden_settings_a11[] =
  581. {
  582. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  583. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  584. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  585. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  586. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  587. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  588. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  589. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  590. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  591. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  592. };
  593. static const u32 stoney_golden_common_all[] =
  594. {
  595. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  596. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  597. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  598. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  599. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  600. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  601. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  602. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  603. };
  604. static const u32 stoney_mgcg_cgcg_init[] =
  605. {
  606. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  607. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  608. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  609. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  610. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  611. };
  612. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  613. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  614. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  615. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  616. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  617. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  618. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  619. {
  620. switch (adev->asic_type) {
  621. case CHIP_TOPAZ:
  622. amdgpu_program_register_sequence(adev,
  623. iceland_mgcg_cgcg_init,
  624. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  625. amdgpu_program_register_sequence(adev,
  626. golden_settings_iceland_a11,
  627. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  628. amdgpu_program_register_sequence(adev,
  629. iceland_golden_common_all,
  630. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  631. break;
  632. case CHIP_FIJI:
  633. amdgpu_program_register_sequence(adev,
  634. fiji_mgcg_cgcg_init,
  635. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  636. amdgpu_program_register_sequence(adev,
  637. golden_settings_fiji_a10,
  638. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  639. amdgpu_program_register_sequence(adev,
  640. fiji_golden_common_all,
  641. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  642. break;
  643. case CHIP_TONGA:
  644. amdgpu_program_register_sequence(adev,
  645. tonga_mgcg_cgcg_init,
  646. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  647. amdgpu_program_register_sequence(adev,
  648. golden_settings_tonga_a11,
  649. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  650. amdgpu_program_register_sequence(adev,
  651. tonga_golden_common_all,
  652. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  653. break;
  654. case CHIP_POLARIS11:
  655. case CHIP_POLARIS12:
  656. amdgpu_program_register_sequence(adev,
  657. golden_settings_polaris11_a11,
  658. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  659. amdgpu_program_register_sequence(adev,
  660. polaris11_golden_common_all,
  661. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  662. break;
  663. case CHIP_POLARIS10:
  664. amdgpu_program_register_sequence(adev,
  665. golden_settings_polaris10_a11,
  666. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  667. amdgpu_program_register_sequence(adev,
  668. polaris10_golden_common_all,
  669. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  670. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  671. if (adev->pdev->revision == 0xc7 &&
  672. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  673. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  674. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  675. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  676. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  677. }
  678. break;
  679. case CHIP_CARRIZO:
  680. amdgpu_program_register_sequence(adev,
  681. cz_mgcg_cgcg_init,
  682. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  683. amdgpu_program_register_sequence(adev,
  684. cz_golden_settings_a11,
  685. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  686. amdgpu_program_register_sequence(adev,
  687. cz_golden_common_all,
  688. (const u32)ARRAY_SIZE(cz_golden_common_all));
  689. break;
  690. case CHIP_STONEY:
  691. amdgpu_program_register_sequence(adev,
  692. stoney_mgcg_cgcg_init,
  693. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  694. amdgpu_program_register_sequence(adev,
  695. stoney_golden_settings_a11,
  696. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  697. amdgpu_program_register_sequence(adev,
  698. stoney_golden_common_all,
  699. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  700. break;
  701. default:
  702. break;
  703. }
  704. }
  705. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  706. {
  707. int i;
  708. adev->gfx.scratch.num_reg = 7;
  709. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  710. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  711. adev->gfx.scratch.free[i] = true;
  712. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  713. }
  714. }
  715. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  716. {
  717. struct amdgpu_device *adev = ring->adev;
  718. uint32_t scratch;
  719. uint32_t tmp = 0;
  720. unsigned i;
  721. int r;
  722. r = amdgpu_gfx_scratch_get(adev, &scratch);
  723. if (r) {
  724. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  725. return r;
  726. }
  727. WREG32(scratch, 0xCAFEDEAD);
  728. r = amdgpu_ring_alloc(ring, 3);
  729. if (r) {
  730. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  731. ring->idx, r);
  732. amdgpu_gfx_scratch_free(adev, scratch);
  733. return r;
  734. }
  735. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  736. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  737. amdgpu_ring_write(ring, 0xDEADBEEF);
  738. amdgpu_ring_commit(ring);
  739. for (i = 0; i < adev->usec_timeout; i++) {
  740. tmp = RREG32(scratch);
  741. if (tmp == 0xDEADBEEF)
  742. break;
  743. DRM_UDELAY(1);
  744. }
  745. if (i < adev->usec_timeout) {
  746. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  747. ring->idx, i);
  748. } else {
  749. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  750. ring->idx, scratch, tmp);
  751. r = -EINVAL;
  752. }
  753. amdgpu_gfx_scratch_free(adev, scratch);
  754. return r;
  755. }
  756. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  757. {
  758. struct amdgpu_device *adev = ring->adev;
  759. struct amdgpu_ib ib;
  760. struct dma_fence *f = NULL;
  761. uint32_t scratch;
  762. uint32_t tmp = 0;
  763. long r;
  764. r = amdgpu_gfx_scratch_get(adev, &scratch);
  765. if (r) {
  766. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  767. return r;
  768. }
  769. WREG32(scratch, 0xCAFEDEAD);
  770. memset(&ib, 0, sizeof(ib));
  771. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  772. if (r) {
  773. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  774. goto err1;
  775. }
  776. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  777. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  778. ib.ptr[2] = 0xDEADBEEF;
  779. ib.length_dw = 3;
  780. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  781. if (r)
  782. goto err2;
  783. r = dma_fence_wait_timeout(f, false, timeout);
  784. if (r == 0) {
  785. DRM_ERROR("amdgpu: IB test timed out.\n");
  786. r = -ETIMEDOUT;
  787. goto err2;
  788. } else if (r < 0) {
  789. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  790. goto err2;
  791. }
  792. tmp = RREG32(scratch);
  793. if (tmp == 0xDEADBEEF) {
  794. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  795. r = 0;
  796. } else {
  797. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  798. scratch, tmp);
  799. r = -EINVAL;
  800. }
  801. err2:
  802. amdgpu_ib_free(adev, &ib, NULL);
  803. dma_fence_put(f);
  804. err1:
  805. amdgpu_gfx_scratch_free(adev, scratch);
  806. return r;
  807. }
  808. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  809. release_firmware(adev->gfx.pfp_fw);
  810. adev->gfx.pfp_fw = NULL;
  811. release_firmware(adev->gfx.me_fw);
  812. adev->gfx.me_fw = NULL;
  813. release_firmware(adev->gfx.ce_fw);
  814. adev->gfx.ce_fw = NULL;
  815. release_firmware(adev->gfx.rlc_fw);
  816. adev->gfx.rlc_fw = NULL;
  817. release_firmware(adev->gfx.mec_fw);
  818. adev->gfx.mec_fw = NULL;
  819. if ((adev->asic_type != CHIP_STONEY) &&
  820. (adev->asic_type != CHIP_TOPAZ))
  821. release_firmware(adev->gfx.mec2_fw);
  822. adev->gfx.mec2_fw = NULL;
  823. kfree(adev->gfx.rlc.register_list_format);
  824. }
  825. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  826. {
  827. const char *chip_name;
  828. char fw_name[30];
  829. int err;
  830. struct amdgpu_firmware_info *info = NULL;
  831. const struct common_firmware_header *header = NULL;
  832. const struct gfx_firmware_header_v1_0 *cp_hdr;
  833. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  834. unsigned int *tmp = NULL, i;
  835. DRM_DEBUG("\n");
  836. switch (adev->asic_type) {
  837. case CHIP_TOPAZ:
  838. chip_name = "topaz";
  839. break;
  840. case CHIP_TONGA:
  841. chip_name = "tonga";
  842. break;
  843. case CHIP_CARRIZO:
  844. chip_name = "carrizo";
  845. break;
  846. case CHIP_FIJI:
  847. chip_name = "fiji";
  848. break;
  849. case CHIP_POLARIS11:
  850. chip_name = "polaris11";
  851. break;
  852. case CHIP_POLARIS10:
  853. chip_name = "polaris10";
  854. break;
  855. case CHIP_POLARIS12:
  856. chip_name = "polaris12";
  857. break;
  858. case CHIP_STONEY:
  859. chip_name = "stoney";
  860. break;
  861. default:
  862. BUG();
  863. }
  864. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  865. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  866. if (err)
  867. goto out;
  868. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  869. if (err)
  870. goto out;
  871. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  872. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  873. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  874. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  875. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  876. if (err)
  877. goto out;
  878. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  879. if (err)
  880. goto out;
  881. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  882. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  883. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  884. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  885. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  886. if (err)
  887. goto out;
  888. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  889. if (err)
  890. goto out;
  891. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  892. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  893. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  894. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  895. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  896. if (err)
  897. goto out;
  898. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  899. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  900. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  901. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  902. adev->gfx.rlc.save_and_restore_offset =
  903. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  904. adev->gfx.rlc.clear_state_descriptor_offset =
  905. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  906. adev->gfx.rlc.avail_scratch_ram_locations =
  907. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  908. adev->gfx.rlc.reg_restore_list_size =
  909. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  910. adev->gfx.rlc.reg_list_format_start =
  911. le32_to_cpu(rlc_hdr->reg_list_format_start);
  912. adev->gfx.rlc.reg_list_format_separate_start =
  913. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  914. adev->gfx.rlc.starting_offsets_start =
  915. le32_to_cpu(rlc_hdr->starting_offsets_start);
  916. adev->gfx.rlc.reg_list_format_size_bytes =
  917. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  918. adev->gfx.rlc.reg_list_size_bytes =
  919. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  920. adev->gfx.rlc.register_list_format =
  921. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  922. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  923. if (!adev->gfx.rlc.register_list_format) {
  924. err = -ENOMEM;
  925. goto out;
  926. }
  927. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  928. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  929. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  930. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  931. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  932. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  933. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  934. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  935. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  936. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  937. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  938. if (err)
  939. goto out;
  940. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  941. if (err)
  942. goto out;
  943. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  944. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  945. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  946. if ((adev->asic_type != CHIP_STONEY) &&
  947. (adev->asic_type != CHIP_TOPAZ)) {
  948. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  949. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  950. if (!err) {
  951. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  952. if (err)
  953. goto out;
  954. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  955. adev->gfx.mec2_fw->data;
  956. adev->gfx.mec2_fw_version =
  957. le32_to_cpu(cp_hdr->header.ucode_version);
  958. adev->gfx.mec2_feature_version =
  959. le32_to_cpu(cp_hdr->ucode_feature_version);
  960. } else {
  961. err = 0;
  962. adev->gfx.mec2_fw = NULL;
  963. }
  964. }
  965. if (adev->firmware.smu_load) {
  966. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  967. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  968. info->fw = adev->gfx.pfp_fw;
  969. header = (const struct common_firmware_header *)info->fw->data;
  970. adev->firmware.fw_size +=
  971. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  972. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  973. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  974. info->fw = adev->gfx.me_fw;
  975. header = (const struct common_firmware_header *)info->fw->data;
  976. adev->firmware.fw_size +=
  977. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  978. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  979. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  980. info->fw = adev->gfx.ce_fw;
  981. header = (const struct common_firmware_header *)info->fw->data;
  982. adev->firmware.fw_size +=
  983. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  984. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  985. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  986. info->fw = adev->gfx.rlc_fw;
  987. header = (const struct common_firmware_header *)info->fw->data;
  988. adev->firmware.fw_size +=
  989. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  990. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  991. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  992. info->fw = adev->gfx.mec_fw;
  993. header = (const struct common_firmware_header *)info->fw->data;
  994. adev->firmware.fw_size +=
  995. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  996. /* we need account JT in */
  997. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  998. adev->firmware.fw_size +=
  999. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1000. if (amdgpu_sriov_vf(adev)) {
  1001. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1002. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1003. info->fw = adev->gfx.mec_fw;
  1004. adev->firmware.fw_size +=
  1005. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1006. }
  1007. if (adev->gfx.mec2_fw) {
  1008. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1009. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1010. info->fw = adev->gfx.mec2_fw;
  1011. header = (const struct common_firmware_header *)info->fw->data;
  1012. adev->firmware.fw_size +=
  1013. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1014. }
  1015. }
  1016. out:
  1017. if (err) {
  1018. dev_err(adev->dev,
  1019. "gfx8: Failed to load firmware \"%s\"\n",
  1020. fw_name);
  1021. release_firmware(adev->gfx.pfp_fw);
  1022. adev->gfx.pfp_fw = NULL;
  1023. release_firmware(adev->gfx.me_fw);
  1024. adev->gfx.me_fw = NULL;
  1025. release_firmware(adev->gfx.ce_fw);
  1026. adev->gfx.ce_fw = NULL;
  1027. release_firmware(adev->gfx.rlc_fw);
  1028. adev->gfx.rlc_fw = NULL;
  1029. release_firmware(adev->gfx.mec_fw);
  1030. adev->gfx.mec_fw = NULL;
  1031. release_firmware(adev->gfx.mec2_fw);
  1032. adev->gfx.mec2_fw = NULL;
  1033. }
  1034. return err;
  1035. }
  1036. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1037. volatile u32 *buffer)
  1038. {
  1039. u32 count = 0, i;
  1040. const struct cs_section_def *sect = NULL;
  1041. const struct cs_extent_def *ext = NULL;
  1042. if (adev->gfx.rlc.cs_data == NULL)
  1043. return;
  1044. if (buffer == NULL)
  1045. return;
  1046. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1047. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1048. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1049. buffer[count++] = cpu_to_le32(0x80000000);
  1050. buffer[count++] = cpu_to_le32(0x80000000);
  1051. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1052. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1053. if (sect->id == SECT_CONTEXT) {
  1054. buffer[count++] =
  1055. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1056. buffer[count++] = cpu_to_le32(ext->reg_index -
  1057. PACKET3_SET_CONTEXT_REG_START);
  1058. for (i = 0; i < ext->reg_count; i++)
  1059. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1060. } else {
  1061. return;
  1062. }
  1063. }
  1064. }
  1065. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1066. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1067. PACKET3_SET_CONTEXT_REG_START);
  1068. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1069. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1070. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1071. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1072. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1073. buffer[count++] = cpu_to_le32(0);
  1074. }
  1075. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1076. {
  1077. const __le32 *fw_data;
  1078. volatile u32 *dst_ptr;
  1079. int me, i, max_me = 4;
  1080. u32 bo_offset = 0;
  1081. u32 table_offset, table_size;
  1082. if (adev->asic_type == CHIP_CARRIZO)
  1083. max_me = 5;
  1084. /* write the cp table buffer */
  1085. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1086. for (me = 0; me < max_me; me++) {
  1087. if (me == 0) {
  1088. const struct gfx_firmware_header_v1_0 *hdr =
  1089. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1090. fw_data = (const __le32 *)
  1091. (adev->gfx.ce_fw->data +
  1092. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1093. table_offset = le32_to_cpu(hdr->jt_offset);
  1094. table_size = le32_to_cpu(hdr->jt_size);
  1095. } else if (me == 1) {
  1096. const struct gfx_firmware_header_v1_0 *hdr =
  1097. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1098. fw_data = (const __le32 *)
  1099. (adev->gfx.pfp_fw->data +
  1100. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1101. table_offset = le32_to_cpu(hdr->jt_offset);
  1102. table_size = le32_to_cpu(hdr->jt_size);
  1103. } else if (me == 2) {
  1104. const struct gfx_firmware_header_v1_0 *hdr =
  1105. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1106. fw_data = (const __le32 *)
  1107. (adev->gfx.me_fw->data +
  1108. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1109. table_offset = le32_to_cpu(hdr->jt_offset);
  1110. table_size = le32_to_cpu(hdr->jt_size);
  1111. } else if (me == 3) {
  1112. const struct gfx_firmware_header_v1_0 *hdr =
  1113. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1114. fw_data = (const __le32 *)
  1115. (adev->gfx.mec_fw->data +
  1116. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1117. table_offset = le32_to_cpu(hdr->jt_offset);
  1118. table_size = le32_to_cpu(hdr->jt_size);
  1119. } else if (me == 4) {
  1120. const struct gfx_firmware_header_v1_0 *hdr =
  1121. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1122. fw_data = (const __le32 *)
  1123. (adev->gfx.mec2_fw->data +
  1124. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1125. table_offset = le32_to_cpu(hdr->jt_offset);
  1126. table_size = le32_to_cpu(hdr->jt_size);
  1127. }
  1128. for (i = 0; i < table_size; i ++) {
  1129. dst_ptr[bo_offset + i] =
  1130. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1131. }
  1132. bo_offset += table_size;
  1133. }
  1134. }
  1135. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1136. {
  1137. int r;
  1138. /* clear state block */
  1139. if (adev->gfx.rlc.clear_state_obj) {
  1140. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1141. if (unlikely(r != 0))
  1142. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1143. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1144. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1145. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1146. adev->gfx.rlc.clear_state_obj = NULL;
  1147. }
  1148. /* jump table block */
  1149. if (adev->gfx.rlc.cp_table_obj) {
  1150. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1151. if (unlikely(r != 0))
  1152. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1153. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1154. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1155. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1156. adev->gfx.rlc.cp_table_obj = NULL;
  1157. }
  1158. }
  1159. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1160. {
  1161. volatile u32 *dst_ptr;
  1162. u32 dws;
  1163. const struct cs_section_def *cs_data;
  1164. int r;
  1165. adev->gfx.rlc.cs_data = vi_cs_data;
  1166. cs_data = adev->gfx.rlc.cs_data;
  1167. if (cs_data) {
  1168. /* clear state block */
  1169. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1170. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1171. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1172. AMDGPU_GEM_DOMAIN_VRAM,
  1173. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1174. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1175. NULL, NULL,
  1176. &adev->gfx.rlc.clear_state_obj);
  1177. if (r) {
  1178. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1179. gfx_v8_0_rlc_fini(adev);
  1180. return r;
  1181. }
  1182. }
  1183. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1184. if (unlikely(r != 0)) {
  1185. gfx_v8_0_rlc_fini(adev);
  1186. return r;
  1187. }
  1188. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1189. &adev->gfx.rlc.clear_state_gpu_addr);
  1190. if (r) {
  1191. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1192. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1193. gfx_v8_0_rlc_fini(adev);
  1194. return r;
  1195. }
  1196. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1197. if (r) {
  1198. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1199. gfx_v8_0_rlc_fini(adev);
  1200. return r;
  1201. }
  1202. /* set up the cs buffer */
  1203. dst_ptr = adev->gfx.rlc.cs_ptr;
  1204. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1205. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1206. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1207. }
  1208. if ((adev->asic_type == CHIP_CARRIZO) ||
  1209. (adev->asic_type == CHIP_STONEY)) {
  1210. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1211. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1212. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1213. AMDGPU_GEM_DOMAIN_VRAM,
  1214. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1215. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1216. NULL, NULL,
  1217. &adev->gfx.rlc.cp_table_obj);
  1218. if (r) {
  1219. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1220. return r;
  1221. }
  1222. }
  1223. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1224. if (unlikely(r != 0)) {
  1225. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1226. return r;
  1227. }
  1228. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1229. &adev->gfx.rlc.cp_table_gpu_addr);
  1230. if (r) {
  1231. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1232. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1233. return r;
  1234. }
  1235. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1236. if (r) {
  1237. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1238. return r;
  1239. }
  1240. cz_init_cp_jump_table(adev);
  1241. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1242. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1243. }
  1244. return 0;
  1245. }
  1246. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1247. {
  1248. int r;
  1249. if (adev->gfx.mec.hpd_eop_obj) {
  1250. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1251. if (unlikely(r != 0))
  1252. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1253. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1254. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1255. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1256. adev->gfx.mec.hpd_eop_obj = NULL;
  1257. }
  1258. }
  1259. #define MEC_HPD_SIZE 2048
  1260. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1261. {
  1262. int r;
  1263. u32 *hpd;
  1264. /*
  1265. * we assign only 1 pipe because all other pipes will
  1266. * be handled by KFD
  1267. */
  1268. adev->gfx.mec.num_mec = 1;
  1269. adev->gfx.mec.num_pipe = 1;
  1270. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1271. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1272. r = amdgpu_bo_create(adev,
  1273. adev->gfx.mec.num_queue * MEC_HPD_SIZE,
  1274. PAGE_SIZE, true,
  1275. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1276. &adev->gfx.mec.hpd_eop_obj);
  1277. if (r) {
  1278. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1279. return r;
  1280. }
  1281. }
  1282. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1283. if (unlikely(r != 0)) {
  1284. gfx_v8_0_mec_fini(adev);
  1285. return r;
  1286. }
  1287. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1288. &adev->gfx.mec.hpd_eop_gpu_addr);
  1289. if (r) {
  1290. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1291. gfx_v8_0_mec_fini(adev);
  1292. return r;
  1293. }
  1294. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1295. if (r) {
  1296. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1297. gfx_v8_0_mec_fini(adev);
  1298. return r;
  1299. }
  1300. memset(hpd, 0, adev->gfx.mec.num_queue * MEC_HPD_SIZE);
  1301. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1302. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1303. return 0;
  1304. }
  1305. static const u32 vgpr_init_compute_shader[] =
  1306. {
  1307. 0x7e000209, 0x7e020208,
  1308. 0x7e040207, 0x7e060206,
  1309. 0x7e080205, 0x7e0a0204,
  1310. 0x7e0c0203, 0x7e0e0202,
  1311. 0x7e100201, 0x7e120200,
  1312. 0x7e140209, 0x7e160208,
  1313. 0x7e180207, 0x7e1a0206,
  1314. 0x7e1c0205, 0x7e1e0204,
  1315. 0x7e200203, 0x7e220202,
  1316. 0x7e240201, 0x7e260200,
  1317. 0x7e280209, 0x7e2a0208,
  1318. 0x7e2c0207, 0x7e2e0206,
  1319. 0x7e300205, 0x7e320204,
  1320. 0x7e340203, 0x7e360202,
  1321. 0x7e380201, 0x7e3a0200,
  1322. 0x7e3c0209, 0x7e3e0208,
  1323. 0x7e400207, 0x7e420206,
  1324. 0x7e440205, 0x7e460204,
  1325. 0x7e480203, 0x7e4a0202,
  1326. 0x7e4c0201, 0x7e4e0200,
  1327. 0x7e500209, 0x7e520208,
  1328. 0x7e540207, 0x7e560206,
  1329. 0x7e580205, 0x7e5a0204,
  1330. 0x7e5c0203, 0x7e5e0202,
  1331. 0x7e600201, 0x7e620200,
  1332. 0x7e640209, 0x7e660208,
  1333. 0x7e680207, 0x7e6a0206,
  1334. 0x7e6c0205, 0x7e6e0204,
  1335. 0x7e700203, 0x7e720202,
  1336. 0x7e740201, 0x7e760200,
  1337. 0x7e780209, 0x7e7a0208,
  1338. 0x7e7c0207, 0x7e7e0206,
  1339. 0xbf8a0000, 0xbf810000,
  1340. };
  1341. static const u32 sgpr_init_compute_shader[] =
  1342. {
  1343. 0xbe8a0100, 0xbe8c0102,
  1344. 0xbe8e0104, 0xbe900106,
  1345. 0xbe920108, 0xbe940100,
  1346. 0xbe960102, 0xbe980104,
  1347. 0xbe9a0106, 0xbe9c0108,
  1348. 0xbe9e0100, 0xbea00102,
  1349. 0xbea20104, 0xbea40106,
  1350. 0xbea60108, 0xbea80100,
  1351. 0xbeaa0102, 0xbeac0104,
  1352. 0xbeae0106, 0xbeb00108,
  1353. 0xbeb20100, 0xbeb40102,
  1354. 0xbeb60104, 0xbeb80106,
  1355. 0xbeba0108, 0xbebc0100,
  1356. 0xbebe0102, 0xbec00104,
  1357. 0xbec20106, 0xbec40108,
  1358. 0xbec60100, 0xbec80102,
  1359. 0xbee60004, 0xbee70005,
  1360. 0xbeea0006, 0xbeeb0007,
  1361. 0xbee80008, 0xbee90009,
  1362. 0xbefc0000, 0xbf8a0000,
  1363. 0xbf810000, 0x00000000,
  1364. };
  1365. static const u32 vgpr_init_regs[] =
  1366. {
  1367. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1368. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1369. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1370. mmCOMPUTE_NUM_THREAD_Y, 1,
  1371. mmCOMPUTE_NUM_THREAD_Z, 1,
  1372. mmCOMPUTE_PGM_RSRC2, 20,
  1373. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1374. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1375. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1376. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1377. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1378. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1379. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1380. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1381. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1382. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1383. };
  1384. static const u32 sgpr1_init_regs[] =
  1385. {
  1386. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1387. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1388. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1389. mmCOMPUTE_NUM_THREAD_Y, 1,
  1390. mmCOMPUTE_NUM_THREAD_Z, 1,
  1391. mmCOMPUTE_PGM_RSRC2, 20,
  1392. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1393. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1394. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1395. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1396. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1397. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1398. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1399. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1400. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1401. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1402. };
  1403. static const u32 sgpr2_init_regs[] =
  1404. {
  1405. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1406. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1407. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1408. mmCOMPUTE_NUM_THREAD_Y, 1,
  1409. mmCOMPUTE_NUM_THREAD_Z, 1,
  1410. mmCOMPUTE_PGM_RSRC2, 20,
  1411. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1412. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1413. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1414. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1415. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1416. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1417. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1418. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1419. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1420. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1421. };
  1422. static const u32 sec_ded_counter_registers[] =
  1423. {
  1424. mmCPC_EDC_ATC_CNT,
  1425. mmCPC_EDC_SCRATCH_CNT,
  1426. mmCPC_EDC_UCODE_CNT,
  1427. mmCPF_EDC_ATC_CNT,
  1428. mmCPF_EDC_ROQ_CNT,
  1429. mmCPF_EDC_TAG_CNT,
  1430. mmCPG_EDC_ATC_CNT,
  1431. mmCPG_EDC_DMA_CNT,
  1432. mmCPG_EDC_TAG_CNT,
  1433. mmDC_EDC_CSINVOC_CNT,
  1434. mmDC_EDC_RESTORE_CNT,
  1435. mmDC_EDC_STATE_CNT,
  1436. mmGDS_EDC_CNT,
  1437. mmGDS_EDC_GRBM_CNT,
  1438. mmGDS_EDC_OA_DED,
  1439. mmSPI_EDC_CNT,
  1440. mmSQC_ATC_EDC_GATCL1_CNT,
  1441. mmSQC_EDC_CNT,
  1442. mmSQ_EDC_DED_CNT,
  1443. mmSQ_EDC_INFO,
  1444. mmSQ_EDC_SEC_CNT,
  1445. mmTCC_EDC_CNT,
  1446. mmTCP_ATC_EDC_GATCL1_CNT,
  1447. mmTCP_EDC_CNT,
  1448. mmTD_EDC_CNT
  1449. };
  1450. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1451. {
  1452. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1453. struct amdgpu_ib ib;
  1454. struct dma_fence *f = NULL;
  1455. int r, i;
  1456. u32 tmp;
  1457. unsigned total_size, vgpr_offset, sgpr_offset;
  1458. u64 gpu_addr;
  1459. /* only supported on CZ */
  1460. if (adev->asic_type != CHIP_CARRIZO)
  1461. return 0;
  1462. /* bail if the compute ring is not ready */
  1463. if (!ring->ready)
  1464. return 0;
  1465. tmp = RREG32(mmGB_EDC_MODE);
  1466. WREG32(mmGB_EDC_MODE, 0);
  1467. total_size =
  1468. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1469. total_size +=
  1470. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1471. total_size +=
  1472. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1473. total_size = ALIGN(total_size, 256);
  1474. vgpr_offset = total_size;
  1475. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1476. sgpr_offset = total_size;
  1477. total_size += sizeof(sgpr_init_compute_shader);
  1478. /* allocate an indirect buffer to put the commands in */
  1479. memset(&ib, 0, sizeof(ib));
  1480. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1481. if (r) {
  1482. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1483. return r;
  1484. }
  1485. /* load the compute shaders */
  1486. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1487. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1488. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1489. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1490. /* init the ib length to 0 */
  1491. ib.length_dw = 0;
  1492. /* VGPR */
  1493. /* write the register state for the compute dispatch */
  1494. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1495. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1496. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1497. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1498. }
  1499. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1500. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1501. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1502. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1503. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1504. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1505. /* write dispatch packet */
  1506. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1507. ib.ptr[ib.length_dw++] = 8; /* x */
  1508. ib.ptr[ib.length_dw++] = 1; /* y */
  1509. ib.ptr[ib.length_dw++] = 1; /* z */
  1510. ib.ptr[ib.length_dw++] =
  1511. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1512. /* write CS partial flush packet */
  1513. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1514. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1515. /* SGPR1 */
  1516. /* write the register state for the compute dispatch */
  1517. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1518. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1519. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1520. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1521. }
  1522. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1523. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1524. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1525. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1526. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1527. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1528. /* write dispatch packet */
  1529. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1530. ib.ptr[ib.length_dw++] = 8; /* x */
  1531. ib.ptr[ib.length_dw++] = 1; /* y */
  1532. ib.ptr[ib.length_dw++] = 1; /* z */
  1533. ib.ptr[ib.length_dw++] =
  1534. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1535. /* write CS partial flush packet */
  1536. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1537. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1538. /* SGPR2 */
  1539. /* write the register state for the compute dispatch */
  1540. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1541. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1542. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1543. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1544. }
  1545. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1546. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1547. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1548. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1549. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1550. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1551. /* write dispatch packet */
  1552. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1553. ib.ptr[ib.length_dw++] = 8; /* x */
  1554. ib.ptr[ib.length_dw++] = 1; /* y */
  1555. ib.ptr[ib.length_dw++] = 1; /* z */
  1556. ib.ptr[ib.length_dw++] =
  1557. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1558. /* write CS partial flush packet */
  1559. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1560. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1561. /* shedule the ib on the ring */
  1562. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1563. if (r) {
  1564. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1565. goto fail;
  1566. }
  1567. /* wait for the GPU to finish processing the IB */
  1568. r = dma_fence_wait(f, false);
  1569. if (r) {
  1570. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1571. goto fail;
  1572. }
  1573. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1574. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1575. WREG32(mmGB_EDC_MODE, tmp);
  1576. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1577. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1578. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1579. /* read back registers to clear the counters */
  1580. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1581. RREG32(sec_ded_counter_registers[i]);
  1582. fail:
  1583. amdgpu_ib_free(adev, &ib, NULL);
  1584. dma_fence_put(f);
  1585. return r;
  1586. }
  1587. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1588. {
  1589. u32 gb_addr_config;
  1590. u32 mc_shared_chmap, mc_arb_ramcfg;
  1591. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1592. u32 tmp;
  1593. int ret;
  1594. switch (adev->asic_type) {
  1595. case CHIP_TOPAZ:
  1596. adev->gfx.config.max_shader_engines = 1;
  1597. adev->gfx.config.max_tile_pipes = 2;
  1598. adev->gfx.config.max_cu_per_sh = 6;
  1599. adev->gfx.config.max_sh_per_se = 1;
  1600. adev->gfx.config.max_backends_per_se = 2;
  1601. adev->gfx.config.max_texture_channel_caches = 2;
  1602. adev->gfx.config.max_gprs = 256;
  1603. adev->gfx.config.max_gs_threads = 32;
  1604. adev->gfx.config.max_hw_contexts = 8;
  1605. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1606. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1607. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1608. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1609. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1610. break;
  1611. case CHIP_FIJI:
  1612. adev->gfx.config.max_shader_engines = 4;
  1613. adev->gfx.config.max_tile_pipes = 16;
  1614. adev->gfx.config.max_cu_per_sh = 16;
  1615. adev->gfx.config.max_sh_per_se = 1;
  1616. adev->gfx.config.max_backends_per_se = 4;
  1617. adev->gfx.config.max_texture_channel_caches = 16;
  1618. adev->gfx.config.max_gprs = 256;
  1619. adev->gfx.config.max_gs_threads = 32;
  1620. adev->gfx.config.max_hw_contexts = 8;
  1621. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1622. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1623. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1624. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1625. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1626. break;
  1627. case CHIP_POLARIS11:
  1628. case CHIP_POLARIS12:
  1629. ret = amdgpu_atombios_get_gfx_info(adev);
  1630. if (ret)
  1631. return ret;
  1632. adev->gfx.config.max_gprs = 256;
  1633. adev->gfx.config.max_gs_threads = 32;
  1634. adev->gfx.config.max_hw_contexts = 8;
  1635. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1636. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1637. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1638. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1639. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1640. break;
  1641. case CHIP_POLARIS10:
  1642. ret = amdgpu_atombios_get_gfx_info(adev);
  1643. if (ret)
  1644. return ret;
  1645. adev->gfx.config.max_gprs = 256;
  1646. adev->gfx.config.max_gs_threads = 32;
  1647. adev->gfx.config.max_hw_contexts = 8;
  1648. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1649. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1650. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1651. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1652. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1653. break;
  1654. case CHIP_TONGA:
  1655. adev->gfx.config.max_shader_engines = 4;
  1656. adev->gfx.config.max_tile_pipes = 8;
  1657. adev->gfx.config.max_cu_per_sh = 8;
  1658. adev->gfx.config.max_sh_per_se = 1;
  1659. adev->gfx.config.max_backends_per_se = 2;
  1660. adev->gfx.config.max_texture_channel_caches = 8;
  1661. adev->gfx.config.max_gprs = 256;
  1662. adev->gfx.config.max_gs_threads = 32;
  1663. adev->gfx.config.max_hw_contexts = 8;
  1664. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1665. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1666. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1667. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1668. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1669. break;
  1670. case CHIP_CARRIZO:
  1671. adev->gfx.config.max_shader_engines = 1;
  1672. adev->gfx.config.max_tile_pipes = 2;
  1673. adev->gfx.config.max_sh_per_se = 1;
  1674. adev->gfx.config.max_backends_per_se = 2;
  1675. switch (adev->pdev->revision) {
  1676. case 0xc4:
  1677. case 0x84:
  1678. case 0xc8:
  1679. case 0xcc:
  1680. case 0xe1:
  1681. case 0xe3:
  1682. /* B10 */
  1683. adev->gfx.config.max_cu_per_sh = 8;
  1684. break;
  1685. case 0xc5:
  1686. case 0x81:
  1687. case 0x85:
  1688. case 0xc9:
  1689. case 0xcd:
  1690. case 0xe2:
  1691. case 0xe4:
  1692. /* B8 */
  1693. adev->gfx.config.max_cu_per_sh = 6;
  1694. break;
  1695. case 0xc6:
  1696. case 0xca:
  1697. case 0xce:
  1698. case 0x88:
  1699. /* B6 */
  1700. adev->gfx.config.max_cu_per_sh = 6;
  1701. break;
  1702. case 0xc7:
  1703. case 0x87:
  1704. case 0xcb:
  1705. case 0xe5:
  1706. case 0x89:
  1707. default:
  1708. /* B4 */
  1709. adev->gfx.config.max_cu_per_sh = 4;
  1710. break;
  1711. }
  1712. adev->gfx.config.max_texture_channel_caches = 2;
  1713. adev->gfx.config.max_gprs = 256;
  1714. adev->gfx.config.max_gs_threads = 32;
  1715. adev->gfx.config.max_hw_contexts = 8;
  1716. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1717. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1718. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1719. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1720. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1721. break;
  1722. case CHIP_STONEY:
  1723. adev->gfx.config.max_shader_engines = 1;
  1724. adev->gfx.config.max_tile_pipes = 2;
  1725. adev->gfx.config.max_sh_per_se = 1;
  1726. adev->gfx.config.max_backends_per_se = 1;
  1727. switch (adev->pdev->revision) {
  1728. case 0xc0:
  1729. case 0xc1:
  1730. case 0xc2:
  1731. case 0xc4:
  1732. case 0xc8:
  1733. case 0xc9:
  1734. adev->gfx.config.max_cu_per_sh = 3;
  1735. break;
  1736. case 0xd0:
  1737. case 0xd1:
  1738. case 0xd2:
  1739. default:
  1740. adev->gfx.config.max_cu_per_sh = 2;
  1741. break;
  1742. }
  1743. adev->gfx.config.max_texture_channel_caches = 2;
  1744. adev->gfx.config.max_gprs = 256;
  1745. adev->gfx.config.max_gs_threads = 16;
  1746. adev->gfx.config.max_hw_contexts = 8;
  1747. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1748. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1749. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1750. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1751. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1752. break;
  1753. default:
  1754. adev->gfx.config.max_shader_engines = 2;
  1755. adev->gfx.config.max_tile_pipes = 4;
  1756. adev->gfx.config.max_cu_per_sh = 2;
  1757. adev->gfx.config.max_sh_per_se = 1;
  1758. adev->gfx.config.max_backends_per_se = 2;
  1759. adev->gfx.config.max_texture_channel_caches = 4;
  1760. adev->gfx.config.max_gprs = 256;
  1761. adev->gfx.config.max_gs_threads = 32;
  1762. adev->gfx.config.max_hw_contexts = 8;
  1763. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1764. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1765. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1766. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1767. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1768. break;
  1769. }
  1770. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1771. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1772. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1773. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1774. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1775. if (adev->flags & AMD_IS_APU) {
  1776. /* Get memory bank mapping mode. */
  1777. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1778. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1779. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1780. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1781. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1782. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1783. /* Validate settings in case only one DIMM installed. */
  1784. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1785. dimm00_addr_map = 0;
  1786. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1787. dimm01_addr_map = 0;
  1788. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1789. dimm10_addr_map = 0;
  1790. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1791. dimm11_addr_map = 0;
  1792. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1793. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1794. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1795. adev->gfx.config.mem_row_size_in_kb = 2;
  1796. else
  1797. adev->gfx.config.mem_row_size_in_kb = 1;
  1798. } else {
  1799. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1800. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1801. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1802. adev->gfx.config.mem_row_size_in_kb = 4;
  1803. }
  1804. adev->gfx.config.shader_engine_tile_size = 32;
  1805. adev->gfx.config.num_gpus = 1;
  1806. adev->gfx.config.multi_gpu_tile_size = 64;
  1807. /* fix up row size */
  1808. switch (adev->gfx.config.mem_row_size_in_kb) {
  1809. case 1:
  1810. default:
  1811. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1812. break;
  1813. case 2:
  1814. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1815. break;
  1816. case 4:
  1817. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1818. break;
  1819. }
  1820. adev->gfx.config.gb_addr_config = gb_addr_config;
  1821. return 0;
  1822. }
  1823. static int gfx_v8_0_sw_init(void *handle)
  1824. {
  1825. int i, r;
  1826. struct amdgpu_ring *ring;
  1827. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1828. /* EOP Event */
  1829. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1830. if (r)
  1831. return r;
  1832. /* Privileged reg */
  1833. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1834. if (r)
  1835. return r;
  1836. /* Privileged inst */
  1837. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1838. if (r)
  1839. return r;
  1840. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1841. gfx_v8_0_scratch_init(adev);
  1842. r = gfx_v8_0_init_microcode(adev);
  1843. if (r) {
  1844. DRM_ERROR("Failed to load gfx firmware!\n");
  1845. return r;
  1846. }
  1847. r = gfx_v8_0_rlc_init(adev);
  1848. if (r) {
  1849. DRM_ERROR("Failed to init rlc BOs!\n");
  1850. return r;
  1851. }
  1852. r = gfx_v8_0_mec_init(adev);
  1853. if (r) {
  1854. DRM_ERROR("Failed to init MEC BOs!\n");
  1855. return r;
  1856. }
  1857. /* set up the gfx ring */
  1858. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1859. ring = &adev->gfx.gfx_ring[i];
  1860. ring->ring_obj = NULL;
  1861. sprintf(ring->name, "gfx");
  1862. /* no gfx doorbells on iceland */
  1863. if (adev->asic_type != CHIP_TOPAZ) {
  1864. ring->use_doorbell = true;
  1865. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1866. }
  1867. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1868. AMDGPU_CP_IRQ_GFX_EOP);
  1869. if (r)
  1870. return r;
  1871. }
  1872. /* set up the compute queues */
  1873. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1874. unsigned irq_type;
  1875. /* max 32 queues per MEC */
  1876. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1877. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1878. break;
  1879. }
  1880. ring = &adev->gfx.compute_ring[i];
  1881. ring->ring_obj = NULL;
  1882. ring->use_doorbell = true;
  1883. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1884. ring->me = 1; /* first MEC */
  1885. ring->pipe = i / 8;
  1886. ring->queue = i % 8;
  1887. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1888. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1889. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1890. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1891. irq_type);
  1892. if (r)
  1893. return r;
  1894. }
  1895. /* reserve GDS, GWS and OA resource for gfx */
  1896. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1897. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1898. &adev->gds.gds_gfx_bo, NULL, NULL);
  1899. if (r)
  1900. return r;
  1901. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1902. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1903. &adev->gds.gws_gfx_bo, NULL, NULL);
  1904. if (r)
  1905. return r;
  1906. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1907. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1908. &adev->gds.oa_gfx_bo, NULL, NULL);
  1909. if (r)
  1910. return r;
  1911. adev->gfx.ce_ram_size = 0x8000;
  1912. r = gfx_v8_0_gpu_early_init(adev);
  1913. if (r)
  1914. return r;
  1915. return 0;
  1916. }
  1917. static int gfx_v8_0_sw_fini(void *handle)
  1918. {
  1919. int i;
  1920. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1921. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1922. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1923. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1924. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1925. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1926. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1927. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1928. gfx_v8_0_mec_fini(adev);
  1929. gfx_v8_0_rlc_fini(adev);
  1930. gfx_v8_0_free_microcode(adev);
  1931. return 0;
  1932. }
  1933. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1934. {
  1935. uint32_t *modearray, *mod2array;
  1936. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1937. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1938. u32 reg_offset;
  1939. modearray = adev->gfx.config.tile_mode_array;
  1940. mod2array = adev->gfx.config.macrotile_mode_array;
  1941. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1942. modearray[reg_offset] = 0;
  1943. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1944. mod2array[reg_offset] = 0;
  1945. switch (adev->asic_type) {
  1946. case CHIP_TOPAZ:
  1947. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1948. PIPE_CONFIG(ADDR_SURF_P2) |
  1949. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1950. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1951. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1952. PIPE_CONFIG(ADDR_SURF_P2) |
  1953. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1954. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1955. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1956. PIPE_CONFIG(ADDR_SURF_P2) |
  1957. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1958. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1959. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1960. PIPE_CONFIG(ADDR_SURF_P2) |
  1961. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1962. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1963. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1964. PIPE_CONFIG(ADDR_SURF_P2) |
  1965. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1966. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1967. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1968. PIPE_CONFIG(ADDR_SURF_P2) |
  1969. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1970. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1971. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1972. PIPE_CONFIG(ADDR_SURF_P2) |
  1973. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1974. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1975. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1976. PIPE_CONFIG(ADDR_SURF_P2));
  1977. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1978. PIPE_CONFIG(ADDR_SURF_P2) |
  1979. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1980. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1981. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1982. PIPE_CONFIG(ADDR_SURF_P2) |
  1983. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1984. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1985. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1986. PIPE_CONFIG(ADDR_SURF_P2) |
  1987. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1988. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1989. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1990. PIPE_CONFIG(ADDR_SURF_P2) |
  1991. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1992. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1993. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1994. PIPE_CONFIG(ADDR_SURF_P2) |
  1995. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1996. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1997. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1998. PIPE_CONFIG(ADDR_SURF_P2) |
  1999. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2000. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2001. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2002. PIPE_CONFIG(ADDR_SURF_P2) |
  2003. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2004. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2005. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2006. PIPE_CONFIG(ADDR_SURF_P2) |
  2007. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2008. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2009. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2010. PIPE_CONFIG(ADDR_SURF_P2) |
  2011. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2012. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2013. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2014. PIPE_CONFIG(ADDR_SURF_P2) |
  2015. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2016. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2017. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2018. PIPE_CONFIG(ADDR_SURF_P2) |
  2019. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2020. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2021. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2022. PIPE_CONFIG(ADDR_SURF_P2) |
  2023. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2024. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2025. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2026. PIPE_CONFIG(ADDR_SURF_P2) |
  2027. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2028. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2029. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2030. PIPE_CONFIG(ADDR_SURF_P2) |
  2031. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2032. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2033. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2034. PIPE_CONFIG(ADDR_SURF_P2) |
  2035. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2036. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2037. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2038. PIPE_CONFIG(ADDR_SURF_P2) |
  2039. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2040. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2041. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2042. PIPE_CONFIG(ADDR_SURF_P2) |
  2043. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2044. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2045. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2046. PIPE_CONFIG(ADDR_SURF_P2) |
  2047. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2048. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2049. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2050. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2051. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2052. NUM_BANKS(ADDR_SURF_8_BANK));
  2053. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2054. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2055. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2056. NUM_BANKS(ADDR_SURF_8_BANK));
  2057. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2058. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2059. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2060. NUM_BANKS(ADDR_SURF_8_BANK));
  2061. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2062. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2063. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2064. NUM_BANKS(ADDR_SURF_8_BANK));
  2065. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2066. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2067. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2068. NUM_BANKS(ADDR_SURF_8_BANK));
  2069. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2070. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2071. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2072. NUM_BANKS(ADDR_SURF_8_BANK));
  2073. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2074. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2075. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2076. NUM_BANKS(ADDR_SURF_8_BANK));
  2077. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2078. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2079. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2080. NUM_BANKS(ADDR_SURF_16_BANK));
  2081. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2082. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2083. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2084. NUM_BANKS(ADDR_SURF_16_BANK));
  2085. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2086. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2087. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2088. NUM_BANKS(ADDR_SURF_16_BANK));
  2089. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2090. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2091. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2092. NUM_BANKS(ADDR_SURF_16_BANK));
  2093. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2094. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2095. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2096. NUM_BANKS(ADDR_SURF_16_BANK));
  2097. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2098. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2099. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2100. NUM_BANKS(ADDR_SURF_16_BANK));
  2101. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2102. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2103. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2104. NUM_BANKS(ADDR_SURF_8_BANK));
  2105. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2106. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2107. reg_offset != 23)
  2108. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2109. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2110. if (reg_offset != 7)
  2111. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2112. break;
  2113. case CHIP_FIJI:
  2114. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2115. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2116. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2117. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2118. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2119. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2120. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2121. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2122. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2123. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2124. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2125. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2126. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2127. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2128. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2129. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2130. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2131. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2132. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2133. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2134. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2135. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2136. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2137. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2138. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2139. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2140. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2141. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2142. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2143. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2144. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2145. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2146. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2147. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2148. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2149. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2150. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2151. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2152. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2153. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2154. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2155. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2156. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2157. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2158. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2159. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2160. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2161. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2162. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2163. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2164. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2165. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2166. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2167. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2168. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2169. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2170. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2171. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2172. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2173. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2174. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2175. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2176. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2177. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2178. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2179. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2180. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2181. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2182. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2183. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2184. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2185. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2186. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2187. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2188. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2189. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2190. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2191. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2192. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2193. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2194. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2195. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2196. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2197. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2198. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2199. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2200. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2201. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2202. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2203. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2204. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2205. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2206. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2207. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2208. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2209. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2210. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2211. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2212. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2213. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2214. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2215. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2216. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2217. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2218. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2219. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2220. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2221. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2222. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2223. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2224. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2225. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2226. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2227. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2228. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2229. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2230. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2231. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2232. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2233. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2234. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2235. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2236. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2237. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2238. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2239. NUM_BANKS(ADDR_SURF_8_BANK));
  2240. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2241. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2242. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2243. NUM_BANKS(ADDR_SURF_8_BANK));
  2244. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2245. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2246. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2247. NUM_BANKS(ADDR_SURF_8_BANK));
  2248. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2249. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2250. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2251. NUM_BANKS(ADDR_SURF_8_BANK));
  2252. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2253. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2254. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2255. NUM_BANKS(ADDR_SURF_8_BANK));
  2256. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2257. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2258. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2259. NUM_BANKS(ADDR_SURF_8_BANK));
  2260. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2261. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2262. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2263. NUM_BANKS(ADDR_SURF_8_BANK));
  2264. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2265. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2266. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2267. NUM_BANKS(ADDR_SURF_8_BANK));
  2268. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2269. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2270. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2271. NUM_BANKS(ADDR_SURF_8_BANK));
  2272. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2273. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2274. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2275. NUM_BANKS(ADDR_SURF_8_BANK));
  2276. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2277. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2278. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2279. NUM_BANKS(ADDR_SURF_8_BANK));
  2280. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2281. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2282. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2283. NUM_BANKS(ADDR_SURF_8_BANK));
  2284. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2285. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2286. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2287. NUM_BANKS(ADDR_SURF_8_BANK));
  2288. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2289. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2290. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2291. NUM_BANKS(ADDR_SURF_4_BANK));
  2292. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2293. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2294. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2295. if (reg_offset != 7)
  2296. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2297. break;
  2298. case CHIP_TONGA:
  2299. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2300. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2301. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2302. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2303. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2304. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2305. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2306. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2307. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2308. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2309. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2310. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2311. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2312. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2313. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2314. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2315. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2316. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2317. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2318. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2319. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2320. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2321. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2322. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2323. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2324. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2325. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2326. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2327. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2328. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2329. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2330. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2331. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2332. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2333. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2334. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2335. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2336. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2337. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2338. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2339. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2340. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2341. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2342. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2343. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2344. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2345. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2346. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2347. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2348. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2349. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2350. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2351. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2352. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2353. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2354. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2355. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2356. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2357. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2358. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2359. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2360. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2361. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2362. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2363. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2364. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2365. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2366. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2367. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2368. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2369. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2370. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2371. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2372. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2373. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2374. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2375. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2376. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2377. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2378. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2379. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2380. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2381. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2382. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2383. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2384. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2385. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2386. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2387. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2388. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2389. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2390. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2391. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2392. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2393. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2394. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2395. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2396. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2397. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2398. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2399. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2400. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2401. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2402. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2403. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2404. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2405. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2406. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2407. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2408. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2409. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2410. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2411. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2412. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2413. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2414. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2415. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2416. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2417. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2418. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2419. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2420. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2421. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2422. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2423. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2424. NUM_BANKS(ADDR_SURF_16_BANK));
  2425. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2426. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2427. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2428. NUM_BANKS(ADDR_SURF_16_BANK));
  2429. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2430. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2431. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2432. NUM_BANKS(ADDR_SURF_16_BANK));
  2433. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2434. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2435. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2436. NUM_BANKS(ADDR_SURF_16_BANK));
  2437. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2438. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2439. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2440. NUM_BANKS(ADDR_SURF_16_BANK));
  2441. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2442. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2443. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2444. NUM_BANKS(ADDR_SURF_16_BANK));
  2445. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2446. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2447. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2448. NUM_BANKS(ADDR_SURF_16_BANK));
  2449. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2450. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2451. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2452. NUM_BANKS(ADDR_SURF_16_BANK));
  2453. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2454. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2455. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2456. NUM_BANKS(ADDR_SURF_16_BANK));
  2457. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2458. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2459. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2460. NUM_BANKS(ADDR_SURF_16_BANK));
  2461. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2462. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2463. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2464. NUM_BANKS(ADDR_SURF_16_BANK));
  2465. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2466. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2467. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2468. NUM_BANKS(ADDR_SURF_8_BANK));
  2469. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2470. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2471. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2472. NUM_BANKS(ADDR_SURF_4_BANK));
  2473. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2474. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2475. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2476. NUM_BANKS(ADDR_SURF_4_BANK));
  2477. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2478. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2479. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2480. if (reg_offset != 7)
  2481. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2482. break;
  2483. case CHIP_POLARIS11:
  2484. case CHIP_POLARIS12:
  2485. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2486. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2487. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2488. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2489. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2490. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2491. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2492. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2493. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2494. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2495. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2496. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2497. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2498. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2499. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2500. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2501. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2502. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2503. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2504. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2505. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2506. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2507. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2508. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2509. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2510. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2511. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2512. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2513. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2514. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2515. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2516. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2517. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2518. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2519. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2520. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2521. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2522. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2523. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2524. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2525. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2526. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2527. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2528. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2529. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2530. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2531. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2532. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2533. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2534. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2535. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2536. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2537. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2538. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2539. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2540. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2541. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2542. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2543. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2544. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2545. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2546. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2547. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2548. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2549. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2550. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2551. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2552. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2553. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2554. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2555. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2556. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2557. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2558. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2559. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2560. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2561. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2562. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2563. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2564. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2565. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2566. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2567. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2568. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2569. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2570. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2571. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2572. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2573. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2574. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2575. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2576. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2577. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2578. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2579. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2580. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2581. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2582. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2583. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2584. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2585. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2586. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2587. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2588. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2589. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2590. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2591. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2592. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2593. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2594. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2595. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2596. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2597. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2598. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2599. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2600. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2601. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2602. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2603. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2604. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2605. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2606. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2607. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2608. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2609. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2610. NUM_BANKS(ADDR_SURF_16_BANK));
  2611. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2612. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2613. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2614. NUM_BANKS(ADDR_SURF_16_BANK));
  2615. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2616. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2617. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2618. NUM_BANKS(ADDR_SURF_16_BANK));
  2619. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2620. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2621. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2622. NUM_BANKS(ADDR_SURF_16_BANK));
  2623. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2624. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2625. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2626. NUM_BANKS(ADDR_SURF_16_BANK));
  2627. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2628. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2629. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2630. NUM_BANKS(ADDR_SURF_16_BANK));
  2631. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2634. NUM_BANKS(ADDR_SURF_16_BANK));
  2635. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2636. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2637. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2638. NUM_BANKS(ADDR_SURF_16_BANK));
  2639. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2640. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2641. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2642. NUM_BANKS(ADDR_SURF_16_BANK));
  2643. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2644. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2645. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2646. NUM_BANKS(ADDR_SURF_16_BANK));
  2647. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2648. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2649. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2650. NUM_BANKS(ADDR_SURF_16_BANK));
  2651. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2652. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2653. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2654. NUM_BANKS(ADDR_SURF_16_BANK));
  2655. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2656. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2657. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2658. NUM_BANKS(ADDR_SURF_8_BANK));
  2659. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2660. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2661. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2662. NUM_BANKS(ADDR_SURF_4_BANK));
  2663. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2664. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2665. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2666. if (reg_offset != 7)
  2667. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2668. break;
  2669. case CHIP_POLARIS10:
  2670. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2671. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2672. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2673. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2674. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2675. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2676. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2677. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2678. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2679. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2680. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2681. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2682. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2683. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2684. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2685. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2686. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2687. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2688. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2689. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2690. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2691. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2692. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2693. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2694. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2695. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2696. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2697. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2698. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2699. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2700. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2701. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2702. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2703. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2704. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2705. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2706. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2707. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2708. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2709. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2710. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2711. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2712. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2713. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2714. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2715. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2716. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2717. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2718. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2719. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2720. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2721. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2722. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2723. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2724. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2725. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2726. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2727. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2728. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2729. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2730. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2731. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2732. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2733. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2734. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2735. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2736. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2737. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2738. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2739. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2740. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2741. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2742. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2743. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2744. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2745. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2746. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2747. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2748. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2749. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2750. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2751. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2752. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2753. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2754. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2755. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2756. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2757. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2758. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2759. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2760. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2761. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2762. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2763. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2764. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2765. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2766. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2767. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2768. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2769. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2770. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2771. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2772. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2773. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2774. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2775. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2776. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2777. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2778. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2779. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2780. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2781. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2782. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2783. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2784. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2785. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2786. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2787. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2788. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2789. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2790. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2791. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2792. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2793. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2794. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2795. NUM_BANKS(ADDR_SURF_16_BANK));
  2796. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2797. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2798. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2799. NUM_BANKS(ADDR_SURF_16_BANK));
  2800. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2801. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2802. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2803. NUM_BANKS(ADDR_SURF_16_BANK));
  2804. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2805. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2806. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2807. NUM_BANKS(ADDR_SURF_16_BANK));
  2808. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2809. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2810. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2811. NUM_BANKS(ADDR_SURF_16_BANK));
  2812. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2813. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2814. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2815. NUM_BANKS(ADDR_SURF_16_BANK));
  2816. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2817. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2818. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2819. NUM_BANKS(ADDR_SURF_16_BANK));
  2820. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2821. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2822. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2823. NUM_BANKS(ADDR_SURF_16_BANK));
  2824. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2825. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2826. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2827. NUM_BANKS(ADDR_SURF_16_BANK));
  2828. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2829. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2830. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2831. NUM_BANKS(ADDR_SURF_16_BANK));
  2832. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2833. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2834. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2835. NUM_BANKS(ADDR_SURF_16_BANK));
  2836. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2837. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2838. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2839. NUM_BANKS(ADDR_SURF_8_BANK));
  2840. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2841. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2842. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2843. NUM_BANKS(ADDR_SURF_4_BANK));
  2844. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2845. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2846. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2847. NUM_BANKS(ADDR_SURF_4_BANK));
  2848. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2849. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2850. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2851. if (reg_offset != 7)
  2852. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2853. break;
  2854. case CHIP_STONEY:
  2855. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2856. PIPE_CONFIG(ADDR_SURF_P2) |
  2857. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2858. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2859. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2860. PIPE_CONFIG(ADDR_SURF_P2) |
  2861. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2862. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2863. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2864. PIPE_CONFIG(ADDR_SURF_P2) |
  2865. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2866. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2867. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2868. PIPE_CONFIG(ADDR_SURF_P2) |
  2869. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2870. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2871. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2872. PIPE_CONFIG(ADDR_SURF_P2) |
  2873. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2874. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2875. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2876. PIPE_CONFIG(ADDR_SURF_P2) |
  2877. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2878. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2879. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2880. PIPE_CONFIG(ADDR_SURF_P2) |
  2881. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2882. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2883. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2884. PIPE_CONFIG(ADDR_SURF_P2));
  2885. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2886. PIPE_CONFIG(ADDR_SURF_P2) |
  2887. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2888. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2889. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2890. PIPE_CONFIG(ADDR_SURF_P2) |
  2891. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2892. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2893. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2894. PIPE_CONFIG(ADDR_SURF_P2) |
  2895. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2896. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2897. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2898. PIPE_CONFIG(ADDR_SURF_P2) |
  2899. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2900. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2901. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2902. PIPE_CONFIG(ADDR_SURF_P2) |
  2903. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2904. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2905. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2906. PIPE_CONFIG(ADDR_SURF_P2) |
  2907. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2908. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2909. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2910. PIPE_CONFIG(ADDR_SURF_P2) |
  2911. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2912. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2913. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2914. PIPE_CONFIG(ADDR_SURF_P2) |
  2915. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2916. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2917. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2918. PIPE_CONFIG(ADDR_SURF_P2) |
  2919. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2920. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2921. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2922. PIPE_CONFIG(ADDR_SURF_P2) |
  2923. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2924. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2925. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2926. PIPE_CONFIG(ADDR_SURF_P2) |
  2927. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2928. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2929. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2930. PIPE_CONFIG(ADDR_SURF_P2) |
  2931. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2932. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2933. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2934. PIPE_CONFIG(ADDR_SURF_P2) |
  2935. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2936. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2937. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2938. PIPE_CONFIG(ADDR_SURF_P2) |
  2939. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2940. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2941. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2942. PIPE_CONFIG(ADDR_SURF_P2) |
  2943. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2944. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2945. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2946. PIPE_CONFIG(ADDR_SURF_P2) |
  2947. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2948. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2949. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2950. PIPE_CONFIG(ADDR_SURF_P2) |
  2951. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2952. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2953. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2954. PIPE_CONFIG(ADDR_SURF_P2) |
  2955. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2956. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2957. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2958. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2959. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2960. NUM_BANKS(ADDR_SURF_8_BANK));
  2961. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2962. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2963. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2964. NUM_BANKS(ADDR_SURF_8_BANK));
  2965. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2966. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2967. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2968. NUM_BANKS(ADDR_SURF_8_BANK));
  2969. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2970. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2971. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2972. NUM_BANKS(ADDR_SURF_8_BANK));
  2973. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2974. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2975. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2976. NUM_BANKS(ADDR_SURF_8_BANK));
  2977. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2978. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2979. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2980. NUM_BANKS(ADDR_SURF_8_BANK));
  2981. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2982. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2983. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2984. NUM_BANKS(ADDR_SURF_8_BANK));
  2985. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2986. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2987. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2988. NUM_BANKS(ADDR_SURF_16_BANK));
  2989. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2990. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2991. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2992. NUM_BANKS(ADDR_SURF_16_BANK));
  2993. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2994. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2995. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2996. NUM_BANKS(ADDR_SURF_16_BANK));
  2997. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2998. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2999. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3000. NUM_BANKS(ADDR_SURF_16_BANK));
  3001. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3002. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3003. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3004. NUM_BANKS(ADDR_SURF_16_BANK));
  3005. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3006. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3007. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3008. NUM_BANKS(ADDR_SURF_16_BANK));
  3009. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3010. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3011. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3012. NUM_BANKS(ADDR_SURF_8_BANK));
  3013. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3014. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3015. reg_offset != 23)
  3016. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3017. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3018. if (reg_offset != 7)
  3019. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3020. break;
  3021. default:
  3022. dev_warn(adev->dev,
  3023. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3024. adev->asic_type);
  3025. case CHIP_CARRIZO:
  3026. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3027. PIPE_CONFIG(ADDR_SURF_P2) |
  3028. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3029. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3030. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3031. PIPE_CONFIG(ADDR_SURF_P2) |
  3032. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3033. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3034. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3035. PIPE_CONFIG(ADDR_SURF_P2) |
  3036. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3037. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3038. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3039. PIPE_CONFIG(ADDR_SURF_P2) |
  3040. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3041. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3042. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3043. PIPE_CONFIG(ADDR_SURF_P2) |
  3044. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3045. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3046. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3047. PIPE_CONFIG(ADDR_SURF_P2) |
  3048. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3049. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3050. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3051. PIPE_CONFIG(ADDR_SURF_P2) |
  3052. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3053. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3054. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3055. PIPE_CONFIG(ADDR_SURF_P2));
  3056. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3057. PIPE_CONFIG(ADDR_SURF_P2) |
  3058. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3059. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3060. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3061. PIPE_CONFIG(ADDR_SURF_P2) |
  3062. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3063. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3064. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3065. PIPE_CONFIG(ADDR_SURF_P2) |
  3066. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3067. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3068. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3069. PIPE_CONFIG(ADDR_SURF_P2) |
  3070. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3071. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3072. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3073. PIPE_CONFIG(ADDR_SURF_P2) |
  3074. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3075. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3076. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3077. PIPE_CONFIG(ADDR_SURF_P2) |
  3078. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3079. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3080. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3081. PIPE_CONFIG(ADDR_SURF_P2) |
  3082. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3083. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3084. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3085. PIPE_CONFIG(ADDR_SURF_P2) |
  3086. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3087. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3088. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3089. PIPE_CONFIG(ADDR_SURF_P2) |
  3090. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3092. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3093. PIPE_CONFIG(ADDR_SURF_P2) |
  3094. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3096. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3097. PIPE_CONFIG(ADDR_SURF_P2) |
  3098. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3099. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3100. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3101. PIPE_CONFIG(ADDR_SURF_P2) |
  3102. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3103. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3104. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3105. PIPE_CONFIG(ADDR_SURF_P2) |
  3106. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3107. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3108. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3109. PIPE_CONFIG(ADDR_SURF_P2) |
  3110. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3111. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3112. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3113. PIPE_CONFIG(ADDR_SURF_P2) |
  3114. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3115. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3116. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3117. PIPE_CONFIG(ADDR_SURF_P2) |
  3118. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3120. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3121. PIPE_CONFIG(ADDR_SURF_P2) |
  3122. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3123. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3124. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3125. PIPE_CONFIG(ADDR_SURF_P2) |
  3126. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3127. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3128. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3129. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3130. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3131. NUM_BANKS(ADDR_SURF_8_BANK));
  3132. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3135. NUM_BANKS(ADDR_SURF_8_BANK));
  3136. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3137. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3138. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3139. NUM_BANKS(ADDR_SURF_8_BANK));
  3140. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3141. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3142. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3143. NUM_BANKS(ADDR_SURF_8_BANK));
  3144. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3145. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3146. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3147. NUM_BANKS(ADDR_SURF_8_BANK));
  3148. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3151. NUM_BANKS(ADDR_SURF_8_BANK));
  3152. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3153. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3154. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3155. NUM_BANKS(ADDR_SURF_8_BANK));
  3156. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3157. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3158. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3159. NUM_BANKS(ADDR_SURF_16_BANK));
  3160. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3163. NUM_BANKS(ADDR_SURF_16_BANK));
  3164. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3165. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3166. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3167. NUM_BANKS(ADDR_SURF_16_BANK));
  3168. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3169. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3170. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3171. NUM_BANKS(ADDR_SURF_16_BANK));
  3172. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3175. NUM_BANKS(ADDR_SURF_16_BANK));
  3176. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3177. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3178. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3179. NUM_BANKS(ADDR_SURF_16_BANK));
  3180. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3181. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3182. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3183. NUM_BANKS(ADDR_SURF_8_BANK));
  3184. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3185. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3186. reg_offset != 23)
  3187. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3188. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3189. if (reg_offset != 7)
  3190. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3191. break;
  3192. }
  3193. }
  3194. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3195. u32 se_num, u32 sh_num, u32 instance)
  3196. {
  3197. u32 data;
  3198. if (instance == 0xffffffff)
  3199. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3200. else
  3201. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3202. if (se_num == 0xffffffff)
  3203. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3204. else
  3205. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3206. if (sh_num == 0xffffffff)
  3207. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3208. else
  3209. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3210. WREG32(mmGRBM_GFX_INDEX, data);
  3211. }
  3212. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3213. {
  3214. return (u32)((1ULL << bit_width) - 1);
  3215. }
  3216. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3217. {
  3218. u32 data, mask;
  3219. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3220. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3221. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3222. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3223. adev->gfx.config.max_sh_per_se);
  3224. return (~data) & mask;
  3225. }
  3226. static void
  3227. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3228. {
  3229. switch (adev->asic_type) {
  3230. case CHIP_FIJI:
  3231. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3232. RB_XSEL2(1) | PKR_MAP(2) |
  3233. PKR_XSEL(1) | PKR_YSEL(1) |
  3234. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3235. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3236. SE_PAIR_YSEL(2);
  3237. break;
  3238. case CHIP_TONGA:
  3239. case CHIP_POLARIS10:
  3240. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3241. SE_XSEL(1) | SE_YSEL(1);
  3242. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3243. SE_PAIR_YSEL(2);
  3244. break;
  3245. case CHIP_TOPAZ:
  3246. case CHIP_CARRIZO:
  3247. *rconf |= RB_MAP_PKR0(2);
  3248. *rconf1 |= 0x0;
  3249. break;
  3250. case CHIP_POLARIS11:
  3251. case CHIP_POLARIS12:
  3252. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3253. SE_XSEL(1) | SE_YSEL(1);
  3254. *rconf1 |= 0x0;
  3255. break;
  3256. case CHIP_STONEY:
  3257. *rconf |= 0x0;
  3258. *rconf1 |= 0x0;
  3259. break;
  3260. default:
  3261. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3262. break;
  3263. }
  3264. }
  3265. static void
  3266. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3267. u32 raster_config, u32 raster_config_1,
  3268. unsigned rb_mask, unsigned num_rb)
  3269. {
  3270. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3271. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3272. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3273. unsigned rb_per_se = num_rb / num_se;
  3274. unsigned se_mask[4];
  3275. unsigned se;
  3276. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3277. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3278. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3279. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3280. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3281. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3282. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3283. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3284. (!se_mask[2] && !se_mask[3]))) {
  3285. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3286. if (!se_mask[0] && !se_mask[1]) {
  3287. raster_config_1 |=
  3288. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3289. } else {
  3290. raster_config_1 |=
  3291. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3292. }
  3293. }
  3294. for (se = 0; se < num_se; se++) {
  3295. unsigned raster_config_se = raster_config;
  3296. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3297. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3298. int idx = (se / 2) * 2;
  3299. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3300. raster_config_se &= ~SE_MAP_MASK;
  3301. if (!se_mask[idx]) {
  3302. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3303. } else {
  3304. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3305. }
  3306. }
  3307. pkr0_mask &= rb_mask;
  3308. pkr1_mask &= rb_mask;
  3309. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3310. raster_config_se &= ~PKR_MAP_MASK;
  3311. if (!pkr0_mask) {
  3312. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3313. } else {
  3314. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3315. }
  3316. }
  3317. if (rb_per_se >= 2) {
  3318. unsigned rb0_mask = 1 << (se * rb_per_se);
  3319. unsigned rb1_mask = rb0_mask << 1;
  3320. rb0_mask &= rb_mask;
  3321. rb1_mask &= rb_mask;
  3322. if (!rb0_mask || !rb1_mask) {
  3323. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3324. if (!rb0_mask) {
  3325. raster_config_se |=
  3326. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3327. } else {
  3328. raster_config_se |=
  3329. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3330. }
  3331. }
  3332. if (rb_per_se > 2) {
  3333. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3334. rb1_mask = rb0_mask << 1;
  3335. rb0_mask &= rb_mask;
  3336. rb1_mask &= rb_mask;
  3337. if (!rb0_mask || !rb1_mask) {
  3338. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3339. if (!rb0_mask) {
  3340. raster_config_se |=
  3341. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3342. } else {
  3343. raster_config_se |=
  3344. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3345. }
  3346. }
  3347. }
  3348. }
  3349. /* GRBM_GFX_INDEX has a different offset on VI */
  3350. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3351. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3352. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3353. }
  3354. /* GRBM_GFX_INDEX has a different offset on VI */
  3355. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3356. }
  3357. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3358. {
  3359. int i, j;
  3360. u32 data;
  3361. u32 raster_config = 0, raster_config_1 = 0;
  3362. u32 active_rbs = 0;
  3363. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3364. adev->gfx.config.max_sh_per_se;
  3365. unsigned num_rb_pipes;
  3366. mutex_lock(&adev->grbm_idx_mutex);
  3367. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3368. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3369. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3370. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3371. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3372. rb_bitmap_width_per_sh);
  3373. }
  3374. }
  3375. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3376. adev->gfx.config.backend_enable_mask = active_rbs;
  3377. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3378. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3379. adev->gfx.config.max_shader_engines, 16);
  3380. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3381. if (!adev->gfx.config.backend_enable_mask ||
  3382. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3383. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3384. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3385. } else {
  3386. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3387. adev->gfx.config.backend_enable_mask,
  3388. num_rb_pipes);
  3389. }
  3390. /* cache the values for userspace */
  3391. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3392. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3393. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3394. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3395. RREG32(mmCC_RB_BACKEND_DISABLE);
  3396. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3397. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3398. adev->gfx.config.rb_config[i][j].raster_config =
  3399. RREG32(mmPA_SC_RASTER_CONFIG);
  3400. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3401. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3402. }
  3403. }
  3404. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3405. mutex_unlock(&adev->grbm_idx_mutex);
  3406. }
  3407. /**
  3408. * gfx_v8_0_init_compute_vmid - gart enable
  3409. *
  3410. * @rdev: amdgpu_device pointer
  3411. *
  3412. * Initialize compute vmid sh_mem registers
  3413. *
  3414. */
  3415. #define DEFAULT_SH_MEM_BASES (0x6000)
  3416. #define FIRST_COMPUTE_VMID (8)
  3417. #define LAST_COMPUTE_VMID (16)
  3418. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3419. {
  3420. int i;
  3421. uint32_t sh_mem_config;
  3422. uint32_t sh_mem_bases;
  3423. /*
  3424. * Configure apertures:
  3425. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3426. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3427. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3428. */
  3429. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3430. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3431. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3432. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3433. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3434. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3435. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3436. mutex_lock(&adev->srbm_mutex);
  3437. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3438. vi_srbm_select(adev, 0, 0, 0, i);
  3439. /* CP and shaders */
  3440. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3441. WREG32(mmSH_MEM_APE1_BASE, 1);
  3442. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3443. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3444. }
  3445. vi_srbm_select(adev, 0, 0, 0, 0);
  3446. mutex_unlock(&adev->srbm_mutex);
  3447. }
  3448. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3449. {
  3450. u32 tmp;
  3451. int i;
  3452. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3453. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3454. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3455. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3456. gfx_v8_0_tiling_mode_table_init(adev);
  3457. gfx_v8_0_setup_rb(adev);
  3458. gfx_v8_0_get_cu_info(adev);
  3459. /* XXX SH_MEM regs */
  3460. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3461. mutex_lock(&adev->srbm_mutex);
  3462. for (i = 0; i < 16; i++) {
  3463. vi_srbm_select(adev, 0, 0, 0, i);
  3464. /* CP and shaders */
  3465. if (i == 0) {
  3466. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3467. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3468. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3469. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3470. WREG32(mmSH_MEM_CONFIG, tmp);
  3471. } else {
  3472. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3473. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  3474. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3475. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3476. WREG32(mmSH_MEM_CONFIG, tmp);
  3477. }
  3478. WREG32(mmSH_MEM_APE1_BASE, 1);
  3479. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3480. WREG32(mmSH_MEM_BASES, 0);
  3481. }
  3482. vi_srbm_select(adev, 0, 0, 0, 0);
  3483. mutex_unlock(&adev->srbm_mutex);
  3484. gfx_v8_0_init_compute_vmid(adev);
  3485. mutex_lock(&adev->grbm_idx_mutex);
  3486. /*
  3487. * making sure that the following register writes will be broadcasted
  3488. * to all the shaders
  3489. */
  3490. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3491. WREG32(mmPA_SC_FIFO_SIZE,
  3492. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3493. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3494. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3495. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3496. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3497. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3498. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3499. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3500. mutex_unlock(&adev->grbm_idx_mutex);
  3501. }
  3502. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3503. {
  3504. u32 i, j, k;
  3505. u32 mask;
  3506. mutex_lock(&adev->grbm_idx_mutex);
  3507. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3508. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3509. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3510. for (k = 0; k < adev->usec_timeout; k++) {
  3511. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3512. break;
  3513. udelay(1);
  3514. }
  3515. }
  3516. }
  3517. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3518. mutex_unlock(&adev->grbm_idx_mutex);
  3519. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3520. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3521. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3522. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3523. for (k = 0; k < adev->usec_timeout; k++) {
  3524. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3525. break;
  3526. udelay(1);
  3527. }
  3528. }
  3529. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3530. bool enable)
  3531. {
  3532. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3533. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3534. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3535. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3536. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3537. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3538. }
  3539. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3540. {
  3541. /* csib */
  3542. WREG32(mmRLC_CSIB_ADDR_HI,
  3543. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3544. WREG32(mmRLC_CSIB_ADDR_LO,
  3545. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3546. WREG32(mmRLC_CSIB_LENGTH,
  3547. adev->gfx.rlc.clear_state_size);
  3548. }
  3549. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3550. int ind_offset,
  3551. int list_size,
  3552. int *unique_indices,
  3553. int *indices_count,
  3554. int max_indices,
  3555. int *ind_start_offsets,
  3556. int *offset_count,
  3557. int max_offset)
  3558. {
  3559. int indices;
  3560. bool new_entry = true;
  3561. for (; ind_offset < list_size; ind_offset++) {
  3562. if (new_entry) {
  3563. new_entry = false;
  3564. ind_start_offsets[*offset_count] = ind_offset;
  3565. *offset_count = *offset_count + 1;
  3566. BUG_ON(*offset_count >= max_offset);
  3567. }
  3568. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3569. new_entry = true;
  3570. continue;
  3571. }
  3572. ind_offset += 2;
  3573. /* look for the matching indice */
  3574. for (indices = 0;
  3575. indices < *indices_count;
  3576. indices++) {
  3577. if (unique_indices[indices] ==
  3578. register_list_format[ind_offset])
  3579. break;
  3580. }
  3581. if (indices >= *indices_count) {
  3582. unique_indices[*indices_count] =
  3583. register_list_format[ind_offset];
  3584. indices = *indices_count;
  3585. *indices_count = *indices_count + 1;
  3586. BUG_ON(*indices_count >= max_indices);
  3587. }
  3588. register_list_format[ind_offset] = indices;
  3589. }
  3590. }
  3591. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3592. {
  3593. int i, temp, data;
  3594. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3595. int indices_count = 0;
  3596. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3597. int offset_count = 0;
  3598. int list_size;
  3599. unsigned int *register_list_format =
  3600. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3601. if (!register_list_format)
  3602. return -ENOMEM;
  3603. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3604. adev->gfx.rlc.reg_list_format_size_bytes);
  3605. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3606. RLC_FormatDirectRegListLength,
  3607. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3608. unique_indices,
  3609. &indices_count,
  3610. sizeof(unique_indices) / sizeof(int),
  3611. indirect_start_offsets,
  3612. &offset_count,
  3613. sizeof(indirect_start_offsets)/sizeof(int));
  3614. /* save and restore list */
  3615. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3616. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3617. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3618. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3619. /* indirect list */
  3620. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3621. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3622. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3623. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3624. list_size = list_size >> 1;
  3625. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3626. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3627. /* starting offsets starts */
  3628. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3629. adev->gfx.rlc.starting_offsets_start);
  3630. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3631. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3632. indirect_start_offsets[i]);
  3633. /* unique indices */
  3634. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3635. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3636. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3637. if (unique_indices[i] != 0) {
  3638. amdgpu_mm_wreg(adev, temp + i,
  3639. unique_indices[i] & 0x3FFFF, false);
  3640. amdgpu_mm_wreg(adev, data + i,
  3641. unique_indices[i] >> 20, false);
  3642. }
  3643. }
  3644. kfree(register_list_format);
  3645. return 0;
  3646. }
  3647. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3648. {
  3649. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3650. }
  3651. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3652. {
  3653. uint32_t data;
  3654. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3655. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3656. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3657. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3658. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3659. WREG32(mmRLC_PG_DELAY, data);
  3660. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3661. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3662. }
  3663. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3664. bool enable)
  3665. {
  3666. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3667. }
  3668. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3669. bool enable)
  3670. {
  3671. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3672. }
  3673. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3674. {
  3675. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3676. }
  3677. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3678. {
  3679. if ((adev->asic_type == CHIP_CARRIZO) ||
  3680. (adev->asic_type == CHIP_STONEY)) {
  3681. gfx_v8_0_init_csb(adev);
  3682. gfx_v8_0_init_save_restore_list(adev);
  3683. gfx_v8_0_enable_save_restore_machine(adev);
  3684. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3685. gfx_v8_0_init_power_gating(adev);
  3686. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3687. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  3688. cz_enable_sck_slow_down_on_power_up(adev, true);
  3689. cz_enable_sck_slow_down_on_power_down(adev, true);
  3690. } else {
  3691. cz_enable_sck_slow_down_on_power_up(adev, false);
  3692. cz_enable_sck_slow_down_on_power_down(adev, false);
  3693. }
  3694. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  3695. cz_enable_cp_power_gating(adev, true);
  3696. else
  3697. cz_enable_cp_power_gating(adev, false);
  3698. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3699. (adev->asic_type == CHIP_POLARIS12)) {
  3700. gfx_v8_0_init_csb(adev);
  3701. gfx_v8_0_init_save_restore_list(adev);
  3702. gfx_v8_0_enable_save_restore_machine(adev);
  3703. gfx_v8_0_init_power_gating(adev);
  3704. }
  3705. }
  3706. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3707. {
  3708. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3709. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3710. gfx_v8_0_wait_for_rlc_serdes(adev);
  3711. }
  3712. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3713. {
  3714. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3715. udelay(50);
  3716. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3717. udelay(50);
  3718. }
  3719. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3720. {
  3721. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3722. /* carrizo do enable cp interrupt after cp inited */
  3723. if (!(adev->flags & AMD_IS_APU))
  3724. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3725. udelay(50);
  3726. }
  3727. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3728. {
  3729. const struct rlc_firmware_header_v2_0 *hdr;
  3730. const __le32 *fw_data;
  3731. unsigned i, fw_size;
  3732. if (!adev->gfx.rlc_fw)
  3733. return -EINVAL;
  3734. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3735. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3736. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3737. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3738. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3739. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3740. for (i = 0; i < fw_size; i++)
  3741. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3742. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3743. return 0;
  3744. }
  3745. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3746. {
  3747. int r;
  3748. u32 tmp;
  3749. gfx_v8_0_rlc_stop(adev);
  3750. /* disable CG */
  3751. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3752. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3753. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3754. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3755. if (adev->asic_type == CHIP_POLARIS11 ||
  3756. adev->asic_type == CHIP_POLARIS10 ||
  3757. adev->asic_type == CHIP_POLARIS12) {
  3758. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3759. tmp &= ~0x3;
  3760. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3761. }
  3762. /* disable PG */
  3763. WREG32(mmRLC_PG_CNTL, 0);
  3764. gfx_v8_0_rlc_reset(adev);
  3765. gfx_v8_0_init_pg(adev);
  3766. if (!adev->pp_enabled) {
  3767. if (!adev->firmware.smu_load) {
  3768. /* legacy rlc firmware loading */
  3769. r = gfx_v8_0_rlc_load_microcode(adev);
  3770. if (r)
  3771. return r;
  3772. } else {
  3773. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3774. AMDGPU_UCODE_ID_RLC_G);
  3775. if (r)
  3776. return -EINVAL;
  3777. }
  3778. }
  3779. gfx_v8_0_rlc_start(adev);
  3780. return 0;
  3781. }
  3782. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3783. {
  3784. int i;
  3785. u32 tmp = RREG32(mmCP_ME_CNTL);
  3786. if (enable) {
  3787. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3788. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3789. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3790. } else {
  3791. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3792. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3793. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3794. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3795. adev->gfx.gfx_ring[i].ready = false;
  3796. }
  3797. WREG32(mmCP_ME_CNTL, tmp);
  3798. udelay(50);
  3799. }
  3800. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3801. {
  3802. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3803. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3804. const struct gfx_firmware_header_v1_0 *me_hdr;
  3805. const __le32 *fw_data;
  3806. unsigned i, fw_size;
  3807. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3808. return -EINVAL;
  3809. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3810. adev->gfx.pfp_fw->data;
  3811. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3812. adev->gfx.ce_fw->data;
  3813. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3814. adev->gfx.me_fw->data;
  3815. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3816. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3817. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3818. gfx_v8_0_cp_gfx_enable(adev, false);
  3819. /* PFP */
  3820. fw_data = (const __le32 *)
  3821. (adev->gfx.pfp_fw->data +
  3822. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3823. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3824. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3825. for (i = 0; i < fw_size; i++)
  3826. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3827. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3828. /* CE */
  3829. fw_data = (const __le32 *)
  3830. (adev->gfx.ce_fw->data +
  3831. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3832. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3833. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3834. for (i = 0; i < fw_size; i++)
  3835. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3836. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3837. /* ME */
  3838. fw_data = (const __le32 *)
  3839. (adev->gfx.me_fw->data +
  3840. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3841. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3842. WREG32(mmCP_ME_RAM_WADDR, 0);
  3843. for (i = 0; i < fw_size; i++)
  3844. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3845. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3846. return 0;
  3847. }
  3848. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3849. {
  3850. u32 count = 0;
  3851. const struct cs_section_def *sect = NULL;
  3852. const struct cs_extent_def *ext = NULL;
  3853. /* begin clear state */
  3854. count += 2;
  3855. /* context control state */
  3856. count += 3;
  3857. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3858. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3859. if (sect->id == SECT_CONTEXT)
  3860. count += 2 + ext->reg_count;
  3861. else
  3862. return 0;
  3863. }
  3864. }
  3865. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3866. count += 4;
  3867. /* end clear state */
  3868. count += 2;
  3869. /* clear state */
  3870. count += 2;
  3871. return count;
  3872. }
  3873. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3874. {
  3875. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3876. const struct cs_section_def *sect = NULL;
  3877. const struct cs_extent_def *ext = NULL;
  3878. int r, i;
  3879. /* init the CP */
  3880. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3881. WREG32(mmCP_ENDIAN_SWAP, 0);
  3882. WREG32(mmCP_DEVICE_ID, 1);
  3883. gfx_v8_0_cp_gfx_enable(adev, true);
  3884. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3885. if (r) {
  3886. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3887. return r;
  3888. }
  3889. /* clear state buffer */
  3890. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3891. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3892. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3893. amdgpu_ring_write(ring, 0x80000000);
  3894. amdgpu_ring_write(ring, 0x80000000);
  3895. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3896. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3897. if (sect->id == SECT_CONTEXT) {
  3898. amdgpu_ring_write(ring,
  3899. PACKET3(PACKET3_SET_CONTEXT_REG,
  3900. ext->reg_count));
  3901. amdgpu_ring_write(ring,
  3902. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3903. for (i = 0; i < ext->reg_count; i++)
  3904. amdgpu_ring_write(ring, ext->extent[i]);
  3905. }
  3906. }
  3907. }
  3908. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3909. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3910. switch (adev->asic_type) {
  3911. case CHIP_TONGA:
  3912. case CHIP_POLARIS10:
  3913. amdgpu_ring_write(ring, 0x16000012);
  3914. amdgpu_ring_write(ring, 0x0000002A);
  3915. break;
  3916. case CHIP_POLARIS11:
  3917. case CHIP_POLARIS12:
  3918. amdgpu_ring_write(ring, 0x16000012);
  3919. amdgpu_ring_write(ring, 0x00000000);
  3920. break;
  3921. case CHIP_FIJI:
  3922. amdgpu_ring_write(ring, 0x3a00161a);
  3923. amdgpu_ring_write(ring, 0x0000002e);
  3924. break;
  3925. case CHIP_CARRIZO:
  3926. amdgpu_ring_write(ring, 0x00000002);
  3927. amdgpu_ring_write(ring, 0x00000000);
  3928. break;
  3929. case CHIP_TOPAZ:
  3930. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3931. 0x00000000 : 0x00000002);
  3932. amdgpu_ring_write(ring, 0x00000000);
  3933. break;
  3934. case CHIP_STONEY:
  3935. amdgpu_ring_write(ring, 0x00000000);
  3936. amdgpu_ring_write(ring, 0x00000000);
  3937. break;
  3938. default:
  3939. BUG();
  3940. }
  3941. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3942. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3943. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3944. amdgpu_ring_write(ring, 0);
  3945. /* init the CE partitions */
  3946. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3947. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3948. amdgpu_ring_write(ring, 0x8000);
  3949. amdgpu_ring_write(ring, 0x8000);
  3950. amdgpu_ring_commit(ring);
  3951. return 0;
  3952. }
  3953. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3954. {
  3955. struct amdgpu_ring *ring;
  3956. u32 tmp;
  3957. u32 rb_bufsz;
  3958. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  3959. int r;
  3960. /* Set the write pointer delay */
  3961. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3962. /* set the RB to use vmid 0 */
  3963. WREG32(mmCP_RB_VMID, 0);
  3964. /* Set ring buffer size */
  3965. ring = &adev->gfx.gfx_ring[0];
  3966. rb_bufsz = order_base_2(ring->ring_size / 8);
  3967. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3968. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3969. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3970. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3971. #ifdef __BIG_ENDIAN
  3972. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3973. #endif
  3974. WREG32(mmCP_RB0_CNTL, tmp);
  3975. /* Initialize the ring buffer's read and write pointers */
  3976. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3977. ring->wptr = 0;
  3978. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3979. /* set the wb address wether it's enabled or not */
  3980. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3981. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3982. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3983. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3984. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  3985. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  3986. mdelay(1);
  3987. WREG32(mmCP_RB0_CNTL, tmp);
  3988. rb_addr = ring->gpu_addr >> 8;
  3989. WREG32(mmCP_RB0_BASE, rb_addr);
  3990. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3991. /* no gfx doorbells on iceland */
  3992. if (adev->asic_type != CHIP_TOPAZ) {
  3993. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3994. if (ring->use_doorbell) {
  3995. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3996. DOORBELL_OFFSET, ring->doorbell_index);
  3997. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3998. DOORBELL_HIT, 0);
  3999. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4000. DOORBELL_EN, 1);
  4001. } else {
  4002. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4003. DOORBELL_EN, 0);
  4004. }
  4005. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  4006. if (adev->asic_type == CHIP_TONGA) {
  4007. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  4008. DOORBELL_RANGE_LOWER,
  4009. AMDGPU_DOORBELL_GFX_RING0);
  4010. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  4011. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  4012. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  4013. }
  4014. }
  4015. /* start the ring */
  4016. gfx_v8_0_cp_gfx_start(adev);
  4017. ring->ready = true;
  4018. r = amdgpu_ring_test_ring(ring);
  4019. if (r)
  4020. ring->ready = false;
  4021. return r;
  4022. }
  4023. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4024. {
  4025. int i;
  4026. if (enable) {
  4027. WREG32(mmCP_MEC_CNTL, 0);
  4028. } else {
  4029. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4030. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4031. adev->gfx.compute_ring[i].ready = false;
  4032. }
  4033. udelay(50);
  4034. }
  4035. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4036. {
  4037. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4038. const __le32 *fw_data;
  4039. unsigned i, fw_size;
  4040. if (!adev->gfx.mec_fw)
  4041. return -EINVAL;
  4042. gfx_v8_0_cp_compute_enable(adev, false);
  4043. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4044. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4045. fw_data = (const __le32 *)
  4046. (adev->gfx.mec_fw->data +
  4047. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4048. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4049. /* MEC1 */
  4050. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4051. for (i = 0; i < fw_size; i++)
  4052. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4053. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4054. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4055. if (adev->gfx.mec2_fw) {
  4056. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4057. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4058. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4059. fw_data = (const __le32 *)
  4060. (adev->gfx.mec2_fw->data +
  4061. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4062. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4063. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4064. for (i = 0; i < fw_size; i++)
  4065. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4066. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4067. }
  4068. return 0;
  4069. }
  4070. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4071. {
  4072. int i, r;
  4073. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4074. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4075. if (ring->mqd_obj) {
  4076. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4077. if (unlikely(r != 0))
  4078. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4079. amdgpu_bo_unpin(ring->mqd_obj);
  4080. amdgpu_bo_unreserve(ring->mqd_obj);
  4081. amdgpu_bo_unref(&ring->mqd_obj);
  4082. ring->mqd_obj = NULL;
  4083. }
  4084. }
  4085. }
  4086. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4087. {
  4088. int r, i, j;
  4089. u32 tmp;
  4090. bool use_doorbell = true;
  4091. u64 hqd_gpu_addr;
  4092. u64 mqd_gpu_addr;
  4093. u64 eop_gpu_addr;
  4094. u64 wb_gpu_addr;
  4095. u32 *buf;
  4096. struct vi_mqd *mqd;
  4097. /* init the queues. */
  4098. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4099. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4100. if (ring->mqd_obj == NULL) {
  4101. r = amdgpu_bo_create(adev,
  4102. sizeof(struct vi_mqd),
  4103. PAGE_SIZE, true,
  4104. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4105. NULL, &ring->mqd_obj);
  4106. if (r) {
  4107. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4108. return r;
  4109. }
  4110. }
  4111. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4112. if (unlikely(r != 0)) {
  4113. gfx_v8_0_cp_compute_fini(adev);
  4114. return r;
  4115. }
  4116. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4117. &mqd_gpu_addr);
  4118. if (r) {
  4119. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4120. gfx_v8_0_cp_compute_fini(adev);
  4121. return r;
  4122. }
  4123. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4124. if (r) {
  4125. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4126. gfx_v8_0_cp_compute_fini(adev);
  4127. return r;
  4128. }
  4129. /* init the mqd struct */
  4130. memset(buf, 0, sizeof(struct vi_mqd));
  4131. mqd = (struct vi_mqd *)buf;
  4132. mqd->header = 0xC0310800;
  4133. mqd->compute_pipelinestat_enable = 0x00000001;
  4134. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4135. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4136. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4137. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4138. mqd->compute_misc_reserved = 0x00000003;
  4139. mutex_lock(&adev->srbm_mutex);
  4140. vi_srbm_select(adev, ring->me,
  4141. ring->pipe,
  4142. ring->queue, 0);
  4143. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4144. eop_gpu_addr >>= 8;
  4145. /* write the EOP addr */
  4146. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4147. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4148. /* set the VMID assigned */
  4149. WREG32(mmCP_HQD_VMID, 0);
  4150. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4151. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4152. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4153. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4154. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4155. /* disable wptr polling */
  4156. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4157. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4158. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4159. mqd->cp_hqd_eop_base_addr_lo =
  4160. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4161. mqd->cp_hqd_eop_base_addr_hi =
  4162. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4163. /* enable doorbell? */
  4164. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4165. if (use_doorbell) {
  4166. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4167. } else {
  4168. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4169. }
  4170. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4171. mqd->cp_hqd_pq_doorbell_control = tmp;
  4172. /* disable the queue if it's active */
  4173. mqd->cp_hqd_dequeue_request = 0;
  4174. mqd->cp_hqd_pq_rptr = 0;
  4175. mqd->cp_hqd_pq_wptr= 0;
  4176. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4177. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4178. for (j = 0; j < adev->usec_timeout; j++) {
  4179. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4180. break;
  4181. udelay(1);
  4182. }
  4183. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4184. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4185. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4186. }
  4187. /* set the pointer to the MQD */
  4188. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4189. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4190. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4191. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4192. /* set MQD vmid to 0 */
  4193. tmp = RREG32(mmCP_MQD_CONTROL);
  4194. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4195. WREG32(mmCP_MQD_CONTROL, tmp);
  4196. mqd->cp_mqd_control = tmp;
  4197. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4198. hqd_gpu_addr = ring->gpu_addr >> 8;
  4199. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4200. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4201. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4202. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4203. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4204. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4205. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4206. (order_base_2(ring->ring_size / 4) - 1));
  4207. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4208. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4209. #ifdef __BIG_ENDIAN
  4210. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4211. #endif
  4212. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4213. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4214. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4215. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4216. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4217. mqd->cp_hqd_pq_control = tmp;
  4218. /* set the wb address wether it's enabled or not */
  4219. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4220. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4221. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4222. upper_32_bits(wb_gpu_addr) & 0xffff;
  4223. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4224. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4225. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4226. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4227. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4228. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4229. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4230. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4231. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr_lo);
  4232. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4233. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4234. /* enable the doorbell if requested */
  4235. if (use_doorbell) {
  4236. if ((adev->asic_type == CHIP_CARRIZO) ||
  4237. (adev->asic_type == CHIP_FIJI) ||
  4238. (adev->asic_type == CHIP_STONEY) ||
  4239. (adev->asic_type == CHIP_POLARIS11) ||
  4240. (adev->asic_type == CHIP_POLARIS10) ||
  4241. (adev->asic_type == CHIP_POLARIS12)) {
  4242. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4243. AMDGPU_DOORBELL_KIQ << 2);
  4244. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4245. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4246. }
  4247. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4248. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4249. DOORBELL_OFFSET, ring->doorbell_index);
  4250. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4251. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4252. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4253. mqd->cp_hqd_pq_doorbell_control = tmp;
  4254. } else {
  4255. mqd->cp_hqd_pq_doorbell_control = 0;
  4256. }
  4257. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4258. mqd->cp_hqd_pq_doorbell_control);
  4259. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4260. ring->wptr = 0;
  4261. mqd->cp_hqd_pq_wptr = ring->wptr;
  4262. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4263. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4264. /* set the vmid for the queue */
  4265. mqd->cp_hqd_vmid = 0;
  4266. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4267. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4268. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4269. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4270. mqd->cp_hqd_persistent_state = tmp;
  4271. if (adev->asic_type == CHIP_STONEY ||
  4272. adev->asic_type == CHIP_POLARIS11 ||
  4273. adev->asic_type == CHIP_POLARIS10 ||
  4274. adev->asic_type == CHIP_POLARIS12) {
  4275. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4276. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4277. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4278. }
  4279. /* activate the queue */
  4280. mqd->cp_hqd_active = 1;
  4281. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4282. vi_srbm_select(adev, 0, 0, 0, 0);
  4283. mutex_unlock(&adev->srbm_mutex);
  4284. amdgpu_bo_kunmap(ring->mqd_obj);
  4285. amdgpu_bo_unreserve(ring->mqd_obj);
  4286. }
  4287. if (use_doorbell) {
  4288. tmp = RREG32(mmCP_PQ_STATUS);
  4289. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4290. WREG32(mmCP_PQ_STATUS, tmp);
  4291. }
  4292. gfx_v8_0_cp_compute_enable(adev, true);
  4293. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4294. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4295. ring->ready = true;
  4296. r = amdgpu_ring_test_ring(ring);
  4297. if (r)
  4298. ring->ready = false;
  4299. }
  4300. return 0;
  4301. }
  4302. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4303. {
  4304. int r;
  4305. if (!(adev->flags & AMD_IS_APU))
  4306. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4307. if (!adev->pp_enabled) {
  4308. if (!adev->firmware.smu_load) {
  4309. /* legacy firmware loading */
  4310. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4311. if (r)
  4312. return r;
  4313. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4314. if (r)
  4315. return r;
  4316. } else {
  4317. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4318. AMDGPU_UCODE_ID_CP_CE);
  4319. if (r)
  4320. return -EINVAL;
  4321. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4322. AMDGPU_UCODE_ID_CP_PFP);
  4323. if (r)
  4324. return -EINVAL;
  4325. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4326. AMDGPU_UCODE_ID_CP_ME);
  4327. if (r)
  4328. return -EINVAL;
  4329. if (adev->asic_type == CHIP_TOPAZ) {
  4330. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4331. if (r)
  4332. return r;
  4333. } else {
  4334. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4335. AMDGPU_UCODE_ID_CP_MEC1);
  4336. if (r)
  4337. return -EINVAL;
  4338. }
  4339. }
  4340. }
  4341. r = gfx_v8_0_cp_gfx_resume(adev);
  4342. if (r)
  4343. return r;
  4344. r = gfx_v8_0_cp_compute_resume(adev);
  4345. if (r)
  4346. return r;
  4347. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4348. return 0;
  4349. }
  4350. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4351. {
  4352. gfx_v8_0_cp_gfx_enable(adev, enable);
  4353. gfx_v8_0_cp_compute_enable(adev, enable);
  4354. }
  4355. static int gfx_v8_0_hw_init(void *handle)
  4356. {
  4357. int r;
  4358. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4359. gfx_v8_0_init_golden_registers(adev);
  4360. gfx_v8_0_gpu_init(adev);
  4361. r = gfx_v8_0_rlc_resume(adev);
  4362. if (r)
  4363. return r;
  4364. r = gfx_v8_0_cp_resume(adev);
  4365. return r;
  4366. }
  4367. static int gfx_v8_0_hw_fini(void *handle)
  4368. {
  4369. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4370. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4371. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4372. if (amdgpu_sriov_vf(adev)) {
  4373. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4374. return 0;
  4375. }
  4376. gfx_v8_0_cp_enable(adev, false);
  4377. gfx_v8_0_rlc_stop(adev);
  4378. gfx_v8_0_cp_compute_fini(adev);
  4379. amdgpu_set_powergating_state(adev,
  4380. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4381. return 0;
  4382. }
  4383. static int gfx_v8_0_suspend(void *handle)
  4384. {
  4385. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4386. return gfx_v8_0_hw_fini(adev);
  4387. }
  4388. static int gfx_v8_0_resume(void *handle)
  4389. {
  4390. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4391. return gfx_v8_0_hw_init(adev);
  4392. }
  4393. static bool gfx_v8_0_is_idle(void *handle)
  4394. {
  4395. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4396. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4397. return false;
  4398. else
  4399. return true;
  4400. }
  4401. static int gfx_v8_0_wait_for_idle(void *handle)
  4402. {
  4403. unsigned i;
  4404. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4405. for (i = 0; i < adev->usec_timeout; i++) {
  4406. if (gfx_v8_0_is_idle(handle))
  4407. return 0;
  4408. udelay(1);
  4409. }
  4410. return -ETIMEDOUT;
  4411. }
  4412. static bool gfx_v8_0_check_soft_reset(void *handle)
  4413. {
  4414. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4415. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4416. u32 tmp;
  4417. /* GRBM_STATUS */
  4418. tmp = RREG32(mmGRBM_STATUS);
  4419. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4420. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4421. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4422. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4423. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4424. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4425. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4426. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4427. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4428. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4429. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4430. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4431. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4432. }
  4433. /* GRBM_STATUS2 */
  4434. tmp = RREG32(mmGRBM_STATUS2);
  4435. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4436. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4437. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4438. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4439. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4440. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4441. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4442. SOFT_RESET_CPF, 1);
  4443. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4444. SOFT_RESET_CPC, 1);
  4445. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4446. SOFT_RESET_CPG, 1);
  4447. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4448. SOFT_RESET_GRBM, 1);
  4449. }
  4450. /* SRBM_STATUS */
  4451. tmp = RREG32(mmSRBM_STATUS);
  4452. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4453. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4454. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4455. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4456. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4457. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4458. if (grbm_soft_reset || srbm_soft_reset) {
  4459. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4460. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4461. return true;
  4462. } else {
  4463. adev->gfx.grbm_soft_reset = 0;
  4464. adev->gfx.srbm_soft_reset = 0;
  4465. return false;
  4466. }
  4467. }
  4468. static void gfx_v8_0_inactive_hqd(struct amdgpu_device *adev,
  4469. struct amdgpu_ring *ring)
  4470. {
  4471. int i;
  4472. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4473. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4474. u32 tmp;
  4475. tmp = RREG32(mmCP_HQD_DEQUEUE_REQUEST);
  4476. tmp = REG_SET_FIELD(tmp, CP_HQD_DEQUEUE_REQUEST,
  4477. DEQUEUE_REQ, 2);
  4478. WREG32(mmCP_HQD_DEQUEUE_REQUEST, tmp);
  4479. for (i = 0; i < adev->usec_timeout; i++) {
  4480. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4481. break;
  4482. udelay(1);
  4483. }
  4484. }
  4485. }
  4486. static int gfx_v8_0_pre_soft_reset(void *handle)
  4487. {
  4488. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4489. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4490. if ((!adev->gfx.grbm_soft_reset) &&
  4491. (!adev->gfx.srbm_soft_reset))
  4492. return 0;
  4493. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4494. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4495. /* stop the rlc */
  4496. gfx_v8_0_rlc_stop(adev);
  4497. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4498. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4499. /* Disable GFX parsing/prefetching */
  4500. gfx_v8_0_cp_gfx_enable(adev, false);
  4501. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4502. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4503. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4504. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4505. int i;
  4506. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4507. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4508. gfx_v8_0_inactive_hqd(adev, ring);
  4509. }
  4510. /* Disable MEC parsing/prefetching */
  4511. gfx_v8_0_cp_compute_enable(adev, false);
  4512. }
  4513. return 0;
  4514. }
  4515. static int gfx_v8_0_soft_reset(void *handle)
  4516. {
  4517. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4518. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4519. u32 tmp;
  4520. if ((!adev->gfx.grbm_soft_reset) &&
  4521. (!adev->gfx.srbm_soft_reset))
  4522. return 0;
  4523. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4524. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4525. if (grbm_soft_reset || srbm_soft_reset) {
  4526. tmp = RREG32(mmGMCON_DEBUG);
  4527. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4528. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4529. WREG32(mmGMCON_DEBUG, tmp);
  4530. udelay(50);
  4531. }
  4532. if (grbm_soft_reset) {
  4533. tmp = RREG32(mmGRBM_SOFT_RESET);
  4534. tmp |= grbm_soft_reset;
  4535. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4536. WREG32(mmGRBM_SOFT_RESET, tmp);
  4537. tmp = RREG32(mmGRBM_SOFT_RESET);
  4538. udelay(50);
  4539. tmp &= ~grbm_soft_reset;
  4540. WREG32(mmGRBM_SOFT_RESET, tmp);
  4541. tmp = RREG32(mmGRBM_SOFT_RESET);
  4542. }
  4543. if (srbm_soft_reset) {
  4544. tmp = RREG32(mmSRBM_SOFT_RESET);
  4545. tmp |= srbm_soft_reset;
  4546. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4547. WREG32(mmSRBM_SOFT_RESET, tmp);
  4548. tmp = RREG32(mmSRBM_SOFT_RESET);
  4549. udelay(50);
  4550. tmp &= ~srbm_soft_reset;
  4551. WREG32(mmSRBM_SOFT_RESET, tmp);
  4552. tmp = RREG32(mmSRBM_SOFT_RESET);
  4553. }
  4554. if (grbm_soft_reset || srbm_soft_reset) {
  4555. tmp = RREG32(mmGMCON_DEBUG);
  4556. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4557. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4558. WREG32(mmGMCON_DEBUG, tmp);
  4559. }
  4560. /* Wait a little for things to settle down */
  4561. udelay(50);
  4562. return 0;
  4563. }
  4564. static void gfx_v8_0_init_hqd(struct amdgpu_device *adev,
  4565. struct amdgpu_ring *ring)
  4566. {
  4567. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4568. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4569. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4570. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4571. vi_srbm_select(adev, 0, 0, 0, 0);
  4572. }
  4573. static int gfx_v8_0_post_soft_reset(void *handle)
  4574. {
  4575. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4576. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4577. if ((!adev->gfx.grbm_soft_reset) &&
  4578. (!adev->gfx.srbm_soft_reset))
  4579. return 0;
  4580. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4581. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4582. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4583. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4584. gfx_v8_0_cp_gfx_resume(adev);
  4585. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4586. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4587. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4588. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4589. int i;
  4590. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4591. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4592. gfx_v8_0_init_hqd(adev, ring);
  4593. }
  4594. gfx_v8_0_cp_compute_resume(adev);
  4595. }
  4596. gfx_v8_0_rlc_start(adev);
  4597. return 0;
  4598. }
  4599. /**
  4600. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4601. *
  4602. * @adev: amdgpu_device pointer
  4603. *
  4604. * Fetches a GPU clock counter snapshot.
  4605. * Returns the 64 bit clock counter snapshot.
  4606. */
  4607. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4608. {
  4609. uint64_t clock;
  4610. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4611. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4612. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4613. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4614. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4615. return clock;
  4616. }
  4617. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4618. uint32_t vmid,
  4619. uint32_t gds_base, uint32_t gds_size,
  4620. uint32_t gws_base, uint32_t gws_size,
  4621. uint32_t oa_base, uint32_t oa_size)
  4622. {
  4623. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4624. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4625. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4626. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4627. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4628. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4629. /* GDS Base */
  4630. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4631. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4632. WRITE_DATA_DST_SEL(0)));
  4633. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4634. amdgpu_ring_write(ring, 0);
  4635. amdgpu_ring_write(ring, gds_base);
  4636. /* GDS Size */
  4637. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4638. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4639. WRITE_DATA_DST_SEL(0)));
  4640. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4641. amdgpu_ring_write(ring, 0);
  4642. amdgpu_ring_write(ring, gds_size);
  4643. /* GWS */
  4644. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4645. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4646. WRITE_DATA_DST_SEL(0)));
  4647. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4648. amdgpu_ring_write(ring, 0);
  4649. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4650. /* OA */
  4651. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4652. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4653. WRITE_DATA_DST_SEL(0)));
  4654. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4655. amdgpu_ring_write(ring, 0);
  4656. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4657. }
  4658. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4659. {
  4660. WREG32(mmSQ_IND_INDEX,
  4661. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4662. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4663. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4664. (SQ_IND_INDEX__FORCE_READ_MASK));
  4665. return RREG32(mmSQ_IND_DATA);
  4666. }
  4667. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4668. uint32_t wave, uint32_t thread,
  4669. uint32_t regno, uint32_t num, uint32_t *out)
  4670. {
  4671. WREG32(mmSQ_IND_INDEX,
  4672. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4673. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4674. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4675. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  4676. (SQ_IND_INDEX__FORCE_READ_MASK) |
  4677. (SQ_IND_INDEX__AUTO_INCR_MASK));
  4678. while (num--)
  4679. *(out++) = RREG32(mmSQ_IND_DATA);
  4680. }
  4681. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4682. {
  4683. /* type 0 wave data */
  4684. dst[(*no_fields)++] = 0;
  4685. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4686. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4687. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4688. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4689. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4690. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4691. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4692. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4693. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4694. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4695. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4696. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4697. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4698. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4699. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4700. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4701. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4702. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4703. }
  4704. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  4705. uint32_t wave, uint32_t start,
  4706. uint32_t size, uint32_t *dst)
  4707. {
  4708. wave_read_regs(
  4709. adev, simd, wave, 0,
  4710. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  4711. }
  4712. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4713. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4714. .select_se_sh = &gfx_v8_0_select_se_sh,
  4715. .read_wave_data = &gfx_v8_0_read_wave_data,
  4716. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  4717. };
  4718. static int gfx_v8_0_early_init(void *handle)
  4719. {
  4720. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4721. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4722. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  4723. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4724. gfx_v8_0_set_ring_funcs(adev);
  4725. gfx_v8_0_set_irq_funcs(adev);
  4726. gfx_v8_0_set_gds_init(adev);
  4727. gfx_v8_0_set_rlc_funcs(adev);
  4728. return 0;
  4729. }
  4730. static int gfx_v8_0_late_init(void *handle)
  4731. {
  4732. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4733. int r;
  4734. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4735. if (r)
  4736. return r;
  4737. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4738. if (r)
  4739. return r;
  4740. /* requires IBs so do in late init after IB pool is initialized */
  4741. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4742. if (r)
  4743. return r;
  4744. amdgpu_set_powergating_state(adev,
  4745. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4746. return 0;
  4747. }
  4748. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4749. bool enable)
  4750. {
  4751. if ((adev->asic_type == CHIP_POLARIS11) ||
  4752. (adev->asic_type == CHIP_POLARIS12))
  4753. /* Send msg to SMU via Powerplay */
  4754. amdgpu_set_powergating_state(adev,
  4755. AMD_IP_BLOCK_TYPE_SMC,
  4756. enable ?
  4757. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4758. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4759. }
  4760. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4761. bool enable)
  4762. {
  4763. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4764. }
  4765. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4766. bool enable)
  4767. {
  4768. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4769. }
  4770. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4771. bool enable)
  4772. {
  4773. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4774. }
  4775. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4776. bool enable)
  4777. {
  4778. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4779. /* Read any GFX register to wake up GFX. */
  4780. if (!enable)
  4781. RREG32(mmDB_RENDER_CONTROL);
  4782. }
  4783. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4784. bool enable)
  4785. {
  4786. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4787. cz_enable_gfx_cg_power_gating(adev, true);
  4788. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4789. cz_enable_gfx_pipeline_power_gating(adev, true);
  4790. } else {
  4791. cz_enable_gfx_cg_power_gating(adev, false);
  4792. cz_enable_gfx_pipeline_power_gating(adev, false);
  4793. }
  4794. }
  4795. static int gfx_v8_0_set_powergating_state(void *handle,
  4796. enum amd_powergating_state state)
  4797. {
  4798. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4799. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  4800. switch (adev->asic_type) {
  4801. case CHIP_CARRIZO:
  4802. case CHIP_STONEY:
  4803. cz_update_gfx_cg_power_gating(adev, enable);
  4804. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4805. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4806. else
  4807. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4808. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4809. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4810. else
  4811. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4812. break;
  4813. case CHIP_POLARIS11:
  4814. case CHIP_POLARIS12:
  4815. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4816. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4817. else
  4818. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4819. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4820. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4821. else
  4822. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4823. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  4824. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  4825. else
  4826. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  4827. break;
  4828. default:
  4829. break;
  4830. }
  4831. return 0;
  4832. }
  4833. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  4834. uint32_t reg_addr, uint32_t cmd)
  4835. {
  4836. uint32_t data;
  4837. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  4838. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4839. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4840. data = RREG32(mmRLC_SERDES_WR_CTRL);
  4841. if (adev->asic_type == CHIP_STONEY)
  4842. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4843. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4844. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4845. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4846. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4847. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4848. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4849. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4850. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4851. else
  4852. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4853. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4854. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4855. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4856. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4857. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4858. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4859. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4860. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  4861. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  4862. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4863. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  4864. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  4865. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  4866. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  4867. WREG32(mmRLC_SERDES_WR_CTRL, data);
  4868. }
  4869. #define MSG_ENTER_RLC_SAFE_MODE 1
  4870. #define MSG_EXIT_RLC_SAFE_MODE 0
  4871. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  4872. #define RLC_GPR_REG2__REQ__SHIFT 0
  4873. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  4874. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  4875. static void cz_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4876. {
  4877. u32 data = 0;
  4878. unsigned i;
  4879. data = RREG32(mmRLC_CNTL);
  4880. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  4881. return;
  4882. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  4883. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  4884. AMD_PG_SUPPORT_GFX_DMG))) {
  4885. data |= RLC_GPR_REG2__REQ_MASK;
  4886. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  4887. data |= (MSG_ENTER_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  4888. WREG32(mmRLC_GPR_REG2, data);
  4889. for (i = 0; i < adev->usec_timeout; i++) {
  4890. if ((RREG32(mmRLC_GPM_STAT) &
  4891. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4892. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  4893. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4894. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  4895. break;
  4896. udelay(1);
  4897. }
  4898. for (i = 0; i < adev->usec_timeout; i++) {
  4899. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  4900. break;
  4901. udelay(1);
  4902. }
  4903. adev->gfx.rlc.in_safe_mode = true;
  4904. }
  4905. }
  4906. static void cz_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4907. {
  4908. u32 data;
  4909. unsigned i;
  4910. data = RREG32(mmRLC_CNTL);
  4911. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  4912. return;
  4913. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  4914. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  4915. AMD_PG_SUPPORT_GFX_DMG))) {
  4916. data |= RLC_GPR_REG2__REQ_MASK;
  4917. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  4918. data |= (MSG_EXIT_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  4919. WREG32(mmRLC_GPR_REG2, data);
  4920. adev->gfx.rlc.in_safe_mode = false;
  4921. }
  4922. for (i = 0; i < adev->usec_timeout; i++) {
  4923. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  4924. break;
  4925. udelay(1);
  4926. }
  4927. }
  4928. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4929. {
  4930. u32 data;
  4931. unsigned i;
  4932. data = RREG32(mmRLC_CNTL);
  4933. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  4934. return;
  4935. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  4936. data |= RLC_SAFE_MODE__CMD_MASK;
  4937. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  4938. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  4939. WREG32(mmRLC_SAFE_MODE, data);
  4940. for (i = 0; i < adev->usec_timeout; i++) {
  4941. if ((RREG32(mmRLC_GPM_STAT) &
  4942. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4943. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  4944. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4945. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  4946. break;
  4947. udelay(1);
  4948. }
  4949. for (i = 0; i < adev->usec_timeout; i++) {
  4950. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  4951. break;
  4952. udelay(1);
  4953. }
  4954. adev->gfx.rlc.in_safe_mode = true;
  4955. }
  4956. }
  4957. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4958. {
  4959. u32 data = 0;
  4960. unsigned i;
  4961. data = RREG32(mmRLC_CNTL);
  4962. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  4963. return;
  4964. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  4965. if (adev->gfx.rlc.in_safe_mode) {
  4966. data |= RLC_SAFE_MODE__CMD_MASK;
  4967. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  4968. WREG32(mmRLC_SAFE_MODE, data);
  4969. adev->gfx.rlc.in_safe_mode = false;
  4970. }
  4971. }
  4972. for (i = 0; i < adev->usec_timeout; i++) {
  4973. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  4974. break;
  4975. udelay(1);
  4976. }
  4977. }
  4978. static void gfx_v8_0_nop_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4979. {
  4980. adev->gfx.rlc.in_safe_mode = true;
  4981. }
  4982. static void gfx_v8_0_nop_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4983. {
  4984. adev->gfx.rlc.in_safe_mode = false;
  4985. }
  4986. static const struct amdgpu_rlc_funcs cz_rlc_funcs = {
  4987. .enter_safe_mode = cz_enter_rlc_safe_mode,
  4988. .exit_safe_mode = cz_exit_rlc_safe_mode
  4989. };
  4990. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  4991. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  4992. .exit_safe_mode = iceland_exit_rlc_safe_mode
  4993. };
  4994. static const struct amdgpu_rlc_funcs gfx_v8_0_nop_rlc_funcs = {
  4995. .enter_safe_mode = gfx_v8_0_nop_enter_rlc_safe_mode,
  4996. .exit_safe_mode = gfx_v8_0_nop_exit_rlc_safe_mode
  4997. };
  4998. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  4999. bool enable)
  5000. {
  5001. uint32_t temp, data;
  5002. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5003. /* It is disabled by HW by default */
  5004. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5005. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5006. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5007. /* 1 - RLC memory Light sleep */
  5008. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5009. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5010. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5011. }
  5012. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5013. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5014. if (adev->flags & AMD_IS_APU)
  5015. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5016. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5017. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5018. else
  5019. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5020. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5021. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5022. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5023. if (temp != data)
  5024. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5025. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5026. gfx_v8_0_wait_for_rlc_serdes(adev);
  5027. /* 5 - clear mgcg override */
  5028. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5029. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5030. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5031. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5032. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5033. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5034. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5035. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5036. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5037. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5038. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5039. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5040. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5041. if (temp != data)
  5042. WREG32(mmCGTS_SM_CTRL_REG, data);
  5043. }
  5044. udelay(50);
  5045. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5046. gfx_v8_0_wait_for_rlc_serdes(adev);
  5047. } else {
  5048. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5049. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5050. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5051. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5052. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5053. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5054. if (temp != data)
  5055. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5056. /* 2 - disable MGLS in RLC */
  5057. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5058. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5059. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5060. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5061. }
  5062. /* 3 - disable MGLS in CP */
  5063. data = RREG32(mmCP_MEM_SLP_CNTL);
  5064. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5065. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5066. WREG32(mmCP_MEM_SLP_CNTL, data);
  5067. }
  5068. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5069. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5070. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5071. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5072. if (temp != data)
  5073. WREG32(mmCGTS_SM_CTRL_REG, data);
  5074. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5075. gfx_v8_0_wait_for_rlc_serdes(adev);
  5076. /* 6 - set mgcg override */
  5077. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5078. udelay(50);
  5079. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5080. gfx_v8_0_wait_for_rlc_serdes(adev);
  5081. }
  5082. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5083. }
  5084. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5085. bool enable)
  5086. {
  5087. uint32_t temp, temp1, data, data1;
  5088. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5089. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5090. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5091. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5092. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5093. if (temp1 != data1)
  5094. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5095. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5096. gfx_v8_0_wait_for_rlc_serdes(adev);
  5097. /* 2 - clear cgcg override */
  5098. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5099. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5100. gfx_v8_0_wait_for_rlc_serdes(adev);
  5101. /* 3 - write cmd to set CGLS */
  5102. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5103. /* 4 - enable cgcg */
  5104. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5105. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5106. /* enable cgls*/
  5107. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5108. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5109. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5110. if (temp1 != data1)
  5111. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5112. } else {
  5113. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5114. }
  5115. if (temp != data)
  5116. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5117. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5118. * Cmp_busy/GFX_Idle interrupts
  5119. */
  5120. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5121. } else {
  5122. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5123. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5124. /* TEST CGCG */
  5125. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5126. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5127. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5128. if (temp1 != data1)
  5129. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5130. /* read gfx register to wake up cgcg */
  5131. RREG32(mmCB_CGTT_SCLK_CTRL);
  5132. RREG32(mmCB_CGTT_SCLK_CTRL);
  5133. RREG32(mmCB_CGTT_SCLK_CTRL);
  5134. RREG32(mmCB_CGTT_SCLK_CTRL);
  5135. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5136. gfx_v8_0_wait_for_rlc_serdes(adev);
  5137. /* write cmd to Set CGCG Overrride */
  5138. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5139. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5140. gfx_v8_0_wait_for_rlc_serdes(adev);
  5141. /* write cmd to Clear CGLS */
  5142. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5143. /* disable cgcg, cgls should be disabled too. */
  5144. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5145. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5146. if (temp != data)
  5147. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5148. }
  5149. gfx_v8_0_wait_for_rlc_serdes(adev);
  5150. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5151. }
  5152. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5153. bool enable)
  5154. {
  5155. if (enable) {
  5156. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5157. * === MGCG + MGLS + TS(CG/LS) ===
  5158. */
  5159. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5160. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5161. } else {
  5162. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5163. * === CGCG + CGLS ===
  5164. */
  5165. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5166. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5167. }
  5168. return 0;
  5169. }
  5170. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5171. enum amd_clockgating_state state)
  5172. {
  5173. uint32_t msg_id, pp_state = 0;
  5174. uint32_t pp_support_state = 0;
  5175. void *pp_handle = adev->powerplay.pp_handle;
  5176. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5177. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5178. pp_support_state = PP_STATE_SUPPORT_LS;
  5179. pp_state = PP_STATE_LS;
  5180. }
  5181. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5182. pp_support_state |= PP_STATE_SUPPORT_CG;
  5183. pp_state |= PP_STATE_CG;
  5184. }
  5185. if (state == AMD_CG_STATE_UNGATE)
  5186. pp_state = 0;
  5187. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5188. PP_BLOCK_GFX_CG,
  5189. pp_support_state,
  5190. pp_state);
  5191. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5192. }
  5193. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5194. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5195. pp_support_state = PP_STATE_SUPPORT_LS;
  5196. pp_state = PP_STATE_LS;
  5197. }
  5198. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5199. pp_support_state |= PP_STATE_SUPPORT_CG;
  5200. pp_state |= PP_STATE_CG;
  5201. }
  5202. if (state == AMD_CG_STATE_UNGATE)
  5203. pp_state = 0;
  5204. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5205. PP_BLOCK_GFX_MG,
  5206. pp_support_state,
  5207. pp_state);
  5208. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5209. }
  5210. return 0;
  5211. }
  5212. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5213. enum amd_clockgating_state state)
  5214. {
  5215. uint32_t msg_id, pp_state = 0;
  5216. uint32_t pp_support_state = 0;
  5217. void *pp_handle = adev->powerplay.pp_handle;
  5218. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5219. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5220. pp_support_state = PP_STATE_SUPPORT_LS;
  5221. pp_state = PP_STATE_LS;
  5222. }
  5223. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5224. pp_support_state |= PP_STATE_SUPPORT_CG;
  5225. pp_state |= PP_STATE_CG;
  5226. }
  5227. if (state == AMD_CG_STATE_UNGATE)
  5228. pp_state = 0;
  5229. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5230. PP_BLOCK_GFX_CG,
  5231. pp_support_state,
  5232. pp_state);
  5233. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5234. }
  5235. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5236. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5237. pp_support_state = PP_STATE_SUPPORT_LS;
  5238. pp_state = PP_STATE_LS;
  5239. }
  5240. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5241. pp_support_state |= PP_STATE_SUPPORT_CG;
  5242. pp_state |= PP_STATE_CG;
  5243. }
  5244. if (state == AMD_CG_STATE_UNGATE)
  5245. pp_state = 0;
  5246. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5247. PP_BLOCK_GFX_3D,
  5248. pp_support_state,
  5249. pp_state);
  5250. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5251. }
  5252. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5253. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5254. pp_support_state = PP_STATE_SUPPORT_LS;
  5255. pp_state = PP_STATE_LS;
  5256. }
  5257. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5258. pp_support_state |= PP_STATE_SUPPORT_CG;
  5259. pp_state |= PP_STATE_CG;
  5260. }
  5261. if (state == AMD_CG_STATE_UNGATE)
  5262. pp_state = 0;
  5263. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5264. PP_BLOCK_GFX_MG,
  5265. pp_support_state,
  5266. pp_state);
  5267. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5268. }
  5269. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5270. pp_support_state = PP_STATE_SUPPORT_LS;
  5271. if (state == AMD_CG_STATE_UNGATE)
  5272. pp_state = 0;
  5273. else
  5274. pp_state = PP_STATE_LS;
  5275. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5276. PP_BLOCK_GFX_RLC,
  5277. pp_support_state,
  5278. pp_state);
  5279. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5280. }
  5281. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5282. pp_support_state = PP_STATE_SUPPORT_LS;
  5283. if (state == AMD_CG_STATE_UNGATE)
  5284. pp_state = 0;
  5285. else
  5286. pp_state = PP_STATE_LS;
  5287. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5288. PP_BLOCK_GFX_CP,
  5289. pp_support_state,
  5290. pp_state);
  5291. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5292. }
  5293. return 0;
  5294. }
  5295. static int gfx_v8_0_set_clockgating_state(void *handle,
  5296. enum amd_clockgating_state state)
  5297. {
  5298. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5299. switch (adev->asic_type) {
  5300. case CHIP_FIJI:
  5301. case CHIP_CARRIZO:
  5302. case CHIP_STONEY:
  5303. gfx_v8_0_update_gfx_clock_gating(adev,
  5304. state == AMD_CG_STATE_GATE ? true : false);
  5305. break;
  5306. case CHIP_TONGA:
  5307. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5308. break;
  5309. case CHIP_POLARIS10:
  5310. case CHIP_POLARIS11:
  5311. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5312. break;
  5313. default:
  5314. break;
  5315. }
  5316. return 0;
  5317. }
  5318. static u32 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5319. {
  5320. return ring->adev->wb.wb[ring->rptr_offs];
  5321. }
  5322. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5323. {
  5324. struct amdgpu_device *adev = ring->adev;
  5325. if (ring->use_doorbell)
  5326. /* XXX check if swapping is necessary on BE */
  5327. return ring->adev->wb.wb[ring->wptr_offs];
  5328. else
  5329. return RREG32(mmCP_RB0_WPTR);
  5330. }
  5331. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5332. {
  5333. struct amdgpu_device *adev = ring->adev;
  5334. if (ring->use_doorbell) {
  5335. /* XXX check if swapping is necessary on BE */
  5336. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5337. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5338. } else {
  5339. WREG32(mmCP_RB0_WPTR, ring->wptr);
  5340. (void)RREG32(mmCP_RB0_WPTR);
  5341. }
  5342. }
  5343. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5344. {
  5345. u32 ref_and_mask, reg_mem_engine;
  5346. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  5347. switch (ring->me) {
  5348. case 1:
  5349. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5350. break;
  5351. case 2:
  5352. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5353. break;
  5354. default:
  5355. return;
  5356. }
  5357. reg_mem_engine = 0;
  5358. } else {
  5359. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5360. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5361. }
  5362. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5363. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5364. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5365. reg_mem_engine));
  5366. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5367. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5368. amdgpu_ring_write(ring, ref_and_mask);
  5369. amdgpu_ring_write(ring, ref_and_mask);
  5370. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5371. }
  5372. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5373. {
  5374. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5375. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5376. EVENT_INDEX(4));
  5377. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5378. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5379. EVENT_INDEX(0));
  5380. }
  5381. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5382. {
  5383. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5384. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5385. WRITE_DATA_DST_SEL(0) |
  5386. WR_CONFIRM));
  5387. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5388. amdgpu_ring_write(ring, 0);
  5389. amdgpu_ring_write(ring, 1);
  5390. }
  5391. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5392. struct amdgpu_ib *ib,
  5393. unsigned vm_id, bool ctx_switch)
  5394. {
  5395. u32 header, control = 0;
  5396. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5397. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5398. else
  5399. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5400. control |= ib->length_dw | (vm_id << 24);
  5401. amdgpu_ring_write(ring, header);
  5402. amdgpu_ring_write(ring,
  5403. #ifdef __BIG_ENDIAN
  5404. (2 << 0) |
  5405. #endif
  5406. (ib->gpu_addr & 0xFFFFFFFC));
  5407. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5408. amdgpu_ring_write(ring, control);
  5409. }
  5410. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5411. struct amdgpu_ib *ib,
  5412. unsigned vm_id, bool ctx_switch)
  5413. {
  5414. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5415. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5416. amdgpu_ring_write(ring,
  5417. #ifdef __BIG_ENDIAN
  5418. (2 << 0) |
  5419. #endif
  5420. (ib->gpu_addr & 0xFFFFFFFC));
  5421. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5422. amdgpu_ring_write(ring, control);
  5423. }
  5424. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5425. u64 seq, unsigned flags)
  5426. {
  5427. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5428. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5429. /* EVENT_WRITE_EOP - flush caches, send int */
  5430. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5431. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5432. EOP_TC_ACTION_EN |
  5433. EOP_TC_WB_ACTION_EN |
  5434. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5435. EVENT_INDEX(5)));
  5436. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5437. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5438. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5439. amdgpu_ring_write(ring, lower_32_bits(seq));
  5440. amdgpu_ring_write(ring, upper_32_bits(seq));
  5441. }
  5442. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5443. {
  5444. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5445. uint32_t seq = ring->fence_drv.sync_seq;
  5446. uint64_t addr = ring->fence_drv.gpu_addr;
  5447. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5448. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5449. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5450. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5451. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5452. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5453. amdgpu_ring_write(ring, seq);
  5454. amdgpu_ring_write(ring, 0xffffffff);
  5455. amdgpu_ring_write(ring, 4); /* poll interval */
  5456. }
  5457. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5458. unsigned vm_id, uint64_t pd_addr)
  5459. {
  5460. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5461. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5462. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5463. WRITE_DATA_DST_SEL(0)) |
  5464. WR_CONFIRM);
  5465. if (vm_id < 8) {
  5466. amdgpu_ring_write(ring,
  5467. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5468. } else {
  5469. amdgpu_ring_write(ring,
  5470. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5471. }
  5472. amdgpu_ring_write(ring, 0);
  5473. amdgpu_ring_write(ring, pd_addr >> 12);
  5474. /* bits 0-15 are the VM contexts0-15 */
  5475. /* invalidate the cache */
  5476. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5477. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5478. WRITE_DATA_DST_SEL(0)));
  5479. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5480. amdgpu_ring_write(ring, 0);
  5481. amdgpu_ring_write(ring, 1 << vm_id);
  5482. /* wait for the invalidate to complete */
  5483. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5484. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5485. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5486. WAIT_REG_MEM_ENGINE(0))); /* me */
  5487. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5488. amdgpu_ring_write(ring, 0);
  5489. amdgpu_ring_write(ring, 0); /* ref */
  5490. amdgpu_ring_write(ring, 0); /* mask */
  5491. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5492. /* compute doesn't have PFP */
  5493. if (usepfp) {
  5494. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5495. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5496. amdgpu_ring_write(ring, 0x0);
  5497. /* GFX8 emits 128 dw nop to prevent CE access VM before vm_flush finish */
  5498. amdgpu_ring_insert_nop(ring, 128);
  5499. }
  5500. }
  5501. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5502. {
  5503. return ring->adev->wb.wb[ring->wptr_offs];
  5504. }
  5505. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5506. {
  5507. struct amdgpu_device *adev = ring->adev;
  5508. /* XXX check if swapping is necessary on BE */
  5509. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5510. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5511. }
  5512. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5513. u64 addr, u64 seq,
  5514. unsigned flags)
  5515. {
  5516. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5517. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5518. /* RELEASE_MEM - flush caches, send int */
  5519. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5520. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5521. EOP_TC_ACTION_EN |
  5522. EOP_TC_WB_ACTION_EN |
  5523. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5524. EVENT_INDEX(5)));
  5525. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5526. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5527. amdgpu_ring_write(ring, upper_32_bits(addr));
  5528. amdgpu_ring_write(ring, lower_32_bits(seq));
  5529. amdgpu_ring_write(ring, upper_32_bits(seq));
  5530. }
  5531. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5532. {
  5533. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5534. amdgpu_ring_write(ring, 0);
  5535. }
  5536. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5537. {
  5538. uint32_t dw2 = 0;
  5539. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5540. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5541. gfx_v8_0_ring_emit_vgt_flush(ring);
  5542. /* set load_global_config & load_global_uconfig */
  5543. dw2 |= 0x8001;
  5544. /* set load_cs_sh_regs */
  5545. dw2 |= 0x01000000;
  5546. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5547. dw2 |= 0x10002;
  5548. /* set load_ce_ram if preamble presented */
  5549. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5550. dw2 |= 0x10000000;
  5551. } else {
  5552. /* still load_ce_ram if this is the first time preamble presented
  5553. * although there is no context switch happens.
  5554. */
  5555. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5556. dw2 |= 0x10000000;
  5557. }
  5558. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5559. amdgpu_ring_write(ring, dw2);
  5560. amdgpu_ring_write(ring, 0);
  5561. }
  5562. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5563. enum amdgpu_interrupt_state state)
  5564. {
  5565. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5566. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5567. }
  5568. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5569. int me, int pipe,
  5570. enum amdgpu_interrupt_state state)
  5571. {
  5572. /*
  5573. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5574. * handles the setting of interrupts for this specific pipe. All other
  5575. * pipes' interrupts are set by amdkfd.
  5576. */
  5577. if (me == 1) {
  5578. switch (pipe) {
  5579. case 0:
  5580. break;
  5581. default:
  5582. DRM_DEBUG("invalid pipe %d\n", pipe);
  5583. return;
  5584. }
  5585. } else {
  5586. DRM_DEBUG("invalid me %d\n", me);
  5587. return;
  5588. }
  5589. WREG32_FIELD(CP_ME1_PIPE0_INT_CNTL, TIME_STAMP_INT_ENABLE,
  5590. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5591. }
  5592. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5593. struct amdgpu_irq_src *source,
  5594. unsigned type,
  5595. enum amdgpu_interrupt_state state)
  5596. {
  5597. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5598. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5599. return 0;
  5600. }
  5601. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5602. struct amdgpu_irq_src *source,
  5603. unsigned type,
  5604. enum amdgpu_interrupt_state state)
  5605. {
  5606. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5607. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5608. return 0;
  5609. }
  5610. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5611. struct amdgpu_irq_src *src,
  5612. unsigned type,
  5613. enum amdgpu_interrupt_state state)
  5614. {
  5615. switch (type) {
  5616. case AMDGPU_CP_IRQ_GFX_EOP:
  5617. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5618. break;
  5619. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5620. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5621. break;
  5622. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5623. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5624. break;
  5625. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5626. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5627. break;
  5628. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5629. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5630. break;
  5631. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5632. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5633. break;
  5634. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5635. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5636. break;
  5637. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5638. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5639. break;
  5640. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5641. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5642. break;
  5643. default:
  5644. break;
  5645. }
  5646. return 0;
  5647. }
  5648. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5649. struct amdgpu_irq_src *source,
  5650. struct amdgpu_iv_entry *entry)
  5651. {
  5652. int i;
  5653. u8 me_id, pipe_id, queue_id;
  5654. struct amdgpu_ring *ring;
  5655. DRM_DEBUG("IH: CP EOP\n");
  5656. me_id = (entry->ring_id & 0x0c) >> 2;
  5657. pipe_id = (entry->ring_id & 0x03) >> 0;
  5658. queue_id = (entry->ring_id & 0x70) >> 4;
  5659. switch (me_id) {
  5660. case 0:
  5661. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5662. break;
  5663. case 1:
  5664. case 2:
  5665. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5666. ring = &adev->gfx.compute_ring[i];
  5667. /* Per-queue interrupt is supported for MEC starting from VI.
  5668. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5669. */
  5670. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5671. amdgpu_fence_process(ring);
  5672. }
  5673. break;
  5674. }
  5675. return 0;
  5676. }
  5677. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5678. struct amdgpu_irq_src *source,
  5679. struct amdgpu_iv_entry *entry)
  5680. {
  5681. DRM_ERROR("Illegal register access in command stream\n");
  5682. schedule_work(&adev->reset_work);
  5683. return 0;
  5684. }
  5685. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5686. struct amdgpu_irq_src *source,
  5687. struct amdgpu_iv_entry *entry)
  5688. {
  5689. DRM_ERROR("Illegal instruction in command stream\n");
  5690. schedule_work(&adev->reset_work);
  5691. return 0;
  5692. }
  5693. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5694. .name = "gfx_v8_0",
  5695. .early_init = gfx_v8_0_early_init,
  5696. .late_init = gfx_v8_0_late_init,
  5697. .sw_init = gfx_v8_0_sw_init,
  5698. .sw_fini = gfx_v8_0_sw_fini,
  5699. .hw_init = gfx_v8_0_hw_init,
  5700. .hw_fini = gfx_v8_0_hw_fini,
  5701. .suspend = gfx_v8_0_suspend,
  5702. .resume = gfx_v8_0_resume,
  5703. .is_idle = gfx_v8_0_is_idle,
  5704. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5705. .check_soft_reset = gfx_v8_0_check_soft_reset,
  5706. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  5707. .soft_reset = gfx_v8_0_soft_reset,
  5708. .post_soft_reset = gfx_v8_0_post_soft_reset,
  5709. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5710. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5711. };
  5712. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5713. .type = AMDGPU_RING_TYPE_GFX,
  5714. .align_mask = 0xff,
  5715. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  5716. .get_rptr = gfx_v8_0_ring_get_rptr,
  5717. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5718. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5719. .emit_frame_size =
  5720. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5721. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5722. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5723. 6 + 6 + 6 +/* gfx_v8_0_ring_emit_fence_gfx x3 for user fence, vm fence */
  5724. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5725. 128 + 19 + /* gfx_v8_0_ring_emit_vm_flush */
  5726. 2 + /* gfx_v8_ring_emit_sb */
  5727. 3 + 4, /* gfx_v8_ring_emit_cntxcntl including vgt flush */
  5728. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  5729. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5730. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5731. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5732. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5733. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5734. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5735. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5736. .test_ring = gfx_v8_0_ring_test_ring,
  5737. .test_ib = gfx_v8_0_ring_test_ib,
  5738. .insert_nop = amdgpu_ring_insert_nop,
  5739. .pad_ib = amdgpu_ring_generic_pad_ib,
  5740. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  5741. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  5742. };
  5743. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  5744. .type = AMDGPU_RING_TYPE_COMPUTE,
  5745. .align_mask = 0xff,
  5746. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  5747. .get_rptr = gfx_v8_0_ring_get_rptr,
  5748. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  5749. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  5750. .emit_frame_size =
  5751. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5752. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5753. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5754. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5755. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  5756. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  5757. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  5758. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  5759. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  5760. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5761. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5762. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5763. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5764. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5765. .test_ring = gfx_v8_0_ring_test_ring,
  5766. .test_ib = gfx_v8_0_ring_test_ib,
  5767. .insert_nop = amdgpu_ring_insert_nop,
  5768. .pad_ib = amdgpu_ring_generic_pad_ib,
  5769. };
  5770. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  5771. {
  5772. int i;
  5773. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  5774. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  5775. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  5776. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  5777. }
  5778. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  5779. .set = gfx_v8_0_set_eop_interrupt_state,
  5780. .process = gfx_v8_0_eop_irq,
  5781. };
  5782. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  5783. .set = gfx_v8_0_set_priv_reg_fault_state,
  5784. .process = gfx_v8_0_priv_reg_irq,
  5785. };
  5786. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  5787. .set = gfx_v8_0_set_priv_inst_fault_state,
  5788. .process = gfx_v8_0_priv_inst_irq,
  5789. };
  5790. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  5791. {
  5792. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  5793. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  5794. adev->gfx.priv_reg_irq.num_types = 1;
  5795. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  5796. adev->gfx.priv_inst_irq.num_types = 1;
  5797. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  5798. }
  5799. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  5800. {
  5801. switch (adev->asic_type) {
  5802. case CHIP_TOPAZ:
  5803. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  5804. break;
  5805. case CHIP_STONEY:
  5806. case CHIP_CARRIZO:
  5807. adev->gfx.rlc.funcs = &cz_rlc_funcs;
  5808. break;
  5809. default:
  5810. adev->gfx.rlc.funcs = &gfx_v8_0_nop_rlc_funcs;
  5811. break;
  5812. }
  5813. }
  5814. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  5815. {
  5816. /* init asci gds info */
  5817. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  5818. adev->gds.gws.total_size = 64;
  5819. adev->gds.oa.total_size = 16;
  5820. if (adev->gds.mem.total_size == 64 * 1024) {
  5821. adev->gds.mem.gfx_partition_size = 4096;
  5822. adev->gds.mem.cs_partition_size = 4096;
  5823. adev->gds.gws.gfx_partition_size = 4;
  5824. adev->gds.gws.cs_partition_size = 4;
  5825. adev->gds.oa.gfx_partition_size = 4;
  5826. adev->gds.oa.cs_partition_size = 1;
  5827. } else {
  5828. adev->gds.mem.gfx_partition_size = 1024;
  5829. adev->gds.mem.cs_partition_size = 1024;
  5830. adev->gds.gws.gfx_partition_size = 16;
  5831. adev->gds.gws.cs_partition_size = 16;
  5832. adev->gds.oa.gfx_partition_size = 4;
  5833. adev->gds.oa.cs_partition_size = 4;
  5834. }
  5835. }
  5836. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  5837. u32 bitmap)
  5838. {
  5839. u32 data;
  5840. if (!bitmap)
  5841. return;
  5842. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  5843. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  5844. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  5845. }
  5846. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  5847. {
  5848. u32 data, mask;
  5849. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  5850. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  5851. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  5852. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  5853. }
  5854. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  5855. {
  5856. int i, j, k, counter, active_cu_number = 0;
  5857. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  5858. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  5859. unsigned disable_masks[4 * 2];
  5860. memset(cu_info, 0, sizeof(*cu_info));
  5861. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  5862. mutex_lock(&adev->grbm_idx_mutex);
  5863. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  5864. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  5865. mask = 1;
  5866. ao_bitmap = 0;
  5867. counter = 0;
  5868. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  5869. if (i < 4 && j < 2)
  5870. gfx_v8_0_set_user_cu_inactive_bitmap(
  5871. adev, disable_masks[i * 2 + j]);
  5872. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  5873. cu_info->bitmap[i][j] = bitmap;
  5874. for (k = 0; k < 16; k ++) {
  5875. if (bitmap & mask) {
  5876. if (counter < 2)
  5877. ao_bitmap |= mask;
  5878. counter ++;
  5879. }
  5880. mask <<= 1;
  5881. }
  5882. active_cu_number += counter;
  5883. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  5884. }
  5885. }
  5886. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5887. mutex_unlock(&adev->grbm_idx_mutex);
  5888. cu_info->number = active_cu_number;
  5889. cu_info->ao_cu_mask = ao_cu_mask;
  5890. }
  5891. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  5892. {
  5893. .type = AMD_IP_BLOCK_TYPE_GFX,
  5894. .major = 8,
  5895. .minor = 0,
  5896. .rev = 0,
  5897. .funcs = &gfx_v8_0_ip_funcs,
  5898. };
  5899. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  5900. {
  5901. .type = AMD_IP_BLOCK_TYPE_GFX,
  5902. .major = 8,
  5903. .minor = 1,
  5904. .rev = 0,
  5905. .funcs = &gfx_v8_0_ip_funcs,
  5906. };