processor.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. struct vm86;
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <uapi/asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeatures.h>
  14. #include <asm/page.h>
  15. #include <asm/pgtable_types.h>
  16. #include <asm/percpu.h>
  17. #include <asm/msr.h>
  18. #include <asm/desc_defs.h>
  19. #include <asm/nops.h>
  20. #include <asm/special_insns.h>
  21. #include <asm/fpu/types.h>
  22. #include <linux/personality.h>
  23. #include <linux/cache.h>
  24. #include <linux/threads.h>
  25. #include <linux/math64.h>
  26. #include <linux/err.h>
  27. #include <linux/irqflags.h>
  28. /*
  29. * We handle most unaligned accesses in hardware. On the other hand
  30. * unaligned DMA can be quite expensive on some Nehalem processors.
  31. *
  32. * Based on this we disable the IP header alignment in network drivers.
  33. */
  34. #define NET_IP_ALIGN 0
  35. #define HBP_NUM 4
  36. /*
  37. * Default implementation of macro that returns current
  38. * instruction pointer ("program counter").
  39. */
  40. static inline void *current_text_addr(void)
  41. {
  42. void *pc;
  43. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  44. return pc;
  45. }
  46. /*
  47. * These alignment constraints are for performance in the vSMP case,
  48. * but in the task_struct case we must also meet hardware imposed
  49. * alignment requirements of the FPU state:
  50. */
  51. #ifdef CONFIG_X86_VSMP
  52. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  53. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  54. #else
  55. # define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
  56. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  57. #endif
  58. enum tlb_infos {
  59. ENTRIES,
  60. NR_INFO
  61. };
  62. extern u16 __read_mostly tlb_lli_4k[NR_INFO];
  63. extern u16 __read_mostly tlb_lli_2m[NR_INFO];
  64. extern u16 __read_mostly tlb_lli_4m[NR_INFO];
  65. extern u16 __read_mostly tlb_lld_4k[NR_INFO];
  66. extern u16 __read_mostly tlb_lld_2m[NR_INFO];
  67. extern u16 __read_mostly tlb_lld_4m[NR_INFO];
  68. extern u16 __read_mostly tlb_lld_1g[NR_INFO];
  69. /*
  70. * CPU type and hardware bug flags. Kept separately for each CPU.
  71. * Members of this structure are referenced in head.S, so think twice
  72. * before touching them. [mj]
  73. */
  74. struct cpuinfo_x86 {
  75. __u8 x86; /* CPU family */
  76. __u8 x86_vendor; /* CPU vendor */
  77. __u8 x86_model;
  78. __u8 x86_mask;
  79. #ifdef CONFIG_X86_32
  80. char wp_works_ok; /* It doesn't on 386's */
  81. /* Problems on some 486Dx4's and old 386's: */
  82. char rfu;
  83. char pad0;
  84. char pad1;
  85. #else
  86. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  87. int x86_tlbsize;
  88. #endif
  89. __u8 x86_virt_bits;
  90. __u8 x86_phys_bits;
  91. /* CPUID returned core id bits: */
  92. __u8 x86_coreid_bits;
  93. /* Max extended CPUID function supported: */
  94. __u32 extended_cpuid_level;
  95. /* Maximum supported CPUID level, -1=no CPUID: */
  96. int cpuid_level;
  97. __u32 x86_capability[NCAPINTS + NBUGINTS];
  98. char x86_vendor_id[16];
  99. char x86_model_id[64];
  100. /* in KB - valid for CPUS which support this call: */
  101. int x86_cache_size;
  102. int x86_cache_alignment; /* In bytes */
  103. /* Cache QoS architectural values: */
  104. int x86_cache_max_rmid; /* max index */
  105. int x86_cache_occ_scale; /* scale to bytes */
  106. int x86_power;
  107. unsigned long loops_per_jiffy;
  108. /* cpuid returned max cores value: */
  109. u16 x86_max_cores;
  110. u16 apicid;
  111. u16 initial_apicid;
  112. u16 x86_clflush_size;
  113. /* number of cores as seen by the OS: */
  114. u16 booted_cores;
  115. /* Physical processor id: */
  116. u16 phys_proc_id;
  117. /* Logical processor id: */
  118. u16 logical_proc_id;
  119. /* Core id: */
  120. u16 cpu_core_id;
  121. /* Index into per_cpu list: */
  122. u16 cpu_index;
  123. u32 microcode;
  124. };
  125. struct cpuid_regs {
  126. u32 eax, ebx, ecx, edx;
  127. };
  128. enum cpuid_regs_idx {
  129. CPUID_EAX = 0,
  130. CPUID_EBX,
  131. CPUID_ECX,
  132. CPUID_EDX,
  133. };
  134. #define X86_VENDOR_INTEL 0
  135. #define X86_VENDOR_CYRIX 1
  136. #define X86_VENDOR_AMD 2
  137. #define X86_VENDOR_UMC 3
  138. #define X86_VENDOR_CENTAUR 5
  139. #define X86_VENDOR_TRANSMETA 7
  140. #define X86_VENDOR_NSC 8
  141. #define X86_VENDOR_NUM 9
  142. #define X86_VENDOR_UNKNOWN 0xff
  143. /*
  144. * capabilities of CPUs
  145. */
  146. extern struct cpuinfo_x86 boot_cpu_data;
  147. extern struct cpuinfo_x86 new_cpu_data;
  148. extern struct tss_struct doublefault_tss;
  149. extern __u32 cpu_caps_cleared[NCAPINTS];
  150. extern __u32 cpu_caps_set[NCAPINTS];
  151. #ifdef CONFIG_SMP
  152. DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
  153. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  154. #else
  155. #define cpu_info boot_cpu_data
  156. #define cpu_data(cpu) boot_cpu_data
  157. #endif
  158. extern const struct seq_operations cpuinfo_op;
  159. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  160. extern void cpu_detect(struct cpuinfo_x86 *c);
  161. extern void early_cpu_init(void);
  162. extern void identify_boot_cpu(void);
  163. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  164. extern void print_cpu_info(struct cpuinfo_x86 *);
  165. void print_cpu_msr(struct cpuinfo_x86 *);
  166. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  167. extern u32 get_scattered_cpuid_leaf(unsigned int level,
  168. unsigned int sub_leaf,
  169. enum cpuid_regs_idx reg);
  170. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  171. extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
  172. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  173. extern void detect_ht(struct cpuinfo_x86 *c);
  174. #ifdef CONFIG_X86_32
  175. extern int have_cpuid_p(void);
  176. #else
  177. static inline int have_cpuid_p(void)
  178. {
  179. return 1;
  180. }
  181. #endif
  182. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  183. unsigned int *ecx, unsigned int *edx)
  184. {
  185. /* ecx is often an input as well as an output. */
  186. asm volatile("cpuid"
  187. : "=a" (*eax),
  188. "=b" (*ebx),
  189. "=c" (*ecx),
  190. "=d" (*edx)
  191. : "0" (*eax), "2" (*ecx)
  192. : "memory");
  193. }
  194. #define native_cpuid_reg(reg) \
  195. static inline unsigned int native_cpuid_##reg(unsigned int op) \
  196. { \
  197. unsigned int eax = op, ebx, ecx = 0, edx; \
  198. \
  199. native_cpuid(&eax, &ebx, &ecx, &edx); \
  200. \
  201. return reg; \
  202. }
  203. /*
  204. * Native CPUID functions returning a single datum.
  205. */
  206. native_cpuid_reg(eax)
  207. native_cpuid_reg(ebx)
  208. native_cpuid_reg(ecx)
  209. native_cpuid_reg(edx)
  210. static inline void load_cr3(pgd_t *pgdir)
  211. {
  212. write_cr3(__pa(pgdir));
  213. }
  214. #ifdef CONFIG_X86_32
  215. /* This is the TSS defined by the hardware. */
  216. struct x86_hw_tss {
  217. unsigned short back_link, __blh;
  218. unsigned long sp0;
  219. unsigned short ss0, __ss0h;
  220. unsigned long sp1;
  221. /*
  222. * We don't use ring 1, so ss1 is a convenient scratch space in
  223. * the same cacheline as sp0. We use ss1 to cache the value in
  224. * MSR_IA32_SYSENTER_CS. When we context switch
  225. * MSR_IA32_SYSENTER_CS, we first check if the new value being
  226. * written matches ss1, and, if it's not, then we wrmsr the new
  227. * value and update ss1.
  228. *
  229. * The only reason we context switch MSR_IA32_SYSENTER_CS is
  230. * that we set it to zero in vm86 tasks to avoid corrupting the
  231. * stack if we were to go through the sysenter path from vm86
  232. * mode.
  233. */
  234. unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
  235. unsigned short __ss1h;
  236. unsigned long sp2;
  237. unsigned short ss2, __ss2h;
  238. unsigned long __cr3;
  239. unsigned long ip;
  240. unsigned long flags;
  241. unsigned long ax;
  242. unsigned long cx;
  243. unsigned long dx;
  244. unsigned long bx;
  245. unsigned long sp;
  246. unsigned long bp;
  247. unsigned long si;
  248. unsigned long di;
  249. unsigned short es, __esh;
  250. unsigned short cs, __csh;
  251. unsigned short ss, __ssh;
  252. unsigned short ds, __dsh;
  253. unsigned short fs, __fsh;
  254. unsigned short gs, __gsh;
  255. unsigned short ldt, __ldth;
  256. unsigned short trace;
  257. unsigned short io_bitmap_base;
  258. } __attribute__((packed));
  259. #else
  260. struct x86_hw_tss {
  261. u32 reserved1;
  262. u64 sp0;
  263. u64 sp1;
  264. u64 sp2;
  265. u64 reserved2;
  266. u64 ist[7];
  267. u32 reserved3;
  268. u32 reserved4;
  269. u16 reserved5;
  270. u16 io_bitmap_base;
  271. } __attribute__((packed)) ____cacheline_aligned;
  272. #endif
  273. /*
  274. * IO-bitmap sizes:
  275. */
  276. #define IO_BITMAP_BITS 65536
  277. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  278. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  279. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  280. #define INVALID_IO_BITMAP_OFFSET 0x8000
  281. struct tss_struct {
  282. /*
  283. * The hardware state:
  284. */
  285. struct x86_hw_tss x86_tss;
  286. /*
  287. * The extra 1 is there because the CPU will access an
  288. * additional byte beyond the end of the IO permission
  289. * bitmap. The extra byte must be all 1 bits, and must
  290. * be within the limit.
  291. */
  292. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  293. #ifdef CONFIG_X86_32
  294. /*
  295. * Space for the temporary SYSENTER stack.
  296. */
  297. unsigned long SYSENTER_stack_canary;
  298. unsigned long SYSENTER_stack[64];
  299. #endif
  300. } ____cacheline_aligned;
  301. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
  302. #ifdef CONFIG_X86_32
  303. DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
  304. #endif
  305. /*
  306. * Save the original ist values for checking stack pointers during debugging
  307. */
  308. struct orig_ist {
  309. unsigned long ist[7];
  310. };
  311. #ifdef CONFIG_X86_64
  312. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  313. union irq_stack_union {
  314. char irq_stack[IRQ_STACK_SIZE];
  315. /*
  316. * GCC hardcodes the stack canary as %gs:40. Since the
  317. * irq_stack is the object at %gs:0, we reserve the bottom
  318. * 48 bytes of the irq stack for the canary.
  319. */
  320. struct {
  321. char gs_base[40];
  322. unsigned long stack_canary;
  323. };
  324. };
  325. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
  326. DECLARE_INIT_PER_CPU(irq_stack_union);
  327. DECLARE_PER_CPU(char *, irq_stack_ptr);
  328. DECLARE_PER_CPU(unsigned int, irq_count);
  329. extern asmlinkage void ignore_sysret(void);
  330. #else /* X86_64 */
  331. #ifdef CONFIG_CC_STACKPROTECTOR
  332. /*
  333. * Make sure stack canary segment base is cached-aligned:
  334. * "For Intel Atom processors, avoid non zero segment base address
  335. * that is not aligned to cache line boundary at all cost."
  336. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  337. */
  338. struct stack_canary {
  339. char __pad[20]; /* canary at %gs:20 */
  340. unsigned long canary;
  341. };
  342. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  343. #endif
  344. /*
  345. * per-CPU IRQ handling stacks
  346. */
  347. struct irq_stack {
  348. u32 stack[THREAD_SIZE/sizeof(u32)];
  349. } __aligned(THREAD_SIZE);
  350. DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
  351. DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
  352. #endif /* X86_64 */
  353. extern unsigned int fpu_kernel_xstate_size;
  354. extern unsigned int fpu_user_xstate_size;
  355. struct perf_event;
  356. typedef struct {
  357. unsigned long seg;
  358. } mm_segment_t;
  359. struct thread_struct {
  360. /* Cached TLS descriptors: */
  361. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  362. unsigned long sp0;
  363. unsigned long sp;
  364. #ifdef CONFIG_X86_32
  365. unsigned long sysenter_cs;
  366. #else
  367. unsigned short es;
  368. unsigned short ds;
  369. unsigned short fsindex;
  370. unsigned short gsindex;
  371. #endif
  372. u32 status; /* thread synchronous flags */
  373. #ifdef CONFIG_X86_64
  374. unsigned long fsbase;
  375. unsigned long gsbase;
  376. #else
  377. /*
  378. * XXX: this could presumably be unsigned short. Alternatively,
  379. * 32-bit kernels could be taught to use fsindex instead.
  380. */
  381. unsigned long fs;
  382. unsigned long gs;
  383. #endif
  384. /* Save middle states of ptrace breakpoints */
  385. struct perf_event *ptrace_bps[HBP_NUM];
  386. /* Debug status used for traps, single steps, etc... */
  387. unsigned long debugreg6;
  388. /* Keep track of the exact dr7 value set by the user */
  389. unsigned long ptrace_dr7;
  390. /* Fault info: */
  391. unsigned long cr2;
  392. unsigned long trap_nr;
  393. unsigned long error_code;
  394. #ifdef CONFIG_VM86
  395. /* Virtual 86 mode info */
  396. struct vm86 *vm86;
  397. #endif
  398. /* IO permissions: */
  399. unsigned long *io_bitmap_ptr;
  400. unsigned long iopl;
  401. /* Max allowed port in the bitmap, in bytes: */
  402. unsigned io_bitmap_max;
  403. mm_segment_t addr_limit;
  404. unsigned int sig_on_uaccess_err:1;
  405. unsigned int uaccess_err:1; /* uaccess failed */
  406. /* Floating point and extended processor state */
  407. struct fpu fpu;
  408. /*
  409. * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
  410. * the end.
  411. */
  412. };
  413. /*
  414. * Thread-synchronous status.
  415. *
  416. * This is different from the flags in that nobody else
  417. * ever touches our thread-synchronous status, so we don't
  418. * have to worry about atomic accesses.
  419. */
  420. #define TS_COMPAT 0x0002 /* 32bit syscall active (64BIT)*/
  421. /*
  422. * Set IOPL bits in EFLAGS from given mask
  423. */
  424. static inline void native_set_iopl_mask(unsigned mask)
  425. {
  426. #ifdef CONFIG_X86_32
  427. unsigned int reg;
  428. asm volatile ("pushfl;"
  429. "popl %0;"
  430. "andl %1, %0;"
  431. "orl %2, %0;"
  432. "pushl %0;"
  433. "popfl"
  434. : "=&r" (reg)
  435. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  436. #endif
  437. }
  438. static inline void
  439. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  440. {
  441. tss->x86_tss.sp0 = thread->sp0;
  442. #ifdef CONFIG_X86_32
  443. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  444. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  445. tss->x86_tss.ss1 = thread->sysenter_cs;
  446. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  447. }
  448. #endif
  449. }
  450. static inline void native_swapgs(void)
  451. {
  452. #ifdef CONFIG_X86_64
  453. asm volatile("swapgs" ::: "memory");
  454. #endif
  455. }
  456. static inline unsigned long current_top_of_stack(void)
  457. {
  458. #ifdef CONFIG_X86_64
  459. return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
  460. #else
  461. /* sp0 on x86_32 is special in and around vm86 mode. */
  462. return this_cpu_read_stable(cpu_current_top_of_stack);
  463. #endif
  464. }
  465. #ifdef CONFIG_PARAVIRT
  466. #include <asm/paravirt.h>
  467. #else
  468. #define __cpuid native_cpuid
  469. static inline void load_sp0(struct tss_struct *tss,
  470. struct thread_struct *thread)
  471. {
  472. native_load_sp0(tss, thread);
  473. }
  474. #define set_iopl_mask native_set_iopl_mask
  475. #endif /* CONFIG_PARAVIRT */
  476. /* Free all resources held by a thread. */
  477. extern void release_thread(struct task_struct *);
  478. unsigned long get_wchan(struct task_struct *p);
  479. /*
  480. * Generic CPUID function
  481. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  482. * resulting in stale register contents being returned.
  483. */
  484. static inline void cpuid(unsigned int op,
  485. unsigned int *eax, unsigned int *ebx,
  486. unsigned int *ecx, unsigned int *edx)
  487. {
  488. *eax = op;
  489. *ecx = 0;
  490. __cpuid(eax, ebx, ecx, edx);
  491. }
  492. /* Some CPUID calls want 'count' to be placed in ecx */
  493. static inline void cpuid_count(unsigned int op, int count,
  494. unsigned int *eax, unsigned int *ebx,
  495. unsigned int *ecx, unsigned int *edx)
  496. {
  497. *eax = op;
  498. *ecx = count;
  499. __cpuid(eax, ebx, ecx, edx);
  500. }
  501. /*
  502. * CPUID functions returning a single datum
  503. */
  504. static inline unsigned int cpuid_eax(unsigned int op)
  505. {
  506. unsigned int eax, ebx, ecx, edx;
  507. cpuid(op, &eax, &ebx, &ecx, &edx);
  508. return eax;
  509. }
  510. static inline unsigned int cpuid_ebx(unsigned int op)
  511. {
  512. unsigned int eax, ebx, ecx, edx;
  513. cpuid(op, &eax, &ebx, &ecx, &edx);
  514. return ebx;
  515. }
  516. static inline unsigned int cpuid_ecx(unsigned int op)
  517. {
  518. unsigned int eax, ebx, ecx, edx;
  519. cpuid(op, &eax, &ebx, &ecx, &edx);
  520. return ecx;
  521. }
  522. static inline unsigned int cpuid_edx(unsigned int op)
  523. {
  524. unsigned int eax, ebx, ecx, edx;
  525. cpuid(op, &eax, &ebx, &ecx, &edx);
  526. return edx;
  527. }
  528. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  529. static __always_inline void rep_nop(void)
  530. {
  531. asm volatile("rep; nop" ::: "memory");
  532. }
  533. static __always_inline void cpu_relax(void)
  534. {
  535. rep_nop();
  536. }
  537. /*
  538. * This function forces the icache and prefetched instruction stream to
  539. * catch up with reality in two very specific cases:
  540. *
  541. * a) Text was modified using one virtual address and is about to be executed
  542. * from the same physical page at a different virtual address.
  543. *
  544. * b) Text was modified on a different CPU, may subsequently be
  545. * executed on this CPU, and you want to make sure the new version
  546. * gets executed. This generally means you're calling this in a IPI.
  547. *
  548. * If you're calling this for a different reason, you're probably doing
  549. * it wrong.
  550. */
  551. static inline void sync_core(void)
  552. {
  553. /*
  554. * There are quite a few ways to do this. IRET-to-self is nice
  555. * because it works on every CPU, at any CPL (so it's compatible
  556. * with paravirtualization), and it never exits to a hypervisor.
  557. * The only down sides are that it's a bit slow (it seems to be
  558. * a bit more than 2x slower than the fastest options) and that
  559. * it unmasks NMIs. The "push %cs" is needed because, in
  560. * paravirtual environments, __KERNEL_CS may not be a valid CS
  561. * value when we do IRET directly.
  562. *
  563. * In case NMI unmasking or performance ever becomes a problem,
  564. * the next best option appears to be MOV-to-CR2 and an
  565. * unconditional jump. That sequence also works on all CPUs,
  566. * but it will fault at CPL3 (i.e. Xen PV and lguest).
  567. *
  568. * CPUID is the conventional way, but it's nasty: it doesn't
  569. * exist on some 486-like CPUs, and it usually exits to a
  570. * hypervisor.
  571. *
  572. * Like all of Linux's memory ordering operations, this is a
  573. * compiler barrier as well.
  574. */
  575. register void *__sp asm(_ASM_SP);
  576. #ifdef CONFIG_X86_32
  577. asm volatile (
  578. "pushfl\n\t"
  579. "pushl %%cs\n\t"
  580. "pushl $1f\n\t"
  581. "iret\n\t"
  582. "1:"
  583. : "+r" (__sp) : : "memory");
  584. #else
  585. unsigned int tmp;
  586. asm volatile (
  587. "mov %%ss, %0\n\t"
  588. "pushq %q0\n\t"
  589. "pushq %%rsp\n\t"
  590. "addq $8, (%%rsp)\n\t"
  591. "pushfq\n\t"
  592. "mov %%cs, %0\n\t"
  593. "pushq %q0\n\t"
  594. "pushq $1f\n\t"
  595. "iretq\n\t"
  596. "1:"
  597. : "=&r" (tmp), "+r" (__sp) : : "cc", "memory");
  598. #endif
  599. }
  600. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  601. extern void amd_e400_c1e_apic_setup(void);
  602. extern unsigned long boot_option_idle_override;
  603. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
  604. IDLE_POLL};
  605. extern void enable_sep_cpu(void);
  606. extern int sysenter_setup(void);
  607. extern void early_trap_init(void);
  608. void early_trap_pf_init(void);
  609. /* Defined in head.S */
  610. extern struct desc_ptr early_gdt_descr;
  611. extern void cpu_set_gdt(int);
  612. extern void switch_to_new_gdt(int);
  613. extern void load_percpu_segment(int);
  614. extern void cpu_init(void);
  615. static inline unsigned long get_debugctlmsr(void)
  616. {
  617. unsigned long debugctlmsr = 0;
  618. #ifndef CONFIG_X86_DEBUGCTLMSR
  619. if (boot_cpu_data.x86 < 6)
  620. return 0;
  621. #endif
  622. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  623. return debugctlmsr;
  624. }
  625. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  626. {
  627. #ifndef CONFIG_X86_DEBUGCTLMSR
  628. if (boot_cpu_data.x86 < 6)
  629. return;
  630. #endif
  631. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  632. }
  633. extern void set_task_blockstep(struct task_struct *task, bool on);
  634. /* Boot loader type from the setup header: */
  635. extern int bootloader_type;
  636. extern int bootloader_version;
  637. extern char ignore_fpu_irq;
  638. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  639. #define ARCH_HAS_PREFETCHW
  640. #define ARCH_HAS_SPINLOCK_PREFETCH
  641. #ifdef CONFIG_X86_32
  642. # define BASE_PREFETCH ""
  643. # define ARCH_HAS_PREFETCH
  644. #else
  645. # define BASE_PREFETCH "prefetcht0 %P1"
  646. #endif
  647. /*
  648. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  649. *
  650. * It's not worth to care about 3dnow prefetches for the K6
  651. * because they are microcoded there and very slow.
  652. */
  653. static inline void prefetch(const void *x)
  654. {
  655. alternative_input(BASE_PREFETCH, "prefetchnta %P1",
  656. X86_FEATURE_XMM,
  657. "m" (*(const char *)x));
  658. }
  659. /*
  660. * 3dnow prefetch to get an exclusive cache line.
  661. * Useful for spinlocks to avoid one state transition in the
  662. * cache coherency protocol:
  663. */
  664. static inline void prefetchw(const void *x)
  665. {
  666. alternative_input(BASE_PREFETCH, "prefetchw %P1",
  667. X86_FEATURE_3DNOWPREFETCH,
  668. "m" (*(const char *)x));
  669. }
  670. static inline void spin_lock_prefetch(const void *x)
  671. {
  672. prefetchw(x);
  673. }
  674. #define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
  675. TOP_OF_KERNEL_STACK_PADDING)
  676. #ifdef CONFIG_X86_32
  677. /*
  678. * User space process size: 3GB (default).
  679. */
  680. #define TASK_SIZE PAGE_OFFSET
  681. #define TASK_SIZE_MAX TASK_SIZE
  682. #define STACK_TOP TASK_SIZE
  683. #define STACK_TOP_MAX STACK_TOP
  684. #define INIT_THREAD { \
  685. .sp0 = TOP_OF_INIT_STACK, \
  686. .sysenter_cs = __KERNEL_CS, \
  687. .io_bitmap_ptr = NULL, \
  688. .addr_limit = KERNEL_DS, \
  689. }
  690. /*
  691. * TOP_OF_KERNEL_STACK_PADDING reserves 8 bytes on top of the ring0 stack.
  692. * This is necessary to guarantee that the entire "struct pt_regs"
  693. * is accessible even if the CPU haven't stored the SS/ESP registers
  694. * on the stack (interrupt gate does not save these registers
  695. * when switching to the same priv ring).
  696. * Therefore beware: accessing the ss/esp fields of the
  697. * "struct pt_regs" is possible, but they may contain the
  698. * completely wrong values.
  699. */
  700. #define task_pt_regs(task) \
  701. ({ \
  702. unsigned long __ptr = (unsigned long)task_stack_page(task); \
  703. __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
  704. ((struct pt_regs *)__ptr) - 1; \
  705. })
  706. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  707. #else
  708. /*
  709. * User space process size. 47bits minus one guard page. The guard
  710. * page is necessary on Intel CPUs: if a SYSCALL instruction is at
  711. * the highest possible canonical userspace address, then that
  712. * syscall will enter the kernel with a non-canonical return
  713. * address, and SYSRET will explode dangerously. We avoid this
  714. * particular problem by preventing anything from being mapped
  715. * at the maximum canonical address.
  716. */
  717. #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
  718. /* This decides where the kernel will search for a free chunk of vm
  719. * space during mmap's.
  720. */
  721. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  722. 0xc0000000 : 0xFFFFe000)
  723. #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
  724. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  725. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
  726. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  727. #define STACK_TOP TASK_SIZE
  728. #define STACK_TOP_MAX TASK_SIZE_MAX
  729. #define INIT_THREAD { \
  730. .sp0 = TOP_OF_INIT_STACK, \
  731. .addr_limit = KERNEL_DS, \
  732. }
  733. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  734. extern unsigned long KSTK_ESP(struct task_struct *task);
  735. #endif /* CONFIG_X86_64 */
  736. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  737. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  738. unsigned long new_sp);
  739. /*
  740. * This decides where the kernel will search for a free chunk of vm
  741. * space during mmap's.
  742. */
  743. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  744. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  745. /* Get/set a process' ability to use the timestamp counter instruction */
  746. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  747. #define SET_TSC_CTL(val) set_tsc_mode((val))
  748. extern int get_tsc_mode(unsigned long adr);
  749. extern int set_tsc_mode(unsigned int val);
  750. /* Register/unregister a process' MPX related resource */
  751. #define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
  752. #define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
  753. #ifdef CONFIG_X86_INTEL_MPX
  754. extern int mpx_enable_management(void);
  755. extern int mpx_disable_management(void);
  756. #else
  757. static inline int mpx_enable_management(void)
  758. {
  759. return -EINVAL;
  760. }
  761. static inline int mpx_disable_management(void)
  762. {
  763. return -EINVAL;
  764. }
  765. #endif /* CONFIG_X86_INTEL_MPX */
  766. extern u16 amd_get_nb_id(int cpu);
  767. extern u32 amd_get_nodes_per_socket(void);
  768. static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
  769. {
  770. uint32_t base, eax, signature[3];
  771. for (base = 0x40000000; base < 0x40010000; base += 0x100) {
  772. cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
  773. if (!memcmp(sig, signature, 12) &&
  774. (leaves == 0 || ((eax - base) >= leaves)))
  775. return base;
  776. }
  777. return 0;
  778. }
  779. extern unsigned long arch_align_stack(unsigned long sp);
  780. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  781. void default_idle(void);
  782. #ifdef CONFIG_XEN
  783. bool xen_set_default_idle(void);
  784. #else
  785. #define xen_set_default_idle 0
  786. #endif
  787. void stop_this_cpu(void *dummy);
  788. void df_debug(struct pt_regs *regs, long error_code);
  789. #endif /* _ASM_X86_PROCESSOR_H */