vi.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "amd_pcie.h"
  35. #include "gmc/gmc_8_1_d.h"
  36. #include "gmc/gmc_8_1_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "smu/smu_7_1_1_d.h"
  44. #include "smu/smu_7_1_1_sh_mask.h"
  45. #include "uvd/uvd_5_0_d.h"
  46. #include "uvd/uvd_5_0_sh_mask.h"
  47. #include "vce/vce_3_0_d.h"
  48. #include "vce/vce_3_0_sh_mask.h"
  49. #include "dce/dce_10_0_d.h"
  50. #include "dce/dce_10_0_sh_mask.h"
  51. #include "vid.h"
  52. #include "vi.h"
  53. #include "vi_dpm.h"
  54. #include "gmc_v8_0.h"
  55. #include "gmc_v7_0.h"
  56. #include "gfx_v8_0.h"
  57. #include "sdma_v2_4.h"
  58. #include "sdma_v3_0.h"
  59. #include "dce_v10_0.h"
  60. #include "dce_v11_0.h"
  61. #include "iceland_ih.h"
  62. #include "tonga_ih.h"
  63. #include "cz_ih.h"
  64. #include "uvd_v5_0.h"
  65. #include "uvd_v6_0.h"
  66. #include "vce_v3_0.h"
  67. #include "amdgpu_powerplay.h"
  68. #if defined(CONFIG_DRM_AMD_ACP)
  69. #include "amdgpu_acp.h"
  70. #endif
  71. /*
  72. * Indirect registers accessor
  73. */
  74. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  75. {
  76. unsigned long flags;
  77. u32 r;
  78. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  79. WREG32(mmPCIE_INDEX, reg);
  80. (void)RREG32(mmPCIE_INDEX);
  81. r = RREG32(mmPCIE_DATA);
  82. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  83. return r;
  84. }
  85. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  86. {
  87. unsigned long flags;
  88. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  89. WREG32(mmPCIE_INDEX, reg);
  90. (void)RREG32(mmPCIE_INDEX);
  91. WREG32(mmPCIE_DATA, v);
  92. (void)RREG32(mmPCIE_DATA);
  93. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  94. }
  95. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  96. {
  97. unsigned long flags;
  98. u32 r;
  99. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  100. WREG32(mmSMC_IND_INDEX_0, (reg));
  101. r = RREG32(mmSMC_IND_DATA_0);
  102. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  103. return r;
  104. }
  105. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  106. {
  107. unsigned long flags;
  108. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  109. WREG32(mmSMC_IND_INDEX_0, (reg));
  110. WREG32(mmSMC_IND_DATA_0, (v));
  111. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  112. }
  113. /* smu_8_0_d.h */
  114. #define mmMP0PUB_IND_INDEX 0x180
  115. #define mmMP0PUB_IND_DATA 0x181
  116. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  117. {
  118. unsigned long flags;
  119. u32 r;
  120. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  121. WREG32(mmMP0PUB_IND_INDEX, (reg));
  122. r = RREG32(mmMP0PUB_IND_DATA);
  123. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  124. return r;
  125. }
  126. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  127. {
  128. unsigned long flags;
  129. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  130. WREG32(mmMP0PUB_IND_INDEX, (reg));
  131. WREG32(mmMP0PUB_IND_DATA, (v));
  132. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  133. }
  134. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  135. {
  136. unsigned long flags;
  137. u32 r;
  138. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  139. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  140. r = RREG32(mmUVD_CTX_DATA);
  141. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  142. return r;
  143. }
  144. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  145. {
  146. unsigned long flags;
  147. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  148. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  149. WREG32(mmUVD_CTX_DATA, (v));
  150. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  151. }
  152. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  153. {
  154. unsigned long flags;
  155. u32 r;
  156. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  157. WREG32(mmDIDT_IND_INDEX, (reg));
  158. r = RREG32(mmDIDT_IND_DATA);
  159. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  160. return r;
  161. }
  162. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  163. {
  164. unsigned long flags;
  165. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  166. WREG32(mmDIDT_IND_INDEX, (reg));
  167. WREG32(mmDIDT_IND_DATA, (v));
  168. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  169. }
  170. static const u32 tonga_mgcg_cgcg_init[] =
  171. {
  172. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  173. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  174. mmPCIE_DATA, 0x000f0000, 0x00000000,
  175. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  176. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  177. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  178. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  179. };
  180. static const u32 fiji_mgcg_cgcg_init[] =
  181. {
  182. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  183. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  184. mmPCIE_DATA, 0x000f0000, 0x00000000,
  185. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  186. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  187. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  188. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  189. };
  190. static const u32 iceland_mgcg_cgcg_init[] =
  191. {
  192. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  193. mmPCIE_DATA, 0x000f0000, 0x00000000,
  194. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  195. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  196. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  197. };
  198. static const u32 cz_mgcg_cgcg_init[] =
  199. {
  200. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  201. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  202. mmPCIE_DATA, 0x000f0000, 0x00000000,
  203. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  204. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  205. };
  206. static const u32 stoney_mgcg_cgcg_init[] =
  207. {
  208. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  209. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  210. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  211. };
  212. static void vi_init_golden_registers(struct amdgpu_device *adev)
  213. {
  214. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  215. mutex_lock(&adev->grbm_idx_mutex);
  216. switch (adev->asic_type) {
  217. case CHIP_TOPAZ:
  218. amdgpu_program_register_sequence(adev,
  219. iceland_mgcg_cgcg_init,
  220. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  221. break;
  222. case CHIP_FIJI:
  223. amdgpu_program_register_sequence(adev,
  224. fiji_mgcg_cgcg_init,
  225. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  226. break;
  227. case CHIP_TONGA:
  228. amdgpu_program_register_sequence(adev,
  229. tonga_mgcg_cgcg_init,
  230. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  231. break;
  232. case CHIP_CARRIZO:
  233. amdgpu_program_register_sequence(adev,
  234. cz_mgcg_cgcg_init,
  235. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  236. break;
  237. case CHIP_STONEY:
  238. amdgpu_program_register_sequence(adev,
  239. stoney_mgcg_cgcg_init,
  240. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  241. break;
  242. case CHIP_BAFFIN:
  243. case CHIP_ELLESMERE:
  244. default:
  245. break;
  246. }
  247. mutex_unlock(&adev->grbm_idx_mutex);
  248. }
  249. /**
  250. * vi_get_xclk - get the xclk
  251. *
  252. * @adev: amdgpu_device pointer
  253. *
  254. * Returns the reference clock used by the gfx engine
  255. * (VI).
  256. */
  257. static u32 vi_get_xclk(struct amdgpu_device *adev)
  258. {
  259. u32 reference_clock = adev->clock.spll.reference_freq;
  260. u32 tmp;
  261. if (adev->flags & AMD_IS_APU)
  262. return reference_clock;
  263. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  264. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  265. return 1000;
  266. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  267. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  268. return reference_clock / 4;
  269. return reference_clock;
  270. }
  271. /**
  272. * vi_srbm_select - select specific register instances
  273. *
  274. * @adev: amdgpu_device pointer
  275. * @me: selected ME (micro engine)
  276. * @pipe: pipe
  277. * @queue: queue
  278. * @vmid: VMID
  279. *
  280. * Switches the currently active registers instances. Some
  281. * registers are instanced per VMID, others are instanced per
  282. * me/pipe/queue combination.
  283. */
  284. void vi_srbm_select(struct amdgpu_device *adev,
  285. u32 me, u32 pipe, u32 queue, u32 vmid)
  286. {
  287. u32 srbm_gfx_cntl = 0;
  288. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  289. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  290. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  291. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  292. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  293. }
  294. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  295. {
  296. /* todo */
  297. }
  298. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  299. {
  300. u32 bus_cntl;
  301. u32 d1vga_control = 0;
  302. u32 d2vga_control = 0;
  303. u32 vga_render_control = 0;
  304. u32 rom_cntl;
  305. bool r;
  306. bus_cntl = RREG32(mmBUS_CNTL);
  307. if (adev->mode_info.num_crtc) {
  308. d1vga_control = RREG32(mmD1VGA_CONTROL);
  309. d2vga_control = RREG32(mmD2VGA_CONTROL);
  310. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  311. }
  312. rom_cntl = RREG32_SMC(ixROM_CNTL);
  313. /* enable the rom */
  314. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  315. if (adev->mode_info.num_crtc) {
  316. /* Disable VGA mode */
  317. WREG32(mmD1VGA_CONTROL,
  318. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  319. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  320. WREG32(mmD2VGA_CONTROL,
  321. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  322. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  323. WREG32(mmVGA_RENDER_CONTROL,
  324. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  325. }
  326. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  327. r = amdgpu_read_bios(adev);
  328. /* restore regs */
  329. WREG32(mmBUS_CNTL, bus_cntl);
  330. if (adev->mode_info.num_crtc) {
  331. WREG32(mmD1VGA_CONTROL, d1vga_control);
  332. WREG32(mmD2VGA_CONTROL, d2vga_control);
  333. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  334. }
  335. WREG32_SMC(ixROM_CNTL, rom_cntl);
  336. return r;
  337. }
  338. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  339. u8 *bios, u32 length_bytes)
  340. {
  341. u32 *dw_ptr;
  342. unsigned long flags;
  343. u32 i, length_dw;
  344. if (bios == NULL)
  345. return false;
  346. if (length_bytes == 0)
  347. return false;
  348. /* APU vbios image is part of sbios image */
  349. if (adev->flags & AMD_IS_APU)
  350. return false;
  351. dw_ptr = (u32 *)bios;
  352. length_dw = ALIGN(length_bytes, 4) / 4;
  353. /* take the smc lock since we are using the smc index */
  354. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  355. /* set rom index to 0 */
  356. WREG32(mmSMC_IND_INDEX_0, ixROM_INDEX);
  357. WREG32(mmSMC_IND_DATA_0, 0);
  358. /* set index to data for continous read */
  359. WREG32(mmSMC_IND_INDEX_0, ixROM_DATA);
  360. for (i = 0; i < length_dw; i++)
  361. dw_ptr[i] = RREG32(mmSMC_IND_DATA_0);
  362. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  363. return true;
  364. }
  365. static const struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  366. {mmGB_MACROTILE_MODE7, true},
  367. };
  368. static const struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  369. {mmGB_TILE_MODE7, true},
  370. {mmGB_TILE_MODE12, true},
  371. {mmGB_TILE_MODE17, true},
  372. {mmGB_TILE_MODE23, true},
  373. {mmGB_MACROTILE_MODE7, true},
  374. };
  375. static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  376. {mmGRBM_STATUS, false},
  377. {mmGRBM_STATUS2, false},
  378. {mmGRBM_STATUS_SE0, false},
  379. {mmGRBM_STATUS_SE1, false},
  380. {mmGRBM_STATUS_SE2, false},
  381. {mmGRBM_STATUS_SE3, false},
  382. {mmSRBM_STATUS, false},
  383. {mmSRBM_STATUS2, false},
  384. {mmSRBM_STATUS3, false},
  385. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  386. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  387. {mmCP_STAT, false},
  388. {mmCP_STALLED_STAT1, false},
  389. {mmCP_STALLED_STAT2, false},
  390. {mmCP_STALLED_STAT3, false},
  391. {mmCP_CPF_BUSY_STAT, false},
  392. {mmCP_CPF_STALLED_STAT1, false},
  393. {mmCP_CPF_STATUS, false},
  394. {mmCP_CPC_BUSY_STAT, false},
  395. {mmCP_CPC_STALLED_STAT1, false},
  396. {mmCP_CPC_STATUS, false},
  397. {mmGB_ADDR_CONFIG, false},
  398. {mmMC_ARB_RAMCFG, false},
  399. {mmGB_TILE_MODE0, false},
  400. {mmGB_TILE_MODE1, false},
  401. {mmGB_TILE_MODE2, false},
  402. {mmGB_TILE_MODE3, false},
  403. {mmGB_TILE_MODE4, false},
  404. {mmGB_TILE_MODE5, false},
  405. {mmGB_TILE_MODE6, false},
  406. {mmGB_TILE_MODE7, false},
  407. {mmGB_TILE_MODE8, false},
  408. {mmGB_TILE_MODE9, false},
  409. {mmGB_TILE_MODE10, false},
  410. {mmGB_TILE_MODE11, false},
  411. {mmGB_TILE_MODE12, false},
  412. {mmGB_TILE_MODE13, false},
  413. {mmGB_TILE_MODE14, false},
  414. {mmGB_TILE_MODE15, false},
  415. {mmGB_TILE_MODE16, false},
  416. {mmGB_TILE_MODE17, false},
  417. {mmGB_TILE_MODE18, false},
  418. {mmGB_TILE_MODE19, false},
  419. {mmGB_TILE_MODE20, false},
  420. {mmGB_TILE_MODE21, false},
  421. {mmGB_TILE_MODE22, false},
  422. {mmGB_TILE_MODE23, false},
  423. {mmGB_TILE_MODE24, false},
  424. {mmGB_TILE_MODE25, false},
  425. {mmGB_TILE_MODE26, false},
  426. {mmGB_TILE_MODE27, false},
  427. {mmGB_TILE_MODE28, false},
  428. {mmGB_TILE_MODE29, false},
  429. {mmGB_TILE_MODE30, false},
  430. {mmGB_TILE_MODE31, false},
  431. {mmGB_MACROTILE_MODE0, false},
  432. {mmGB_MACROTILE_MODE1, false},
  433. {mmGB_MACROTILE_MODE2, false},
  434. {mmGB_MACROTILE_MODE3, false},
  435. {mmGB_MACROTILE_MODE4, false},
  436. {mmGB_MACROTILE_MODE5, false},
  437. {mmGB_MACROTILE_MODE6, false},
  438. {mmGB_MACROTILE_MODE7, false},
  439. {mmGB_MACROTILE_MODE8, false},
  440. {mmGB_MACROTILE_MODE9, false},
  441. {mmGB_MACROTILE_MODE10, false},
  442. {mmGB_MACROTILE_MODE11, false},
  443. {mmGB_MACROTILE_MODE12, false},
  444. {mmGB_MACROTILE_MODE13, false},
  445. {mmGB_MACROTILE_MODE14, false},
  446. {mmGB_MACROTILE_MODE15, false},
  447. {mmCC_RB_BACKEND_DISABLE, false, true},
  448. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  449. {mmGB_BACKEND_MAP, false, false},
  450. {mmPA_SC_RASTER_CONFIG, false, true},
  451. {mmPA_SC_RASTER_CONFIG_1, false, true},
  452. };
  453. static uint32_t vi_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  454. u32 sh_num, u32 reg_offset)
  455. {
  456. uint32_t val;
  457. mutex_lock(&adev->grbm_idx_mutex);
  458. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  459. gfx_v8_0_select_se_sh(adev, se_num, sh_num);
  460. val = RREG32(reg_offset);
  461. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  462. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  463. mutex_unlock(&adev->grbm_idx_mutex);
  464. return val;
  465. }
  466. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  467. u32 sh_num, u32 reg_offset, u32 *value)
  468. {
  469. const struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  470. const struct amdgpu_allowed_register_entry *asic_register_entry;
  471. uint32_t size, i;
  472. *value = 0;
  473. switch (adev->asic_type) {
  474. case CHIP_TOPAZ:
  475. asic_register_table = tonga_allowed_read_registers;
  476. size = ARRAY_SIZE(tonga_allowed_read_registers);
  477. break;
  478. case CHIP_FIJI:
  479. case CHIP_TONGA:
  480. case CHIP_BAFFIN:
  481. case CHIP_ELLESMERE:
  482. case CHIP_CARRIZO:
  483. case CHIP_STONEY:
  484. asic_register_table = cz_allowed_read_registers;
  485. size = ARRAY_SIZE(cz_allowed_read_registers);
  486. break;
  487. default:
  488. return -EINVAL;
  489. }
  490. if (asic_register_table) {
  491. for (i = 0; i < size; i++) {
  492. asic_register_entry = asic_register_table + i;
  493. if (reg_offset != asic_register_entry->reg_offset)
  494. continue;
  495. if (!asic_register_entry->untouched)
  496. *value = asic_register_entry->grbm_indexed ?
  497. vi_read_indexed_register(adev, se_num,
  498. sh_num, reg_offset) :
  499. RREG32(reg_offset);
  500. return 0;
  501. }
  502. }
  503. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  504. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  505. continue;
  506. if (!vi_allowed_read_registers[i].untouched)
  507. *value = vi_allowed_read_registers[i].grbm_indexed ?
  508. vi_read_indexed_register(adev, se_num,
  509. sh_num, reg_offset) :
  510. RREG32(reg_offset);
  511. return 0;
  512. }
  513. return -EINVAL;
  514. }
  515. static void vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  516. {
  517. u32 i;
  518. dev_info(adev->dev, "GPU pci config reset\n");
  519. /* disable BM */
  520. pci_clear_master(adev->pdev);
  521. /* reset */
  522. amdgpu_pci_config_reset(adev);
  523. udelay(100);
  524. /* wait for asic to come out of reset */
  525. for (i = 0; i < adev->usec_timeout; i++) {
  526. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff)
  527. break;
  528. udelay(1);
  529. }
  530. }
  531. static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  532. {
  533. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  534. if (hung)
  535. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  536. else
  537. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  538. WREG32(mmBIOS_SCRATCH_3, tmp);
  539. }
  540. /**
  541. * vi_asic_reset - soft reset GPU
  542. *
  543. * @adev: amdgpu_device pointer
  544. *
  545. * Look up which blocks are hung and attempt
  546. * to reset them.
  547. * Returns 0 for success.
  548. */
  549. static int vi_asic_reset(struct amdgpu_device *adev)
  550. {
  551. vi_set_bios_scratch_engine_hung(adev, true);
  552. vi_gpu_pci_config_reset(adev);
  553. vi_set_bios_scratch_engine_hung(adev, false);
  554. return 0;
  555. }
  556. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  557. u32 cntl_reg, u32 status_reg)
  558. {
  559. int r, i;
  560. struct atom_clock_dividers dividers;
  561. uint32_t tmp;
  562. r = amdgpu_atombios_get_clock_dividers(adev,
  563. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  564. clock, false, &dividers);
  565. if (r)
  566. return r;
  567. tmp = RREG32_SMC(cntl_reg);
  568. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  569. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  570. tmp |= dividers.post_divider;
  571. WREG32_SMC(cntl_reg, tmp);
  572. for (i = 0; i < 100; i++) {
  573. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  574. break;
  575. mdelay(10);
  576. }
  577. if (i == 100)
  578. return -ETIMEDOUT;
  579. return 0;
  580. }
  581. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  582. {
  583. int r;
  584. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  585. if (r)
  586. return r;
  587. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  588. return 0;
  589. }
  590. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  591. {
  592. /* todo */
  593. return 0;
  594. }
  595. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  596. {
  597. if (pci_is_root_bus(adev->pdev->bus))
  598. return;
  599. if (amdgpu_pcie_gen2 == 0)
  600. return;
  601. if (adev->flags & AMD_IS_APU)
  602. return;
  603. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  604. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  605. return;
  606. /* todo */
  607. }
  608. static void vi_program_aspm(struct amdgpu_device *adev)
  609. {
  610. if (amdgpu_aspm == 0)
  611. return;
  612. /* todo */
  613. }
  614. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  615. bool enable)
  616. {
  617. u32 tmp;
  618. /* not necessary on CZ */
  619. if (adev->flags & AMD_IS_APU)
  620. return;
  621. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  622. if (enable)
  623. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  624. else
  625. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  626. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  627. }
  628. /* topaz has no DCE, UVD, VCE */
  629. static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
  630. {
  631. /* ORDER MATTERS! */
  632. {
  633. .type = AMD_IP_BLOCK_TYPE_COMMON,
  634. .major = 2,
  635. .minor = 0,
  636. .rev = 0,
  637. .funcs = &vi_common_ip_funcs,
  638. },
  639. {
  640. .type = AMD_IP_BLOCK_TYPE_GMC,
  641. .major = 7,
  642. .minor = 4,
  643. .rev = 0,
  644. .funcs = &gmc_v7_0_ip_funcs,
  645. },
  646. {
  647. .type = AMD_IP_BLOCK_TYPE_IH,
  648. .major = 2,
  649. .minor = 4,
  650. .rev = 0,
  651. .funcs = &iceland_ih_ip_funcs,
  652. },
  653. {
  654. .type = AMD_IP_BLOCK_TYPE_SMC,
  655. .major = 7,
  656. .minor = 1,
  657. .rev = 0,
  658. .funcs = &amdgpu_pp_ip_funcs,
  659. },
  660. {
  661. .type = AMD_IP_BLOCK_TYPE_GFX,
  662. .major = 8,
  663. .minor = 0,
  664. .rev = 0,
  665. .funcs = &gfx_v8_0_ip_funcs,
  666. },
  667. {
  668. .type = AMD_IP_BLOCK_TYPE_SDMA,
  669. .major = 2,
  670. .minor = 4,
  671. .rev = 0,
  672. .funcs = &sdma_v2_4_ip_funcs,
  673. },
  674. };
  675. static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
  676. {
  677. /* ORDER MATTERS! */
  678. {
  679. .type = AMD_IP_BLOCK_TYPE_COMMON,
  680. .major = 2,
  681. .minor = 0,
  682. .rev = 0,
  683. .funcs = &vi_common_ip_funcs,
  684. },
  685. {
  686. .type = AMD_IP_BLOCK_TYPE_GMC,
  687. .major = 8,
  688. .minor = 0,
  689. .rev = 0,
  690. .funcs = &gmc_v8_0_ip_funcs,
  691. },
  692. {
  693. .type = AMD_IP_BLOCK_TYPE_IH,
  694. .major = 3,
  695. .minor = 0,
  696. .rev = 0,
  697. .funcs = &tonga_ih_ip_funcs,
  698. },
  699. {
  700. .type = AMD_IP_BLOCK_TYPE_SMC,
  701. .major = 7,
  702. .minor = 1,
  703. .rev = 0,
  704. .funcs = &amdgpu_pp_ip_funcs,
  705. },
  706. {
  707. .type = AMD_IP_BLOCK_TYPE_DCE,
  708. .major = 10,
  709. .minor = 0,
  710. .rev = 0,
  711. .funcs = &dce_v10_0_ip_funcs,
  712. },
  713. {
  714. .type = AMD_IP_BLOCK_TYPE_GFX,
  715. .major = 8,
  716. .minor = 0,
  717. .rev = 0,
  718. .funcs = &gfx_v8_0_ip_funcs,
  719. },
  720. {
  721. .type = AMD_IP_BLOCK_TYPE_SDMA,
  722. .major = 3,
  723. .minor = 0,
  724. .rev = 0,
  725. .funcs = &sdma_v3_0_ip_funcs,
  726. },
  727. {
  728. .type = AMD_IP_BLOCK_TYPE_UVD,
  729. .major = 5,
  730. .minor = 0,
  731. .rev = 0,
  732. .funcs = &uvd_v5_0_ip_funcs,
  733. },
  734. {
  735. .type = AMD_IP_BLOCK_TYPE_VCE,
  736. .major = 3,
  737. .minor = 0,
  738. .rev = 0,
  739. .funcs = &vce_v3_0_ip_funcs,
  740. },
  741. };
  742. static const struct amdgpu_ip_block_version fiji_ip_blocks[] =
  743. {
  744. /* ORDER MATTERS! */
  745. {
  746. .type = AMD_IP_BLOCK_TYPE_COMMON,
  747. .major = 2,
  748. .minor = 0,
  749. .rev = 0,
  750. .funcs = &vi_common_ip_funcs,
  751. },
  752. {
  753. .type = AMD_IP_BLOCK_TYPE_GMC,
  754. .major = 8,
  755. .minor = 5,
  756. .rev = 0,
  757. .funcs = &gmc_v8_0_ip_funcs,
  758. },
  759. {
  760. .type = AMD_IP_BLOCK_TYPE_IH,
  761. .major = 3,
  762. .minor = 0,
  763. .rev = 0,
  764. .funcs = &tonga_ih_ip_funcs,
  765. },
  766. {
  767. .type = AMD_IP_BLOCK_TYPE_SMC,
  768. .major = 7,
  769. .minor = 1,
  770. .rev = 0,
  771. .funcs = &amdgpu_pp_ip_funcs,
  772. },
  773. {
  774. .type = AMD_IP_BLOCK_TYPE_DCE,
  775. .major = 10,
  776. .minor = 1,
  777. .rev = 0,
  778. .funcs = &dce_v10_0_ip_funcs,
  779. },
  780. {
  781. .type = AMD_IP_BLOCK_TYPE_GFX,
  782. .major = 8,
  783. .minor = 0,
  784. .rev = 0,
  785. .funcs = &gfx_v8_0_ip_funcs,
  786. },
  787. {
  788. .type = AMD_IP_BLOCK_TYPE_SDMA,
  789. .major = 3,
  790. .minor = 0,
  791. .rev = 0,
  792. .funcs = &sdma_v3_0_ip_funcs,
  793. },
  794. {
  795. .type = AMD_IP_BLOCK_TYPE_UVD,
  796. .major = 6,
  797. .minor = 0,
  798. .rev = 0,
  799. .funcs = &uvd_v6_0_ip_funcs,
  800. },
  801. {
  802. .type = AMD_IP_BLOCK_TYPE_VCE,
  803. .major = 3,
  804. .minor = 0,
  805. .rev = 0,
  806. .funcs = &vce_v3_0_ip_funcs,
  807. },
  808. };
  809. static const struct amdgpu_ip_block_version baffin_ip_blocks[] =
  810. {
  811. /* ORDER MATTERS! */
  812. {
  813. .type = AMD_IP_BLOCK_TYPE_COMMON,
  814. .major = 2,
  815. .minor = 0,
  816. .rev = 0,
  817. .funcs = &vi_common_ip_funcs,
  818. },
  819. {
  820. .type = AMD_IP_BLOCK_TYPE_GMC,
  821. .major = 8,
  822. .minor = 1,
  823. .rev = 0,
  824. .funcs = &gmc_v8_0_ip_funcs,
  825. },
  826. {
  827. .type = AMD_IP_BLOCK_TYPE_IH,
  828. .major = 3,
  829. .minor = 1,
  830. .rev = 0,
  831. .funcs = &tonga_ih_ip_funcs,
  832. },
  833. {
  834. .type = AMD_IP_BLOCK_TYPE_SMC,
  835. .major = 7,
  836. .minor = 2,
  837. .rev = 0,
  838. .funcs = &amdgpu_pp_ip_funcs,
  839. },
  840. {
  841. .type = AMD_IP_BLOCK_TYPE_DCE,
  842. .major = 11,
  843. .minor = 2,
  844. .rev = 0,
  845. .funcs = &dce_v11_0_ip_funcs,
  846. },
  847. {
  848. .type = AMD_IP_BLOCK_TYPE_GFX,
  849. .major = 8,
  850. .minor = 0,
  851. .rev = 0,
  852. .funcs = &gfx_v8_0_ip_funcs,
  853. },
  854. {
  855. .type = AMD_IP_BLOCK_TYPE_SDMA,
  856. .major = 3,
  857. .minor = 1,
  858. .rev = 0,
  859. .funcs = &sdma_v3_0_ip_funcs,
  860. },
  861. {
  862. .type = AMD_IP_BLOCK_TYPE_UVD,
  863. .major = 6,
  864. .minor = 3,
  865. .rev = 0,
  866. .funcs = &uvd_v6_0_ip_funcs,
  867. },
  868. {
  869. .type = AMD_IP_BLOCK_TYPE_VCE,
  870. .major = 3,
  871. .minor = 4,
  872. .rev = 0,
  873. .funcs = &vce_v3_0_ip_funcs,
  874. },
  875. };
  876. static const struct amdgpu_ip_block_version cz_ip_blocks[] =
  877. {
  878. /* ORDER MATTERS! */
  879. {
  880. .type = AMD_IP_BLOCK_TYPE_COMMON,
  881. .major = 2,
  882. .minor = 0,
  883. .rev = 0,
  884. .funcs = &vi_common_ip_funcs,
  885. },
  886. {
  887. .type = AMD_IP_BLOCK_TYPE_GMC,
  888. .major = 8,
  889. .minor = 0,
  890. .rev = 0,
  891. .funcs = &gmc_v8_0_ip_funcs,
  892. },
  893. {
  894. .type = AMD_IP_BLOCK_TYPE_IH,
  895. .major = 3,
  896. .minor = 0,
  897. .rev = 0,
  898. .funcs = &cz_ih_ip_funcs,
  899. },
  900. {
  901. .type = AMD_IP_BLOCK_TYPE_SMC,
  902. .major = 8,
  903. .minor = 0,
  904. .rev = 0,
  905. .funcs = &amdgpu_pp_ip_funcs
  906. },
  907. {
  908. .type = AMD_IP_BLOCK_TYPE_DCE,
  909. .major = 11,
  910. .minor = 0,
  911. .rev = 0,
  912. .funcs = &dce_v11_0_ip_funcs,
  913. },
  914. {
  915. .type = AMD_IP_BLOCK_TYPE_GFX,
  916. .major = 8,
  917. .minor = 0,
  918. .rev = 0,
  919. .funcs = &gfx_v8_0_ip_funcs,
  920. },
  921. {
  922. .type = AMD_IP_BLOCK_TYPE_SDMA,
  923. .major = 3,
  924. .minor = 0,
  925. .rev = 0,
  926. .funcs = &sdma_v3_0_ip_funcs,
  927. },
  928. {
  929. .type = AMD_IP_BLOCK_TYPE_UVD,
  930. .major = 6,
  931. .minor = 0,
  932. .rev = 0,
  933. .funcs = &uvd_v6_0_ip_funcs,
  934. },
  935. {
  936. .type = AMD_IP_BLOCK_TYPE_VCE,
  937. .major = 3,
  938. .minor = 0,
  939. .rev = 0,
  940. .funcs = &vce_v3_0_ip_funcs,
  941. },
  942. #if defined(CONFIG_DRM_AMD_ACP)
  943. {
  944. .type = AMD_IP_BLOCK_TYPE_ACP,
  945. .major = 2,
  946. .minor = 2,
  947. .rev = 0,
  948. .funcs = &acp_ip_funcs,
  949. },
  950. #endif
  951. };
  952. int vi_set_ip_blocks(struct amdgpu_device *adev)
  953. {
  954. switch (adev->asic_type) {
  955. case CHIP_TOPAZ:
  956. adev->ip_blocks = topaz_ip_blocks;
  957. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
  958. break;
  959. case CHIP_FIJI:
  960. adev->ip_blocks = fiji_ip_blocks;
  961. adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks);
  962. break;
  963. case CHIP_TONGA:
  964. adev->ip_blocks = tonga_ip_blocks;
  965. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
  966. break;
  967. case CHIP_BAFFIN:
  968. case CHIP_ELLESMERE:
  969. adev->ip_blocks = baffin_ip_blocks;
  970. adev->num_ip_blocks = ARRAY_SIZE(baffin_ip_blocks);
  971. break;
  972. case CHIP_CARRIZO:
  973. case CHIP_STONEY:
  974. adev->ip_blocks = cz_ip_blocks;
  975. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
  976. break;
  977. default:
  978. /* FIXME: not supported yet */
  979. return -EINVAL;
  980. }
  981. return 0;
  982. }
  983. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  984. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  985. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  986. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  987. {
  988. if (adev->flags & AMD_IS_APU)
  989. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  990. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  991. else
  992. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  993. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  994. }
  995. static const struct amdgpu_asic_funcs vi_asic_funcs =
  996. {
  997. .read_disabled_bios = &vi_read_disabled_bios,
  998. .read_bios_from_rom = &vi_read_bios_from_rom,
  999. .read_register = &vi_read_register,
  1000. .reset = &vi_asic_reset,
  1001. .set_vga_state = &vi_vga_set_state,
  1002. .get_xclk = &vi_get_xclk,
  1003. .set_uvd_clocks = &vi_set_uvd_clocks,
  1004. .set_vce_clocks = &vi_set_vce_clocks,
  1005. .get_cu_info = &gfx_v8_0_get_cu_info,
  1006. /* these should be moved to their own ip modules */
  1007. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  1008. .wait_for_mc_idle = &gmc_v8_0_mc_wait_for_idle,
  1009. };
  1010. static int vi_common_early_init(void *handle)
  1011. {
  1012. bool smc_enabled = false;
  1013. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1014. if (adev->flags & AMD_IS_APU) {
  1015. adev->smc_rreg = &cz_smc_rreg;
  1016. adev->smc_wreg = &cz_smc_wreg;
  1017. } else {
  1018. adev->smc_rreg = &vi_smc_rreg;
  1019. adev->smc_wreg = &vi_smc_wreg;
  1020. }
  1021. adev->pcie_rreg = &vi_pcie_rreg;
  1022. adev->pcie_wreg = &vi_pcie_wreg;
  1023. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  1024. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  1025. adev->didt_rreg = &vi_didt_rreg;
  1026. adev->didt_wreg = &vi_didt_wreg;
  1027. adev->asic_funcs = &vi_asic_funcs;
  1028. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  1029. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  1030. smc_enabled = true;
  1031. adev->rev_id = vi_get_rev_id(adev);
  1032. adev->external_rev_id = 0xFF;
  1033. switch (adev->asic_type) {
  1034. case CHIP_TOPAZ:
  1035. adev->cg_flags = 0;
  1036. adev->pg_flags = 0;
  1037. adev->external_rev_id = 0x1;
  1038. break;
  1039. case CHIP_FIJI:
  1040. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  1041. AMD_CG_SUPPORT_GFX_MGLS |
  1042. AMD_CG_SUPPORT_GFX_RLC_LS |
  1043. AMD_CG_SUPPORT_GFX_CP_LS |
  1044. AMD_CG_SUPPORT_GFX_CGTS |
  1045. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1046. AMD_CG_SUPPORT_GFX_CGCG |
  1047. AMD_CG_SUPPORT_GFX_CGLS |
  1048. AMD_CG_SUPPORT_SDMA_MGCG |
  1049. AMD_CG_SUPPORT_SDMA_LS |
  1050. AMD_CG_SUPPORT_BIF_LS |
  1051. AMD_CG_SUPPORT_HDP_MGCG |
  1052. AMD_CG_SUPPORT_HDP_LS |
  1053. AMD_CG_SUPPORT_ROM_MGCG |
  1054. AMD_CG_SUPPORT_MC_MGCG |
  1055. AMD_CG_SUPPORT_MC_LS;
  1056. adev->pg_flags = 0;
  1057. adev->external_rev_id = adev->rev_id + 0x3c;
  1058. break;
  1059. case CHIP_TONGA:
  1060. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG;
  1061. adev->pg_flags = 0;
  1062. adev->external_rev_id = adev->rev_id + 0x14;
  1063. break;
  1064. case CHIP_BAFFIN:
  1065. adev->cg_flags = 0;
  1066. adev->pg_flags = 0;
  1067. adev->external_rev_id = adev->rev_id + 0x5A;
  1068. break;
  1069. case CHIP_ELLESMERE:
  1070. adev->cg_flags = 0;
  1071. adev->pg_flags = 0;
  1072. adev->external_rev_id = adev->rev_id + 0x50;
  1073. break;
  1074. case CHIP_CARRIZO:
  1075. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  1076. AMD_CG_SUPPORT_GFX_MGLS |
  1077. AMD_CG_SUPPORT_GFX_RLC_LS |
  1078. AMD_CG_SUPPORT_GFX_CP_LS |
  1079. AMD_CG_SUPPORT_GFX_CGTS |
  1080. AMD_CG_SUPPORT_GFX_MGLS |
  1081. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1082. AMD_CG_SUPPORT_GFX_CGCG |
  1083. AMD_CG_SUPPORT_GFX_CGLS |
  1084. AMD_CG_SUPPORT_BIF_LS |
  1085. AMD_CG_SUPPORT_HDP_MGCG |
  1086. AMD_CG_SUPPORT_HDP_LS |
  1087. AMD_CG_SUPPORT_SDMA_MGCG |
  1088. AMD_CG_SUPPORT_SDMA_LS;
  1089. adev->pg_flags = 0;
  1090. adev->external_rev_id = adev->rev_id + 0x1;
  1091. break;
  1092. case CHIP_STONEY:
  1093. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  1094. AMD_CG_SUPPORT_GFX_MGCG |
  1095. AMD_CG_SUPPORT_GFX_MGLS |
  1096. AMD_CG_SUPPORT_BIF_LS |
  1097. AMD_CG_SUPPORT_HDP_MGCG |
  1098. AMD_CG_SUPPORT_HDP_LS |
  1099. AMD_CG_SUPPORT_SDMA_MGCG |
  1100. AMD_CG_SUPPORT_SDMA_LS;
  1101. adev->pg_flags = 0;
  1102. adev->external_rev_id = adev->rev_id + 0x1;
  1103. break;
  1104. default:
  1105. /* FIXME: not supported yet */
  1106. return -EINVAL;
  1107. }
  1108. if (amdgpu_smc_load_fw && smc_enabled)
  1109. adev->firmware.smu_load = true;
  1110. amdgpu_get_pcie_info(adev);
  1111. return 0;
  1112. }
  1113. static int vi_common_sw_init(void *handle)
  1114. {
  1115. return 0;
  1116. }
  1117. static int vi_common_sw_fini(void *handle)
  1118. {
  1119. return 0;
  1120. }
  1121. static int vi_common_hw_init(void *handle)
  1122. {
  1123. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1124. /* move the golden regs per IP block */
  1125. vi_init_golden_registers(adev);
  1126. /* enable pcie gen2/3 link */
  1127. vi_pcie_gen3_enable(adev);
  1128. /* enable aspm */
  1129. vi_program_aspm(adev);
  1130. /* enable the doorbell aperture */
  1131. vi_enable_doorbell_aperture(adev, true);
  1132. return 0;
  1133. }
  1134. static int vi_common_hw_fini(void *handle)
  1135. {
  1136. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1137. /* enable the doorbell aperture */
  1138. vi_enable_doorbell_aperture(adev, false);
  1139. return 0;
  1140. }
  1141. static int vi_common_suspend(void *handle)
  1142. {
  1143. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1144. return vi_common_hw_fini(adev);
  1145. }
  1146. static int vi_common_resume(void *handle)
  1147. {
  1148. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1149. return vi_common_hw_init(adev);
  1150. }
  1151. static bool vi_common_is_idle(void *handle)
  1152. {
  1153. return true;
  1154. }
  1155. static int vi_common_wait_for_idle(void *handle)
  1156. {
  1157. return 0;
  1158. }
  1159. static void vi_common_print_status(void *handle)
  1160. {
  1161. return;
  1162. }
  1163. static int vi_common_soft_reset(void *handle)
  1164. {
  1165. return 0;
  1166. }
  1167. static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1168. bool enable)
  1169. {
  1170. uint32_t temp, data;
  1171. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1172. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
  1173. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1174. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1175. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1176. else
  1177. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1178. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1179. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1180. if (temp != data)
  1181. WREG32_PCIE(ixPCIE_CNTL2, data);
  1182. }
  1183. static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1184. bool enable)
  1185. {
  1186. uint32_t temp, data;
  1187. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1188. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  1189. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1190. else
  1191. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1192. if (temp != data)
  1193. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1194. }
  1195. static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
  1196. bool enable)
  1197. {
  1198. uint32_t temp, data;
  1199. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1200. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  1201. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1202. else
  1203. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1204. if (temp != data)
  1205. WREG32(mmHDP_MEM_POWER_LS, data);
  1206. }
  1207. static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1208. bool enable)
  1209. {
  1210. uint32_t temp, data;
  1211. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1212. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  1213. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1214. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1215. else
  1216. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1217. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1218. if (temp != data)
  1219. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1220. }
  1221. static int vi_common_set_clockgating_state(void *handle,
  1222. enum amd_clockgating_state state)
  1223. {
  1224. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1225. switch (adev->asic_type) {
  1226. case CHIP_FIJI:
  1227. vi_update_bif_medium_grain_light_sleep(adev,
  1228. state == AMD_CG_STATE_GATE ? true : false);
  1229. vi_update_hdp_medium_grain_clock_gating(adev,
  1230. state == AMD_CG_STATE_GATE ? true : false);
  1231. vi_update_hdp_light_sleep(adev,
  1232. state == AMD_CG_STATE_GATE ? true : false);
  1233. vi_update_rom_medium_grain_clock_gating(adev,
  1234. state == AMD_CG_STATE_GATE ? true : false);
  1235. break;
  1236. case CHIP_CARRIZO:
  1237. case CHIP_STONEY:
  1238. vi_update_bif_medium_grain_light_sleep(adev,
  1239. state == AMD_CG_STATE_GATE ? true : false);
  1240. vi_update_hdp_medium_grain_clock_gating(adev,
  1241. state == AMD_CG_STATE_GATE ? true : false);
  1242. vi_update_hdp_light_sleep(adev,
  1243. state == AMD_CG_STATE_GATE ? true : false);
  1244. break;
  1245. default:
  1246. break;
  1247. }
  1248. return 0;
  1249. }
  1250. static int vi_common_set_powergating_state(void *handle,
  1251. enum amd_powergating_state state)
  1252. {
  1253. return 0;
  1254. }
  1255. const struct amd_ip_funcs vi_common_ip_funcs = {
  1256. .early_init = vi_common_early_init,
  1257. .late_init = NULL,
  1258. .sw_init = vi_common_sw_init,
  1259. .sw_fini = vi_common_sw_fini,
  1260. .hw_init = vi_common_hw_init,
  1261. .hw_fini = vi_common_hw_fini,
  1262. .suspend = vi_common_suspend,
  1263. .resume = vi_common_resume,
  1264. .is_idle = vi_common_is_idle,
  1265. .wait_for_idle = vi_common_wait_for_idle,
  1266. .soft_reset = vi_common_soft_reset,
  1267. .print_status = vi_common_print_status,
  1268. .set_clockgating_state = vi_common_set_clockgating_state,
  1269. .set_powergating_state = vi_common_set_powergating_state,
  1270. };