uvd_v6_0.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_6_0_d.h"
  30. #include "uvd/uvd_6_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "vi.h"
  34. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  35. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  36. static int uvd_v6_0_start(struct amdgpu_device *adev);
  37. static void uvd_v6_0_stop(struct amdgpu_device *adev);
  38. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev);
  39. /**
  40. * uvd_v6_0_ring_get_rptr - get read pointer
  41. *
  42. * @ring: amdgpu_ring pointer
  43. *
  44. * Returns the current hardware read pointer
  45. */
  46. static uint32_t uvd_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  47. {
  48. struct amdgpu_device *adev = ring->adev;
  49. return RREG32(mmUVD_RBC_RB_RPTR);
  50. }
  51. /**
  52. * uvd_v6_0_ring_get_wptr - get write pointer
  53. *
  54. * @ring: amdgpu_ring pointer
  55. *
  56. * Returns the current hardware write pointer
  57. */
  58. static uint32_t uvd_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  59. {
  60. struct amdgpu_device *adev = ring->adev;
  61. return RREG32(mmUVD_RBC_RB_WPTR);
  62. }
  63. /**
  64. * uvd_v6_0_ring_set_wptr - set write pointer
  65. *
  66. * @ring: amdgpu_ring pointer
  67. *
  68. * Commits the write pointer to the hardware
  69. */
  70. static void uvd_v6_0_ring_set_wptr(struct amdgpu_ring *ring)
  71. {
  72. struct amdgpu_device *adev = ring->adev;
  73. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  74. }
  75. static int uvd_v6_0_early_init(void *handle)
  76. {
  77. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  78. uvd_v6_0_set_ring_funcs(adev);
  79. uvd_v6_0_set_irq_funcs(adev);
  80. return 0;
  81. }
  82. static int uvd_v6_0_sw_init(void *handle)
  83. {
  84. struct amdgpu_ring *ring;
  85. int r;
  86. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  87. /* UVD TRAP */
  88. r = amdgpu_irq_add_id(adev, 124, &adev->uvd.irq);
  89. if (r)
  90. return r;
  91. r = amdgpu_uvd_sw_init(adev);
  92. if (r)
  93. return r;
  94. r = amdgpu_uvd_resume(adev);
  95. if (r)
  96. return r;
  97. ring = &adev->uvd.ring;
  98. sprintf(ring->name, "uvd");
  99. r = amdgpu_ring_init(adev, ring, 512, CP_PACKET2, 0xf,
  100. &adev->uvd.irq, 0, AMDGPU_RING_TYPE_UVD);
  101. return r;
  102. }
  103. static int uvd_v6_0_sw_fini(void *handle)
  104. {
  105. int r;
  106. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  107. r = amdgpu_uvd_suspend(adev);
  108. if (r)
  109. return r;
  110. r = amdgpu_uvd_sw_fini(adev);
  111. if (r)
  112. return r;
  113. return r;
  114. }
  115. /**
  116. * uvd_v6_0_hw_init - start and test UVD block
  117. *
  118. * @adev: amdgpu_device pointer
  119. *
  120. * Initialize the hardware, boot up the VCPU and do some testing
  121. */
  122. static int uvd_v6_0_hw_init(void *handle)
  123. {
  124. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  125. struct amdgpu_ring *ring = &adev->uvd.ring;
  126. uint32_t tmp;
  127. int r;
  128. r = uvd_v6_0_start(adev);
  129. if (r)
  130. goto done;
  131. ring->ready = true;
  132. r = amdgpu_ring_test_ring(ring);
  133. if (r) {
  134. ring->ready = false;
  135. goto done;
  136. }
  137. r = amdgpu_ring_alloc(ring, 10);
  138. if (r) {
  139. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  140. goto done;
  141. }
  142. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  143. amdgpu_ring_write(ring, tmp);
  144. amdgpu_ring_write(ring, 0xFFFFF);
  145. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  146. amdgpu_ring_write(ring, tmp);
  147. amdgpu_ring_write(ring, 0xFFFFF);
  148. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  149. amdgpu_ring_write(ring, tmp);
  150. amdgpu_ring_write(ring, 0xFFFFF);
  151. /* Clear timeout status bits */
  152. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  153. amdgpu_ring_write(ring, 0x8);
  154. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  155. amdgpu_ring_write(ring, 3);
  156. amdgpu_ring_commit(ring);
  157. done:
  158. if (!r)
  159. DRM_INFO("UVD initialized successfully.\n");
  160. return r;
  161. }
  162. /**
  163. * uvd_v6_0_hw_fini - stop the hardware block
  164. *
  165. * @adev: amdgpu_device pointer
  166. *
  167. * Stop the UVD block, mark ring as not ready any more
  168. */
  169. static int uvd_v6_0_hw_fini(void *handle)
  170. {
  171. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  172. struct amdgpu_ring *ring = &adev->uvd.ring;
  173. uvd_v6_0_stop(adev);
  174. ring->ready = false;
  175. return 0;
  176. }
  177. static int uvd_v6_0_suspend(void *handle)
  178. {
  179. int r;
  180. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  181. r = uvd_v6_0_hw_fini(adev);
  182. if (r)
  183. return r;
  184. /* Skip this for APU for now */
  185. if (!(adev->flags & AMD_IS_APU)) {
  186. r = amdgpu_uvd_suspend(adev);
  187. if (r)
  188. return r;
  189. }
  190. return r;
  191. }
  192. static int uvd_v6_0_resume(void *handle)
  193. {
  194. int r;
  195. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  196. /* Skip this for APU for now */
  197. if (!(adev->flags & AMD_IS_APU)) {
  198. r = amdgpu_uvd_resume(adev);
  199. if (r)
  200. return r;
  201. }
  202. r = uvd_v6_0_hw_init(adev);
  203. if (r)
  204. return r;
  205. return r;
  206. }
  207. /**
  208. * uvd_v6_0_mc_resume - memory controller programming
  209. *
  210. * @adev: amdgpu_device pointer
  211. *
  212. * Let the UVD memory controller know it's offsets
  213. */
  214. static void uvd_v6_0_mc_resume(struct amdgpu_device *adev)
  215. {
  216. uint64_t offset;
  217. uint32_t size;
  218. /* programm memory controller bits 0-27 */
  219. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  220. lower_32_bits(adev->uvd.gpu_addr));
  221. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  222. upper_32_bits(adev->uvd.gpu_addr));
  223. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  224. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  225. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  226. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  227. offset += size;
  228. size = AMDGPU_UVD_HEAP_SIZE;
  229. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  230. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  231. offset += size;
  232. size = AMDGPU_UVD_STACK_SIZE +
  233. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  234. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  235. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  236. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  237. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  238. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  239. WREG32(mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
  240. }
  241. #if 0
  242. static void cz_set_uvd_clock_gating_branches(struct amdgpu_device *adev,
  243. bool enable)
  244. {
  245. u32 data, data1;
  246. data = RREG32(mmUVD_CGC_GATE);
  247. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  248. if (enable) {
  249. data |= UVD_CGC_GATE__SYS_MASK |
  250. UVD_CGC_GATE__UDEC_MASK |
  251. UVD_CGC_GATE__MPEG2_MASK |
  252. UVD_CGC_GATE__RBC_MASK |
  253. UVD_CGC_GATE__LMI_MC_MASK |
  254. UVD_CGC_GATE__IDCT_MASK |
  255. UVD_CGC_GATE__MPRD_MASK |
  256. UVD_CGC_GATE__MPC_MASK |
  257. UVD_CGC_GATE__LBSI_MASK |
  258. UVD_CGC_GATE__LRBBM_MASK |
  259. UVD_CGC_GATE__UDEC_RE_MASK |
  260. UVD_CGC_GATE__UDEC_CM_MASK |
  261. UVD_CGC_GATE__UDEC_IT_MASK |
  262. UVD_CGC_GATE__UDEC_DB_MASK |
  263. UVD_CGC_GATE__UDEC_MP_MASK |
  264. UVD_CGC_GATE__WCB_MASK |
  265. UVD_CGC_GATE__VCPU_MASK |
  266. UVD_CGC_GATE__SCPU_MASK;
  267. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  268. UVD_SUVD_CGC_GATE__SIT_MASK |
  269. UVD_SUVD_CGC_GATE__SMP_MASK |
  270. UVD_SUVD_CGC_GATE__SCM_MASK |
  271. UVD_SUVD_CGC_GATE__SDB_MASK |
  272. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  273. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  274. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  275. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  276. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  277. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  278. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  279. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  280. } else {
  281. data &= ~(UVD_CGC_GATE__SYS_MASK |
  282. UVD_CGC_GATE__UDEC_MASK |
  283. UVD_CGC_GATE__MPEG2_MASK |
  284. UVD_CGC_GATE__RBC_MASK |
  285. UVD_CGC_GATE__LMI_MC_MASK |
  286. UVD_CGC_GATE__LMI_UMC_MASK |
  287. UVD_CGC_GATE__IDCT_MASK |
  288. UVD_CGC_GATE__MPRD_MASK |
  289. UVD_CGC_GATE__MPC_MASK |
  290. UVD_CGC_GATE__LBSI_MASK |
  291. UVD_CGC_GATE__LRBBM_MASK |
  292. UVD_CGC_GATE__UDEC_RE_MASK |
  293. UVD_CGC_GATE__UDEC_CM_MASK |
  294. UVD_CGC_GATE__UDEC_IT_MASK |
  295. UVD_CGC_GATE__UDEC_DB_MASK |
  296. UVD_CGC_GATE__UDEC_MP_MASK |
  297. UVD_CGC_GATE__WCB_MASK |
  298. UVD_CGC_GATE__VCPU_MASK |
  299. UVD_CGC_GATE__SCPU_MASK);
  300. data1 &= ~(UVD_SUVD_CGC_GATE__SRE_MASK |
  301. UVD_SUVD_CGC_GATE__SIT_MASK |
  302. UVD_SUVD_CGC_GATE__SMP_MASK |
  303. UVD_SUVD_CGC_GATE__SCM_MASK |
  304. UVD_SUVD_CGC_GATE__SDB_MASK |
  305. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  306. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  307. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  308. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  309. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  310. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  311. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  312. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK);
  313. }
  314. WREG32(mmUVD_CGC_GATE, data);
  315. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  316. }
  317. #endif
  318. /**
  319. * uvd_v6_0_start - start UVD block
  320. *
  321. * @adev: amdgpu_device pointer
  322. *
  323. * Setup and start the UVD block
  324. */
  325. static int uvd_v6_0_start(struct amdgpu_device *adev)
  326. {
  327. struct amdgpu_ring *ring = &adev->uvd.ring;
  328. uint32_t rb_bufsz, tmp;
  329. uint32_t lmi_swap_cntl;
  330. uint32_t mp_swap_cntl;
  331. int i, j, r;
  332. /*disable DPG */
  333. WREG32_P(mmUVD_POWER_STATUS, 0, ~(1 << 2));
  334. /* disable byte swapping */
  335. lmi_swap_cntl = 0;
  336. mp_swap_cntl = 0;
  337. uvd_v6_0_mc_resume(adev);
  338. /* Set dynamic clock gating in S/W control mode */
  339. if (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG) {
  340. uvd_v6_0_set_sw_clock_gating(adev);
  341. } else {
  342. /* disable clock gating */
  343. uint32_t data = RREG32(mmUVD_CGC_CTRL);
  344. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  345. WREG32(mmUVD_CGC_CTRL, data);
  346. }
  347. /* disable interupt */
  348. WREG32_P(mmUVD_MASTINT_EN, 0, ~(1 << 1));
  349. /* stall UMC and register bus before resetting VCPU */
  350. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  351. mdelay(1);
  352. /* put LMI, VCPU, RBC etc... into reset */
  353. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  354. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK | UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  355. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK | UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  356. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK | UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  357. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  358. mdelay(5);
  359. /* take UVD block out of reset */
  360. WREG32_P(mmSRBM_SOFT_RESET, 0, ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  361. mdelay(5);
  362. /* initialize UVD memory controller */
  363. WREG32(mmUVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
  364. (1 << 21) | (1 << 9) | (1 << 20));
  365. #ifdef __BIG_ENDIAN
  366. /* swap (8 in 32) RB and IB */
  367. lmi_swap_cntl = 0xa;
  368. mp_swap_cntl = 0;
  369. #endif
  370. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  371. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  372. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  373. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  374. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  375. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  376. WREG32(mmUVD_MPC_SET_ALU, 0);
  377. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  378. /* take all subblocks out of reset, except VCPU */
  379. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  380. mdelay(5);
  381. /* enable VCPU clock */
  382. WREG32(mmUVD_VCPU_CNTL, 1 << 9);
  383. /* enable UMC */
  384. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  385. /* boot up the VCPU */
  386. WREG32(mmUVD_SOFT_RESET, 0);
  387. mdelay(10);
  388. for (i = 0; i < 10; ++i) {
  389. uint32_t status;
  390. for (j = 0; j < 100; ++j) {
  391. status = RREG32(mmUVD_STATUS);
  392. if (status & 2)
  393. break;
  394. mdelay(10);
  395. }
  396. r = 0;
  397. if (status & 2)
  398. break;
  399. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  400. WREG32_P(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  401. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  402. mdelay(10);
  403. WREG32_P(mmUVD_SOFT_RESET, 0,
  404. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  405. mdelay(10);
  406. r = -1;
  407. }
  408. if (r) {
  409. DRM_ERROR("UVD not responding, giving up!!!\n");
  410. return r;
  411. }
  412. /* enable master interrupt */
  413. WREG32_P(mmUVD_MASTINT_EN, 3 << 1, ~(3 << 1));
  414. /* clear the bit 4 of UVD_STATUS */
  415. WREG32_P(mmUVD_STATUS, 0, ~(2 << 1));
  416. rb_bufsz = order_base_2(ring->ring_size);
  417. tmp = 0;
  418. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  419. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  420. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  421. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  422. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  423. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  424. /* force RBC into idle state */
  425. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  426. /* set the write pointer delay */
  427. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  428. /* set the wb address */
  429. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  430. /* programm the RB_BASE for ring buffer */
  431. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  432. lower_32_bits(ring->gpu_addr));
  433. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  434. upper_32_bits(ring->gpu_addr));
  435. /* Initialize the ring buffer's read and write pointers */
  436. WREG32(mmUVD_RBC_RB_RPTR, 0);
  437. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  438. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  439. WREG32_P(mmUVD_RBC_RB_CNTL, 0, ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  440. return 0;
  441. }
  442. /**
  443. * uvd_v6_0_stop - stop UVD block
  444. *
  445. * @adev: amdgpu_device pointer
  446. *
  447. * stop the UVD block
  448. */
  449. static void uvd_v6_0_stop(struct amdgpu_device *adev)
  450. {
  451. /* force RBC into idle state */
  452. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  453. /* Stall UMC and register bus before resetting VCPU */
  454. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  455. mdelay(1);
  456. /* put VCPU into reset */
  457. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  458. mdelay(5);
  459. /* disable VCPU clock */
  460. WREG32(mmUVD_VCPU_CNTL, 0x0);
  461. /* Unstall UMC and register bus */
  462. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  463. }
  464. /**
  465. * uvd_v6_0_ring_emit_fence - emit an fence & trap command
  466. *
  467. * @ring: amdgpu_ring pointer
  468. * @fence: fence to emit
  469. *
  470. * Write a fence and a trap command to the ring.
  471. */
  472. static void uvd_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  473. unsigned flags)
  474. {
  475. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  476. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  477. amdgpu_ring_write(ring, seq);
  478. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  479. amdgpu_ring_write(ring, addr & 0xffffffff);
  480. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  481. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  482. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  483. amdgpu_ring_write(ring, 0);
  484. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  485. amdgpu_ring_write(ring, 0);
  486. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  487. amdgpu_ring_write(ring, 0);
  488. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  489. amdgpu_ring_write(ring, 2);
  490. }
  491. /**
  492. * uvd_v6_0_ring_test_ring - register write test
  493. *
  494. * @ring: amdgpu_ring pointer
  495. *
  496. * Test if we can successfully write to the context register
  497. */
  498. static int uvd_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  499. {
  500. struct amdgpu_device *adev = ring->adev;
  501. uint32_t tmp = 0;
  502. unsigned i;
  503. int r;
  504. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  505. r = amdgpu_ring_alloc(ring, 3);
  506. if (r) {
  507. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  508. ring->idx, r);
  509. return r;
  510. }
  511. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  512. amdgpu_ring_write(ring, 0xDEADBEEF);
  513. amdgpu_ring_commit(ring);
  514. for (i = 0; i < adev->usec_timeout; i++) {
  515. tmp = RREG32(mmUVD_CONTEXT_ID);
  516. if (tmp == 0xDEADBEEF)
  517. break;
  518. DRM_UDELAY(1);
  519. }
  520. if (i < adev->usec_timeout) {
  521. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  522. ring->idx, i);
  523. } else {
  524. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  525. ring->idx, tmp);
  526. r = -EINVAL;
  527. }
  528. return r;
  529. }
  530. /**
  531. * uvd_v6_0_ring_emit_ib - execute indirect buffer
  532. *
  533. * @ring: amdgpu_ring pointer
  534. * @ib: indirect buffer to execute
  535. *
  536. * Write ring commands to execute the indirect buffer
  537. */
  538. static void uvd_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  539. struct amdgpu_ib *ib)
  540. {
  541. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  542. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  543. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  544. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  545. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  546. amdgpu_ring_write(ring, ib->length_dw);
  547. }
  548. /**
  549. * uvd_v6_0_ring_test_ib - test ib execution
  550. *
  551. * @ring: amdgpu_ring pointer
  552. *
  553. * Test if we can successfully execute an IB
  554. */
  555. static int uvd_v6_0_ring_test_ib(struct amdgpu_ring *ring)
  556. {
  557. struct fence *fence = NULL;
  558. int r;
  559. r = amdgpu_uvd_get_create_msg(ring, 1, NULL);
  560. if (r) {
  561. DRM_ERROR("amdgpu: failed to get create msg (%d).\n", r);
  562. goto error;
  563. }
  564. r = amdgpu_uvd_get_destroy_msg(ring, 1, true, &fence);
  565. if (r) {
  566. DRM_ERROR("amdgpu: failed to get destroy ib (%d).\n", r);
  567. goto error;
  568. }
  569. r = fence_wait(fence, false);
  570. if (r) {
  571. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  572. goto error;
  573. }
  574. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  575. error:
  576. fence_put(fence);
  577. return r;
  578. }
  579. static bool uvd_v6_0_is_idle(void *handle)
  580. {
  581. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  582. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  583. }
  584. static int uvd_v6_0_wait_for_idle(void *handle)
  585. {
  586. unsigned i;
  587. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  588. for (i = 0; i < adev->usec_timeout; i++) {
  589. if (!(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK))
  590. return 0;
  591. }
  592. return -ETIMEDOUT;
  593. }
  594. static int uvd_v6_0_soft_reset(void *handle)
  595. {
  596. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  597. uvd_v6_0_stop(adev);
  598. WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK,
  599. ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  600. mdelay(5);
  601. return uvd_v6_0_start(adev);
  602. }
  603. static void uvd_v6_0_print_status(void *handle)
  604. {
  605. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  606. dev_info(adev->dev, "UVD 6.0 registers\n");
  607. dev_info(adev->dev, " UVD_SEMA_ADDR_LOW=0x%08X\n",
  608. RREG32(mmUVD_SEMA_ADDR_LOW));
  609. dev_info(adev->dev, " UVD_SEMA_ADDR_HIGH=0x%08X\n",
  610. RREG32(mmUVD_SEMA_ADDR_HIGH));
  611. dev_info(adev->dev, " UVD_SEMA_CMD=0x%08X\n",
  612. RREG32(mmUVD_SEMA_CMD));
  613. dev_info(adev->dev, " UVD_GPCOM_VCPU_CMD=0x%08X\n",
  614. RREG32(mmUVD_GPCOM_VCPU_CMD));
  615. dev_info(adev->dev, " UVD_GPCOM_VCPU_DATA0=0x%08X\n",
  616. RREG32(mmUVD_GPCOM_VCPU_DATA0));
  617. dev_info(adev->dev, " UVD_GPCOM_VCPU_DATA1=0x%08X\n",
  618. RREG32(mmUVD_GPCOM_VCPU_DATA1));
  619. dev_info(adev->dev, " UVD_ENGINE_CNTL=0x%08X\n",
  620. RREG32(mmUVD_ENGINE_CNTL));
  621. dev_info(adev->dev, " UVD_UDEC_ADDR_CONFIG=0x%08X\n",
  622. RREG32(mmUVD_UDEC_ADDR_CONFIG));
  623. dev_info(adev->dev, " UVD_UDEC_DB_ADDR_CONFIG=0x%08X\n",
  624. RREG32(mmUVD_UDEC_DB_ADDR_CONFIG));
  625. dev_info(adev->dev, " UVD_UDEC_DBW_ADDR_CONFIG=0x%08X\n",
  626. RREG32(mmUVD_UDEC_DBW_ADDR_CONFIG));
  627. dev_info(adev->dev, " UVD_SEMA_CNTL=0x%08X\n",
  628. RREG32(mmUVD_SEMA_CNTL));
  629. dev_info(adev->dev, " UVD_LMI_EXT40_ADDR=0x%08X\n",
  630. RREG32(mmUVD_LMI_EXT40_ADDR));
  631. dev_info(adev->dev, " UVD_CTX_INDEX=0x%08X\n",
  632. RREG32(mmUVD_CTX_INDEX));
  633. dev_info(adev->dev, " UVD_CTX_DATA=0x%08X\n",
  634. RREG32(mmUVD_CTX_DATA));
  635. dev_info(adev->dev, " UVD_CGC_GATE=0x%08X\n",
  636. RREG32(mmUVD_CGC_GATE));
  637. dev_info(adev->dev, " UVD_CGC_CTRL=0x%08X\n",
  638. RREG32(mmUVD_CGC_CTRL));
  639. dev_info(adev->dev, " UVD_LMI_CTRL2=0x%08X\n",
  640. RREG32(mmUVD_LMI_CTRL2));
  641. dev_info(adev->dev, " UVD_MASTINT_EN=0x%08X\n",
  642. RREG32(mmUVD_MASTINT_EN));
  643. dev_info(adev->dev, " UVD_LMI_ADDR_EXT=0x%08X\n",
  644. RREG32(mmUVD_LMI_ADDR_EXT));
  645. dev_info(adev->dev, " UVD_LMI_CTRL=0x%08X\n",
  646. RREG32(mmUVD_LMI_CTRL));
  647. dev_info(adev->dev, " UVD_LMI_SWAP_CNTL=0x%08X\n",
  648. RREG32(mmUVD_LMI_SWAP_CNTL));
  649. dev_info(adev->dev, " UVD_MP_SWAP_CNTL=0x%08X\n",
  650. RREG32(mmUVD_MP_SWAP_CNTL));
  651. dev_info(adev->dev, " UVD_MPC_SET_MUXA0=0x%08X\n",
  652. RREG32(mmUVD_MPC_SET_MUXA0));
  653. dev_info(adev->dev, " UVD_MPC_SET_MUXA1=0x%08X\n",
  654. RREG32(mmUVD_MPC_SET_MUXA1));
  655. dev_info(adev->dev, " UVD_MPC_SET_MUXB0=0x%08X\n",
  656. RREG32(mmUVD_MPC_SET_MUXB0));
  657. dev_info(adev->dev, " UVD_MPC_SET_MUXB1=0x%08X\n",
  658. RREG32(mmUVD_MPC_SET_MUXB1));
  659. dev_info(adev->dev, " UVD_MPC_SET_MUX=0x%08X\n",
  660. RREG32(mmUVD_MPC_SET_MUX));
  661. dev_info(adev->dev, " UVD_MPC_SET_ALU=0x%08X\n",
  662. RREG32(mmUVD_MPC_SET_ALU));
  663. dev_info(adev->dev, " UVD_VCPU_CACHE_OFFSET0=0x%08X\n",
  664. RREG32(mmUVD_VCPU_CACHE_OFFSET0));
  665. dev_info(adev->dev, " UVD_VCPU_CACHE_SIZE0=0x%08X\n",
  666. RREG32(mmUVD_VCPU_CACHE_SIZE0));
  667. dev_info(adev->dev, " UVD_VCPU_CACHE_OFFSET1=0x%08X\n",
  668. RREG32(mmUVD_VCPU_CACHE_OFFSET1));
  669. dev_info(adev->dev, " UVD_VCPU_CACHE_SIZE1=0x%08X\n",
  670. RREG32(mmUVD_VCPU_CACHE_SIZE1));
  671. dev_info(adev->dev, " UVD_VCPU_CACHE_OFFSET2=0x%08X\n",
  672. RREG32(mmUVD_VCPU_CACHE_OFFSET2));
  673. dev_info(adev->dev, " UVD_VCPU_CACHE_SIZE2=0x%08X\n",
  674. RREG32(mmUVD_VCPU_CACHE_SIZE2));
  675. dev_info(adev->dev, " UVD_VCPU_CNTL=0x%08X\n",
  676. RREG32(mmUVD_VCPU_CNTL));
  677. dev_info(adev->dev, " UVD_SOFT_RESET=0x%08X\n",
  678. RREG32(mmUVD_SOFT_RESET));
  679. dev_info(adev->dev, " UVD_RBC_IB_SIZE=0x%08X\n",
  680. RREG32(mmUVD_RBC_IB_SIZE));
  681. dev_info(adev->dev, " UVD_RBC_RB_RPTR=0x%08X\n",
  682. RREG32(mmUVD_RBC_RB_RPTR));
  683. dev_info(adev->dev, " UVD_RBC_RB_WPTR=0x%08X\n",
  684. RREG32(mmUVD_RBC_RB_WPTR));
  685. dev_info(adev->dev, " UVD_RBC_RB_WPTR_CNTL=0x%08X\n",
  686. RREG32(mmUVD_RBC_RB_WPTR_CNTL));
  687. dev_info(adev->dev, " UVD_RBC_RB_CNTL=0x%08X\n",
  688. RREG32(mmUVD_RBC_RB_CNTL));
  689. dev_info(adev->dev, " UVD_STATUS=0x%08X\n",
  690. RREG32(mmUVD_STATUS));
  691. dev_info(adev->dev, " UVD_SEMA_TIMEOUT_STATUS=0x%08X\n",
  692. RREG32(mmUVD_SEMA_TIMEOUT_STATUS));
  693. dev_info(adev->dev, " UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL=0x%08X\n",
  694. RREG32(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL));
  695. dev_info(adev->dev, " UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL=0x%08X\n",
  696. RREG32(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL));
  697. dev_info(adev->dev, " UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL=0x%08X\n",
  698. RREG32(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL));
  699. dev_info(adev->dev, " UVD_CONTEXT_ID=0x%08X\n",
  700. RREG32(mmUVD_CONTEXT_ID));
  701. dev_info(adev->dev, " UVD_UDEC_ADDR_CONFIG=0x%08X\n",
  702. RREG32(mmUVD_UDEC_ADDR_CONFIG));
  703. dev_info(adev->dev, " UVD_UDEC_DB_ADDR_CONFIG=0x%08X\n",
  704. RREG32(mmUVD_UDEC_DB_ADDR_CONFIG));
  705. dev_info(adev->dev, " UVD_UDEC_DBW_ADDR_CONFIG=0x%08X\n",
  706. RREG32(mmUVD_UDEC_DBW_ADDR_CONFIG));
  707. }
  708. static int uvd_v6_0_set_interrupt_state(struct amdgpu_device *adev,
  709. struct amdgpu_irq_src *source,
  710. unsigned type,
  711. enum amdgpu_interrupt_state state)
  712. {
  713. // TODO
  714. return 0;
  715. }
  716. static int uvd_v6_0_process_interrupt(struct amdgpu_device *adev,
  717. struct amdgpu_irq_src *source,
  718. struct amdgpu_iv_entry *entry)
  719. {
  720. DRM_DEBUG("IH: UVD TRAP\n");
  721. amdgpu_fence_process(&adev->uvd.ring);
  722. return 0;
  723. }
  724. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev)
  725. {
  726. uint32_t data, data1, data2, suvd_flags;
  727. data = RREG32(mmUVD_CGC_CTRL);
  728. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  729. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  730. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  731. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  732. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  733. UVD_SUVD_CGC_GATE__SIT_MASK |
  734. UVD_SUVD_CGC_GATE__SMP_MASK |
  735. UVD_SUVD_CGC_GATE__SCM_MASK |
  736. UVD_SUVD_CGC_GATE__SDB_MASK;
  737. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  738. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  739. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  740. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  741. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  742. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  743. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  744. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  745. UVD_CGC_CTRL__SYS_MODE_MASK |
  746. UVD_CGC_CTRL__UDEC_MODE_MASK |
  747. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  748. UVD_CGC_CTRL__REGS_MODE_MASK |
  749. UVD_CGC_CTRL__RBC_MODE_MASK |
  750. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  751. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  752. UVD_CGC_CTRL__IDCT_MODE_MASK |
  753. UVD_CGC_CTRL__MPRD_MODE_MASK |
  754. UVD_CGC_CTRL__MPC_MODE_MASK |
  755. UVD_CGC_CTRL__LBSI_MODE_MASK |
  756. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  757. UVD_CGC_CTRL__WCB_MODE_MASK |
  758. UVD_CGC_CTRL__VCPU_MODE_MASK |
  759. UVD_CGC_CTRL__JPEG_MODE_MASK |
  760. UVD_CGC_CTRL__SCPU_MODE_MASK |
  761. UVD_CGC_CTRL__JPEG2_MODE_MASK);
  762. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  763. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  764. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  765. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  766. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  767. data1 |= suvd_flags;
  768. WREG32(mmUVD_CGC_CTRL, data);
  769. WREG32(mmUVD_CGC_GATE, 0);
  770. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  771. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  772. }
  773. #if 0
  774. static void uvd_v6_0_set_hw_clock_gating(struct amdgpu_device *adev)
  775. {
  776. uint32_t data, data1, cgc_flags, suvd_flags;
  777. data = RREG32(mmUVD_CGC_GATE);
  778. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  779. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  780. UVD_CGC_GATE__UDEC_MASK |
  781. UVD_CGC_GATE__MPEG2_MASK |
  782. UVD_CGC_GATE__RBC_MASK |
  783. UVD_CGC_GATE__LMI_MC_MASK |
  784. UVD_CGC_GATE__IDCT_MASK |
  785. UVD_CGC_GATE__MPRD_MASK |
  786. UVD_CGC_GATE__MPC_MASK |
  787. UVD_CGC_GATE__LBSI_MASK |
  788. UVD_CGC_GATE__LRBBM_MASK |
  789. UVD_CGC_GATE__UDEC_RE_MASK |
  790. UVD_CGC_GATE__UDEC_CM_MASK |
  791. UVD_CGC_GATE__UDEC_IT_MASK |
  792. UVD_CGC_GATE__UDEC_DB_MASK |
  793. UVD_CGC_GATE__UDEC_MP_MASK |
  794. UVD_CGC_GATE__WCB_MASK |
  795. UVD_CGC_GATE__VCPU_MASK |
  796. UVD_CGC_GATE__SCPU_MASK |
  797. UVD_CGC_GATE__JPEG_MASK |
  798. UVD_CGC_GATE__JPEG2_MASK;
  799. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  800. UVD_SUVD_CGC_GATE__SIT_MASK |
  801. UVD_SUVD_CGC_GATE__SMP_MASK |
  802. UVD_SUVD_CGC_GATE__SCM_MASK |
  803. UVD_SUVD_CGC_GATE__SDB_MASK;
  804. data |= cgc_flags;
  805. data1 |= suvd_flags;
  806. WREG32(mmUVD_CGC_GATE, data);
  807. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  808. }
  809. #endif
  810. static int uvd_v6_0_set_clockgating_state(void *handle,
  811. enum amd_clockgating_state state)
  812. {
  813. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  814. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  815. static int curstate = -1;
  816. if (!(adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG))
  817. return 0;
  818. if (curstate == state)
  819. return 0;
  820. curstate = state;
  821. if (enable) {
  822. /* disable HW gating and enable Sw gating */
  823. uvd_v6_0_set_sw_clock_gating(adev);
  824. } else {
  825. /* wait for STATUS to clear */
  826. if (uvd_v6_0_wait_for_idle(handle))
  827. return -EBUSY;
  828. /* enable HW gates because UVD is idle */
  829. /* uvd_v6_0_set_hw_clock_gating(adev); */
  830. }
  831. return 0;
  832. }
  833. static int uvd_v6_0_set_powergating_state(void *handle,
  834. enum amd_powergating_state state)
  835. {
  836. /* This doesn't actually powergate the UVD block.
  837. * That's done in the dpm code via the SMC. This
  838. * just re-inits the block as necessary. The actual
  839. * gating still happens in the dpm code. We should
  840. * revisit this when there is a cleaner line between
  841. * the smc and the hw blocks
  842. */
  843. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  844. if (!(adev->pg_flags & AMD_PG_SUPPORT_UVD))
  845. return 0;
  846. if (state == AMD_PG_STATE_GATE) {
  847. uvd_v6_0_stop(adev);
  848. return 0;
  849. } else {
  850. return uvd_v6_0_start(adev);
  851. }
  852. }
  853. const struct amd_ip_funcs uvd_v6_0_ip_funcs = {
  854. .early_init = uvd_v6_0_early_init,
  855. .late_init = NULL,
  856. .sw_init = uvd_v6_0_sw_init,
  857. .sw_fini = uvd_v6_0_sw_fini,
  858. .hw_init = uvd_v6_0_hw_init,
  859. .hw_fini = uvd_v6_0_hw_fini,
  860. .suspend = uvd_v6_0_suspend,
  861. .resume = uvd_v6_0_resume,
  862. .is_idle = uvd_v6_0_is_idle,
  863. .wait_for_idle = uvd_v6_0_wait_for_idle,
  864. .soft_reset = uvd_v6_0_soft_reset,
  865. .print_status = uvd_v6_0_print_status,
  866. .set_clockgating_state = uvd_v6_0_set_clockgating_state,
  867. .set_powergating_state = uvd_v6_0_set_powergating_state,
  868. };
  869. static const struct amdgpu_ring_funcs uvd_v6_0_ring_funcs = {
  870. .get_rptr = uvd_v6_0_ring_get_rptr,
  871. .get_wptr = uvd_v6_0_ring_get_wptr,
  872. .set_wptr = uvd_v6_0_ring_set_wptr,
  873. .parse_cs = amdgpu_uvd_ring_parse_cs,
  874. .emit_ib = uvd_v6_0_ring_emit_ib,
  875. .emit_fence = uvd_v6_0_ring_emit_fence,
  876. .test_ring = uvd_v6_0_ring_test_ring,
  877. .test_ib = uvd_v6_0_ring_test_ib,
  878. .insert_nop = amdgpu_ring_insert_nop,
  879. .pad_ib = amdgpu_ring_generic_pad_ib,
  880. };
  881. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  882. {
  883. adev->uvd.ring.funcs = &uvd_v6_0_ring_funcs;
  884. }
  885. static const struct amdgpu_irq_src_funcs uvd_v6_0_irq_funcs = {
  886. .set = uvd_v6_0_set_interrupt_state,
  887. .process = uvd_v6_0_process_interrupt,
  888. };
  889. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  890. {
  891. adev->uvd.irq.num_types = 1;
  892. adev->uvd.irq.funcs = &uvd_v6_0_irq_funcs;
  893. }