common.c 143 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/sched.h>
  32. #include <linux/slab.h>
  33. #include <linux/types.h>
  34. #include <linux/lockdep.h>
  35. #include <linux/pci.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/skbuff.h>
  39. #include <net/mac80211.h>
  40. #include "common.h"
  41. int
  42. _il_poll_bit(struct il_priv *il, u32 addr, u32 bits, u32 mask, int timeout)
  43. {
  44. const int interval = 10; /* microseconds */
  45. int t = 0;
  46. do {
  47. if ((_il_rd(il, addr) & mask) == (bits & mask))
  48. return t;
  49. udelay(interval);
  50. t += interval;
  51. } while (t < timeout);
  52. return -ETIMEDOUT;
  53. }
  54. EXPORT_SYMBOL(_il_poll_bit);
  55. void
  56. il_set_bit(struct il_priv *p, u32 r, u32 m)
  57. {
  58. unsigned long reg_flags;
  59. spin_lock_irqsave(&p->reg_lock, reg_flags);
  60. _il_set_bit(p, r, m);
  61. spin_unlock_irqrestore(&p->reg_lock, reg_flags);
  62. }
  63. EXPORT_SYMBOL(il_set_bit);
  64. void
  65. il_clear_bit(struct il_priv *p, u32 r, u32 m)
  66. {
  67. unsigned long reg_flags;
  68. spin_lock_irqsave(&p->reg_lock, reg_flags);
  69. _il_clear_bit(p, r, m);
  70. spin_unlock_irqrestore(&p->reg_lock, reg_flags);
  71. }
  72. EXPORT_SYMBOL(il_clear_bit);
  73. bool
  74. _il_grab_nic_access(struct il_priv *il)
  75. {
  76. int ret;
  77. u32 val;
  78. /* this bit wakes up the NIC */
  79. _il_set_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  80. /*
  81. * These bits say the device is running, and should keep running for
  82. * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
  83. * but they do not indicate that embedded SRAM is restored yet;
  84. * 3945 and 4965 have volatile SRAM, and must save/restore contents
  85. * to/from host DRAM when sleeping/waking for power-saving.
  86. * Each direction takes approximately 1/4 millisecond; with this
  87. * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
  88. * series of register accesses are expected (e.g. reading Event Log),
  89. * to keep device from sleeping.
  90. *
  91. * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
  92. * SRAM is okay/restored. We don't check that here because this call
  93. * is just for hardware register access; but GP1 MAC_SLEEP check is a
  94. * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
  95. *
  96. */
  97. ret =
  98. _il_poll_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
  99. (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
  100. CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
  101. if (unlikely(ret < 0)) {
  102. val = _il_rd(il, CSR_GP_CNTRL);
  103. WARN_ONCE(1, "Timeout waiting for ucode processor access "
  104. "(CSR_GP_CNTRL 0x%08x)\n", val);
  105. _il_wr(il, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
  106. return false;
  107. }
  108. return true;
  109. }
  110. EXPORT_SYMBOL_GPL(_il_grab_nic_access);
  111. int
  112. il_poll_bit(struct il_priv *il, u32 addr, u32 mask, int timeout)
  113. {
  114. const int interval = 10; /* microseconds */
  115. int t = 0;
  116. do {
  117. if ((il_rd(il, addr) & mask) == mask)
  118. return t;
  119. udelay(interval);
  120. t += interval;
  121. } while (t < timeout);
  122. return -ETIMEDOUT;
  123. }
  124. EXPORT_SYMBOL(il_poll_bit);
  125. u32
  126. il_rd_prph(struct il_priv *il, u32 reg)
  127. {
  128. unsigned long reg_flags;
  129. u32 val;
  130. spin_lock_irqsave(&il->reg_lock, reg_flags);
  131. _il_grab_nic_access(il);
  132. val = _il_rd_prph(il, reg);
  133. _il_release_nic_access(il);
  134. spin_unlock_irqrestore(&il->reg_lock, reg_flags);
  135. return val;
  136. }
  137. EXPORT_SYMBOL(il_rd_prph);
  138. void
  139. il_wr_prph(struct il_priv *il, u32 addr, u32 val)
  140. {
  141. unsigned long reg_flags;
  142. spin_lock_irqsave(&il->reg_lock, reg_flags);
  143. if (likely(_il_grab_nic_access(il))) {
  144. _il_wr_prph(il, addr, val);
  145. _il_release_nic_access(il);
  146. }
  147. spin_unlock_irqrestore(&il->reg_lock, reg_flags);
  148. }
  149. EXPORT_SYMBOL(il_wr_prph);
  150. u32
  151. il_read_targ_mem(struct il_priv *il, u32 addr)
  152. {
  153. unsigned long reg_flags;
  154. u32 value;
  155. spin_lock_irqsave(&il->reg_lock, reg_flags);
  156. _il_grab_nic_access(il);
  157. _il_wr(il, HBUS_TARG_MEM_RADDR, addr);
  158. value = _il_rd(il, HBUS_TARG_MEM_RDAT);
  159. _il_release_nic_access(il);
  160. spin_unlock_irqrestore(&il->reg_lock, reg_flags);
  161. return value;
  162. }
  163. EXPORT_SYMBOL(il_read_targ_mem);
  164. void
  165. il_write_targ_mem(struct il_priv *il, u32 addr, u32 val)
  166. {
  167. unsigned long reg_flags;
  168. spin_lock_irqsave(&il->reg_lock, reg_flags);
  169. if (likely(_il_grab_nic_access(il))) {
  170. _il_wr(il, HBUS_TARG_MEM_WADDR, addr);
  171. _il_wr(il, HBUS_TARG_MEM_WDAT, val);
  172. _il_release_nic_access(il);
  173. }
  174. spin_unlock_irqrestore(&il->reg_lock, reg_flags);
  175. }
  176. EXPORT_SYMBOL(il_write_targ_mem);
  177. const char *
  178. il_get_cmd_string(u8 cmd)
  179. {
  180. switch (cmd) {
  181. IL_CMD(N_ALIVE);
  182. IL_CMD(N_ERROR);
  183. IL_CMD(C_RXON);
  184. IL_CMD(C_RXON_ASSOC);
  185. IL_CMD(C_QOS_PARAM);
  186. IL_CMD(C_RXON_TIMING);
  187. IL_CMD(C_ADD_STA);
  188. IL_CMD(C_REM_STA);
  189. IL_CMD(C_WEPKEY);
  190. IL_CMD(N_3945_RX);
  191. IL_CMD(C_TX);
  192. IL_CMD(C_RATE_SCALE);
  193. IL_CMD(C_LEDS);
  194. IL_CMD(C_TX_LINK_QUALITY_CMD);
  195. IL_CMD(C_CHANNEL_SWITCH);
  196. IL_CMD(N_CHANNEL_SWITCH);
  197. IL_CMD(C_SPECTRUM_MEASUREMENT);
  198. IL_CMD(N_SPECTRUM_MEASUREMENT);
  199. IL_CMD(C_POWER_TBL);
  200. IL_CMD(N_PM_SLEEP);
  201. IL_CMD(N_PM_DEBUG_STATS);
  202. IL_CMD(C_SCAN);
  203. IL_CMD(C_SCAN_ABORT);
  204. IL_CMD(N_SCAN_START);
  205. IL_CMD(N_SCAN_RESULTS);
  206. IL_CMD(N_SCAN_COMPLETE);
  207. IL_CMD(N_BEACON);
  208. IL_CMD(C_TX_BEACON);
  209. IL_CMD(C_TX_PWR_TBL);
  210. IL_CMD(C_BT_CONFIG);
  211. IL_CMD(C_STATS);
  212. IL_CMD(N_STATS);
  213. IL_CMD(N_CARD_STATE);
  214. IL_CMD(N_MISSED_BEACONS);
  215. IL_CMD(C_CT_KILL_CONFIG);
  216. IL_CMD(C_SENSITIVITY);
  217. IL_CMD(C_PHY_CALIBRATION);
  218. IL_CMD(N_RX_PHY);
  219. IL_CMD(N_RX_MPDU);
  220. IL_CMD(N_RX);
  221. IL_CMD(N_COMPRESSED_BA);
  222. default:
  223. return "UNKNOWN";
  224. }
  225. }
  226. EXPORT_SYMBOL(il_get_cmd_string);
  227. #define HOST_COMPLETE_TIMEOUT (HZ / 2)
  228. static void
  229. il_generic_cmd_callback(struct il_priv *il, struct il_device_cmd *cmd,
  230. struct il_rx_pkt *pkt)
  231. {
  232. if (pkt->hdr.flags & IL_CMD_FAILED_MSK) {
  233. IL_ERR("Bad return from %s (0x%08X)\n",
  234. il_get_cmd_string(cmd->hdr.cmd), pkt->hdr.flags);
  235. return;
  236. }
  237. #ifdef CONFIG_IWLEGACY_DEBUG
  238. switch (cmd->hdr.cmd) {
  239. case C_TX_LINK_QUALITY_CMD:
  240. case C_SENSITIVITY:
  241. D_HC_DUMP("back from %s (0x%08X)\n",
  242. il_get_cmd_string(cmd->hdr.cmd), pkt->hdr.flags);
  243. break;
  244. default:
  245. D_HC("back from %s (0x%08X)\n", il_get_cmd_string(cmd->hdr.cmd),
  246. pkt->hdr.flags);
  247. }
  248. #endif
  249. }
  250. static int
  251. il_send_cmd_async(struct il_priv *il, struct il_host_cmd *cmd)
  252. {
  253. int ret;
  254. BUG_ON(!(cmd->flags & CMD_ASYNC));
  255. /* An asynchronous command can not expect an SKB to be set. */
  256. BUG_ON(cmd->flags & CMD_WANT_SKB);
  257. /* Assign a generic callback if one is not provided */
  258. if (!cmd->callback)
  259. cmd->callback = il_generic_cmd_callback;
  260. if (test_bit(S_EXIT_PENDING, &il->status))
  261. return -EBUSY;
  262. ret = il_enqueue_hcmd(il, cmd);
  263. if (ret < 0) {
  264. IL_ERR("Error sending %s: enqueue_hcmd failed: %d\n",
  265. il_get_cmd_string(cmd->id), ret);
  266. return ret;
  267. }
  268. return 0;
  269. }
  270. int
  271. il_send_cmd_sync(struct il_priv *il, struct il_host_cmd *cmd)
  272. {
  273. int cmd_idx;
  274. int ret;
  275. lockdep_assert_held(&il->mutex);
  276. BUG_ON(cmd->flags & CMD_ASYNC);
  277. /* A synchronous command can not have a callback set. */
  278. BUG_ON(cmd->callback);
  279. D_INFO("Attempting to send sync command %s\n",
  280. il_get_cmd_string(cmd->id));
  281. set_bit(S_HCMD_ACTIVE, &il->status);
  282. D_INFO("Setting HCMD_ACTIVE for command %s\n",
  283. il_get_cmd_string(cmd->id));
  284. cmd_idx = il_enqueue_hcmd(il, cmd);
  285. if (cmd_idx < 0) {
  286. ret = cmd_idx;
  287. IL_ERR("Error sending %s: enqueue_hcmd failed: %d\n",
  288. il_get_cmd_string(cmd->id), ret);
  289. goto out;
  290. }
  291. ret = wait_event_timeout(il->wait_command_queue,
  292. !test_bit(S_HCMD_ACTIVE, &il->status),
  293. HOST_COMPLETE_TIMEOUT);
  294. if (!ret) {
  295. if (test_bit(S_HCMD_ACTIVE, &il->status)) {
  296. IL_ERR("Error sending %s: time out after %dms.\n",
  297. il_get_cmd_string(cmd->id),
  298. jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
  299. clear_bit(S_HCMD_ACTIVE, &il->status);
  300. D_INFO("Clearing HCMD_ACTIVE for command %s\n",
  301. il_get_cmd_string(cmd->id));
  302. ret = -ETIMEDOUT;
  303. goto cancel;
  304. }
  305. }
  306. if (test_bit(S_RFKILL, &il->status)) {
  307. IL_ERR("Command %s aborted: RF KILL Switch\n",
  308. il_get_cmd_string(cmd->id));
  309. ret = -ECANCELED;
  310. goto fail;
  311. }
  312. if (test_bit(S_FW_ERROR, &il->status)) {
  313. IL_ERR("Command %s failed: FW Error\n",
  314. il_get_cmd_string(cmd->id));
  315. ret = -EIO;
  316. goto fail;
  317. }
  318. if ((cmd->flags & CMD_WANT_SKB) && !cmd->reply_page) {
  319. IL_ERR("Error: Response NULL in '%s'\n",
  320. il_get_cmd_string(cmd->id));
  321. ret = -EIO;
  322. goto cancel;
  323. }
  324. ret = 0;
  325. goto out;
  326. cancel:
  327. if (cmd->flags & CMD_WANT_SKB) {
  328. /*
  329. * Cancel the CMD_WANT_SKB flag for the cmd in the
  330. * TX cmd queue. Otherwise in case the cmd comes
  331. * in later, it will possibly set an invalid
  332. * address (cmd->meta.source).
  333. */
  334. il->txq[il->cmd_queue].meta[cmd_idx].flags &= ~CMD_WANT_SKB;
  335. }
  336. fail:
  337. if (cmd->reply_page) {
  338. il_free_pages(il, cmd->reply_page);
  339. cmd->reply_page = 0;
  340. }
  341. out:
  342. return ret;
  343. }
  344. EXPORT_SYMBOL(il_send_cmd_sync);
  345. int
  346. il_send_cmd(struct il_priv *il, struct il_host_cmd *cmd)
  347. {
  348. if (cmd->flags & CMD_ASYNC)
  349. return il_send_cmd_async(il, cmd);
  350. return il_send_cmd_sync(il, cmd);
  351. }
  352. EXPORT_SYMBOL(il_send_cmd);
  353. int
  354. il_send_cmd_pdu(struct il_priv *il, u8 id, u16 len, const void *data)
  355. {
  356. struct il_host_cmd cmd = {
  357. .id = id,
  358. .len = len,
  359. .data = data,
  360. };
  361. return il_send_cmd_sync(il, &cmd);
  362. }
  363. EXPORT_SYMBOL(il_send_cmd_pdu);
  364. int
  365. il_send_cmd_pdu_async(struct il_priv *il, u8 id, u16 len, const void *data,
  366. void (*callback) (struct il_priv *il,
  367. struct il_device_cmd *cmd,
  368. struct il_rx_pkt *pkt))
  369. {
  370. struct il_host_cmd cmd = {
  371. .id = id,
  372. .len = len,
  373. .data = data,
  374. };
  375. cmd.flags |= CMD_ASYNC;
  376. cmd.callback = callback;
  377. return il_send_cmd_async(il, &cmd);
  378. }
  379. EXPORT_SYMBOL(il_send_cmd_pdu_async);
  380. /* default: IL_LED_BLINK(0) using blinking idx table */
  381. static int led_mode;
  382. module_param(led_mode, int, S_IRUGO);
  383. MODULE_PARM_DESC(led_mode,
  384. "0=system default, " "1=On(RF On)/Off(RF Off), 2=blinking");
  385. /* Throughput OFF time(ms) ON time (ms)
  386. * >300 25 25
  387. * >200 to 300 40 40
  388. * >100 to 200 55 55
  389. * >70 to 100 65 65
  390. * >50 to 70 75 75
  391. * >20 to 50 85 85
  392. * >10 to 20 95 95
  393. * >5 to 10 110 110
  394. * >1 to 5 130 130
  395. * >0 to 1 167 167
  396. * <=0 SOLID ON
  397. */
  398. static const struct ieee80211_tpt_blink il_blink[] = {
  399. {.throughput = 0, .blink_time = 334},
  400. {.throughput = 1 * 1024 - 1, .blink_time = 260},
  401. {.throughput = 5 * 1024 - 1, .blink_time = 220},
  402. {.throughput = 10 * 1024 - 1, .blink_time = 190},
  403. {.throughput = 20 * 1024 - 1, .blink_time = 170},
  404. {.throughput = 50 * 1024 - 1, .blink_time = 150},
  405. {.throughput = 70 * 1024 - 1, .blink_time = 130},
  406. {.throughput = 100 * 1024 - 1, .blink_time = 110},
  407. {.throughput = 200 * 1024 - 1, .blink_time = 80},
  408. {.throughput = 300 * 1024 - 1, .blink_time = 50},
  409. };
  410. /*
  411. * Adjust led blink rate to compensate on a MAC Clock difference on every HW
  412. * Led blink rate analysis showed an average deviation of 0% on 3945,
  413. * 5% on 4965 HW.
  414. * Need to compensate on the led on/off time per HW according to the deviation
  415. * to achieve the desired led frequency
  416. * The calculation is: (100-averageDeviation)/100 * blinkTime
  417. * For code efficiency the calculation will be:
  418. * compensation = (100 - averageDeviation) * 64 / 100
  419. * NewBlinkTime = (compensation * BlinkTime) / 64
  420. */
  421. static inline u8
  422. il_blink_compensation(struct il_priv *il, u8 time, u16 compensation)
  423. {
  424. if (!compensation) {
  425. IL_ERR("undefined blink compensation: "
  426. "use pre-defined blinking time\n");
  427. return time;
  428. }
  429. return (u8) ((time * compensation) >> 6);
  430. }
  431. /* Set led pattern command */
  432. static int
  433. il_led_cmd(struct il_priv *il, unsigned long on, unsigned long off)
  434. {
  435. struct il_led_cmd led_cmd = {
  436. .id = IL_LED_LINK,
  437. .interval = IL_DEF_LED_INTRVL
  438. };
  439. int ret;
  440. if (!test_bit(S_READY, &il->status))
  441. return -EBUSY;
  442. if (il->blink_on == on && il->blink_off == off)
  443. return 0;
  444. if (off == 0) {
  445. /* led is SOLID_ON */
  446. on = IL_LED_SOLID;
  447. }
  448. D_LED("Led blink time compensation=%u\n",
  449. il->cfg->led_compensation);
  450. led_cmd.on =
  451. il_blink_compensation(il, on,
  452. il->cfg->led_compensation);
  453. led_cmd.off =
  454. il_blink_compensation(il, off,
  455. il->cfg->led_compensation);
  456. ret = il->ops->send_led_cmd(il, &led_cmd);
  457. if (!ret) {
  458. il->blink_on = on;
  459. il->blink_off = off;
  460. }
  461. return ret;
  462. }
  463. static void
  464. il_led_brightness_set(struct led_classdev *led_cdev,
  465. enum led_brightness brightness)
  466. {
  467. struct il_priv *il = container_of(led_cdev, struct il_priv, led);
  468. unsigned long on = 0;
  469. if (brightness > 0)
  470. on = IL_LED_SOLID;
  471. il_led_cmd(il, on, 0);
  472. }
  473. static int
  474. il_led_blink_set(struct led_classdev *led_cdev, unsigned long *delay_on,
  475. unsigned long *delay_off)
  476. {
  477. struct il_priv *il = container_of(led_cdev, struct il_priv, led);
  478. return il_led_cmd(il, *delay_on, *delay_off);
  479. }
  480. void
  481. il_leds_init(struct il_priv *il)
  482. {
  483. int mode = led_mode;
  484. int ret;
  485. if (mode == IL_LED_DEFAULT)
  486. mode = il->cfg->led_mode;
  487. il->led.name =
  488. kasprintf(GFP_KERNEL, "%s-led", wiphy_name(il->hw->wiphy));
  489. il->led.brightness_set = il_led_brightness_set;
  490. il->led.blink_set = il_led_blink_set;
  491. il->led.max_brightness = 1;
  492. switch (mode) {
  493. case IL_LED_DEFAULT:
  494. WARN_ON(1);
  495. break;
  496. case IL_LED_BLINK:
  497. il->led.default_trigger =
  498. ieee80211_create_tpt_led_trigger(il->hw,
  499. IEEE80211_TPT_LEDTRIG_FL_CONNECTED,
  500. il_blink,
  501. ARRAY_SIZE(il_blink));
  502. break;
  503. case IL_LED_RF_STATE:
  504. il->led.default_trigger = ieee80211_get_radio_led_name(il->hw);
  505. break;
  506. }
  507. ret = led_classdev_register(&il->pci_dev->dev, &il->led);
  508. if (ret) {
  509. kfree(il->led.name);
  510. return;
  511. }
  512. il->led_registered = true;
  513. }
  514. EXPORT_SYMBOL(il_leds_init);
  515. void
  516. il_leds_exit(struct il_priv *il)
  517. {
  518. if (!il->led_registered)
  519. return;
  520. led_classdev_unregister(&il->led);
  521. kfree(il->led.name);
  522. }
  523. EXPORT_SYMBOL(il_leds_exit);
  524. /************************** EEPROM BANDS ****************************
  525. *
  526. * The il_eeprom_band definitions below provide the mapping from the
  527. * EEPROM contents to the specific channel number supported for each
  528. * band.
  529. *
  530. * For example, il_priv->eeprom.band_3_channels[4] from the band_3
  531. * definition below maps to physical channel 42 in the 5.2GHz spectrum.
  532. * The specific geography and calibration information for that channel
  533. * is contained in the eeprom map itself.
  534. *
  535. * During init, we copy the eeprom information and channel map
  536. * information into il->channel_info_24/52 and il->channel_map_24/52
  537. *
  538. * channel_map_24/52 provides the idx in the channel_info array for a
  539. * given channel. We have to have two separate maps as there is channel
  540. * overlap with the 2.4GHz and 5.2GHz spectrum as seen in band_1 and
  541. * band_2
  542. *
  543. * A value of 0xff stored in the channel_map indicates that the channel
  544. * is not supported by the hardware at all.
  545. *
  546. * A value of 0xfe in the channel_map indicates that the channel is not
  547. * valid for Tx with the current hardware. This means that
  548. * while the system can tune and receive on a given channel, it may not
  549. * be able to associate or transmit any frames on that
  550. * channel. There is no corresponding channel information for that
  551. * entry.
  552. *
  553. *********************************************************************/
  554. /* 2.4 GHz */
  555. const u8 il_eeprom_band_1[14] = {
  556. 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
  557. };
  558. /* 5.2 GHz bands */
  559. static const u8 il_eeprom_band_2[] = { /* 4915-5080MHz */
  560. 183, 184, 185, 187, 188, 189, 192, 196, 7, 8, 11, 12, 16
  561. };
  562. static const u8 il_eeprom_band_3[] = { /* 5170-5320MHz */
  563. 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
  564. };
  565. static const u8 il_eeprom_band_4[] = { /* 5500-5700MHz */
  566. 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
  567. };
  568. static const u8 il_eeprom_band_5[] = { /* 5725-5825MHz */
  569. 145, 149, 153, 157, 161, 165
  570. };
  571. static const u8 il_eeprom_band_6[] = { /* 2.4 ht40 channel */
  572. 1, 2, 3, 4, 5, 6, 7
  573. };
  574. static const u8 il_eeprom_band_7[] = { /* 5.2 ht40 channel */
  575. 36, 44, 52, 60, 100, 108, 116, 124, 132, 149, 157
  576. };
  577. /******************************************************************************
  578. *
  579. * EEPROM related functions
  580. *
  581. ******************************************************************************/
  582. static int
  583. il_eeprom_verify_signature(struct il_priv *il)
  584. {
  585. u32 gp = _il_rd(il, CSR_EEPROM_GP) & CSR_EEPROM_GP_VALID_MSK;
  586. int ret = 0;
  587. D_EEPROM("EEPROM signature=0x%08x\n", gp);
  588. switch (gp) {
  589. case CSR_EEPROM_GP_GOOD_SIG_EEP_LESS_THAN_4K:
  590. case CSR_EEPROM_GP_GOOD_SIG_EEP_MORE_THAN_4K:
  591. break;
  592. default:
  593. IL_ERR("bad EEPROM signature," "EEPROM_GP=0x%08x\n", gp);
  594. ret = -ENOENT;
  595. break;
  596. }
  597. return ret;
  598. }
  599. const u8 *
  600. il_eeprom_query_addr(const struct il_priv *il, size_t offset)
  601. {
  602. BUG_ON(offset >= il->cfg->eeprom_size);
  603. return &il->eeprom[offset];
  604. }
  605. EXPORT_SYMBOL(il_eeprom_query_addr);
  606. u16
  607. il_eeprom_query16(const struct il_priv *il, size_t offset)
  608. {
  609. if (!il->eeprom)
  610. return 0;
  611. return (u16) il->eeprom[offset] | ((u16) il->eeprom[offset + 1] << 8);
  612. }
  613. EXPORT_SYMBOL(il_eeprom_query16);
  614. /**
  615. * il_eeprom_init - read EEPROM contents
  616. *
  617. * Load the EEPROM contents from adapter into il->eeprom
  618. *
  619. * NOTE: This routine uses the non-debug IO access functions.
  620. */
  621. int
  622. il_eeprom_init(struct il_priv *il)
  623. {
  624. __le16 *e;
  625. u32 gp = _il_rd(il, CSR_EEPROM_GP);
  626. int sz;
  627. int ret;
  628. u16 addr;
  629. /* allocate eeprom */
  630. sz = il->cfg->eeprom_size;
  631. D_EEPROM("NVM size = %d\n", sz);
  632. il->eeprom = kzalloc(sz, GFP_KERNEL);
  633. if (!il->eeprom) {
  634. ret = -ENOMEM;
  635. goto alloc_err;
  636. }
  637. e = (__le16 *) il->eeprom;
  638. il->ops->apm_init(il);
  639. ret = il_eeprom_verify_signature(il);
  640. if (ret < 0) {
  641. IL_ERR("EEPROM not found, EEPROM_GP=0x%08x\n", gp);
  642. ret = -ENOENT;
  643. goto err;
  644. }
  645. /* Make sure driver (instead of uCode) is allowed to read EEPROM */
  646. ret = il->ops->eeprom_acquire_semaphore(il);
  647. if (ret < 0) {
  648. IL_ERR("Failed to acquire EEPROM semaphore.\n");
  649. ret = -ENOENT;
  650. goto err;
  651. }
  652. /* eeprom is an array of 16bit values */
  653. for (addr = 0; addr < sz; addr += sizeof(u16)) {
  654. u32 r;
  655. _il_wr(il, CSR_EEPROM_REG,
  656. CSR_EEPROM_REG_MSK_ADDR & (addr << 1));
  657. ret =
  658. _il_poll_bit(il, CSR_EEPROM_REG,
  659. CSR_EEPROM_REG_READ_VALID_MSK,
  660. CSR_EEPROM_REG_READ_VALID_MSK,
  661. IL_EEPROM_ACCESS_TIMEOUT);
  662. if (ret < 0) {
  663. IL_ERR("Time out reading EEPROM[%d]\n", addr);
  664. goto done;
  665. }
  666. r = _il_rd(il, CSR_EEPROM_REG);
  667. e[addr / 2] = cpu_to_le16(r >> 16);
  668. }
  669. D_EEPROM("NVM Type: %s, version: 0x%x\n", "EEPROM",
  670. il_eeprom_query16(il, EEPROM_VERSION));
  671. ret = 0;
  672. done:
  673. il->ops->eeprom_release_semaphore(il);
  674. err:
  675. if (ret)
  676. il_eeprom_free(il);
  677. /* Reset chip to save power until we load uCode during "up". */
  678. il_apm_stop(il);
  679. alloc_err:
  680. return ret;
  681. }
  682. EXPORT_SYMBOL(il_eeprom_init);
  683. void
  684. il_eeprom_free(struct il_priv *il)
  685. {
  686. kfree(il->eeprom);
  687. il->eeprom = NULL;
  688. }
  689. EXPORT_SYMBOL(il_eeprom_free);
  690. static void
  691. il_init_band_reference(const struct il_priv *il, int eep_band,
  692. int *eeprom_ch_count,
  693. const struct il_eeprom_channel **eeprom_ch_info,
  694. const u8 **eeprom_ch_idx)
  695. {
  696. u32 offset = il->cfg->regulatory_bands[eep_band - 1];
  697. switch (eep_band) {
  698. case 1: /* 2.4GHz band */
  699. *eeprom_ch_count = ARRAY_SIZE(il_eeprom_band_1);
  700. *eeprom_ch_info =
  701. (struct il_eeprom_channel *)il_eeprom_query_addr(il,
  702. offset);
  703. *eeprom_ch_idx = il_eeprom_band_1;
  704. break;
  705. case 2: /* 4.9GHz band */
  706. *eeprom_ch_count = ARRAY_SIZE(il_eeprom_band_2);
  707. *eeprom_ch_info =
  708. (struct il_eeprom_channel *)il_eeprom_query_addr(il,
  709. offset);
  710. *eeprom_ch_idx = il_eeprom_band_2;
  711. break;
  712. case 3: /* 5.2GHz band */
  713. *eeprom_ch_count = ARRAY_SIZE(il_eeprom_band_3);
  714. *eeprom_ch_info =
  715. (struct il_eeprom_channel *)il_eeprom_query_addr(il,
  716. offset);
  717. *eeprom_ch_idx = il_eeprom_band_3;
  718. break;
  719. case 4: /* 5.5GHz band */
  720. *eeprom_ch_count = ARRAY_SIZE(il_eeprom_band_4);
  721. *eeprom_ch_info =
  722. (struct il_eeprom_channel *)il_eeprom_query_addr(il,
  723. offset);
  724. *eeprom_ch_idx = il_eeprom_band_4;
  725. break;
  726. case 5: /* 5.7GHz band */
  727. *eeprom_ch_count = ARRAY_SIZE(il_eeprom_band_5);
  728. *eeprom_ch_info =
  729. (struct il_eeprom_channel *)il_eeprom_query_addr(il,
  730. offset);
  731. *eeprom_ch_idx = il_eeprom_band_5;
  732. break;
  733. case 6: /* 2.4GHz ht40 channels */
  734. *eeprom_ch_count = ARRAY_SIZE(il_eeprom_band_6);
  735. *eeprom_ch_info =
  736. (struct il_eeprom_channel *)il_eeprom_query_addr(il,
  737. offset);
  738. *eeprom_ch_idx = il_eeprom_band_6;
  739. break;
  740. case 7: /* 5 GHz ht40 channels */
  741. *eeprom_ch_count = ARRAY_SIZE(il_eeprom_band_7);
  742. *eeprom_ch_info =
  743. (struct il_eeprom_channel *)il_eeprom_query_addr(il,
  744. offset);
  745. *eeprom_ch_idx = il_eeprom_band_7;
  746. break;
  747. default:
  748. BUG();
  749. }
  750. }
  751. #define CHECK_AND_PRINT(x) ((eeprom_ch->flags & EEPROM_CHANNEL_##x) \
  752. ? # x " " : "")
  753. /**
  754. * il_mod_ht40_chan_info - Copy ht40 channel info into driver's il.
  755. *
  756. * Does not set up a command, or touch hardware.
  757. */
  758. static int
  759. il_mod_ht40_chan_info(struct il_priv *il, enum ieee80211_band band, u16 channel,
  760. const struct il_eeprom_channel *eeprom_ch,
  761. u8 clear_ht40_extension_channel)
  762. {
  763. struct il_channel_info *ch_info;
  764. ch_info =
  765. (struct il_channel_info *)il_get_channel_info(il, band, channel);
  766. if (!il_is_channel_valid(ch_info))
  767. return -1;
  768. D_EEPROM("HT40 Ch. %d [%sGHz] %s%s%s%s%s(0x%02x %ddBm):"
  769. " Ad-Hoc %ssupported\n", ch_info->channel,
  770. il_is_channel_a_band(ch_info) ? "5.2" : "2.4",
  771. CHECK_AND_PRINT(IBSS), CHECK_AND_PRINT(ACTIVE),
  772. CHECK_AND_PRINT(RADAR), CHECK_AND_PRINT(WIDE),
  773. CHECK_AND_PRINT(DFS), eeprom_ch->flags,
  774. eeprom_ch->max_power_avg,
  775. ((eeprom_ch->flags & EEPROM_CHANNEL_IBSS) &&
  776. !(eeprom_ch->flags & EEPROM_CHANNEL_RADAR)) ? "" : "not ");
  777. ch_info->ht40_eeprom = *eeprom_ch;
  778. ch_info->ht40_max_power_avg = eeprom_ch->max_power_avg;
  779. ch_info->ht40_flags = eeprom_ch->flags;
  780. if (eeprom_ch->flags & EEPROM_CHANNEL_VALID)
  781. ch_info->ht40_extension_channel &=
  782. ~clear_ht40_extension_channel;
  783. return 0;
  784. }
  785. #define CHECK_AND_PRINT_I(x) ((eeprom_ch_info[ch].flags & EEPROM_CHANNEL_##x) \
  786. ? # x " " : "")
  787. /**
  788. * il_init_channel_map - Set up driver's info for all possible channels
  789. */
  790. int
  791. il_init_channel_map(struct il_priv *il)
  792. {
  793. int eeprom_ch_count = 0;
  794. const u8 *eeprom_ch_idx = NULL;
  795. const struct il_eeprom_channel *eeprom_ch_info = NULL;
  796. int band, ch;
  797. struct il_channel_info *ch_info;
  798. if (il->channel_count) {
  799. D_EEPROM("Channel map already initialized.\n");
  800. return 0;
  801. }
  802. D_EEPROM("Initializing regulatory info from EEPROM\n");
  803. il->channel_count =
  804. ARRAY_SIZE(il_eeprom_band_1) + ARRAY_SIZE(il_eeprom_band_2) +
  805. ARRAY_SIZE(il_eeprom_band_3) + ARRAY_SIZE(il_eeprom_band_4) +
  806. ARRAY_SIZE(il_eeprom_band_5);
  807. D_EEPROM("Parsing data for %d channels.\n", il->channel_count);
  808. il->channel_info =
  809. kzalloc(sizeof(struct il_channel_info) * il->channel_count,
  810. GFP_KERNEL);
  811. if (!il->channel_info) {
  812. IL_ERR("Could not allocate channel_info\n");
  813. il->channel_count = 0;
  814. return -ENOMEM;
  815. }
  816. ch_info = il->channel_info;
  817. /* Loop through the 5 EEPROM bands adding them in order to the
  818. * channel map we maintain (that contains additional information than
  819. * what just in the EEPROM) */
  820. for (band = 1; band <= 5; band++) {
  821. il_init_band_reference(il, band, &eeprom_ch_count,
  822. &eeprom_ch_info, &eeprom_ch_idx);
  823. /* Loop through each band adding each of the channels */
  824. for (ch = 0; ch < eeprom_ch_count; ch++) {
  825. ch_info->channel = eeprom_ch_idx[ch];
  826. ch_info->band =
  827. (band ==
  828. 1) ? IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  829. /* permanently store EEPROM's channel regulatory flags
  830. * and max power in channel info database. */
  831. ch_info->eeprom = eeprom_ch_info[ch];
  832. /* Copy the run-time flags so they are there even on
  833. * invalid channels */
  834. ch_info->flags = eeprom_ch_info[ch].flags;
  835. /* First write that ht40 is not enabled, and then enable
  836. * one by one */
  837. ch_info->ht40_extension_channel =
  838. IEEE80211_CHAN_NO_HT40;
  839. if (!(il_is_channel_valid(ch_info))) {
  840. D_EEPROM("Ch. %d Flags %x [%sGHz] - "
  841. "No traffic\n", ch_info->channel,
  842. ch_info->flags,
  843. il_is_channel_a_band(ch_info) ? "5.2" :
  844. "2.4");
  845. ch_info++;
  846. continue;
  847. }
  848. /* Initialize regulatory-based run-time data */
  849. ch_info->max_power_avg = ch_info->curr_txpow =
  850. eeprom_ch_info[ch].max_power_avg;
  851. ch_info->scan_power = eeprom_ch_info[ch].max_power_avg;
  852. ch_info->min_power = 0;
  853. D_EEPROM("Ch. %d [%sGHz] " "%s%s%s%s%s%s(0x%02x %ddBm):"
  854. " Ad-Hoc %ssupported\n", ch_info->channel,
  855. il_is_channel_a_band(ch_info) ? "5.2" : "2.4",
  856. CHECK_AND_PRINT_I(VALID),
  857. CHECK_AND_PRINT_I(IBSS),
  858. CHECK_AND_PRINT_I(ACTIVE),
  859. CHECK_AND_PRINT_I(RADAR),
  860. CHECK_AND_PRINT_I(WIDE),
  861. CHECK_AND_PRINT_I(DFS),
  862. eeprom_ch_info[ch].flags,
  863. eeprom_ch_info[ch].max_power_avg,
  864. ((eeprom_ch_info[ch].
  865. flags & EEPROM_CHANNEL_IBSS) &&
  866. !(eeprom_ch_info[ch].
  867. flags & EEPROM_CHANNEL_RADAR)) ? "" :
  868. "not ");
  869. ch_info++;
  870. }
  871. }
  872. /* Check if we do have HT40 channels */
  873. if (il->cfg->regulatory_bands[5] == EEPROM_REGULATORY_BAND_NO_HT40 &&
  874. il->cfg->regulatory_bands[6] == EEPROM_REGULATORY_BAND_NO_HT40)
  875. return 0;
  876. /* Two additional EEPROM bands for 2.4 and 5 GHz HT40 channels */
  877. for (band = 6; band <= 7; band++) {
  878. enum ieee80211_band ieeeband;
  879. il_init_band_reference(il, band, &eeprom_ch_count,
  880. &eeprom_ch_info, &eeprom_ch_idx);
  881. /* EEPROM band 6 is 2.4, band 7 is 5 GHz */
  882. ieeeband =
  883. (band == 6) ? IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  884. /* Loop through each band adding each of the channels */
  885. for (ch = 0; ch < eeprom_ch_count; ch++) {
  886. /* Set up driver's info for lower half */
  887. il_mod_ht40_chan_info(il, ieeeband, eeprom_ch_idx[ch],
  888. &eeprom_ch_info[ch],
  889. IEEE80211_CHAN_NO_HT40PLUS);
  890. /* Set up driver's info for upper half */
  891. il_mod_ht40_chan_info(il, ieeeband,
  892. eeprom_ch_idx[ch] + 4,
  893. &eeprom_ch_info[ch],
  894. IEEE80211_CHAN_NO_HT40MINUS);
  895. }
  896. }
  897. return 0;
  898. }
  899. EXPORT_SYMBOL(il_init_channel_map);
  900. /*
  901. * il_free_channel_map - undo allocations in il_init_channel_map
  902. */
  903. void
  904. il_free_channel_map(struct il_priv *il)
  905. {
  906. kfree(il->channel_info);
  907. il->channel_count = 0;
  908. }
  909. EXPORT_SYMBOL(il_free_channel_map);
  910. /**
  911. * il_get_channel_info - Find driver's ilate channel info
  912. *
  913. * Based on band and channel number.
  914. */
  915. const struct il_channel_info *
  916. il_get_channel_info(const struct il_priv *il, enum ieee80211_band band,
  917. u16 channel)
  918. {
  919. int i;
  920. switch (band) {
  921. case IEEE80211_BAND_5GHZ:
  922. for (i = 14; i < il->channel_count; i++) {
  923. if (il->channel_info[i].channel == channel)
  924. return &il->channel_info[i];
  925. }
  926. break;
  927. case IEEE80211_BAND_2GHZ:
  928. if (channel >= 1 && channel <= 14)
  929. return &il->channel_info[channel - 1];
  930. break;
  931. default:
  932. BUG();
  933. }
  934. return NULL;
  935. }
  936. EXPORT_SYMBOL(il_get_channel_info);
  937. /*
  938. * Setting power level allows the card to go to sleep when not busy.
  939. *
  940. * We calculate a sleep command based on the required latency, which
  941. * we get from mac80211.
  942. */
  943. #define SLP_VEC(X0, X1, X2, X3, X4) { \
  944. cpu_to_le32(X0), \
  945. cpu_to_le32(X1), \
  946. cpu_to_le32(X2), \
  947. cpu_to_le32(X3), \
  948. cpu_to_le32(X4) \
  949. }
  950. static void
  951. il_build_powertable_cmd(struct il_priv *il, struct il_powertable_cmd *cmd)
  952. {
  953. const __le32 interval[3][IL_POWER_VEC_SIZE] = {
  954. SLP_VEC(2, 2, 4, 6, 0xFF),
  955. SLP_VEC(2, 4, 7, 10, 10),
  956. SLP_VEC(4, 7, 10, 10, 0xFF)
  957. };
  958. int i, dtim_period, no_dtim;
  959. u32 max_sleep;
  960. bool skip;
  961. memset(cmd, 0, sizeof(*cmd));
  962. if (il->power_data.pci_pm)
  963. cmd->flags |= IL_POWER_PCI_PM_MSK;
  964. /* if no Power Save, we are done */
  965. if (il->power_data.ps_disabled)
  966. return;
  967. cmd->flags = IL_POWER_DRIVER_ALLOW_SLEEP_MSK;
  968. cmd->keep_alive_seconds = 0;
  969. cmd->debug_flags = 0;
  970. cmd->rx_data_timeout = cpu_to_le32(25 * 1024);
  971. cmd->tx_data_timeout = cpu_to_le32(25 * 1024);
  972. cmd->keep_alive_beacons = 0;
  973. dtim_period = il->vif ? il->vif->bss_conf.dtim_period : 0;
  974. if (dtim_period <= 2) {
  975. memcpy(cmd->sleep_interval, interval[0], sizeof(interval[0]));
  976. no_dtim = 2;
  977. } else if (dtim_period <= 10) {
  978. memcpy(cmd->sleep_interval, interval[1], sizeof(interval[1]));
  979. no_dtim = 2;
  980. } else {
  981. memcpy(cmd->sleep_interval, interval[2], sizeof(interval[2]));
  982. no_dtim = 0;
  983. }
  984. if (dtim_period == 0) {
  985. dtim_period = 1;
  986. skip = false;
  987. } else {
  988. skip = !!no_dtim;
  989. }
  990. if (skip) {
  991. __le32 tmp = cmd->sleep_interval[IL_POWER_VEC_SIZE - 1];
  992. max_sleep = le32_to_cpu(tmp);
  993. if (max_sleep == 0xFF)
  994. max_sleep = dtim_period * (skip + 1);
  995. else if (max_sleep > dtim_period)
  996. max_sleep = (max_sleep / dtim_period) * dtim_period;
  997. cmd->flags |= IL_POWER_SLEEP_OVER_DTIM_MSK;
  998. } else {
  999. max_sleep = dtim_period;
  1000. cmd->flags &= ~IL_POWER_SLEEP_OVER_DTIM_MSK;
  1001. }
  1002. for (i = 0; i < IL_POWER_VEC_SIZE; i++)
  1003. if (le32_to_cpu(cmd->sleep_interval[i]) > max_sleep)
  1004. cmd->sleep_interval[i] = cpu_to_le32(max_sleep);
  1005. }
  1006. static int
  1007. il_set_power(struct il_priv *il, struct il_powertable_cmd *cmd)
  1008. {
  1009. D_POWER("Sending power/sleep command\n");
  1010. D_POWER("Flags value = 0x%08X\n", cmd->flags);
  1011. D_POWER("Tx timeout = %u\n", le32_to_cpu(cmd->tx_data_timeout));
  1012. D_POWER("Rx timeout = %u\n", le32_to_cpu(cmd->rx_data_timeout));
  1013. D_POWER("Sleep interval vector = { %d , %d , %d , %d , %d }\n",
  1014. le32_to_cpu(cmd->sleep_interval[0]),
  1015. le32_to_cpu(cmd->sleep_interval[1]),
  1016. le32_to_cpu(cmd->sleep_interval[2]),
  1017. le32_to_cpu(cmd->sleep_interval[3]),
  1018. le32_to_cpu(cmd->sleep_interval[4]));
  1019. return il_send_cmd_pdu(il, C_POWER_TBL,
  1020. sizeof(struct il_powertable_cmd), cmd);
  1021. }
  1022. static int
  1023. il_power_set_mode(struct il_priv *il, struct il_powertable_cmd *cmd, bool force)
  1024. {
  1025. int ret;
  1026. bool update_chains;
  1027. lockdep_assert_held(&il->mutex);
  1028. /* Don't update the RX chain when chain noise calibration is running */
  1029. update_chains = il->chain_noise_data.state == IL_CHAIN_NOISE_DONE ||
  1030. il->chain_noise_data.state == IL_CHAIN_NOISE_ALIVE;
  1031. if (!memcmp(&il->power_data.sleep_cmd, cmd, sizeof(*cmd)) && !force)
  1032. return 0;
  1033. if (!il_is_ready_rf(il))
  1034. return -EIO;
  1035. /* scan complete use sleep_power_next, need to be updated */
  1036. memcpy(&il->power_data.sleep_cmd_next, cmd, sizeof(*cmd));
  1037. if (test_bit(S_SCANNING, &il->status) && !force) {
  1038. D_INFO("Defer power set mode while scanning\n");
  1039. return 0;
  1040. }
  1041. if (cmd->flags & IL_POWER_DRIVER_ALLOW_SLEEP_MSK)
  1042. set_bit(S_POWER_PMI, &il->status);
  1043. ret = il_set_power(il, cmd);
  1044. if (!ret) {
  1045. if (!(cmd->flags & IL_POWER_DRIVER_ALLOW_SLEEP_MSK))
  1046. clear_bit(S_POWER_PMI, &il->status);
  1047. if (il->ops->update_chain_flags && update_chains)
  1048. il->ops->update_chain_flags(il);
  1049. else if (il->ops->update_chain_flags)
  1050. D_POWER("Cannot update the power, chain noise "
  1051. "calibration running: %d\n",
  1052. il->chain_noise_data.state);
  1053. memcpy(&il->power_data.sleep_cmd, cmd, sizeof(*cmd));
  1054. } else
  1055. IL_ERR("set power fail, ret = %d", ret);
  1056. return ret;
  1057. }
  1058. int
  1059. il_power_update_mode(struct il_priv *il, bool force)
  1060. {
  1061. struct il_powertable_cmd cmd;
  1062. il_build_powertable_cmd(il, &cmd);
  1063. return il_power_set_mode(il, &cmd, force);
  1064. }
  1065. EXPORT_SYMBOL(il_power_update_mode);
  1066. /* initialize to default */
  1067. void
  1068. il_power_initialize(struct il_priv *il)
  1069. {
  1070. u16 lctl;
  1071. pcie_capability_read_word(il->pci_dev, PCI_EXP_LNKCTL, &lctl);
  1072. il->power_data.pci_pm = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
  1073. il->power_data.debug_sleep_level_override = -1;
  1074. memset(&il->power_data.sleep_cmd, 0, sizeof(il->power_data.sleep_cmd));
  1075. }
  1076. EXPORT_SYMBOL(il_power_initialize);
  1077. /* For active scan, listen ACTIVE_DWELL_TIME (msec) on each channel after
  1078. * sending probe req. This should be set long enough to hear probe responses
  1079. * from more than one AP. */
  1080. #define IL_ACTIVE_DWELL_TIME_24 (30) /* all times in msec */
  1081. #define IL_ACTIVE_DWELL_TIME_52 (20)
  1082. #define IL_ACTIVE_DWELL_FACTOR_24GHZ (3)
  1083. #define IL_ACTIVE_DWELL_FACTOR_52GHZ (2)
  1084. /* For passive scan, listen PASSIVE_DWELL_TIME (msec) on each channel.
  1085. * Must be set longer than active dwell time.
  1086. * For the most reliable scan, set > AP beacon interval (typically 100msec). */
  1087. #define IL_PASSIVE_DWELL_TIME_24 (20) /* all times in msec */
  1088. #define IL_PASSIVE_DWELL_TIME_52 (10)
  1089. #define IL_PASSIVE_DWELL_BASE (100)
  1090. #define IL_CHANNEL_TUNE_TIME 5
  1091. static int
  1092. il_send_scan_abort(struct il_priv *il)
  1093. {
  1094. int ret;
  1095. struct il_rx_pkt *pkt;
  1096. struct il_host_cmd cmd = {
  1097. .id = C_SCAN_ABORT,
  1098. .flags = CMD_WANT_SKB,
  1099. };
  1100. /* Exit instantly with error when device is not ready
  1101. * to receive scan abort command or it does not perform
  1102. * hardware scan currently */
  1103. if (!test_bit(S_READY, &il->status) ||
  1104. !test_bit(S_GEO_CONFIGURED, &il->status) ||
  1105. !test_bit(S_SCAN_HW, &il->status) ||
  1106. test_bit(S_FW_ERROR, &il->status) ||
  1107. test_bit(S_EXIT_PENDING, &il->status))
  1108. return -EIO;
  1109. ret = il_send_cmd_sync(il, &cmd);
  1110. if (ret)
  1111. return ret;
  1112. pkt = (struct il_rx_pkt *)cmd.reply_page;
  1113. if (pkt->u.status != CAN_ABORT_STATUS) {
  1114. /* The scan abort will return 1 for success or
  1115. * 2 for "failure". A failure condition can be
  1116. * due to simply not being in an active scan which
  1117. * can occur if we send the scan abort before we
  1118. * the microcode has notified us that a scan is
  1119. * completed. */
  1120. D_SCAN("SCAN_ABORT ret %d.\n", pkt->u.status);
  1121. ret = -EIO;
  1122. }
  1123. il_free_pages(il, cmd.reply_page);
  1124. return ret;
  1125. }
  1126. static void
  1127. il_complete_scan(struct il_priv *il, bool aborted)
  1128. {
  1129. /* check if scan was requested from mac80211 */
  1130. if (il->scan_request) {
  1131. D_SCAN("Complete scan in mac80211\n");
  1132. ieee80211_scan_completed(il->hw, aborted);
  1133. }
  1134. il->scan_vif = NULL;
  1135. il->scan_request = NULL;
  1136. }
  1137. void
  1138. il_force_scan_end(struct il_priv *il)
  1139. {
  1140. lockdep_assert_held(&il->mutex);
  1141. if (!test_bit(S_SCANNING, &il->status)) {
  1142. D_SCAN("Forcing scan end while not scanning\n");
  1143. return;
  1144. }
  1145. D_SCAN("Forcing scan end\n");
  1146. clear_bit(S_SCANNING, &il->status);
  1147. clear_bit(S_SCAN_HW, &il->status);
  1148. clear_bit(S_SCAN_ABORTING, &il->status);
  1149. il_complete_scan(il, true);
  1150. }
  1151. static void
  1152. il_do_scan_abort(struct il_priv *il)
  1153. {
  1154. int ret;
  1155. lockdep_assert_held(&il->mutex);
  1156. if (!test_bit(S_SCANNING, &il->status)) {
  1157. D_SCAN("Not performing scan to abort\n");
  1158. return;
  1159. }
  1160. if (test_and_set_bit(S_SCAN_ABORTING, &il->status)) {
  1161. D_SCAN("Scan abort in progress\n");
  1162. return;
  1163. }
  1164. ret = il_send_scan_abort(il);
  1165. if (ret) {
  1166. D_SCAN("Send scan abort failed %d\n", ret);
  1167. il_force_scan_end(il);
  1168. } else
  1169. D_SCAN("Successfully send scan abort\n");
  1170. }
  1171. /**
  1172. * il_scan_cancel - Cancel any currently executing HW scan
  1173. */
  1174. int
  1175. il_scan_cancel(struct il_priv *il)
  1176. {
  1177. D_SCAN("Queuing abort scan\n");
  1178. queue_work(il->workqueue, &il->abort_scan);
  1179. return 0;
  1180. }
  1181. EXPORT_SYMBOL(il_scan_cancel);
  1182. /**
  1183. * il_scan_cancel_timeout - Cancel any currently executing HW scan
  1184. * @ms: amount of time to wait (in milliseconds) for scan to abort
  1185. *
  1186. */
  1187. int
  1188. il_scan_cancel_timeout(struct il_priv *il, unsigned long ms)
  1189. {
  1190. unsigned long timeout = jiffies + msecs_to_jiffies(ms);
  1191. lockdep_assert_held(&il->mutex);
  1192. D_SCAN("Scan cancel timeout\n");
  1193. il_do_scan_abort(il);
  1194. while (time_before_eq(jiffies, timeout)) {
  1195. if (!test_bit(S_SCAN_HW, &il->status))
  1196. break;
  1197. msleep(20);
  1198. }
  1199. return test_bit(S_SCAN_HW, &il->status);
  1200. }
  1201. EXPORT_SYMBOL(il_scan_cancel_timeout);
  1202. /* Service response to C_SCAN (0x80) */
  1203. static void
  1204. il_hdl_scan(struct il_priv *il, struct il_rx_buf *rxb)
  1205. {
  1206. #ifdef CONFIG_IWLEGACY_DEBUG
  1207. struct il_rx_pkt *pkt = rxb_addr(rxb);
  1208. struct il_scanreq_notification *notif =
  1209. (struct il_scanreq_notification *)pkt->u.raw;
  1210. D_SCAN("Scan request status = 0x%x\n", notif->status);
  1211. #endif
  1212. }
  1213. /* Service N_SCAN_START (0x82) */
  1214. static void
  1215. il_hdl_scan_start(struct il_priv *il, struct il_rx_buf *rxb)
  1216. {
  1217. struct il_rx_pkt *pkt = rxb_addr(rxb);
  1218. struct il_scanstart_notification *notif =
  1219. (struct il_scanstart_notification *)pkt->u.raw;
  1220. il->scan_start_tsf = le32_to_cpu(notif->tsf_low);
  1221. D_SCAN("Scan start: " "%d [802.11%s] "
  1222. "(TSF: 0x%08X:%08X) - %d (beacon timer %u)\n", notif->channel,
  1223. notif->band ? "bg" : "a", le32_to_cpu(notif->tsf_high),
  1224. le32_to_cpu(notif->tsf_low), notif->status, notif->beacon_timer);
  1225. }
  1226. /* Service N_SCAN_RESULTS (0x83) */
  1227. static void
  1228. il_hdl_scan_results(struct il_priv *il, struct il_rx_buf *rxb)
  1229. {
  1230. #ifdef CONFIG_IWLEGACY_DEBUG
  1231. struct il_rx_pkt *pkt = rxb_addr(rxb);
  1232. struct il_scanresults_notification *notif =
  1233. (struct il_scanresults_notification *)pkt->u.raw;
  1234. D_SCAN("Scan ch.res: " "%d [802.11%s] " "(TSF: 0x%08X:%08X) - %d "
  1235. "elapsed=%lu usec\n", notif->channel, notif->band ? "bg" : "a",
  1236. le32_to_cpu(notif->tsf_high), le32_to_cpu(notif->tsf_low),
  1237. le32_to_cpu(notif->stats[0]),
  1238. le32_to_cpu(notif->tsf_low) - il->scan_start_tsf);
  1239. #endif
  1240. }
  1241. /* Service N_SCAN_COMPLETE (0x84) */
  1242. static void
  1243. il_hdl_scan_complete(struct il_priv *il, struct il_rx_buf *rxb)
  1244. {
  1245. #ifdef CONFIG_IWLEGACY_DEBUG
  1246. struct il_rx_pkt *pkt = rxb_addr(rxb);
  1247. struct il_scancomplete_notification *scan_notif = (void *)pkt->u.raw;
  1248. #endif
  1249. D_SCAN("Scan complete: %d channels (TSF 0x%08X:%08X) - %d\n",
  1250. scan_notif->scanned_channels, scan_notif->tsf_low,
  1251. scan_notif->tsf_high, scan_notif->status);
  1252. /* The HW is no longer scanning */
  1253. clear_bit(S_SCAN_HW, &il->status);
  1254. D_SCAN("Scan on %sGHz took %dms\n",
  1255. (il->scan_band == IEEE80211_BAND_2GHZ) ? "2.4" : "5.2",
  1256. jiffies_to_msecs(jiffies - il->scan_start));
  1257. queue_work(il->workqueue, &il->scan_completed);
  1258. }
  1259. void
  1260. il_setup_rx_scan_handlers(struct il_priv *il)
  1261. {
  1262. /* scan handlers */
  1263. il->handlers[C_SCAN] = il_hdl_scan;
  1264. il->handlers[N_SCAN_START] = il_hdl_scan_start;
  1265. il->handlers[N_SCAN_RESULTS] = il_hdl_scan_results;
  1266. il->handlers[N_SCAN_COMPLETE] = il_hdl_scan_complete;
  1267. }
  1268. EXPORT_SYMBOL(il_setup_rx_scan_handlers);
  1269. u16
  1270. il_get_active_dwell_time(struct il_priv *il, enum ieee80211_band band,
  1271. u8 n_probes)
  1272. {
  1273. if (band == IEEE80211_BAND_5GHZ)
  1274. return IL_ACTIVE_DWELL_TIME_52 +
  1275. IL_ACTIVE_DWELL_FACTOR_52GHZ * (n_probes + 1);
  1276. else
  1277. return IL_ACTIVE_DWELL_TIME_24 +
  1278. IL_ACTIVE_DWELL_FACTOR_24GHZ * (n_probes + 1);
  1279. }
  1280. EXPORT_SYMBOL(il_get_active_dwell_time);
  1281. u16
  1282. il_get_passive_dwell_time(struct il_priv *il, enum ieee80211_band band,
  1283. struct ieee80211_vif *vif)
  1284. {
  1285. u16 value;
  1286. u16 passive =
  1287. (band ==
  1288. IEEE80211_BAND_2GHZ) ? IL_PASSIVE_DWELL_BASE +
  1289. IL_PASSIVE_DWELL_TIME_24 : IL_PASSIVE_DWELL_BASE +
  1290. IL_PASSIVE_DWELL_TIME_52;
  1291. if (il_is_any_associated(il)) {
  1292. /*
  1293. * If we're associated, we clamp the maximum passive
  1294. * dwell time to be 98% of the smallest beacon interval
  1295. * (minus 2 * channel tune time)
  1296. */
  1297. value = il->vif ? il->vif->bss_conf.beacon_int : 0;
  1298. if (value > IL_PASSIVE_DWELL_BASE || !value)
  1299. value = IL_PASSIVE_DWELL_BASE;
  1300. value = (value * 98) / 100 - IL_CHANNEL_TUNE_TIME * 2;
  1301. passive = min(value, passive);
  1302. }
  1303. return passive;
  1304. }
  1305. EXPORT_SYMBOL(il_get_passive_dwell_time);
  1306. void
  1307. il_init_scan_params(struct il_priv *il)
  1308. {
  1309. u8 ant_idx = fls(il->hw_params.valid_tx_ant) - 1;
  1310. if (!il->scan_tx_ant[IEEE80211_BAND_5GHZ])
  1311. il->scan_tx_ant[IEEE80211_BAND_5GHZ] = ant_idx;
  1312. if (!il->scan_tx_ant[IEEE80211_BAND_2GHZ])
  1313. il->scan_tx_ant[IEEE80211_BAND_2GHZ] = ant_idx;
  1314. }
  1315. EXPORT_SYMBOL(il_init_scan_params);
  1316. static int
  1317. il_scan_initiate(struct il_priv *il, struct ieee80211_vif *vif)
  1318. {
  1319. int ret;
  1320. lockdep_assert_held(&il->mutex);
  1321. cancel_delayed_work(&il->scan_check);
  1322. if (!il_is_ready_rf(il)) {
  1323. IL_WARN("Request scan called when driver not ready.\n");
  1324. return -EIO;
  1325. }
  1326. if (test_bit(S_SCAN_HW, &il->status)) {
  1327. D_SCAN("Multiple concurrent scan requests in parallel.\n");
  1328. return -EBUSY;
  1329. }
  1330. if (test_bit(S_SCAN_ABORTING, &il->status)) {
  1331. D_SCAN("Scan request while abort pending.\n");
  1332. return -EBUSY;
  1333. }
  1334. D_SCAN("Starting scan...\n");
  1335. set_bit(S_SCANNING, &il->status);
  1336. il->scan_start = jiffies;
  1337. ret = il->ops->request_scan(il, vif);
  1338. if (ret) {
  1339. clear_bit(S_SCANNING, &il->status);
  1340. return ret;
  1341. }
  1342. queue_delayed_work(il->workqueue, &il->scan_check,
  1343. IL_SCAN_CHECK_WATCHDOG);
  1344. return 0;
  1345. }
  1346. int
  1347. il_mac_hw_scan(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  1348. struct ieee80211_scan_request *hw_req)
  1349. {
  1350. struct cfg80211_scan_request *req = &hw_req->req;
  1351. struct il_priv *il = hw->priv;
  1352. int ret;
  1353. if (req->n_channels == 0) {
  1354. IL_ERR("Can not scan on no channels.\n");
  1355. return -EINVAL;
  1356. }
  1357. mutex_lock(&il->mutex);
  1358. D_MAC80211("enter\n");
  1359. if (test_bit(S_SCANNING, &il->status)) {
  1360. D_SCAN("Scan already in progress.\n");
  1361. ret = -EAGAIN;
  1362. goto out_unlock;
  1363. }
  1364. /* mac80211 will only ask for one band at a time */
  1365. il->scan_request = req;
  1366. il->scan_vif = vif;
  1367. il->scan_band = req->channels[0]->band;
  1368. ret = il_scan_initiate(il, vif);
  1369. out_unlock:
  1370. D_MAC80211("leave ret %d\n", ret);
  1371. mutex_unlock(&il->mutex);
  1372. return ret;
  1373. }
  1374. EXPORT_SYMBOL(il_mac_hw_scan);
  1375. static void
  1376. il_bg_scan_check(struct work_struct *data)
  1377. {
  1378. struct il_priv *il =
  1379. container_of(data, struct il_priv, scan_check.work);
  1380. D_SCAN("Scan check work\n");
  1381. /* Since we are here firmware does not finish scan and
  1382. * most likely is in bad shape, so we don't bother to
  1383. * send abort command, just force scan complete to mac80211 */
  1384. mutex_lock(&il->mutex);
  1385. il_force_scan_end(il);
  1386. mutex_unlock(&il->mutex);
  1387. }
  1388. /**
  1389. * il_fill_probe_req - fill in all required fields and IE for probe request
  1390. */
  1391. u16
  1392. il_fill_probe_req(struct il_priv *il, struct ieee80211_mgmt *frame,
  1393. const u8 *ta, const u8 *ies, int ie_len, int left)
  1394. {
  1395. int len = 0;
  1396. u8 *pos = NULL;
  1397. /* Make sure there is enough space for the probe request,
  1398. * two mandatory IEs and the data */
  1399. left -= 24;
  1400. if (left < 0)
  1401. return 0;
  1402. frame->frame_control = cpu_to_le16(IEEE80211_STYPE_PROBE_REQ);
  1403. eth_broadcast_addr(frame->da);
  1404. memcpy(frame->sa, ta, ETH_ALEN);
  1405. eth_broadcast_addr(frame->bssid);
  1406. frame->seq_ctrl = 0;
  1407. len += 24;
  1408. /* ...next IE... */
  1409. pos = &frame->u.probe_req.variable[0];
  1410. /* fill in our indirect SSID IE */
  1411. left -= 2;
  1412. if (left < 0)
  1413. return 0;
  1414. *pos++ = WLAN_EID_SSID;
  1415. *pos++ = 0;
  1416. len += 2;
  1417. if (WARN_ON(left < ie_len))
  1418. return len;
  1419. if (ies && ie_len) {
  1420. memcpy(pos, ies, ie_len);
  1421. len += ie_len;
  1422. }
  1423. return (u16) len;
  1424. }
  1425. EXPORT_SYMBOL(il_fill_probe_req);
  1426. static void
  1427. il_bg_abort_scan(struct work_struct *work)
  1428. {
  1429. struct il_priv *il = container_of(work, struct il_priv, abort_scan);
  1430. D_SCAN("Abort scan work\n");
  1431. /* We keep scan_check work queued in case when firmware will not
  1432. * report back scan completed notification */
  1433. mutex_lock(&il->mutex);
  1434. il_scan_cancel_timeout(il, 200);
  1435. mutex_unlock(&il->mutex);
  1436. }
  1437. static void
  1438. il_bg_scan_completed(struct work_struct *work)
  1439. {
  1440. struct il_priv *il = container_of(work, struct il_priv, scan_completed);
  1441. bool aborted;
  1442. D_SCAN("Completed scan.\n");
  1443. cancel_delayed_work(&il->scan_check);
  1444. mutex_lock(&il->mutex);
  1445. aborted = test_and_clear_bit(S_SCAN_ABORTING, &il->status);
  1446. if (aborted)
  1447. D_SCAN("Aborted scan completed.\n");
  1448. if (!test_and_clear_bit(S_SCANNING, &il->status)) {
  1449. D_SCAN("Scan already completed.\n");
  1450. goto out_settings;
  1451. }
  1452. il_complete_scan(il, aborted);
  1453. out_settings:
  1454. /* Can we still talk to firmware ? */
  1455. if (!il_is_ready_rf(il))
  1456. goto out;
  1457. /*
  1458. * We do not commit power settings while scan is pending,
  1459. * do it now if the settings changed.
  1460. */
  1461. il_power_set_mode(il, &il->power_data.sleep_cmd_next, false);
  1462. il_set_tx_power(il, il->tx_power_next, false);
  1463. il->ops->post_scan(il);
  1464. out:
  1465. mutex_unlock(&il->mutex);
  1466. }
  1467. void
  1468. il_setup_scan_deferred_work(struct il_priv *il)
  1469. {
  1470. INIT_WORK(&il->scan_completed, il_bg_scan_completed);
  1471. INIT_WORK(&il->abort_scan, il_bg_abort_scan);
  1472. INIT_DELAYED_WORK(&il->scan_check, il_bg_scan_check);
  1473. }
  1474. EXPORT_SYMBOL(il_setup_scan_deferred_work);
  1475. void
  1476. il_cancel_scan_deferred_work(struct il_priv *il)
  1477. {
  1478. cancel_work_sync(&il->abort_scan);
  1479. cancel_work_sync(&il->scan_completed);
  1480. if (cancel_delayed_work_sync(&il->scan_check)) {
  1481. mutex_lock(&il->mutex);
  1482. il_force_scan_end(il);
  1483. mutex_unlock(&il->mutex);
  1484. }
  1485. }
  1486. EXPORT_SYMBOL(il_cancel_scan_deferred_work);
  1487. /* il->sta_lock must be held */
  1488. static void
  1489. il_sta_ucode_activate(struct il_priv *il, u8 sta_id)
  1490. {
  1491. if (!(il->stations[sta_id].used & IL_STA_DRIVER_ACTIVE))
  1492. IL_ERR("ACTIVATE a non DRIVER active station id %u addr %pM\n",
  1493. sta_id, il->stations[sta_id].sta.sta.addr);
  1494. if (il->stations[sta_id].used & IL_STA_UCODE_ACTIVE) {
  1495. D_ASSOC("STA id %u addr %pM already present"
  1496. " in uCode (according to driver)\n", sta_id,
  1497. il->stations[sta_id].sta.sta.addr);
  1498. } else {
  1499. il->stations[sta_id].used |= IL_STA_UCODE_ACTIVE;
  1500. D_ASSOC("Added STA id %u addr %pM to uCode\n", sta_id,
  1501. il->stations[sta_id].sta.sta.addr);
  1502. }
  1503. }
  1504. static int
  1505. il_process_add_sta_resp(struct il_priv *il, struct il_addsta_cmd *addsta,
  1506. struct il_rx_pkt *pkt, bool sync)
  1507. {
  1508. u8 sta_id = addsta->sta.sta_id;
  1509. unsigned long flags;
  1510. int ret = -EIO;
  1511. if (pkt->hdr.flags & IL_CMD_FAILED_MSK) {
  1512. IL_ERR("Bad return from C_ADD_STA (0x%08X)\n", pkt->hdr.flags);
  1513. return ret;
  1514. }
  1515. D_INFO("Processing response for adding station %u\n", sta_id);
  1516. spin_lock_irqsave(&il->sta_lock, flags);
  1517. switch (pkt->u.add_sta.status) {
  1518. case ADD_STA_SUCCESS_MSK:
  1519. D_INFO("C_ADD_STA PASSED\n");
  1520. il_sta_ucode_activate(il, sta_id);
  1521. ret = 0;
  1522. break;
  1523. case ADD_STA_NO_ROOM_IN_TBL:
  1524. IL_ERR("Adding station %d failed, no room in table.\n", sta_id);
  1525. break;
  1526. case ADD_STA_NO_BLOCK_ACK_RESOURCE:
  1527. IL_ERR("Adding station %d failed, no block ack resource.\n",
  1528. sta_id);
  1529. break;
  1530. case ADD_STA_MODIFY_NON_EXIST_STA:
  1531. IL_ERR("Attempting to modify non-existing station %d\n",
  1532. sta_id);
  1533. break;
  1534. default:
  1535. D_ASSOC("Received C_ADD_STA:(0x%08X)\n", pkt->u.add_sta.status);
  1536. break;
  1537. }
  1538. D_INFO("%s station id %u addr %pM\n",
  1539. il->stations[sta_id].sta.mode ==
  1540. STA_CONTROL_MODIFY_MSK ? "Modified" : "Added", sta_id,
  1541. il->stations[sta_id].sta.sta.addr);
  1542. /*
  1543. * XXX: The MAC address in the command buffer is often changed from
  1544. * the original sent to the device. That is, the MAC address
  1545. * written to the command buffer often is not the same MAC address
  1546. * read from the command buffer when the command returns. This
  1547. * issue has not yet been resolved and this debugging is left to
  1548. * observe the problem.
  1549. */
  1550. D_INFO("%s station according to cmd buffer %pM\n",
  1551. il->stations[sta_id].sta.mode ==
  1552. STA_CONTROL_MODIFY_MSK ? "Modified" : "Added", addsta->sta.addr);
  1553. spin_unlock_irqrestore(&il->sta_lock, flags);
  1554. return ret;
  1555. }
  1556. static void
  1557. il_add_sta_callback(struct il_priv *il, struct il_device_cmd *cmd,
  1558. struct il_rx_pkt *pkt)
  1559. {
  1560. struct il_addsta_cmd *addsta = (struct il_addsta_cmd *)cmd->cmd.payload;
  1561. il_process_add_sta_resp(il, addsta, pkt, false);
  1562. }
  1563. int
  1564. il_send_add_sta(struct il_priv *il, struct il_addsta_cmd *sta, u8 flags)
  1565. {
  1566. struct il_rx_pkt *pkt = NULL;
  1567. int ret = 0;
  1568. u8 data[sizeof(*sta)];
  1569. struct il_host_cmd cmd = {
  1570. .id = C_ADD_STA,
  1571. .flags = flags,
  1572. .data = data,
  1573. };
  1574. u8 sta_id __maybe_unused = sta->sta.sta_id;
  1575. D_INFO("Adding sta %u (%pM) %ssynchronously\n", sta_id, sta->sta.addr,
  1576. flags & CMD_ASYNC ? "a" : "");
  1577. if (flags & CMD_ASYNC)
  1578. cmd.callback = il_add_sta_callback;
  1579. else {
  1580. cmd.flags |= CMD_WANT_SKB;
  1581. might_sleep();
  1582. }
  1583. cmd.len = il->ops->build_addsta_hcmd(sta, data);
  1584. ret = il_send_cmd(il, &cmd);
  1585. if (ret || (flags & CMD_ASYNC))
  1586. return ret;
  1587. if (ret == 0) {
  1588. pkt = (struct il_rx_pkt *)cmd.reply_page;
  1589. ret = il_process_add_sta_resp(il, sta, pkt, true);
  1590. }
  1591. il_free_pages(il, cmd.reply_page);
  1592. return ret;
  1593. }
  1594. EXPORT_SYMBOL(il_send_add_sta);
  1595. static void
  1596. il_set_ht_add_station(struct il_priv *il, u8 idx, struct ieee80211_sta *sta)
  1597. {
  1598. struct ieee80211_sta_ht_cap *sta_ht_inf = &sta->ht_cap;
  1599. __le32 sta_flags;
  1600. if (!sta || !sta_ht_inf->ht_supported)
  1601. goto done;
  1602. D_ASSOC("spatial multiplexing power save mode: %s\n",
  1603. (sta->smps_mode == IEEE80211_SMPS_STATIC) ? "static" :
  1604. (sta->smps_mode == IEEE80211_SMPS_DYNAMIC) ? "dynamic" :
  1605. "disabled");
  1606. sta_flags = il->stations[idx].sta.station_flags;
  1607. sta_flags &= ~(STA_FLG_RTS_MIMO_PROT_MSK | STA_FLG_MIMO_DIS_MSK);
  1608. switch (sta->smps_mode) {
  1609. case IEEE80211_SMPS_STATIC:
  1610. sta_flags |= STA_FLG_MIMO_DIS_MSK;
  1611. break;
  1612. case IEEE80211_SMPS_DYNAMIC:
  1613. sta_flags |= STA_FLG_RTS_MIMO_PROT_MSK;
  1614. break;
  1615. case IEEE80211_SMPS_OFF:
  1616. break;
  1617. default:
  1618. IL_WARN("Invalid MIMO PS mode %d\n", sta->smps_mode);
  1619. break;
  1620. }
  1621. sta_flags |=
  1622. cpu_to_le32((u32) sta_ht_inf->
  1623. ampdu_factor << STA_FLG_MAX_AGG_SIZE_POS);
  1624. sta_flags |=
  1625. cpu_to_le32((u32) sta_ht_inf->
  1626. ampdu_density << STA_FLG_AGG_MPDU_DENSITY_POS);
  1627. if (il_is_ht40_tx_allowed(il, &sta->ht_cap))
  1628. sta_flags |= STA_FLG_HT40_EN_MSK;
  1629. else
  1630. sta_flags &= ~STA_FLG_HT40_EN_MSK;
  1631. il->stations[idx].sta.station_flags = sta_flags;
  1632. done:
  1633. return;
  1634. }
  1635. /**
  1636. * il_prep_station - Prepare station information for addition
  1637. *
  1638. * should be called with sta_lock held
  1639. */
  1640. u8
  1641. il_prep_station(struct il_priv *il, const u8 *addr, bool is_ap,
  1642. struct ieee80211_sta *sta)
  1643. {
  1644. struct il_station_entry *station;
  1645. int i;
  1646. u8 sta_id = IL_INVALID_STATION;
  1647. u16 rate;
  1648. if (is_ap)
  1649. sta_id = IL_AP_ID;
  1650. else if (is_broadcast_ether_addr(addr))
  1651. sta_id = il->hw_params.bcast_id;
  1652. else
  1653. for (i = IL_STA_ID; i < il->hw_params.max_stations; i++) {
  1654. if (ether_addr_equal(il->stations[i].sta.sta.addr,
  1655. addr)) {
  1656. sta_id = i;
  1657. break;
  1658. }
  1659. if (!il->stations[i].used &&
  1660. sta_id == IL_INVALID_STATION)
  1661. sta_id = i;
  1662. }
  1663. /*
  1664. * These two conditions have the same outcome, but keep them
  1665. * separate
  1666. */
  1667. if (unlikely(sta_id == IL_INVALID_STATION))
  1668. return sta_id;
  1669. /*
  1670. * uCode is not able to deal with multiple requests to add a
  1671. * station. Keep track if one is in progress so that we do not send
  1672. * another.
  1673. */
  1674. if (il->stations[sta_id].used & IL_STA_UCODE_INPROGRESS) {
  1675. D_INFO("STA %d already in process of being added.\n", sta_id);
  1676. return sta_id;
  1677. }
  1678. if ((il->stations[sta_id].used & IL_STA_DRIVER_ACTIVE) &&
  1679. (il->stations[sta_id].used & IL_STA_UCODE_ACTIVE) &&
  1680. ether_addr_equal(il->stations[sta_id].sta.sta.addr, addr)) {
  1681. D_ASSOC("STA %d (%pM) already added, not adding again.\n",
  1682. sta_id, addr);
  1683. return sta_id;
  1684. }
  1685. station = &il->stations[sta_id];
  1686. station->used = IL_STA_DRIVER_ACTIVE;
  1687. D_ASSOC("Add STA to driver ID %d: %pM\n", sta_id, addr);
  1688. il->num_stations++;
  1689. /* Set up the C_ADD_STA command to send to device */
  1690. memset(&station->sta, 0, sizeof(struct il_addsta_cmd));
  1691. memcpy(station->sta.sta.addr, addr, ETH_ALEN);
  1692. station->sta.mode = 0;
  1693. station->sta.sta.sta_id = sta_id;
  1694. station->sta.station_flags = 0;
  1695. /*
  1696. * OK to call unconditionally, since local stations (IBSS BSSID
  1697. * STA and broadcast STA) pass in a NULL sta, and mac80211
  1698. * doesn't allow HT IBSS.
  1699. */
  1700. il_set_ht_add_station(il, sta_id, sta);
  1701. /* 3945 only */
  1702. rate = (il->band == IEEE80211_BAND_5GHZ) ? RATE_6M_PLCP : RATE_1M_PLCP;
  1703. /* Turn on both antennas for the station... */
  1704. station->sta.rate_n_flags = cpu_to_le16(rate | RATE_MCS_ANT_AB_MSK);
  1705. return sta_id;
  1706. }
  1707. EXPORT_SYMBOL_GPL(il_prep_station);
  1708. #define STA_WAIT_TIMEOUT (HZ/2)
  1709. /**
  1710. * il_add_station_common -
  1711. */
  1712. int
  1713. il_add_station_common(struct il_priv *il, const u8 *addr, bool is_ap,
  1714. struct ieee80211_sta *sta, u8 *sta_id_r)
  1715. {
  1716. unsigned long flags_spin;
  1717. int ret = 0;
  1718. u8 sta_id;
  1719. struct il_addsta_cmd sta_cmd;
  1720. *sta_id_r = 0;
  1721. spin_lock_irqsave(&il->sta_lock, flags_spin);
  1722. sta_id = il_prep_station(il, addr, is_ap, sta);
  1723. if (sta_id == IL_INVALID_STATION) {
  1724. IL_ERR("Unable to prepare station %pM for addition\n", addr);
  1725. spin_unlock_irqrestore(&il->sta_lock, flags_spin);
  1726. return -EINVAL;
  1727. }
  1728. /*
  1729. * uCode is not able to deal with multiple requests to add a
  1730. * station. Keep track if one is in progress so that we do not send
  1731. * another.
  1732. */
  1733. if (il->stations[sta_id].used & IL_STA_UCODE_INPROGRESS) {
  1734. D_INFO("STA %d already in process of being added.\n", sta_id);
  1735. spin_unlock_irqrestore(&il->sta_lock, flags_spin);
  1736. return -EEXIST;
  1737. }
  1738. if ((il->stations[sta_id].used & IL_STA_DRIVER_ACTIVE) &&
  1739. (il->stations[sta_id].used & IL_STA_UCODE_ACTIVE)) {
  1740. D_ASSOC("STA %d (%pM) already added, not adding again.\n",
  1741. sta_id, addr);
  1742. spin_unlock_irqrestore(&il->sta_lock, flags_spin);
  1743. return -EEXIST;
  1744. }
  1745. il->stations[sta_id].used |= IL_STA_UCODE_INPROGRESS;
  1746. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  1747. sizeof(struct il_addsta_cmd));
  1748. spin_unlock_irqrestore(&il->sta_lock, flags_spin);
  1749. /* Add station to device's station table */
  1750. ret = il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  1751. if (ret) {
  1752. spin_lock_irqsave(&il->sta_lock, flags_spin);
  1753. IL_ERR("Adding station %pM failed.\n",
  1754. il->stations[sta_id].sta.sta.addr);
  1755. il->stations[sta_id].used &= ~IL_STA_DRIVER_ACTIVE;
  1756. il->stations[sta_id].used &= ~IL_STA_UCODE_INPROGRESS;
  1757. spin_unlock_irqrestore(&il->sta_lock, flags_spin);
  1758. }
  1759. *sta_id_r = sta_id;
  1760. return ret;
  1761. }
  1762. EXPORT_SYMBOL(il_add_station_common);
  1763. /**
  1764. * il_sta_ucode_deactivate - deactivate ucode status for a station
  1765. *
  1766. * il->sta_lock must be held
  1767. */
  1768. static void
  1769. il_sta_ucode_deactivate(struct il_priv *il, u8 sta_id)
  1770. {
  1771. /* Ucode must be active and driver must be non active */
  1772. if ((il->stations[sta_id].
  1773. used & (IL_STA_UCODE_ACTIVE | IL_STA_DRIVER_ACTIVE)) !=
  1774. IL_STA_UCODE_ACTIVE)
  1775. IL_ERR("removed non active STA %u\n", sta_id);
  1776. il->stations[sta_id].used &= ~IL_STA_UCODE_ACTIVE;
  1777. memset(&il->stations[sta_id], 0, sizeof(struct il_station_entry));
  1778. D_ASSOC("Removed STA %u\n", sta_id);
  1779. }
  1780. static int
  1781. il_send_remove_station(struct il_priv *il, const u8 * addr, int sta_id,
  1782. bool temporary)
  1783. {
  1784. struct il_rx_pkt *pkt;
  1785. int ret;
  1786. unsigned long flags_spin;
  1787. struct il_rem_sta_cmd rm_sta_cmd;
  1788. struct il_host_cmd cmd = {
  1789. .id = C_REM_STA,
  1790. .len = sizeof(struct il_rem_sta_cmd),
  1791. .flags = CMD_SYNC,
  1792. .data = &rm_sta_cmd,
  1793. };
  1794. memset(&rm_sta_cmd, 0, sizeof(rm_sta_cmd));
  1795. rm_sta_cmd.num_sta = 1;
  1796. memcpy(&rm_sta_cmd.addr, addr, ETH_ALEN);
  1797. cmd.flags |= CMD_WANT_SKB;
  1798. ret = il_send_cmd(il, &cmd);
  1799. if (ret)
  1800. return ret;
  1801. pkt = (struct il_rx_pkt *)cmd.reply_page;
  1802. if (pkt->hdr.flags & IL_CMD_FAILED_MSK) {
  1803. IL_ERR("Bad return from C_REM_STA (0x%08X)\n", pkt->hdr.flags);
  1804. ret = -EIO;
  1805. }
  1806. if (!ret) {
  1807. switch (pkt->u.rem_sta.status) {
  1808. case REM_STA_SUCCESS_MSK:
  1809. if (!temporary) {
  1810. spin_lock_irqsave(&il->sta_lock, flags_spin);
  1811. il_sta_ucode_deactivate(il, sta_id);
  1812. spin_unlock_irqrestore(&il->sta_lock,
  1813. flags_spin);
  1814. }
  1815. D_ASSOC("C_REM_STA PASSED\n");
  1816. break;
  1817. default:
  1818. ret = -EIO;
  1819. IL_ERR("C_REM_STA failed\n");
  1820. break;
  1821. }
  1822. }
  1823. il_free_pages(il, cmd.reply_page);
  1824. return ret;
  1825. }
  1826. /**
  1827. * il_remove_station - Remove driver's knowledge of station.
  1828. */
  1829. int
  1830. il_remove_station(struct il_priv *il, const u8 sta_id, const u8 * addr)
  1831. {
  1832. unsigned long flags;
  1833. if (!il_is_ready(il)) {
  1834. D_INFO("Unable to remove station %pM, device not ready.\n",
  1835. addr);
  1836. /*
  1837. * It is typical for stations to be removed when we are
  1838. * going down. Return success since device will be down
  1839. * soon anyway
  1840. */
  1841. return 0;
  1842. }
  1843. D_ASSOC("Removing STA from driver:%d %pM\n", sta_id, addr);
  1844. if (WARN_ON(sta_id == IL_INVALID_STATION))
  1845. return -EINVAL;
  1846. spin_lock_irqsave(&il->sta_lock, flags);
  1847. if (!(il->stations[sta_id].used & IL_STA_DRIVER_ACTIVE)) {
  1848. D_INFO("Removing %pM but non DRIVER active\n", addr);
  1849. goto out_err;
  1850. }
  1851. if (!(il->stations[sta_id].used & IL_STA_UCODE_ACTIVE)) {
  1852. D_INFO("Removing %pM but non UCODE active\n", addr);
  1853. goto out_err;
  1854. }
  1855. if (il->stations[sta_id].used & IL_STA_LOCAL) {
  1856. kfree(il->stations[sta_id].lq);
  1857. il->stations[sta_id].lq = NULL;
  1858. }
  1859. il->stations[sta_id].used &= ~IL_STA_DRIVER_ACTIVE;
  1860. il->num_stations--;
  1861. BUG_ON(il->num_stations < 0);
  1862. spin_unlock_irqrestore(&il->sta_lock, flags);
  1863. return il_send_remove_station(il, addr, sta_id, false);
  1864. out_err:
  1865. spin_unlock_irqrestore(&il->sta_lock, flags);
  1866. return -EINVAL;
  1867. }
  1868. EXPORT_SYMBOL_GPL(il_remove_station);
  1869. /**
  1870. * il_clear_ucode_stations - clear ucode station table bits
  1871. *
  1872. * This function clears all the bits in the driver indicating
  1873. * which stations are active in the ucode. Call when something
  1874. * other than explicit station management would cause this in
  1875. * the ucode, e.g. unassociated RXON.
  1876. */
  1877. void
  1878. il_clear_ucode_stations(struct il_priv *il)
  1879. {
  1880. int i;
  1881. unsigned long flags_spin;
  1882. bool cleared = false;
  1883. D_INFO("Clearing ucode stations in driver\n");
  1884. spin_lock_irqsave(&il->sta_lock, flags_spin);
  1885. for (i = 0; i < il->hw_params.max_stations; i++) {
  1886. if (il->stations[i].used & IL_STA_UCODE_ACTIVE) {
  1887. D_INFO("Clearing ucode active for station %d\n", i);
  1888. il->stations[i].used &= ~IL_STA_UCODE_ACTIVE;
  1889. cleared = true;
  1890. }
  1891. }
  1892. spin_unlock_irqrestore(&il->sta_lock, flags_spin);
  1893. if (!cleared)
  1894. D_INFO("No active stations found to be cleared\n");
  1895. }
  1896. EXPORT_SYMBOL(il_clear_ucode_stations);
  1897. /**
  1898. * il_restore_stations() - Restore driver known stations to device
  1899. *
  1900. * All stations considered active by driver, but not present in ucode, is
  1901. * restored.
  1902. *
  1903. * Function sleeps.
  1904. */
  1905. void
  1906. il_restore_stations(struct il_priv *il)
  1907. {
  1908. struct il_addsta_cmd sta_cmd;
  1909. struct il_link_quality_cmd lq;
  1910. unsigned long flags_spin;
  1911. int i;
  1912. bool found = false;
  1913. int ret;
  1914. bool send_lq;
  1915. if (!il_is_ready(il)) {
  1916. D_INFO("Not ready yet, not restoring any stations.\n");
  1917. return;
  1918. }
  1919. D_ASSOC("Restoring all known stations ... start.\n");
  1920. spin_lock_irqsave(&il->sta_lock, flags_spin);
  1921. for (i = 0; i < il->hw_params.max_stations; i++) {
  1922. if ((il->stations[i].used & IL_STA_DRIVER_ACTIVE) &&
  1923. !(il->stations[i].used & IL_STA_UCODE_ACTIVE)) {
  1924. D_ASSOC("Restoring sta %pM\n",
  1925. il->stations[i].sta.sta.addr);
  1926. il->stations[i].sta.mode = 0;
  1927. il->stations[i].used |= IL_STA_UCODE_INPROGRESS;
  1928. found = true;
  1929. }
  1930. }
  1931. for (i = 0; i < il->hw_params.max_stations; i++) {
  1932. if ((il->stations[i].used & IL_STA_UCODE_INPROGRESS)) {
  1933. memcpy(&sta_cmd, &il->stations[i].sta,
  1934. sizeof(struct il_addsta_cmd));
  1935. send_lq = false;
  1936. if (il->stations[i].lq) {
  1937. memcpy(&lq, il->stations[i].lq,
  1938. sizeof(struct il_link_quality_cmd));
  1939. send_lq = true;
  1940. }
  1941. spin_unlock_irqrestore(&il->sta_lock, flags_spin);
  1942. ret = il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  1943. if (ret) {
  1944. spin_lock_irqsave(&il->sta_lock, flags_spin);
  1945. IL_ERR("Adding station %pM failed.\n",
  1946. il->stations[i].sta.sta.addr);
  1947. il->stations[i].used &= ~IL_STA_DRIVER_ACTIVE;
  1948. il->stations[i].used &=
  1949. ~IL_STA_UCODE_INPROGRESS;
  1950. spin_unlock_irqrestore(&il->sta_lock,
  1951. flags_spin);
  1952. }
  1953. /*
  1954. * Rate scaling has already been initialized, send
  1955. * current LQ command
  1956. */
  1957. if (send_lq)
  1958. il_send_lq_cmd(il, &lq, CMD_SYNC, true);
  1959. spin_lock_irqsave(&il->sta_lock, flags_spin);
  1960. il->stations[i].used &= ~IL_STA_UCODE_INPROGRESS;
  1961. }
  1962. }
  1963. spin_unlock_irqrestore(&il->sta_lock, flags_spin);
  1964. if (!found)
  1965. D_INFO("Restoring all known stations"
  1966. " .... no stations to be restored.\n");
  1967. else
  1968. D_INFO("Restoring all known stations" " .... complete.\n");
  1969. }
  1970. EXPORT_SYMBOL(il_restore_stations);
  1971. int
  1972. il_get_free_ucode_key_idx(struct il_priv *il)
  1973. {
  1974. int i;
  1975. for (i = 0; i < il->sta_key_max_num; i++)
  1976. if (!test_and_set_bit(i, &il->ucode_key_table))
  1977. return i;
  1978. return WEP_INVALID_OFFSET;
  1979. }
  1980. EXPORT_SYMBOL(il_get_free_ucode_key_idx);
  1981. void
  1982. il_dealloc_bcast_stations(struct il_priv *il)
  1983. {
  1984. unsigned long flags;
  1985. int i;
  1986. spin_lock_irqsave(&il->sta_lock, flags);
  1987. for (i = 0; i < il->hw_params.max_stations; i++) {
  1988. if (!(il->stations[i].used & IL_STA_BCAST))
  1989. continue;
  1990. il->stations[i].used &= ~IL_STA_UCODE_ACTIVE;
  1991. il->num_stations--;
  1992. BUG_ON(il->num_stations < 0);
  1993. kfree(il->stations[i].lq);
  1994. il->stations[i].lq = NULL;
  1995. }
  1996. spin_unlock_irqrestore(&il->sta_lock, flags);
  1997. }
  1998. EXPORT_SYMBOL_GPL(il_dealloc_bcast_stations);
  1999. #ifdef CONFIG_IWLEGACY_DEBUG
  2000. static void
  2001. il_dump_lq_cmd(struct il_priv *il, struct il_link_quality_cmd *lq)
  2002. {
  2003. int i;
  2004. D_RATE("lq station id 0x%x\n", lq->sta_id);
  2005. D_RATE("lq ant 0x%X 0x%X\n", lq->general_params.single_stream_ant_msk,
  2006. lq->general_params.dual_stream_ant_msk);
  2007. for (i = 0; i < LINK_QUAL_MAX_RETRY_NUM; i++)
  2008. D_RATE("lq idx %d 0x%X\n", i, lq->rs_table[i].rate_n_flags);
  2009. }
  2010. #else
  2011. static inline void
  2012. il_dump_lq_cmd(struct il_priv *il, struct il_link_quality_cmd *lq)
  2013. {
  2014. }
  2015. #endif
  2016. /**
  2017. * il_is_lq_table_valid() - Test one aspect of LQ cmd for validity
  2018. *
  2019. * It sometimes happens when a HT rate has been in use and we
  2020. * loose connectivity with AP then mac80211 will first tell us that the
  2021. * current channel is not HT anymore before removing the station. In such a
  2022. * scenario the RXON flags will be updated to indicate we are not
  2023. * communicating HT anymore, but the LQ command may still contain HT rates.
  2024. * Test for this to prevent driver from sending LQ command between the time
  2025. * RXON flags are updated and when LQ command is updated.
  2026. */
  2027. static bool
  2028. il_is_lq_table_valid(struct il_priv *il, struct il_link_quality_cmd *lq)
  2029. {
  2030. int i;
  2031. if (il->ht.enabled)
  2032. return true;
  2033. D_INFO("Channel %u is not an HT channel\n", il->active.channel);
  2034. for (i = 0; i < LINK_QUAL_MAX_RETRY_NUM; i++) {
  2035. if (le32_to_cpu(lq->rs_table[i].rate_n_flags) & RATE_MCS_HT_MSK) {
  2036. D_INFO("idx %d of LQ expects HT channel\n", i);
  2037. return false;
  2038. }
  2039. }
  2040. return true;
  2041. }
  2042. /**
  2043. * il_send_lq_cmd() - Send link quality command
  2044. * @init: This command is sent as part of station initialization right
  2045. * after station has been added.
  2046. *
  2047. * The link quality command is sent as the last step of station creation.
  2048. * This is the special case in which init is set and we call a callback in
  2049. * this case to clear the state indicating that station creation is in
  2050. * progress.
  2051. */
  2052. int
  2053. il_send_lq_cmd(struct il_priv *il, struct il_link_quality_cmd *lq,
  2054. u8 flags, bool init)
  2055. {
  2056. int ret = 0;
  2057. unsigned long flags_spin;
  2058. struct il_host_cmd cmd = {
  2059. .id = C_TX_LINK_QUALITY_CMD,
  2060. .len = sizeof(struct il_link_quality_cmd),
  2061. .flags = flags,
  2062. .data = lq,
  2063. };
  2064. if (WARN_ON(lq->sta_id == IL_INVALID_STATION))
  2065. return -EINVAL;
  2066. spin_lock_irqsave(&il->sta_lock, flags_spin);
  2067. if (!(il->stations[lq->sta_id].used & IL_STA_DRIVER_ACTIVE)) {
  2068. spin_unlock_irqrestore(&il->sta_lock, flags_spin);
  2069. return -EINVAL;
  2070. }
  2071. spin_unlock_irqrestore(&il->sta_lock, flags_spin);
  2072. il_dump_lq_cmd(il, lq);
  2073. BUG_ON(init && (cmd.flags & CMD_ASYNC));
  2074. if (il_is_lq_table_valid(il, lq))
  2075. ret = il_send_cmd(il, &cmd);
  2076. else
  2077. ret = -EINVAL;
  2078. if (cmd.flags & CMD_ASYNC)
  2079. return ret;
  2080. if (init) {
  2081. D_INFO("init LQ command complete,"
  2082. " clearing sta addition status for sta %d\n",
  2083. lq->sta_id);
  2084. spin_lock_irqsave(&il->sta_lock, flags_spin);
  2085. il->stations[lq->sta_id].used &= ~IL_STA_UCODE_INPROGRESS;
  2086. spin_unlock_irqrestore(&il->sta_lock, flags_spin);
  2087. }
  2088. return ret;
  2089. }
  2090. EXPORT_SYMBOL(il_send_lq_cmd);
  2091. int
  2092. il_mac_sta_remove(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2093. struct ieee80211_sta *sta)
  2094. {
  2095. struct il_priv *il = hw->priv;
  2096. struct il_station_priv_common *sta_common = (void *)sta->drv_priv;
  2097. int ret;
  2098. mutex_lock(&il->mutex);
  2099. D_MAC80211("enter station %pM\n", sta->addr);
  2100. ret = il_remove_station(il, sta_common->sta_id, sta->addr);
  2101. if (ret)
  2102. IL_ERR("Error removing station %pM\n", sta->addr);
  2103. D_MAC80211("leave ret %d\n", ret);
  2104. mutex_unlock(&il->mutex);
  2105. return ret;
  2106. }
  2107. EXPORT_SYMBOL(il_mac_sta_remove);
  2108. /************************** RX-FUNCTIONS ****************************/
  2109. /*
  2110. * Rx theory of operation
  2111. *
  2112. * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
  2113. * each of which point to Receive Buffers to be filled by the NIC. These get
  2114. * used not only for Rx frames, but for any command response or notification
  2115. * from the NIC. The driver and NIC manage the Rx buffers by means
  2116. * of idxes into the circular buffer.
  2117. *
  2118. * Rx Queue Indexes
  2119. * The host/firmware share two idx registers for managing the Rx buffers.
  2120. *
  2121. * The READ idx maps to the first position that the firmware may be writing
  2122. * to -- the driver can read up to (but not including) this position and get
  2123. * good data.
  2124. * The READ idx is managed by the firmware once the card is enabled.
  2125. *
  2126. * The WRITE idx maps to the last position the driver has read from -- the
  2127. * position preceding WRITE is the last slot the firmware can place a packet.
  2128. *
  2129. * The queue is empty (no good data) if WRITE = READ - 1, and is full if
  2130. * WRITE = READ.
  2131. *
  2132. * During initialization, the host sets up the READ queue position to the first
  2133. * IDX position, and WRITE to the last (READ - 1 wrapped)
  2134. *
  2135. * When the firmware places a packet in a buffer, it will advance the READ idx
  2136. * and fire the RX interrupt. The driver can then query the READ idx and
  2137. * process as many packets as possible, moving the WRITE idx forward as it
  2138. * resets the Rx queue buffers with new memory.
  2139. *
  2140. * The management in the driver is as follows:
  2141. * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
  2142. * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
  2143. * to replenish the iwl->rxq->rx_free.
  2144. * + In il_rx_replenish (scheduled) if 'processed' != 'read' then the
  2145. * iwl->rxq is replenished and the READ IDX is updated (updating the
  2146. * 'processed' and 'read' driver idxes as well)
  2147. * + A received packet is processed and handed to the kernel network stack,
  2148. * detached from the iwl->rxq. The driver 'processed' idx is updated.
  2149. * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
  2150. * list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
  2151. * IDX is not incremented and iwl->status(RX_STALLED) is set. If there
  2152. * were enough free buffers and RX_STALLED is set it is cleared.
  2153. *
  2154. *
  2155. * Driver sequence:
  2156. *
  2157. * il_rx_queue_alloc() Allocates rx_free
  2158. * il_rx_replenish() Replenishes rx_free list from rx_used, and calls
  2159. * il_rx_queue_restock
  2160. * il_rx_queue_restock() Moves available buffers from rx_free into Rx
  2161. * queue, updates firmware pointers, and updates
  2162. * the WRITE idx. If insufficient rx_free buffers
  2163. * are available, schedules il_rx_replenish
  2164. *
  2165. * -- enable interrupts --
  2166. * ISR - il_rx() Detach il_rx_bufs from pool up to the
  2167. * READ IDX, detaching the SKB from the pool.
  2168. * Moves the packet buffer from queue to rx_used.
  2169. * Calls il_rx_queue_restock to refill any empty
  2170. * slots.
  2171. * ...
  2172. *
  2173. */
  2174. /**
  2175. * il_rx_queue_space - Return number of free slots available in queue.
  2176. */
  2177. int
  2178. il_rx_queue_space(const struct il_rx_queue *q)
  2179. {
  2180. int s = q->read - q->write;
  2181. if (s <= 0)
  2182. s += RX_QUEUE_SIZE;
  2183. /* keep some buffer to not confuse full and empty queue */
  2184. s -= 2;
  2185. if (s < 0)
  2186. s = 0;
  2187. return s;
  2188. }
  2189. EXPORT_SYMBOL(il_rx_queue_space);
  2190. /**
  2191. * il_rx_queue_update_write_ptr - Update the write pointer for the RX queue
  2192. */
  2193. void
  2194. il_rx_queue_update_write_ptr(struct il_priv *il, struct il_rx_queue *q)
  2195. {
  2196. unsigned long flags;
  2197. u32 rx_wrt_ptr_reg = il->hw_params.rx_wrt_ptr_reg;
  2198. u32 reg;
  2199. spin_lock_irqsave(&q->lock, flags);
  2200. if (q->need_update == 0)
  2201. goto exit_unlock;
  2202. /* If power-saving is in use, make sure device is awake */
  2203. if (test_bit(S_POWER_PMI, &il->status)) {
  2204. reg = _il_rd(il, CSR_UCODE_DRV_GP1);
  2205. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  2206. D_INFO("Rx queue requesting wakeup," " GP1 = 0x%x\n",
  2207. reg);
  2208. il_set_bit(il, CSR_GP_CNTRL,
  2209. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2210. goto exit_unlock;
  2211. }
  2212. q->write_actual = (q->write & ~0x7);
  2213. il_wr(il, rx_wrt_ptr_reg, q->write_actual);
  2214. /* Else device is assumed to be awake */
  2215. } else {
  2216. /* Device expects a multiple of 8 */
  2217. q->write_actual = (q->write & ~0x7);
  2218. il_wr(il, rx_wrt_ptr_reg, q->write_actual);
  2219. }
  2220. q->need_update = 0;
  2221. exit_unlock:
  2222. spin_unlock_irqrestore(&q->lock, flags);
  2223. }
  2224. EXPORT_SYMBOL(il_rx_queue_update_write_ptr);
  2225. int
  2226. il_rx_queue_alloc(struct il_priv *il)
  2227. {
  2228. struct il_rx_queue *rxq = &il->rxq;
  2229. struct device *dev = &il->pci_dev->dev;
  2230. int i;
  2231. spin_lock_init(&rxq->lock);
  2232. INIT_LIST_HEAD(&rxq->rx_free);
  2233. INIT_LIST_HEAD(&rxq->rx_used);
  2234. /* Alloc the circular buffer of Read Buffer Descriptors (RBDs) */
  2235. rxq->bd = dma_alloc_coherent(dev, 4 * RX_QUEUE_SIZE, &rxq->bd_dma,
  2236. GFP_KERNEL);
  2237. if (!rxq->bd)
  2238. goto err_bd;
  2239. rxq->rb_stts = dma_alloc_coherent(dev, sizeof(struct il_rb_status),
  2240. &rxq->rb_stts_dma, GFP_KERNEL);
  2241. if (!rxq->rb_stts)
  2242. goto err_rb;
  2243. /* Fill the rx_used queue with _all_ of the Rx buffers */
  2244. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++)
  2245. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  2246. /* Set us so that we have processed and used all buffers, but have
  2247. * not restocked the Rx queue with fresh buffers */
  2248. rxq->read = rxq->write = 0;
  2249. rxq->write_actual = 0;
  2250. rxq->free_count = 0;
  2251. rxq->need_update = 0;
  2252. return 0;
  2253. err_rb:
  2254. dma_free_coherent(&il->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
  2255. rxq->bd_dma);
  2256. err_bd:
  2257. return -ENOMEM;
  2258. }
  2259. EXPORT_SYMBOL(il_rx_queue_alloc);
  2260. void
  2261. il_hdl_spectrum_measurement(struct il_priv *il, struct il_rx_buf *rxb)
  2262. {
  2263. struct il_rx_pkt *pkt = rxb_addr(rxb);
  2264. struct il_spectrum_notification *report = &(pkt->u.spectrum_notif);
  2265. if (!report->state) {
  2266. D_11H("Spectrum Measure Notification: Start\n");
  2267. return;
  2268. }
  2269. memcpy(&il->measure_report, report, sizeof(*report));
  2270. il->measurement_status |= MEASUREMENT_READY;
  2271. }
  2272. EXPORT_SYMBOL(il_hdl_spectrum_measurement);
  2273. /*
  2274. * returns non-zero if packet should be dropped
  2275. */
  2276. int
  2277. il_set_decrypted_flag(struct il_priv *il, struct ieee80211_hdr *hdr,
  2278. u32 decrypt_res, struct ieee80211_rx_status *stats)
  2279. {
  2280. u16 fc = le16_to_cpu(hdr->frame_control);
  2281. /*
  2282. * All contexts have the same setting here due to it being
  2283. * a module parameter, so OK to check any context.
  2284. */
  2285. if (il->active.filter_flags & RXON_FILTER_DIS_DECRYPT_MSK)
  2286. return 0;
  2287. if (!(fc & IEEE80211_FCTL_PROTECTED))
  2288. return 0;
  2289. D_RX("decrypt_res:0x%x\n", decrypt_res);
  2290. switch (decrypt_res & RX_RES_STATUS_SEC_TYPE_MSK) {
  2291. case RX_RES_STATUS_SEC_TYPE_TKIP:
  2292. /* The uCode has got a bad phase 1 Key, pushes the packet.
  2293. * Decryption will be done in SW. */
  2294. if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
  2295. RX_RES_STATUS_BAD_KEY_TTAK)
  2296. break;
  2297. case RX_RES_STATUS_SEC_TYPE_WEP:
  2298. if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
  2299. RX_RES_STATUS_BAD_ICV_MIC) {
  2300. /* bad ICV, the packet is destroyed since the
  2301. * decryption is inplace, drop it */
  2302. D_RX("Packet destroyed\n");
  2303. return -1;
  2304. }
  2305. case RX_RES_STATUS_SEC_TYPE_CCMP:
  2306. if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
  2307. RX_RES_STATUS_DECRYPT_OK) {
  2308. D_RX("hw decrypt successfully!!!\n");
  2309. stats->flag |= RX_FLAG_DECRYPTED;
  2310. }
  2311. break;
  2312. default:
  2313. break;
  2314. }
  2315. return 0;
  2316. }
  2317. EXPORT_SYMBOL(il_set_decrypted_flag);
  2318. /**
  2319. * il_txq_update_write_ptr - Send new write idx to hardware
  2320. */
  2321. void
  2322. il_txq_update_write_ptr(struct il_priv *il, struct il_tx_queue *txq)
  2323. {
  2324. u32 reg = 0;
  2325. int txq_id = txq->q.id;
  2326. if (txq->need_update == 0)
  2327. return;
  2328. /* if we're trying to save power */
  2329. if (test_bit(S_POWER_PMI, &il->status)) {
  2330. /* wake up nic if it's powered down ...
  2331. * uCode will wake up, and interrupt us again, so next
  2332. * time we'll skip this part. */
  2333. reg = _il_rd(il, CSR_UCODE_DRV_GP1);
  2334. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  2335. D_INFO("Tx queue %d requesting wakeup," " GP1 = 0x%x\n",
  2336. txq_id, reg);
  2337. il_set_bit(il, CSR_GP_CNTRL,
  2338. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2339. return;
  2340. }
  2341. il_wr(il, HBUS_TARG_WRPTR, txq->q.write_ptr | (txq_id << 8));
  2342. /*
  2343. * else not in power-save mode,
  2344. * uCode will never sleep when we're
  2345. * trying to tx (during RFKILL, we're not trying to tx).
  2346. */
  2347. } else
  2348. _il_wr(il, HBUS_TARG_WRPTR, txq->q.write_ptr | (txq_id << 8));
  2349. txq->need_update = 0;
  2350. }
  2351. EXPORT_SYMBOL(il_txq_update_write_ptr);
  2352. /**
  2353. * il_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
  2354. */
  2355. void
  2356. il_tx_queue_unmap(struct il_priv *il, int txq_id)
  2357. {
  2358. struct il_tx_queue *txq = &il->txq[txq_id];
  2359. struct il_queue *q = &txq->q;
  2360. if (q->n_bd == 0)
  2361. return;
  2362. while (q->write_ptr != q->read_ptr) {
  2363. il->ops->txq_free_tfd(il, txq);
  2364. q->read_ptr = il_queue_inc_wrap(q->read_ptr, q->n_bd);
  2365. }
  2366. }
  2367. EXPORT_SYMBOL(il_tx_queue_unmap);
  2368. /**
  2369. * il_tx_queue_free - Deallocate DMA queue.
  2370. * @txq: Transmit queue to deallocate.
  2371. *
  2372. * Empty queue by removing and destroying all BD's.
  2373. * Free all buffers.
  2374. * 0-fill, but do not free "txq" descriptor structure.
  2375. */
  2376. void
  2377. il_tx_queue_free(struct il_priv *il, int txq_id)
  2378. {
  2379. struct il_tx_queue *txq = &il->txq[txq_id];
  2380. struct device *dev = &il->pci_dev->dev;
  2381. int i;
  2382. il_tx_queue_unmap(il, txq_id);
  2383. /* De-alloc array of command/tx buffers */
  2384. for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
  2385. kfree(txq->cmd[i]);
  2386. /* De-alloc circular buffer of TFDs */
  2387. if (txq->q.n_bd)
  2388. dma_free_coherent(dev, il->hw_params.tfd_size * txq->q.n_bd,
  2389. txq->tfds, txq->q.dma_addr);
  2390. /* De-alloc array of per-TFD driver data */
  2391. kfree(txq->skbs);
  2392. txq->skbs = NULL;
  2393. /* deallocate arrays */
  2394. kfree(txq->cmd);
  2395. kfree(txq->meta);
  2396. txq->cmd = NULL;
  2397. txq->meta = NULL;
  2398. /* 0-fill queue descriptor structure */
  2399. memset(txq, 0, sizeof(*txq));
  2400. }
  2401. EXPORT_SYMBOL(il_tx_queue_free);
  2402. /**
  2403. * il_cmd_queue_unmap - Unmap any remaining DMA mappings from command queue
  2404. */
  2405. void
  2406. il_cmd_queue_unmap(struct il_priv *il)
  2407. {
  2408. struct il_tx_queue *txq = &il->txq[il->cmd_queue];
  2409. struct il_queue *q = &txq->q;
  2410. int i;
  2411. if (q->n_bd == 0)
  2412. return;
  2413. while (q->read_ptr != q->write_ptr) {
  2414. i = il_get_cmd_idx(q, q->read_ptr, 0);
  2415. if (txq->meta[i].flags & CMD_MAPPED) {
  2416. pci_unmap_single(il->pci_dev,
  2417. dma_unmap_addr(&txq->meta[i], mapping),
  2418. dma_unmap_len(&txq->meta[i], len),
  2419. PCI_DMA_BIDIRECTIONAL);
  2420. txq->meta[i].flags = 0;
  2421. }
  2422. q->read_ptr = il_queue_inc_wrap(q->read_ptr, q->n_bd);
  2423. }
  2424. i = q->n_win;
  2425. if (txq->meta[i].flags & CMD_MAPPED) {
  2426. pci_unmap_single(il->pci_dev,
  2427. dma_unmap_addr(&txq->meta[i], mapping),
  2428. dma_unmap_len(&txq->meta[i], len),
  2429. PCI_DMA_BIDIRECTIONAL);
  2430. txq->meta[i].flags = 0;
  2431. }
  2432. }
  2433. EXPORT_SYMBOL(il_cmd_queue_unmap);
  2434. /**
  2435. * il_cmd_queue_free - Deallocate DMA queue.
  2436. * @txq: Transmit queue to deallocate.
  2437. *
  2438. * Empty queue by removing and destroying all BD's.
  2439. * Free all buffers.
  2440. * 0-fill, but do not free "txq" descriptor structure.
  2441. */
  2442. void
  2443. il_cmd_queue_free(struct il_priv *il)
  2444. {
  2445. struct il_tx_queue *txq = &il->txq[il->cmd_queue];
  2446. struct device *dev = &il->pci_dev->dev;
  2447. int i;
  2448. il_cmd_queue_unmap(il);
  2449. /* De-alloc array of command/tx buffers */
  2450. for (i = 0; i <= TFD_CMD_SLOTS; i++)
  2451. kfree(txq->cmd[i]);
  2452. /* De-alloc circular buffer of TFDs */
  2453. if (txq->q.n_bd)
  2454. dma_free_coherent(dev, il->hw_params.tfd_size * txq->q.n_bd,
  2455. txq->tfds, txq->q.dma_addr);
  2456. /* deallocate arrays */
  2457. kfree(txq->cmd);
  2458. kfree(txq->meta);
  2459. txq->cmd = NULL;
  2460. txq->meta = NULL;
  2461. /* 0-fill queue descriptor structure */
  2462. memset(txq, 0, sizeof(*txq));
  2463. }
  2464. EXPORT_SYMBOL(il_cmd_queue_free);
  2465. /*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
  2466. * DMA services
  2467. *
  2468. * Theory of operation
  2469. *
  2470. * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
  2471. * of buffer descriptors, each of which points to one or more data buffers for
  2472. * the device to read from or fill. Driver and device exchange status of each
  2473. * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
  2474. * entries in each circular buffer, to protect against confusing empty and full
  2475. * queue states.
  2476. *
  2477. * The device reads or writes the data in the queues via the device's several
  2478. * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
  2479. *
  2480. * For Tx queue, there are low mark and high mark limits. If, after queuing
  2481. * the packet for Tx, free space become < low mark, Tx queue stopped. When
  2482. * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
  2483. * Tx queue resumed.
  2484. *
  2485. * See more detailed info in 4965.h.
  2486. ***************************************************/
  2487. int
  2488. il_queue_space(const struct il_queue *q)
  2489. {
  2490. int s = q->read_ptr - q->write_ptr;
  2491. if (q->read_ptr > q->write_ptr)
  2492. s -= q->n_bd;
  2493. if (s <= 0)
  2494. s += q->n_win;
  2495. /* keep some reserve to not confuse empty and full situations */
  2496. s -= 2;
  2497. if (s < 0)
  2498. s = 0;
  2499. return s;
  2500. }
  2501. EXPORT_SYMBOL(il_queue_space);
  2502. /**
  2503. * il_queue_init - Initialize queue's high/low-water and read/write idxes
  2504. */
  2505. static int
  2506. il_queue_init(struct il_priv *il, struct il_queue *q, int slots, u32 id)
  2507. {
  2508. /*
  2509. * TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
  2510. * il_queue_inc_wrap and il_queue_dec_wrap are broken.
  2511. */
  2512. BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
  2513. /* FIXME: remove q->n_bd */
  2514. q->n_bd = TFD_QUEUE_SIZE_MAX;
  2515. q->n_win = slots;
  2516. q->id = id;
  2517. /* slots_must be power-of-two size, otherwise
  2518. * il_get_cmd_idx is broken. */
  2519. BUG_ON(!is_power_of_2(slots));
  2520. q->low_mark = q->n_win / 4;
  2521. if (q->low_mark < 4)
  2522. q->low_mark = 4;
  2523. q->high_mark = q->n_win / 8;
  2524. if (q->high_mark < 2)
  2525. q->high_mark = 2;
  2526. q->write_ptr = q->read_ptr = 0;
  2527. return 0;
  2528. }
  2529. /**
  2530. * il_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
  2531. */
  2532. static int
  2533. il_tx_queue_alloc(struct il_priv *il, struct il_tx_queue *txq, u32 id)
  2534. {
  2535. struct device *dev = &il->pci_dev->dev;
  2536. size_t tfd_sz = il->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX;
  2537. /* Driver ilate data, only for Tx (not command) queues,
  2538. * not shared with device. */
  2539. if (id != il->cmd_queue) {
  2540. txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(struct skb *),
  2541. GFP_KERNEL);
  2542. if (!txq->skbs) {
  2543. IL_ERR("Fail to alloc skbs\n");
  2544. goto error;
  2545. }
  2546. } else
  2547. txq->skbs = NULL;
  2548. /* Circular buffer of transmit frame descriptors (TFDs),
  2549. * shared with device */
  2550. txq->tfds =
  2551. dma_alloc_coherent(dev, tfd_sz, &txq->q.dma_addr, GFP_KERNEL);
  2552. if (!txq->tfds)
  2553. goto error;
  2554. txq->q.id = id;
  2555. return 0;
  2556. error:
  2557. kfree(txq->skbs);
  2558. txq->skbs = NULL;
  2559. return -ENOMEM;
  2560. }
  2561. /**
  2562. * il_tx_queue_init - Allocate and initialize one tx/cmd queue
  2563. */
  2564. int
  2565. il_tx_queue_init(struct il_priv *il, u32 txq_id)
  2566. {
  2567. int i, len, ret;
  2568. int slots, actual_slots;
  2569. struct il_tx_queue *txq = &il->txq[txq_id];
  2570. /*
  2571. * Alloc buffer array for commands (Tx or other types of commands).
  2572. * For the command queue (#4/#9), allocate command space + one big
  2573. * command for scan, since scan command is very huge; the system will
  2574. * not have two scans at the same time, so only one is needed.
  2575. * For normal Tx queues (all other queues), no super-size command
  2576. * space is needed.
  2577. */
  2578. if (txq_id == il->cmd_queue) {
  2579. slots = TFD_CMD_SLOTS;
  2580. actual_slots = slots + 1;
  2581. } else {
  2582. slots = TFD_TX_CMD_SLOTS;
  2583. actual_slots = slots;
  2584. }
  2585. txq->meta =
  2586. kzalloc(sizeof(struct il_cmd_meta) * actual_slots, GFP_KERNEL);
  2587. txq->cmd =
  2588. kzalloc(sizeof(struct il_device_cmd *) * actual_slots, GFP_KERNEL);
  2589. if (!txq->meta || !txq->cmd)
  2590. goto out_free_arrays;
  2591. len = sizeof(struct il_device_cmd);
  2592. for (i = 0; i < actual_slots; i++) {
  2593. /* only happens for cmd queue */
  2594. if (i == slots)
  2595. len = IL_MAX_CMD_SIZE;
  2596. txq->cmd[i] = kmalloc(len, GFP_KERNEL);
  2597. if (!txq->cmd[i])
  2598. goto err;
  2599. }
  2600. /* Alloc driver data array and TFD circular buffer */
  2601. ret = il_tx_queue_alloc(il, txq, txq_id);
  2602. if (ret)
  2603. goto err;
  2604. txq->need_update = 0;
  2605. /*
  2606. * For the default queues 0-3, set up the swq_id
  2607. * already -- all others need to get one later
  2608. * (if they need one at all).
  2609. */
  2610. if (txq_id < 4)
  2611. il_set_swq_id(txq, txq_id, txq_id);
  2612. /* Initialize queue's high/low-water marks, and head/tail idxes */
  2613. il_queue_init(il, &txq->q, slots, txq_id);
  2614. /* Tell device where to find queue */
  2615. il->ops->txq_init(il, txq);
  2616. return 0;
  2617. err:
  2618. for (i = 0; i < actual_slots; i++)
  2619. kfree(txq->cmd[i]);
  2620. out_free_arrays:
  2621. kfree(txq->meta);
  2622. kfree(txq->cmd);
  2623. return -ENOMEM;
  2624. }
  2625. EXPORT_SYMBOL(il_tx_queue_init);
  2626. void
  2627. il_tx_queue_reset(struct il_priv *il, u32 txq_id)
  2628. {
  2629. int slots, actual_slots;
  2630. struct il_tx_queue *txq = &il->txq[txq_id];
  2631. if (txq_id == il->cmd_queue) {
  2632. slots = TFD_CMD_SLOTS;
  2633. actual_slots = TFD_CMD_SLOTS + 1;
  2634. } else {
  2635. slots = TFD_TX_CMD_SLOTS;
  2636. actual_slots = TFD_TX_CMD_SLOTS;
  2637. }
  2638. memset(txq->meta, 0, sizeof(struct il_cmd_meta) * actual_slots);
  2639. txq->need_update = 0;
  2640. /* Initialize queue's high/low-water marks, and head/tail idxes */
  2641. il_queue_init(il, &txq->q, slots, txq_id);
  2642. /* Tell device where to find queue */
  2643. il->ops->txq_init(il, txq);
  2644. }
  2645. EXPORT_SYMBOL(il_tx_queue_reset);
  2646. /*************** HOST COMMAND QUEUE FUNCTIONS *****/
  2647. /**
  2648. * il_enqueue_hcmd - enqueue a uCode command
  2649. * @il: device ilate data point
  2650. * @cmd: a point to the ucode command structure
  2651. *
  2652. * The function returns < 0 values to indicate the operation is
  2653. * failed. On success, it turns the idx (> 0) of command in the
  2654. * command queue.
  2655. */
  2656. int
  2657. il_enqueue_hcmd(struct il_priv *il, struct il_host_cmd *cmd)
  2658. {
  2659. struct il_tx_queue *txq = &il->txq[il->cmd_queue];
  2660. struct il_queue *q = &txq->q;
  2661. struct il_device_cmd *out_cmd;
  2662. struct il_cmd_meta *out_meta;
  2663. dma_addr_t phys_addr;
  2664. unsigned long flags;
  2665. int len;
  2666. u32 idx;
  2667. u16 fix_size;
  2668. cmd->len = il->ops->get_hcmd_size(cmd->id, cmd->len);
  2669. fix_size = (u16) (cmd->len + sizeof(out_cmd->hdr));
  2670. /* If any of the command structures end up being larger than
  2671. * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
  2672. * we will need to increase the size of the TFD entries
  2673. * Also, check to see if command buffer should not exceed the size
  2674. * of device_cmd and max_cmd_size. */
  2675. BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
  2676. !(cmd->flags & CMD_SIZE_HUGE));
  2677. BUG_ON(fix_size > IL_MAX_CMD_SIZE);
  2678. if (il_is_rfkill(il) || il_is_ctkill(il)) {
  2679. IL_WARN("Not sending command - %s KILL\n",
  2680. il_is_rfkill(il) ? "RF" : "CT");
  2681. return -EIO;
  2682. }
  2683. spin_lock_irqsave(&il->hcmd_lock, flags);
  2684. if (il_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
  2685. spin_unlock_irqrestore(&il->hcmd_lock, flags);
  2686. IL_ERR("Restarting adapter due to command queue full\n");
  2687. queue_work(il->workqueue, &il->restart);
  2688. return -ENOSPC;
  2689. }
  2690. idx = il_get_cmd_idx(q, q->write_ptr, cmd->flags & CMD_SIZE_HUGE);
  2691. out_cmd = txq->cmd[idx];
  2692. out_meta = &txq->meta[idx];
  2693. if (WARN_ON(out_meta->flags & CMD_MAPPED)) {
  2694. spin_unlock_irqrestore(&il->hcmd_lock, flags);
  2695. return -ENOSPC;
  2696. }
  2697. memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
  2698. out_meta->flags = cmd->flags | CMD_MAPPED;
  2699. if (cmd->flags & CMD_WANT_SKB)
  2700. out_meta->source = cmd;
  2701. if (cmd->flags & CMD_ASYNC)
  2702. out_meta->callback = cmd->callback;
  2703. out_cmd->hdr.cmd = cmd->id;
  2704. memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
  2705. /* At this point, the out_cmd now has all of the incoming cmd
  2706. * information */
  2707. out_cmd->hdr.flags = 0;
  2708. out_cmd->hdr.sequence =
  2709. cpu_to_le16(QUEUE_TO_SEQ(il->cmd_queue) | IDX_TO_SEQ(q->write_ptr));
  2710. if (cmd->flags & CMD_SIZE_HUGE)
  2711. out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
  2712. len = sizeof(struct il_device_cmd);
  2713. if (idx == TFD_CMD_SLOTS)
  2714. len = IL_MAX_CMD_SIZE;
  2715. #ifdef CONFIG_IWLEGACY_DEBUG
  2716. switch (out_cmd->hdr.cmd) {
  2717. case C_TX_LINK_QUALITY_CMD:
  2718. case C_SENSITIVITY:
  2719. D_HC_DUMP("Sending command %s (#%x), seq: 0x%04X, "
  2720. "%d bytes at %d[%d]:%d\n",
  2721. il_get_cmd_string(out_cmd->hdr.cmd), out_cmd->hdr.cmd,
  2722. le16_to_cpu(out_cmd->hdr.sequence), fix_size,
  2723. q->write_ptr, idx, il->cmd_queue);
  2724. break;
  2725. default:
  2726. D_HC("Sending command %s (#%x), seq: 0x%04X, "
  2727. "%d bytes at %d[%d]:%d\n",
  2728. il_get_cmd_string(out_cmd->hdr.cmd), out_cmd->hdr.cmd,
  2729. le16_to_cpu(out_cmd->hdr.sequence), fix_size, q->write_ptr,
  2730. idx, il->cmd_queue);
  2731. }
  2732. #endif
  2733. phys_addr =
  2734. pci_map_single(il->pci_dev, &out_cmd->hdr, fix_size,
  2735. PCI_DMA_BIDIRECTIONAL);
  2736. if (unlikely(pci_dma_mapping_error(il->pci_dev, phys_addr))) {
  2737. idx = -ENOMEM;
  2738. goto out;
  2739. }
  2740. dma_unmap_addr_set(out_meta, mapping, phys_addr);
  2741. dma_unmap_len_set(out_meta, len, fix_size);
  2742. txq->need_update = 1;
  2743. if (il->ops->txq_update_byte_cnt_tbl)
  2744. /* Set up entry in queue's byte count circular buffer */
  2745. il->ops->txq_update_byte_cnt_tbl(il, txq, 0);
  2746. il->ops->txq_attach_buf_to_tfd(il, txq, phys_addr, fix_size, 1,
  2747. U32_PAD(cmd->len));
  2748. /* Increment and update queue's write idx */
  2749. q->write_ptr = il_queue_inc_wrap(q->write_ptr, q->n_bd);
  2750. il_txq_update_write_ptr(il, txq);
  2751. out:
  2752. spin_unlock_irqrestore(&il->hcmd_lock, flags);
  2753. return idx;
  2754. }
  2755. /**
  2756. * il_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
  2757. *
  2758. * When FW advances 'R' idx, all entries between old and new 'R' idx
  2759. * need to be reclaimed. As result, some free space forms. If there is
  2760. * enough free space (> low mark), wake the stack that feeds us.
  2761. */
  2762. static void
  2763. il_hcmd_queue_reclaim(struct il_priv *il, int txq_id, int idx, int cmd_idx)
  2764. {
  2765. struct il_tx_queue *txq = &il->txq[txq_id];
  2766. struct il_queue *q = &txq->q;
  2767. int nfreed = 0;
  2768. if (idx >= q->n_bd || il_queue_used(q, idx) == 0) {
  2769. IL_ERR("Read idx for DMA queue txq id (%d), idx %d, "
  2770. "is out of range [0-%d] %d %d.\n", txq_id, idx, q->n_bd,
  2771. q->write_ptr, q->read_ptr);
  2772. return;
  2773. }
  2774. for (idx = il_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
  2775. q->read_ptr = il_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  2776. if (nfreed++ > 0) {
  2777. IL_ERR("HCMD skipped: idx (%d) %d %d\n", idx,
  2778. q->write_ptr, q->read_ptr);
  2779. queue_work(il->workqueue, &il->restart);
  2780. }
  2781. }
  2782. }
  2783. /**
  2784. * il_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
  2785. * @rxb: Rx buffer to reclaim
  2786. *
  2787. * If an Rx buffer has an async callback associated with it the callback
  2788. * will be executed. The attached skb (if present) will only be freed
  2789. * if the callback returns 1
  2790. */
  2791. void
  2792. il_tx_cmd_complete(struct il_priv *il, struct il_rx_buf *rxb)
  2793. {
  2794. struct il_rx_pkt *pkt = rxb_addr(rxb);
  2795. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  2796. int txq_id = SEQ_TO_QUEUE(sequence);
  2797. int idx = SEQ_TO_IDX(sequence);
  2798. int cmd_idx;
  2799. bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
  2800. struct il_device_cmd *cmd;
  2801. struct il_cmd_meta *meta;
  2802. struct il_tx_queue *txq = &il->txq[il->cmd_queue];
  2803. unsigned long flags;
  2804. /* If a Tx command is being handled and it isn't in the actual
  2805. * command queue then there a command routing bug has been introduced
  2806. * in the queue management code. */
  2807. if (WARN
  2808. (txq_id != il->cmd_queue,
  2809. "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
  2810. txq_id, il->cmd_queue, sequence, il->txq[il->cmd_queue].q.read_ptr,
  2811. il->txq[il->cmd_queue].q.write_ptr)) {
  2812. il_print_hex_error(il, pkt, 32);
  2813. return;
  2814. }
  2815. cmd_idx = il_get_cmd_idx(&txq->q, idx, huge);
  2816. cmd = txq->cmd[cmd_idx];
  2817. meta = &txq->meta[cmd_idx];
  2818. txq->time_stamp = jiffies;
  2819. pci_unmap_single(il->pci_dev, dma_unmap_addr(meta, mapping),
  2820. dma_unmap_len(meta, len), PCI_DMA_BIDIRECTIONAL);
  2821. /* Input error checking is done when commands are added to queue. */
  2822. if (meta->flags & CMD_WANT_SKB) {
  2823. meta->source->reply_page = (unsigned long)rxb_addr(rxb);
  2824. rxb->page = NULL;
  2825. } else if (meta->callback)
  2826. meta->callback(il, cmd, pkt);
  2827. spin_lock_irqsave(&il->hcmd_lock, flags);
  2828. il_hcmd_queue_reclaim(il, txq_id, idx, cmd_idx);
  2829. if (!(meta->flags & CMD_ASYNC)) {
  2830. clear_bit(S_HCMD_ACTIVE, &il->status);
  2831. D_INFO("Clearing HCMD_ACTIVE for command %s\n",
  2832. il_get_cmd_string(cmd->hdr.cmd));
  2833. wake_up(&il->wait_command_queue);
  2834. }
  2835. /* Mark as unmapped */
  2836. meta->flags = 0;
  2837. spin_unlock_irqrestore(&il->hcmd_lock, flags);
  2838. }
  2839. EXPORT_SYMBOL(il_tx_cmd_complete);
  2840. MODULE_DESCRIPTION("iwl-legacy: common functions for 3945 and 4965");
  2841. MODULE_VERSION(IWLWIFI_VERSION);
  2842. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  2843. MODULE_LICENSE("GPL");
  2844. /*
  2845. * set bt_coex_active to true, uCode will do kill/defer
  2846. * every time the priority line is asserted (BT is sending signals on the
  2847. * priority line in the PCIx).
  2848. * set bt_coex_active to false, uCode will ignore the BT activity and
  2849. * perform the normal operation
  2850. *
  2851. * User might experience transmit issue on some platform due to WiFi/BT
  2852. * co-exist problem. The possible behaviors are:
  2853. * Able to scan and finding all the available AP
  2854. * Not able to associate with any AP
  2855. * On those platforms, WiFi communication can be restored by set
  2856. * "bt_coex_active" module parameter to "false"
  2857. *
  2858. * default: bt_coex_active = true (BT_COEX_ENABLE)
  2859. */
  2860. static bool bt_coex_active = true;
  2861. module_param(bt_coex_active, bool, S_IRUGO);
  2862. MODULE_PARM_DESC(bt_coex_active, "enable wifi/bluetooth co-exist");
  2863. u32 il_debug_level;
  2864. EXPORT_SYMBOL(il_debug_level);
  2865. const u8 il_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  2866. EXPORT_SYMBOL(il_bcast_addr);
  2867. #define MAX_BIT_RATE_40_MHZ 150 /* Mbps */
  2868. #define MAX_BIT_RATE_20_MHZ 72 /* Mbps */
  2869. static void
  2870. il_init_ht_hw_capab(const struct il_priv *il,
  2871. struct ieee80211_sta_ht_cap *ht_info,
  2872. enum ieee80211_band band)
  2873. {
  2874. u16 max_bit_rate = 0;
  2875. u8 rx_chains_num = il->hw_params.rx_chains_num;
  2876. u8 tx_chains_num = il->hw_params.tx_chains_num;
  2877. ht_info->cap = 0;
  2878. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  2879. ht_info->ht_supported = true;
  2880. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  2881. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  2882. if (il->hw_params.ht40_channel & BIT(band)) {
  2883. ht_info->cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
  2884. ht_info->cap |= IEEE80211_HT_CAP_SGI_40;
  2885. ht_info->mcs.rx_mask[4] = 0x01;
  2886. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  2887. }
  2888. if (il->cfg->mod_params->amsdu_size_8K)
  2889. ht_info->cap |= IEEE80211_HT_CAP_MAX_AMSDU;
  2890. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  2891. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  2892. ht_info->mcs.rx_mask[0] = 0xFF;
  2893. if (rx_chains_num >= 2)
  2894. ht_info->mcs.rx_mask[1] = 0xFF;
  2895. if (rx_chains_num >= 3)
  2896. ht_info->mcs.rx_mask[2] = 0xFF;
  2897. /* Highest supported Rx data rate */
  2898. max_bit_rate *= rx_chains_num;
  2899. WARN_ON(max_bit_rate & ~IEEE80211_HT_MCS_RX_HIGHEST_MASK);
  2900. ht_info->mcs.rx_highest = cpu_to_le16(max_bit_rate);
  2901. /* Tx MCS capabilities */
  2902. ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  2903. if (tx_chains_num != rx_chains_num) {
  2904. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  2905. ht_info->mcs.tx_params |=
  2906. ((tx_chains_num -
  2907. 1) << IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  2908. }
  2909. }
  2910. /**
  2911. * il_init_geos - Initialize mac80211's geo/channel info based from eeprom
  2912. */
  2913. int
  2914. il_init_geos(struct il_priv *il)
  2915. {
  2916. struct il_channel_info *ch;
  2917. struct ieee80211_supported_band *sband;
  2918. struct ieee80211_channel *channels;
  2919. struct ieee80211_channel *geo_ch;
  2920. struct ieee80211_rate *rates;
  2921. int i = 0;
  2922. s8 max_tx_power = 0;
  2923. if (il->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  2924. il->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  2925. D_INFO("Geography modes already initialized.\n");
  2926. set_bit(S_GEO_CONFIGURED, &il->status);
  2927. return 0;
  2928. }
  2929. channels =
  2930. kzalloc(sizeof(struct ieee80211_channel) * il->channel_count,
  2931. GFP_KERNEL);
  2932. if (!channels)
  2933. return -ENOMEM;
  2934. rates =
  2935. kzalloc((sizeof(struct ieee80211_rate) * RATE_COUNT_LEGACY),
  2936. GFP_KERNEL);
  2937. if (!rates) {
  2938. kfree(channels);
  2939. return -ENOMEM;
  2940. }
  2941. /* 5.2GHz channels start after the 2.4GHz channels */
  2942. sband = &il->bands[IEEE80211_BAND_5GHZ];
  2943. sband->channels = &channels[ARRAY_SIZE(il_eeprom_band_1)];
  2944. /* just OFDM */
  2945. sband->bitrates = &rates[IL_FIRST_OFDM_RATE];
  2946. sband->n_bitrates = RATE_COUNT_LEGACY - IL_FIRST_OFDM_RATE;
  2947. if (il->cfg->sku & IL_SKU_N)
  2948. il_init_ht_hw_capab(il, &sband->ht_cap, IEEE80211_BAND_5GHZ);
  2949. sband = &il->bands[IEEE80211_BAND_2GHZ];
  2950. sband->channels = channels;
  2951. /* OFDM & CCK */
  2952. sband->bitrates = rates;
  2953. sband->n_bitrates = RATE_COUNT_LEGACY;
  2954. if (il->cfg->sku & IL_SKU_N)
  2955. il_init_ht_hw_capab(il, &sband->ht_cap, IEEE80211_BAND_2GHZ);
  2956. il->ieee_channels = channels;
  2957. il->ieee_rates = rates;
  2958. for (i = 0; i < il->channel_count; i++) {
  2959. ch = &il->channel_info[i];
  2960. if (!il_is_channel_valid(ch))
  2961. continue;
  2962. sband = &il->bands[ch->band];
  2963. geo_ch = &sband->channels[sband->n_channels++];
  2964. geo_ch->center_freq =
  2965. ieee80211_channel_to_frequency(ch->channel, ch->band);
  2966. geo_ch->max_power = ch->max_power_avg;
  2967. geo_ch->max_antenna_gain = 0xff;
  2968. geo_ch->hw_value = ch->channel;
  2969. if (il_is_channel_valid(ch)) {
  2970. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  2971. geo_ch->flags |= IEEE80211_CHAN_NO_IR;
  2972. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  2973. geo_ch->flags |= IEEE80211_CHAN_NO_IR;
  2974. if (ch->flags & EEPROM_CHANNEL_RADAR)
  2975. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  2976. geo_ch->flags |= ch->ht40_extension_channel;
  2977. if (ch->max_power_avg > max_tx_power)
  2978. max_tx_power = ch->max_power_avg;
  2979. } else {
  2980. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  2981. }
  2982. D_INFO("Channel %d Freq=%d[%sGHz] %s flag=0x%X\n", ch->channel,
  2983. geo_ch->center_freq,
  2984. il_is_channel_a_band(ch) ? "5.2" : "2.4",
  2985. geo_ch->
  2986. flags & IEEE80211_CHAN_DISABLED ? "restricted" : "valid",
  2987. geo_ch->flags);
  2988. }
  2989. il->tx_power_device_lmt = max_tx_power;
  2990. il->tx_power_user_lmt = max_tx_power;
  2991. il->tx_power_next = max_tx_power;
  2992. if (il->bands[IEEE80211_BAND_5GHZ].n_channels == 0 &&
  2993. (il->cfg->sku & IL_SKU_A)) {
  2994. IL_INFO("Incorrectly detected BG card as ABG. "
  2995. "Please send your PCI ID 0x%04X:0x%04X to maintainer.\n",
  2996. il->pci_dev->device, il->pci_dev->subsystem_device);
  2997. il->cfg->sku &= ~IL_SKU_A;
  2998. }
  2999. IL_INFO("Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  3000. il->bands[IEEE80211_BAND_2GHZ].n_channels,
  3001. il->bands[IEEE80211_BAND_5GHZ].n_channels);
  3002. set_bit(S_GEO_CONFIGURED, &il->status);
  3003. return 0;
  3004. }
  3005. EXPORT_SYMBOL(il_init_geos);
  3006. /*
  3007. * il_free_geos - undo allocations in il_init_geos
  3008. */
  3009. void
  3010. il_free_geos(struct il_priv *il)
  3011. {
  3012. kfree(il->ieee_channels);
  3013. kfree(il->ieee_rates);
  3014. clear_bit(S_GEO_CONFIGURED, &il->status);
  3015. }
  3016. EXPORT_SYMBOL(il_free_geos);
  3017. static bool
  3018. il_is_channel_extension(struct il_priv *il, enum ieee80211_band band,
  3019. u16 channel, u8 extension_chan_offset)
  3020. {
  3021. const struct il_channel_info *ch_info;
  3022. ch_info = il_get_channel_info(il, band, channel);
  3023. if (!il_is_channel_valid(ch_info))
  3024. return false;
  3025. if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_ABOVE)
  3026. return !(ch_info->
  3027. ht40_extension_channel & IEEE80211_CHAN_NO_HT40PLUS);
  3028. else if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_BELOW)
  3029. return !(ch_info->
  3030. ht40_extension_channel & IEEE80211_CHAN_NO_HT40MINUS);
  3031. return false;
  3032. }
  3033. bool
  3034. il_is_ht40_tx_allowed(struct il_priv *il, struct ieee80211_sta_ht_cap *ht_cap)
  3035. {
  3036. if (!il->ht.enabled || !il->ht.is_40mhz)
  3037. return false;
  3038. /*
  3039. * We do not check for IEEE80211_HT_CAP_SUP_WIDTH_20_40
  3040. * the bit will not set if it is pure 40MHz case
  3041. */
  3042. if (ht_cap && !ht_cap->ht_supported)
  3043. return false;
  3044. #ifdef CONFIG_IWLEGACY_DEBUGFS
  3045. if (il->disable_ht40)
  3046. return false;
  3047. #endif
  3048. return il_is_channel_extension(il, il->band,
  3049. le16_to_cpu(il->staging.channel),
  3050. il->ht.extension_chan_offset);
  3051. }
  3052. EXPORT_SYMBOL(il_is_ht40_tx_allowed);
  3053. static u16
  3054. il_adjust_beacon_interval(u16 beacon_val, u16 max_beacon_val)
  3055. {
  3056. u16 new_val;
  3057. u16 beacon_factor;
  3058. /*
  3059. * If mac80211 hasn't given us a beacon interval, program
  3060. * the default into the device.
  3061. */
  3062. if (!beacon_val)
  3063. return DEFAULT_BEACON_INTERVAL;
  3064. /*
  3065. * If the beacon interval we obtained from the peer
  3066. * is too large, we'll have to wake up more often
  3067. * (and in IBSS case, we'll beacon too much)
  3068. *
  3069. * For example, if max_beacon_val is 4096, and the
  3070. * requested beacon interval is 7000, we'll have to
  3071. * use 3500 to be able to wake up on the beacons.
  3072. *
  3073. * This could badly influence beacon detection stats.
  3074. */
  3075. beacon_factor = (beacon_val + max_beacon_val) / max_beacon_val;
  3076. new_val = beacon_val / beacon_factor;
  3077. if (!new_val)
  3078. new_val = max_beacon_val;
  3079. return new_val;
  3080. }
  3081. int
  3082. il_send_rxon_timing(struct il_priv *il)
  3083. {
  3084. u64 tsf;
  3085. s32 interval_tm, rem;
  3086. struct ieee80211_conf *conf = NULL;
  3087. u16 beacon_int;
  3088. struct ieee80211_vif *vif = il->vif;
  3089. conf = &il->hw->conf;
  3090. lockdep_assert_held(&il->mutex);
  3091. memset(&il->timing, 0, sizeof(struct il_rxon_time_cmd));
  3092. il->timing.timestamp = cpu_to_le64(il->timestamp);
  3093. il->timing.listen_interval = cpu_to_le16(conf->listen_interval);
  3094. beacon_int = vif ? vif->bss_conf.beacon_int : 0;
  3095. /*
  3096. * TODO: For IBSS we need to get atim_win from mac80211,
  3097. * for now just always use 0
  3098. */
  3099. il->timing.atim_win = 0;
  3100. beacon_int =
  3101. il_adjust_beacon_interval(beacon_int,
  3102. il->hw_params.max_beacon_itrvl *
  3103. TIME_UNIT);
  3104. il->timing.beacon_interval = cpu_to_le16(beacon_int);
  3105. tsf = il->timestamp; /* tsf is modifed by do_div: copy it */
  3106. interval_tm = beacon_int * TIME_UNIT;
  3107. rem = do_div(tsf, interval_tm);
  3108. il->timing.beacon_init_val = cpu_to_le32(interval_tm - rem);
  3109. il->timing.dtim_period = vif ? (vif->bss_conf.dtim_period ? : 1) : 1;
  3110. D_ASSOC("beacon interval %d beacon timer %d beacon tim %d\n",
  3111. le16_to_cpu(il->timing.beacon_interval),
  3112. le32_to_cpu(il->timing.beacon_init_val),
  3113. le16_to_cpu(il->timing.atim_win));
  3114. return il_send_cmd_pdu(il, C_RXON_TIMING, sizeof(il->timing),
  3115. &il->timing);
  3116. }
  3117. EXPORT_SYMBOL(il_send_rxon_timing);
  3118. void
  3119. il_set_rxon_hwcrypto(struct il_priv *il, int hw_decrypt)
  3120. {
  3121. struct il_rxon_cmd *rxon = &il->staging;
  3122. if (hw_decrypt)
  3123. rxon->filter_flags &= ~RXON_FILTER_DIS_DECRYPT_MSK;
  3124. else
  3125. rxon->filter_flags |= RXON_FILTER_DIS_DECRYPT_MSK;
  3126. }
  3127. EXPORT_SYMBOL(il_set_rxon_hwcrypto);
  3128. /* validate RXON structure is valid */
  3129. int
  3130. il_check_rxon_cmd(struct il_priv *il)
  3131. {
  3132. struct il_rxon_cmd *rxon = &il->staging;
  3133. bool error = false;
  3134. if (rxon->flags & RXON_FLG_BAND_24G_MSK) {
  3135. if (rxon->flags & RXON_FLG_TGJ_NARROW_BAND_MSK) {
  3136. IL_WARN("check 2.4G: wrong narrow\n");
  3137. error = true;
  3138. }
  3139. if (rxon->flags & RXON_FLG_RADAR_DETECT_MSK) {
  3140. IL_WARN("check 2.4G: wrong radar\n");
  3141. error = true;
  3142. }
  3143. } else {
  3144. if (!(rxon->flags & RXON_FLG_SHORT_SLOT_MSK)) {
  3145. IL_WARN("check 5.2G: not short slot!\n");
  3146. error = true;
  3147. }
  3148. if (rxon->flags & RXON_FLG_CCK_MSK) {
  3149. IL_WARN("check 5.2G: CCK!\n");
  3150. error = true;
  3151. }
  3152. }
  3153. if ((rxon->node_addr[0] | rxon->bssid_addr[0]) & 0x1) {
  3154. IL_WARN("mac/bssid mcast!\n");
  3155. error = true;
  3156. }
  3157. /* make sure basic rates 6Mbps and 1Mbps are supported */
  3158. if ((rxon->ofdm_basic_rates & RATE_6M_MASK) == 0 &&
  3159. (rxon->cck_basic_rates & RATE_1M_MASK) == 0) {
  3160. IL_WARN("neither 1 nor 6 are basic\n");
  3161. error = true;
  3162. }
  3163. if (le16_to_cpu(rxon->assoc_id) > 2007) {
  3164. IL_WARN("aid > 2007\n");
  3165. error = true;
  3166. }
  3167. if ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK)) ==
  3168. (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK)) {
  3169. IL_WARN("CCK and short slot\n");
  3170. error = true;
  3171. }
  3172. if ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK)) ==
  3173. (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK)) {
  3174. IL_WARN("CCK and auto detect");
  3175. error = true;
  3176. }
  3177. if ((rxon->
  3178. flags & (RXON_FLG_AUTO_DETECT_MSK | RXON_FLG_TGG_PROTECT_MSK)) ==
  3179. RXON_FLG_TGG_PROTECT_MSK) {
  3180. IL_WARN("TGg but no auto-detect\n");
  3181. error = true;
  3182. }
  3183. if (error)
  3184. IL_WARN("Tuning to channel %d\n", le16_to_cpu(rxon->channel));
  3185. if (error) {
  3186. IL_ERR("Invalid RXON\n");
  3187. return -EINVAL;
  3188. }
  3189. return 0;
  3190. }
  3191. EXPORT_SYMBOL(il_check_rxon_cmd);
  3192. /**
  3193. * il_full_rxon_required - check if full RXON (vs RXON_ASSOC) cmd is needed
  3194. * @il: staging_rxon is compared to active_rxon
  3195. *
  3196. * If the RXON structure is changing enough to require a new tune,
  3197. * or is clearing the RXON_FILTER_ASSOC_MSK, then return 1 to indicate that
  3198. * a new tune (full RXON command, rather than RXON_ASSOC cmd) is required.
  3199. */
  3200. int
  3201. il_full_rxon_required(struct il_priv *il)
  3202. {
  3203. const struct il_rxon_cmd *staging = &il->staging;
  3204. const struct il_rxon_cmd *active = &il->active;
  3205. #define CHK(cond) \
  3206. if ((cond)) { \
  3207. D_INFO("need full RXON - " #cond "\n"); \
  3208. return 1; \
  3209. }
  3210. #define CHK_NEQ(c1, c2) \
  3211. if ((c1) != (c2)) { \
  3212. D_INFO("need full RXON - " \
  3213. #c1 " != " #c2 " - %d != %d\n", \
  3214. (c1), (c2)); \
  3215. return 1; \
  3216. }
  3217. /* These items are only settable from the full RXON command */
  3218. CHK(!il_is_associated(il));
  3219. CHK(!ether_addr_equal_64bits(staging->bssid_addr, active->bssid_addr));
  3220. CHK(!ether_addr_equal_64bits(staging->node_addr, active->node_addr));
  3221. CHK(!ether_addr_equal_64bits(staging->wlap_bssid_addr,
  3222. active->wlap_bssid_addr));
  3223. CHK_NEQ(staging->dev_type, active->dev_type);
  3224. CHK_NEQ(staging->channel, active->channel);
  3225. CHK_NEQ(staging->air_propagation, active->air_propagation);
  3226. CHK_NEQ(staging->ofdm_ht_single_stream_basic_rates,
  3227. active->ofdm_ht_single_stream_basic_rates);
  3228. CHK_NEQ(staging->ofdm_ht_dual_stream_basic_rates,
  3229. active->ofdm_ht_dual_stream_basic_rates);
  3230. CHK_NEQ(staging->assoc_id, active->assoc_id);
  3231. /* flags, filter_flags, ofdm_basic_rates, and cck_basic_rates can
  3232. * be updated with the RXON_ASSOC command -- however only some
  3233. * flag transitions are allowed using RXON_ASSOC */
  3234. /* Check if we are not switching bands */
  3235. CHK_NEQ(staging->flags & RXON_FLG_BAND_24G_MSK,
  3236. active->flags & RXON_FLG_BAND_24G_MSK);
  3237. /* Check if we are switching association toggle */
  3238. CHK_NEQ(staging->filter_flags & RXON_FILTER_ASSOC_MSK,
  3239. active->filter_flags & RXON_FILTER_ASSOC_MSK);
  3240. #undef CHK
  3241. #undef CHK_NEQ
  3242. return 0;
  3243. }
  3244. EXPORT_SYMBOL(il_full_rxon_required);
  3245. u8
  3246. il_get_lowest_plcp(struct il_priv *il)
  3247. {
  3248. /*
  3249. * Assign the lowest rate -- should really get this from
  3250. * the beacon skb from mac80211.
  3251. */
  3252. if (il->staging.flags & RXON_FLG_BAND_24G_MSK)
  3253. return RATE_1M_PLCP;
  3254. else
  3255. return RATE_6M_PLCP;
  3256. }
  3257. EXPORT_SYMBOL(il_get_lowest_plcp);
  3258. static void
  3259. _il_set_rxon_ht(struct il_priv *il, struct il_ht_config *ht_conf)
  3260. {
  3261. struct il_rxon_cmd *rxon = &il->staging;
  3262. if (!il->ht.enabled) {
  3263. rxon->flags &=
  3264. ~(RXON_FLG_CHANNEL_MODE_MSK |
  3265. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK | RXON_FLG_HT40_PROT_MSK
  3266. | RXON_FLG_HT_PROT_MSK);
  3267. return;
  3268. }
  3269. rxon->flags |=
  3270. cpu_to_le32(il->ht.protection << RXON_FLG_HT_OPERATING_MODE_POS);
  3271. /* Set up channel bandwidth:
  3272. * 20 MHz only, 20/40 mixed or pure 40 if ht40 ok */
  3273. /* clear the HT channel mode before set the mode */
  3274. rxon->flags &=
  3275. ~(RXON_FLG_CHANNEL_MODE_MSK | RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  3276. if (il_is_ht40_tx_allowed(il, NULL)) {
  3277. /* pure ht40 */
  3278. if (il->ht.protection == IEEE80211_HT_OP_MODE_PROTECTION_20MHZ) {
  3279. rxon->flags |= RXON_FLG_CHANNEL_MODE_PURE_40;
  3280. /* Note: control channel is opposite of extension channel */
  3281. switch (il->ht.extension_chan_offset) {
  3282. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  3283. rxon->flags &=
  3284. ~RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  3285. break;
  3286. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  3287. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  3288. break;
  3289. }
  3290. } else {
  3291. /* Note: control channel is opposite of extension channel */
  3292. switch (il->ht.extension_chan_offset) {
  3293. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  3294. rxon->flags &=
  3295. ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  3296. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
  3297. break;
  3298. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  3299. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  3300. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
  3301. break;
  3302. case IEEE80211_HT_PARAM_CHA_SEC_NONE:
  3303. default:
  3304. /* channel location only valid if in Mixed mode */
  3305. IL_ERR("invalid extension channel offset\n");
  3306. break;
  3307. }
  3308. }
  3309. } else {
  3310. rxon->flags |= RXON_FLG_CHANNEL_MODE_LEGACY;
  3311. }
  3312. if (il->ops->set_rxon_chain)
  3313. il->ops->set_rxon_chain(il);
  3314. D_ASSOC("rxon flags 0x%X operation mode :0x%X "
  3315. "extension channel offset 0x%x\n", le32_to_cpu(rxon->flags),
  3316. il->ht.protection, il->ht.extension_chan_offset);
  3317. }
  3318. void
  3319. il_set_rxon_ht(struct il_priv *il, struct il_ht_config *ht_conf)
  3320. {
  3321. _il_set_rxon_ht(il, ht_conf);
  3322. }
  3323. EXPORT_SYMBOL(il_set_rxon_ht);
  3324. /* Return valid, unused, channel for a passive scan to reset the RF */
  3325. u8
  3326. il_get_single_channel_number(struct il_priv *il, enum ieee80211_band band)
  3327. {
  3328. const struct il_channel_info *ch_info;
  3329. int i;
  3330. u8 channel = 0;
  3331. u8 min, max;
  3332. if (band == IEEE80211_BAND_5GHZ) {
  3333. min = 14;
  3334. max = il->channel_count;
  3335. } else {
  3336. min = 0;
  3337. max = 14;
  3338. }
  3339. for (i = min; i < max; i++) {
  3340. channel = il->channel_info[i].channel;
  3341. if (channel == le16_to_cpu(il->staging.channel))
  3342. continue;
  3343. ch_info = il_get_channel_info(il, band, channel);
  3344. if (il_is_channel_valid(ch_info))
  3345. break;
  3346. }
  3347. return channel;
  3348. }
  3349. EXPORT_SYMBOL(il_get_single_channel_number);
  3350. /**
  3351. * il_set_rxon_channel - Set the band and channel values in staging RXON
  3352. * @ch: requested channel as a pointer to struct ieee80211_channel
  3353. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  3354. * in the staging RXON flag structure based on the ch->band
  3355. */
  3356. int
  3357. il_set_rxon_channel(struct il_priv *il, struct ieee80211_channel *ch)
  3358. {
  3359. enum ieee80211_band band = ch->band;
  3360. u16 channel = ch->hw_value;
  3361. if (le16_to_cpu(il->staging.channel) == channel && il->band == band)
  3362. return 0;
  3363. il->staging.channel = cpu_to_le16(channel);
  3364. if (band == IEEE80211_BAND_5GHZ)
  3365. il->staging.flags &= ~RXON_FLG_BAND_24G_MSK;
  3366. else
  3367. il->staging.flags |= RXON_FLG_BAND_24G_MSK;
  3368. il->band = band;
  3369. D_INFO("Staging channel set to %d [%d]\n", channel, band);
  3370. return 0;
  3371. }
  3372. EXPORT_SYMBOL(il_set_rxon_channel);
  3373. void
  3374. il_set_flags_for_band(struct il_priv *il, enum ieee80211_band band,
  3375. struct ieee80211_vif *vif)
  3376. {
  3377. if (band == IEEE80211_BAND_5GHZ) {
  3378. il->staging.flags &=
  3379. ~(RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK |
  3380. RXON_FLG_CCK_MSK);
  3381. il->staging.flags |= RXON_FLG_SHORT_SLOT_MSK;
  3382. } else {
  3383. /* Copied from il_post_associate() */
  3384. if (vif && vif->bss_conf.use_short_slot)
  3385. il->staging.flags |= RXON_FLG_SHORT_SLOT_MSK;
  3386. else
  3387. il->staging.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  3388. il->staging.flags |= RXON_FLG_BAND_24G_MSK;
  3389. il->staging.flags |= RXON_FLG_AUTO_DETECT_MSK;
  3390. il->staging.flags &= ~RXON_FLG_CCK_MSK;
  3391. }
  3392. }
  3393. EXPORT_SYMBOL(il_set_flags_for_band);
  3394. /*
  3395. * initialize rxon structure with default values from eeprom
  3396. */
  3397. void
  3398. il_connection_init_rx_config(struct il_priv *il)
  3399. {
  3400. const struct il_channel_info *ch_info;
  3401. memset(&il->staging, 0, sizeof(il->staging));
  3402. switch (il->iw_mode) {
  3403. case NL80211_IFTYPE_UNSPECIFIED:
  3404. il->staging.dev_type = RXON_DEV_TYPE_ESS;
  3405. break;
  3406. case NL80211_IFTYPE_STATION:
  3407. il->staging.dev_type = RXON_DEV_TYPE_ESS;
  3408. il->staging.filter_flags = RXON_FILTER_ACCEPT_GRP_MSK;
  3409. break;
  3410. case NL80211_IFTYPE_ADHOC:
  3411. il->staging.dev_type = RXON_DEV_TYPE_IBSS;
  3412. il->staging.flags = RXON_FLG_SHORT_PREAMBLE_MSK;
  3413. il->staging.filter_flags =
  3414. RXON_FILTER_BCON_AWARE_MSK | RXON_FILTER_ACCEPT_GRP_MSK;
  3415. break;
  3416. default:
  3417. IL_ERR("Unsupported interface type %d\n", il->vif->type);
  3418. return;
  3419. }
  3420. #if 0
  3421. /* TODO: Figure out when short_preamble would be set and cache from
  3422. * that */
  3423. if (!hw_to_local(il->hw)->short_preamble)
  3424. il->staging.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  3425. else
  3426. il->staging.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  3427. #endif
  3428. ch_info =
  3429. il_get_channel_info(il, il->band, le16_to_cpu(il->active.channel));
  3430. if (!ch_info)
  3431. ch_info = &il->channel_info[0];
  3432. il->staging.channel = cpu_to_le16(ch_info->channel);
  3433. il->band = ch_info->band;
  3434. il_set_flags_for_band(il, il->band, il->vif);
  3435. il->staging.ofdm_basic_rates =
  3436. (IL_OFDM_RATES_MASK >> IL_FIRST_OFDM_RATE) & 0xFF;
  3437. il->staging.cck_basic_rates =
  3438. (IL_CCK_RATES_MASK >> IL_FIRST_CCK_RATE) & 0xF;
  3439. /* clear both MIX and PURE40 mode flag */
  3440. il->staging.flags &=
  3441. ~(RXON_FLG_CHANNEL_MODE_MIXED | RXON_FLG_CHANNEL_MODE_PURE_40);
  3442. if (il->vif)
  3443. memcpy(il->staging.node_addr, il->vif->addr, ETH_ALEN);
  3444. il->staging.ofdm_ht_single_stream_basic_rates = 0xff;
  3445. il->staging.ofdm_ht_dual_stream_basic_rates = 0xff;
  3446. }
  3447. EXPORT_SYMBOL(il_connection_init_rx_config);
  3448. void
  3449. il_set_rate(struct il_priv *il)
  3450. {
  3451. const struct ieee80211_supported_band *hw = NULL;
  3452. struct ieee80211_rate *rate;
  3453. int i;
  3454. hw = il_get_hw_mode(il, il->band);
  3455. if (!hw) {
  3456. IL_ERR("Failed to set rate: unable to get hw mode\n");
  3457. return;
  3458. }
  3459. il->active_rate = 0;
  3460. for (i = 0; i < hw->n_bitrates; i++) {
  3461. rate = &(hw->bitrates[i]);
  3462. if (rate->hw_value < RATE_COUNT_LEGACY)
  3463. il->active_rate |= (1 << rate->hw_value);
  3464. }
  3465. D_RATE("Set active_rate = %0x\n", il->active_rate);
  3466. il->staging.cck_basic_rates =
  3467. (IL_CCK_BASIC_RATES_MASK >> IL_FIRST_CCK_RATE) & 0xF;
  3468. il->staging.ofdm_basic_rates =
  3469. (IL_OFDM_BASIC_RATES_MASK >> IL_FIRST_OFDM_RATE) & 0xFF;
  3470. }
  3471. EXPORT_SYMBOL(il_set_rate);
  3472. void
  3473. il_chswitch_done(struct il_priv *il, bool is_success)
  3474. {
  3475. if (test_bit(S_EXIT_PENDING, &il->status))
  3476. return;
  3477. if (test_and_clear_bit(S_CHANNEL_SWITCH_PENDING, &il->status))
  3478. ieee80211_chswitch_done(il->vif, is_success);
  3479. }
  3480. EXPORT_SYMBOL(il_chswitch_done);
  3481. void
  3482. il_hdl_csa(struct il_priv *il, struct il_rx_buf *rxb)
  3483. {
  3484. struct il_rx_pkt *pkt = rxb_addr(rxb);
  3485. struct il_csa_notification *csa = &(pkt->u.csa_notif);
  3486. struct il_rxon_cmd *rxon = (void *)&il->active;
  3487. if (!test_bit(S_CHANNEL_SWITCH_PENDING, &il->status))
  3488. return;
  3489. if (!le32_to_cpu(csa->status) && csa->channel == il->switch_channel) {
  3490. rxon->channel = csa->channel;
  3491. il->staging.channel = csa->channel;
  3492. D_11H("CSA notif: channel %d\n", le16_to_cpu(csa->channel));
  3493. il_chswitch_done(il, true);
  3494. } else {
  3495. IL_ERR("CSA notif (fail) : channel %d\n",
  3496. le16_to_cpu(csa->channel));
  3497. il_chswitch_done(il, false);
  3498. }
  3499. }
  3500. EXPORT_SYMBOL(il_hdl_csa);
  3501. #ifdef CONFIG_IWLEGACY_DEBUG
  3502. void
  3503. il_print_rx_config_cmd(struct il_priv *il)
  3504. {
  3505. struct il_rxon_cmd *rxon = &il->staging;
  3506. D_RADIO("RX CONFIG:\n");
  3507. il_print_hex_dump(il, IL_DL_RADIO, (u8 *) rxon, sizeof(*rxon));
  3508. D_RADIO("u16 channel: 0x%x\n", le16_to_cpu(rxon->channel));
  3509. D_RADIO("u32 flags: 0x%08X\n", le32_to_cpu(rxon->flags));
  3510. D_RADIO("u32 filter_flags: 0x%08x\n", le32_to_cpu(rxon->filter_flags));
  3511. D_RADIO("u8 dev_type: 0x%x\n", rxon->dev_type);
  3512. D_RADIO("u8 ofdm_basic_rates: 0x%02x\n", rxon->ofdm_basic_rates);
  3513. D_RADIO("u8 cck_basic_rates: 0x%02x\n", rxon->cck_basic_rates);
  3514. D_RADIO("u8[6] node_addr: %pM\n", rxon->node_addr);
  3515. D_RADIO("u8[6] bssid_addr: %pM\n", rxon->bssid_addr);
  3516. D_RADIO("u16 assoc_id: 0x%x\n", le16_to_cpu(rxon->assoc_id));
  3517. }
  3518. EXPORT_SYMBOL(il_print_rx_config_cmd);
  3519. #endif
  3520. /**
  3521. * il_irq_handle_error - called for HW or SW error interrupt from card
  3522. */
  3523. void
  3524. il_irq_handle_error(struct il_priv *il)
  3525. {
  3526. /* Set the FW error flag -- cleared on il_down */
  3527. set_bit(S_FW_ERROR, &il->status);
  3528. /* Cancel currently queued command. */
  3529. clear_bit(S_HCMD_ACTIVE, &il->status);
  3530. IL_ERR("Loaded firmware version: %s\n", il->hw->wiphy->fw_version);
  3531. il->ops->dump_nic_error_log(il);
  3532. if (il->ops->dump_fh)
  3533. il->ops->dump_fh(il, NULL, false);
  3534. #ifdef CONFIG_IWLEGACY_DEBUG
  3535. if (il_get_debug_level(il) & IL_DL_FW_ERRORS)
  3536. il_print_rx_config_cmd(il);
  3537. #endif
  3538. wake_up(&il->wait_command_queue);
  3539. /* Keep the restart process from trying to send host
  3540. * commands by clearing the INIT status bit */
  3541. clear_bit(S_READY, &il->status);
  3542. if (!test_bit(S_EXIT_PENDING, &il->status)) {
  3543. IL_DBG(IL_DL_FW_ERRORS,
  3544. "Restarting adapter due to uCode error.\n");
  3545. if (il->cfg->mod_params->restart_fw)
  3546. queue_work(il->workqueue, &il->restart);
  3547. }
  3548. }
  3549. EXPORT_SYMBOL(il_irq_handle_error);
  3550. static int
  3551. _il_apm_stop_master(struct il_priv *il)
  3552. {
  3553. int ret = 0;
  3554. /* stop device's busmaster DMA activity */
  3555. _il_set_bit(il, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  3556. ret =
  3557. _il_poll_bit(il, CSR_RESET, CSR_RESET_REG_FLAG_MASTER_DISABLED,
  3558. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  3559. if (ret < 0)
  3560. IL_WARN("Master Disable Timed Out, 100 usec\n");
  3561. D_INFO("stop master\n");
  3562. return ret;
  3563. }
  3564. void
  3565. _il_apm_stop(struct il_priv *il)
  3566. {
  3567. lockdep_assert_held(&il->reg_lock);
  3568. D_INFO("Stop card, put in low power state\n");
  3569. /* Stop device's DMA activity */
  3570. _il_apm_stop_master(il);
  3571. /* Reset the entire device */
  3572. _il_set_bit(il, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  3573. udelay(10);
  3574. /*
  3575. * Clear "initialization complete" bit to move adapter from
  3576. * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
  3577. */
  3578. _il_clear_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  3579. }
  3580. EXPORT_SYMBOL(_il_apm_stop);
  3581. void
  3582. il_apm_stop(struct il_priv *il)
  3583. {
  3584. unsigned long flags;
  3585. spin_lock_irqsave(&il->reg_lock, flags);
  3586. _il_apm_stop(il);
  3587. spin_unlock_irqrestore(&il->reg_lock, flags);
  3588. }
  3589. EXPORT_SYMBOL(il_apm_stop);
  3590. /*
  3591. * Start up NIC's basic functionality after it has been reset
  3592. * (e.g. after platform boot, or shutdown via il_apm_stop())
  3593. * NOTE: This does not load uCode nor start the embedded processor
  3594. */
  3595. int
  3596. il_apm_init(struct il_priv *il)
  3597. {
  3598. int ret = 0;
  3599. u16 lctl;
  3600. D_INFO("Init card's basic functions\n");
  3601. /*
  3602. * Use "set_bit" below rather than "write", to preserve any hardware
  3603. * bits already set by default after reset.
  3604. */
  3605. /* Disable L0S exit timer (platform NMI Work/Around) */
  3606. il_set_bit(il, CSR_GIO_CHICKEN_BITS,
  3607. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  3608. /*
  3609. * Disable L0s without affecting L1;
  3610. * don't wait for ICH L0s (ICH bug W/A)
  3611. */
  3612. il_set_bit(il, CSR_GIO_CHICKEN_BITS,
  3613. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  3614. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  3615. il_set_bit(il, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  3616. /*
  3617. * Enable HAP INTA (interrupt from management bus) to
  3618. * wake device's PCI Express link L1a -> L0s
  3619. * NOTE: This is no-op for 3945 (non-existent bit)
  3620. */
  3621. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  3622. CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
  3623. /*
  3624. * HW bug W/A for instability in PCIe bus L0->L0S->L1 transition.
  3625. * Check if BIOS (or OS) enabled L1-ASPM on this device.
  3626. * If so (likely), disable L0S, so device moves directly L0->L1;
  3627. * costs negligible amount of power savings.
  3628. * If not (unlikely), enable L0S, so there is at least some
  3629. * power savings, even without L1.
  3630. */
  3631. if (il->cfg->set_l0s) {
  3632. pcie_capability_read_word(il->pci_dev, PCI_EXP_LNKCTL, &lctl);
  3633. if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
  3634. /* L1-ASPM enabled; disable(!) L0S */
  3635. il_set_bit(il, CSR_GIO_REG,
  3636. CSR_GIO_REG_VAL_L0S_ENABLED);
  3637. D_POWER("L1 Enabled; Disabling L0S\n");
  3638. } else {
  3639. /* L1-ASPM disabled; enable(!) L0S */
  3640. il_clear_bit(il, CSR_GIO_REG,
  3641. CSR_GIO_REG_VAL_L0S_ENABLED);
  3642. D_POWER("L1 Disabled; Enabling L0S\n");
  3643. }
  3644. }
  3645. /* Configure analog phase-lock-loop before activating to D0A */
  3646. if (il->cfg->pll_cfg_val)
  3647. il_set_bit(il, CSR_ANA_PLL_CFG,
  3648. il->cfg->pll_cfg_val);
  3649. /*
  3650. * Set "initialization complete" bit to move adapter from
  3651. * D0U* --> D0A* (powered-up active) state.
  3652. */
  3653. il_set_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  3654. /*
  3655. * Wait for clock stabilization; once stabilized, access to
  3656. * device-internal resources is supported, e.g. il_wr_prph()
  3657. * and accesses to uCode SRAM.
  3658. */
  3659. ret =
  3660. _il_poll_bit(il, CSR_GP_CNTRL,
  3661. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  3662. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  3663. if (ret < 0) {
  3664. D_INFO("Failed to init the card\n");
  3665. goto out;
  3666. }
  3667. /*
  3668. * Enable DMA and BSM (if used) clocks, wait for them to stabilize.
  3669. * BSM (Boostrap State Machine) is only in 3945 and 4965.
  3670. *
  3671. * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
  3672. * do not disable clocks. This preserves any hardware bits already
  3673. * set by default in "CLK_CTRL_REG" after reset.
  3674. */
  3675. if (il->cfg->use_bsm)
  3676. il_wr_prph(il, APMG_CLK_EN_REG,
  3677. APMG_CLK_VAL_DMA_CLK_RQT | APMG_CLK_VAL_BSM_CLK_RQT);
  3678. else
  3679. il_wr_prph(il, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  3680. udelay(20);
  3681. /* Disable L1-Active */
  3682. il_set_bits_prph(il, APMG_PCIDEV_STT_REG,
  3683. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  3684. out:
  3685. return ret;
  3686. }
  3687. EXPORT_SYMBOL(il_apm_init);
  3688. int
  3689. il_set_tx_power(struct il_priv *il, s8 tx_power, bool force)
  3690. {
  3691. int ret;
  3692. s8 prev_tx_power;
  3693. bool defer;
  3694. lockdep_assert_held(&il->mutex);
  3695. if (il->tx_power_user_lmt == tx_power && !force)
  3696. return 0;
  3697. if (!il->ops->send_tx_power)
  3698. return -EOPNOTSUPP;
  3699. /* 0 dBm mean 1 milliwatt */
  3700. if (tx_power < 0) {
  3701. IL_WARN("Requested user TXPOWER %d below 1 mW.\n", tx_power);
  3702. return -EINVAL;
  3703. }
  3704. if (tx_power > il->tx_power_device_lmt) {
  3705. IL_WARN("Requested user TXPOWER %d above upper limit %d.\n",
  3706. tx_power, il->tx_power_device_lmt);
  3707. return -EINVAL;
  3708. }
  3709. if (!il_is_ready_rf(il))
  3710. return -EIO;
  3711. /* scan complete and commit_rxon use tx_power_next value,
  3712. * it always need to be updated for newest request */
  3713. il->tx_power_next = tx_power;
  3714. /* do not set tx power when scanning or channel changing */
  3715. defer = test_bit(S_SCANNING, &il->status) ||
  3716. memcmp(&il->active, &il->staging, sizeof(il->staging));
  3717. if (defer && !force) {
  3718. D_INFO("Deferring tx power set\n");
  3719. return 0;
  3720. }
  3721. prev_tx_power = il->tx_power_user_lmt;
  3722. il->tx_power_user_lmt = tx_power;
  3723. ret = il->ops->send_tx_power(il);
  3724. /* if fail to set tx_power, restore the orig. tx power */
  3725. if (ret) {
  3726. il->tx_power_user_lmt = prev_tx_power;
  3727. il->tx_power_next = prev_tx_power;
  3728. }
  3729. return ret;
  3730. }
  3731. EXPORT_SYMBOL(il_set_tx_power);
  3732. void
  3733. il_send_bt_config(struct il_priv *il)
  3734. {
  3735. struct il_bt_cmd bt_cmd = {
  3736. .lead_time = BT_LEAD_TIME_DEF,
  3737. .max_kill = BT_MAX_KILL_DEF,
  3738. .kill_ack_mask = 0,
  3739. .kill_cts_mask = 0,
  3740. };
  3741. if (!bt_coex_active)
  3742. bt_cmd.flags = BT_COEX_DISABLE;
  3743. else
  3744. bt_cmd.flags = BT_COEX_ENABLE;
  3745. D_INFO("BT coex %s\n",
  3746. (bt_cmd.flags == BT_COEX_DISABLE) ? "disable" : "active");
  3747. if (il_send_cmd_pdu(il, C_BT_CONFIG, sizeof(struct il_bt_cmd), &bt_cmd))
  3748. IL_ERR("failed to send BT Coex Config\n");
  3749. }
  3750. EXPORT_SYMBOL(il_send_bt_config);
  3751. int
  3752. il_send_stats_request(struct il_priv *il, u8 flags, bool clear)
  3753. {
  3754. struct il_stats_cmd stats_cmd = {
  3755. .configuration_flags = clear ? IL_STATS_CONF_CLEAR_STATS : 0,
  3756. };
  3757. if (flags & CMD_ASYNC)
  3758. return il_send_cmd_pdu_async(il, C_STATS, sizeof(struct il_stats_cmd),
  3759. &stats_cmd, NULL);
  3760. else
  3761. return il_send_cmd_pdu(il, C_STATS, sizeof(struct il_stats_cmd),
  3762. &stats_cmd);
  3763. }
  3764. EXPORT_SYMBOL(il_send_stats_request);
  3765. void
  3766. il_hdl_pm_sleep(struct il_priv *il, struct il_rx_buf *rxb)
  3767. {
  3768. #ifdef CONFIG_IWLEGACY_DEBUG
  3769. struct il_rx_pkt *pkt = rxb_addr(rxb);
  3770. struct il_sleep_notification *sleep = &(pkt->u.sleep_notif);
  3771. D_RX("sleep mode: %d, src: %d\n",
  3772. sleep->pm_sleep_mode, sleep->pm_wakeup_src);
  3773. #endif
  3774. }
  3775. EXPORT_SYMBOL(il_hdl_pm_sleep);
  3776. void
  3777. il_hdl_pm_debug_stats(struct il_priv *il, struct il_rx_buf *rxb)
  3778. {
  3779. struct il_rx_pkt *pkt = rxb_addr(rxb);
  3780. u32 len = le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK;
  3781. D_RADIO("Dumping %d bytes of unhandled notification for %s:\n", len,
  3782. il_get_cmd_string(pkt->hdr.cmd));
  3783. il_print_hex_dump(il, IL_DL_RADIO, pkt->u.raw, len);
  3784. }
  3785. EXPORT_SYMBOL(il_hdl_pm_debug_stats);
  3786. void
  3787. il_hdl_error(struct il_priv *il, struct il_rx_buf *rxb)
  3788. {
  3789. struct il_rx_pkt *pkt = rxb_addr(rxb);
  3790. IL_ERR("Error Reply type 0x%08X cmd %s (0x%02X) "
  3791. "seq 0x%04X ser 0x%08X\n",
  3792. le32_to_cpu(pkt->u.err_resp.error_type),
  3793. il_get_cmd_string(pkt->u.err_resp.cmd_id),
  3794. pkt->u.err_resp.cmd_id,
  3795. le16_to_cpu(pkt->u.err_resp.bad_cmd_seq_num),
  3796. le32_to_cpu(pkt->u.err_resp.error_info));
  3797. }
  3798. EXPORT_SYMBOL(il_hdl_error);
  3799. void
  3800. il_clear_isr_stats(struct il_priv *il)
  3801. {
  3802. memset(&il->isr_stats, 0, sizeof(il->isr_stats));
  3803. }
  3804. int
  3805. il_mac_conf_tx(struct ieee80211_hw *hw, struct ieee80211_vif *vif, u16 queue,
  3806. const struct ieee80211_tx_queue_params *params)
  3807. {
  3808. struct il_priv *il = hw->priv;
  3809. unsigned long flags;
  3810. int q;
  3811. D_MAC80211("enter\n");
  3812. if (!il_is_ready_rf(il)) {
  3813. D_MAC80211("leave - RF not ready\n");
  3814. return -EIO;
  3815. }
  3816. if (queue >= AC_NUM) {
  3817. D_MAC80211("leave - queue >= AC_NUM %d\n", queue);
  3818. return 0;
  3819. }
  3820. q = AC_NUM - 1 - queue;
  3821. spin_lock_irqsave(&il->lock, flags);
  3822. il->qos_data.def_qos_parm.ac[q].cw_min =
  3823. cpu_to_le16(params->cw_min);
  3824. il->qos_data.def_qos_parm.ac[q].cw_max =
  3825. cpu_to_le16(params->cw_max);
  3826. il->qos_data.def_qos_parm.ac[q].aifsn = params->aifs;
  3827. il->qos_data.def_qos_parm.ac[q].edca_txop =
  3828. cpu_to_le16((params->txop * 32));
  3829. il->qos_data.def_qos_parm.ac[q].reserved1 = 0;
  3830. spin_unlock_irqrestore(&il->lock, flags);
  3831. D_MAC80211("leave\n");
  3832. return 0;
  3833. }
  3834. EXPORT_SYMBOL(il_mac_conf_tx);
  3835. int
  3836. il_mac_tx_last_beacon(struct ieee80211_hw *hw)
  3837. {
  3838. struct il_priv *il = hw->priv;
  3839. int ret;
  3840. D_MAC80211("enter\n");
  3841. ret = (il->ibss_manager == IL_IBSS_MANAGER);
  3842. D_MAC80211("leave ret %d\n", ret);
  3843. return ret;
  3844. }
  3845. EXPORT_SYMBOL_GPL(il_mac_tx_last_beacon);
  3846. static int
  3847. il_set_mode(struct il_priv *il)
  3848. {
  3849. il_connection_init_rx_config(il);
  3850. if (il->ops->set_rxon_chain)
  3851. il->ops->set_rxon_chain(il);
  3852. return il_commit_rxon(il);
  3853. }
  3854. int
  3855. il_mac_add_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  3856. {
  3857. struct il_priv *il = hw->priv;
  3858. int err;
  3859. bool reset;
  3860. mutex_lock(&il->mutex);
  3861. D_MAC80211("enter: type %d, addr %pM\n", vif->type, vif->addr);
  3862. if (!il_is_ready_rf(il)) {
  3863. IL_WARN("Try to add interface when device not ready\n");
  3864. err = -EINVAL;
  3865. goto out;
  3866. }
  3867. /*
  3868. * We do not support multiple virtual interfaces, but on hardware reset
  3869. * we have to add the same interface again.
  3870. */
  3871. reset = (il->vif == vif);
  3872. if (il->vif && !reset) {
  3873. err = -EOPNOTSUPP;
  3874. goto out;
  3875. }
  3876. il->vif = vif;
  3877. il->iw_mode = vif->type;
  3878. err = il_set_mode(il);
  3879. if (err) {
  3880. IL_WARN("Fail to set mode %d\n", vif->type);
  3881. if (!reset) {
  3882. il->vif = NULL;
  3883. il->iw_mode = NL80211_IFTYPE_STATION;
  3884. }
  3885. }
  3886. out:
  3887. D_MAC80211("leave err %d\n", err);
  3888. mutex_unlock(&il->mutex);
  3889. return err;
  3890. }
  3891. EXPORT_SYMBOL(il_mac_add_interface);
  3892. static void
  3893. il_teardown_interface(struct il_priv *il, struct ieee80211_vif *vif)
  3894. {
  3895. lockdep_assert_held(&il->mutex);
  3896. if (il->scan_vif == vif) {
  3897. il_scan_cancel_timeout(il, 200);
  3898. il_force_scan_end(il);
  3899. }
  3900. il_set_mode(il);
  3901. }
  3902. void
  3903. il_mac_remove_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  3904. {
  3905. struct il_priv *il = hw->priv;
  3906. mutex_lock(&il->mutex);
  3907. D_MAC80211("enter: type %d, addr %pM\n", vif->type, vif->addr);
  3908. WARN_ON(il->vif != vif);
  3909. il->vif = NULL;
  3910. il->iw_mode = NL80211_IFTYPE_UNSPECIFIED;
  3911. il_teardown_interface(il, vif);
  3912. memset(il->bssid, 0, ETH_ALEN);
  3913. D_MAC80211("leave\n");
  3914. mutex_unlock(&il->mutex);
  3915. }
  3916. EXPORT_SYMBOL(il_mac_remove_interface);
  3917. int
  3918. il_alloc_txq_mem(struct il_priv *il)
  3919. {
  3920. if (!il->txq)
  3921. il->txq =
  3922. kzalloc(sizeof(struct il_tx_queue) *
  3923. il->cfg->num_of_queues, GFP_KERNEL);
  3924. if (!il->txq) {
  3925. IL_ERR("Not enough memory for txq\n");
  3926. return -ENOMEM;
  3927. }
  3928. return 0;
  3929. }
  3930. EXPORT_SYMBOL(il_alloc_txq_mem);
  3931. void
  3932. il_free_txq_mem(struct il_priv *il)
  3933. {
  3934. kfree(il->txq);
  3935. il->txq = NULL;
  3936. }
  3937. EXPORT_SYMBOL(il_free_txq_mem);
  3938. int
  3939. il_force_reset(struct il_priv *il, bool external)
  3940. {
  3941. struct il_force_reset *force_reset;
  3942. if (test_bit(S_EXIT_PENDING, &il->status))
  3943. return -EINVAL;
  3944. force_reset = &il->force_reset;
  3945. force_reset->reset_request_count++;
  3946. if (!external) {
  3947. if (force_reset->last_force_reset_jiffies &&
  3948. time_after(force_reset->last_force_reset_jiffies +
  3949. force_reset->reset_duration, jiffies)) {
  3950. D_INFO("force reset rejected\n");
  3951. force_reset->reset_reject_count++;
  3952. return -EAGAIN;
  3953. }
  3954. }
  3955. force_reset->reset_success_count++;
  3956. force_reset->last_force_reset_jiffies = jiffies;
  3957. /*
  3958. * if the request is from external(ex: debugfs),
  3959. * then always perform the request in regardless the module
  3960. * parameter setting
  3961. * if the request is from internal (uCode error or driver
  3962. * detect failure), then fw_restart module parameter
  3963. * need to be check before performing firmware reload
  3964. */
  3965. if (!external && !il->cfg->mod_params->restart_fw) {
  3966. D_INFO("Cancel firmware reload based on "
  3967. "module parameter setting\n");
  3968. return 0;
  3969. }
  3970. IL_ERR("On demand firmware reload\n");
  3971. /* Set the FW error flag -- cleared on il_down */
  3972. set_bit(S_FW_ERROR, &il->status);
  3973. wake_up(&il->wait_command_queue);
  3974. /*
  3975. * Keep the restart process from trying to send host
  3976. * commands by clearing the INIT status bit
  3977. */
  3978. clear_bit(S_READY, &il->status);
  3979. queue_work(il->workqueue, &il->restart);
  3980. return 0;
  3981. }
  3982. EXPORT_SYMBOL(il_force_reset);
  3983. int
  3984. il_mac_change_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  3985. enum nl80211_iftype newtype, bool newp2p)
  3986. {
  3987. struct il_priv *il = hw->priv;
  3988. int err;
  3989. mutex_lock(&il->mutex);
  3990. D_MAC80211("enter: type %d, addr %pM newtype %d newp2p %d\n",
  3991. vif->type, vif->addr, newtype, newp2p);
  3992. if (newp2p) {
  3993. err = -EOPNOTSUPP;
  3994. goto out;
  3995. }
  3996. if (!il->vif || !il_is_ready_rf(il)) {
  3997. /*
  3998. * Huh? But wait ... this can maybe happen when
  3999. * we're in the middle of a firmware restart!
  4000. */
  4001. err = -EBUSY;
  4002. goto out;
  4003. }
  4004. /* success */
  4005. vif->type = newtype;
  4006. vif->p2p = false;
  4007. il->iw_mode = newtype;
  4008. il_teardown_interface(il, vif);
  4009. err = 0;
  4010. out:
  4011. D_MAC80211("leave err %d\n", err);
  4012. mutex_unlock(&il->mutex);
  4013. return err;
  4014. }
  4015. EXPORT_SYMBOL(il_mac_change_interface);
  4016. void il_mac_flush(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  4017. u32 queues, bool drop)
  4018. {
  4019. struct il_priv *il = hw->priv;
  4020. unsigned long timeout = jiffies + msecs_to_jiffies(500);
  4021. int i;
  4022. mutex_lock(&il->mutex);
  4023. D_MAC80211("enter\n");
  4024. if (il->txq == NULL)
  4025. goto out;
  4026. for (i = 0; i < il->hw_params.max_txq_num; i++) {
  4027. struct il_queue *q;
  4028. if (i == il->cmd_queue)
  4029. continue;
  4030. q = &il->txq[i].q;
  4031. if (q->read_ptr == q->write_ptr)
  4032. continue;
  4033. if (time_after(jiffies, timeout)) {
  4034. IL_ERR("Failed to flush queue %d\n", q->id);
  4035. break;
  4036. }
  4037. msleep(20);
  4038. }
  4039. out:
  4040. D_MAC80211("leave\n");
  4041. mutex_unlock(&il->mutex);
  4042. }
  4043. EXPORT_SYMBOL(il_mac_flush);
  4044. /*
  4045. * On every watchdog tick we check (latest) time stamp. If it does not
  4046. * change during timeout period and queue is not empty we reset firmware.
  4047. */
  4048. static int
  4049. il_check_stuck_queue(struct il_priv *il, int cnt)
  4050. {
  4051. struct il_tx_queue *txq = &il->txq[cnt];
  4052. struct il_queue *q = &txq->q;
  4053. unsigned long timeout;
  4054. unsigned long now = jiffies;
  4055. int ret;
  4056. if (q->read_ptr == q->write_ptr) {
  4057. txq->time_stamp = now;
  4058. return 0;
  4059. }
  4060. timeout =
  4061. txq->time_stamp +
  4062. msecs_to_jiffies(il->cfg->wd_timeout);
  4063. if (time_after(now, timeout)) {
  4064. IL_ERR("Queue %d stuck for %u ms.\n", q->id,
  4065. jiffies_to_msecs(now - txq->time_stamp));
  4066. ret = il_force_reset(il, false);
  4067. return (ret == -EAGAIN) ? 0 : 1;
  4068. }
  4069. return 0;
  4070. }
  4071. /*
  4072. * Making watchdog tick be a quarter of timeout assure we will
  4073. * discover the queue hung between timeout and 1.25*timeout
  4074. */
  4075. #define IL_WD_TICK(timeout) ((timeout) / 4)
  4076. /*
  4077. * Watchdog timer callback, we check each tx queue for stuck, if if hung
  4078. * we reset the firmware. If everything is fine just rearm the timer.
  4079. */
  4080. void
  4081. il_bg_watchdog(unsigned long data)
  4082. {
  4083. struct il_priv *il = (struct il_priv *)data;
  4084. int cnt;
  4085. unsigned long timeout;
  4086. if (test_bit(S_EXIT_PENDING, &il->status))
  4087. return;
  4088. timeout = il->cfg->wd_timeout;
  4089. if (timeout == 0)
  4090. return;
  4091. /* monitor and check for stuck cmd queue */
  4092. if (il_check_stuck_queue(il, il->cmd_queue))
  4093. return;
  4094. /* monitor and check for other stuck queues */
  4095. for (cnt = 0; cnt < il->hw_params.max_txq_num; cnt++) {
  4096. /* skip as we already checked the command queue */
  4097. if (cnt == il->cmd_queue)
  4098. continue;
  4099. if (il_check_stuck_queue(il, cnt))
  4100. return;
  4101. }
  4102. mod_timer(&il->watchdog,
  4103. jiffies + msecs_to_jiffies(IL_WD_TICK(timeout)));
  4104. }
  4105. EXPORT_SYMBOL(il_bg_watchdog);
  4106. void
  4107. il_setup_watchdog(struct il_priv *il)
  4108. {
  4109. unsigned int timeout = il->cfg->wd_timeout;
  4110. if (timeout)
  4111. mod_timer(&il->watchdog,
  4112. jiffies + msecs_to_jiffies(IL_WD_TICK(timeout)));
  4113. else
  4114. del_timer(&il->watchdog);
  4115. }
  4116. EXPORT_SYMBOL(il_setup_watchdog);
  4117. /*
  4118. * extended beacon time format
  4119. * time in usec will be changed into a 32-bit value in extended:internal format
  4120. * the extended part is the beacon counts
  4121. * the internal part is the time in usec within one beacon interval
  4122. */
  4123. u32
  4124. il_usecs_to_beacons(struct il_priv *il, u32 usec, u32 beacon_interval)
  4125. {
  4126. u32 quot;
  4127. u32 rem;
  4128. u32 interval = beacon_interval * TIME_UNIT;
  4129. if (!interval || !usec)
  4130. return 0;
  4131. quot =
  4132. (usec /
  4133. interval) & (il_beacon_time_mask_high(il,
  4134. il->hw_params.
  4135. beacon_time_tsf_bits) >> il->
  4136. hw_params.beacon_time_tsf_bits);
  4137. rem =
  4138. (usec % interval) & il_beacon_time_mask_low(il,
  4139. il->hw_params.
  4140. beacon_time_tsf_bits);
  4141. return (quot << il->hw_params.beacon_time_tsf_bits) + rem;
  4142. }
  4143. EXPORT_SYMBOL(il_usecs_to_beacons);
  4144. /* base is usually what we get from ucode with each received frame,
  4145. * the same as HW timer counter counting down
  4146. */
  4147. __le32
  4148. il_add_beacon_time(struct il_priv *il, u32 base, u32 addon,
  4149. u32 beacon_interval)
  4150. {
  4151. u32 base_low = base & il_beacon_time_mask_low(il,
  4152. il->hw_params.
  4153. beacon_time_tsf_bits);
  4154. u32 addon_low = addon & il_beacon_time_mask_low(il,
  4155. il->hw_params.
  4156. beacon_time_tsf_bits);
  4157. u32 interval = beacon_interval * TIME_UNIT;
  4158. u32 res = (base & il_beacon_time_mask_high(il,
  4159. il->hw_params.
  4160. beacon_time_tsf_bits)) +
  4161. (addon & il_beacon_time_mask_high(il,
  4162. il->hw_params.
  4163. beacon_time_tsf_bits));
  4164. if (base_low > addon_low)
  4165. res += base_low - addon_low;
  4166. else if (base_low < addon_low) {
  4167. res += interval + base_low - addon_low;
  4168. res += (1 << il->hw_params.beacon_time_tsf_bits);
  4169. } else
  4170. res += (1 << il->hw_params.beacon_time_tsf_bits);
  4171. return cpu_to_le32(res);
  4172. }
  4173. EXPORT_SYMBOL(il_add_beacon_time);
  4174. #ifdef CONFIG_PM_SLEEP
  4175. static int
  4176. il_pci_suspend(struct device *device)
  4177. {
  4178. struct pci_dev *pdev = to_pci_dev(device);
  4179. struct il_priv *il = pci_get_drvdata(pdev);
  4180. /*
  4181. * This function is called when system goes into suspend state
  4182. * mac80211 will call il_mac_stop() from the mac80211 suspend function
  4183. * first but since il_mac_stop() has no knowledge of who the caller is,
  4184. * it will not call apm_ops.stop() to stop the DMA operation.
  4185. * Calling apm_ops.stop here to make sure we stop the DMA.
  4186. */
  4187. il_apm_stop(il);
  4188. return 0;
  4189. }
  4190. static int
  4191. il_pci_resume(struct device *device)
  4192. {
  4193. struct pci_dev *pdev = to_pci_dev(device);
  4194. struct il_priv *il = pci_get_drvdata(pdev);
  4195. bool hw_rfkill = false;
  4196. /*
  4197. * We disable the RETRY_TIMEOUT register (0x41) to keep
  4198. * PCI Tx retries from interfering with C3 CPU state.
  4199. */
  4200. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  4201. il_enable_interrupts(il);
  4202. if (!(_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  4203. hw_rfkill = true;
  4204. if (hw_rfkill)
  4205. set_bit(S_RFKILL, &il->status);
  4206. else
  4207. clear_bit(S_RFKILL, &il->status);
  4208. wiphy_rfkill_set_hw_state(il->hw->wiphy, hw_rfkill);
  4209. return 0;
  4210. }
  4211. SIMPLE_DEV_PM_OPS(il_pm_ops, il_pci_suspend, il_pci_resume);
  4212. EXPORT_SYMBOL(il_pm_ops);
  4213. #endif /* CONFIG_PM_SLEEP */
  4214. static void
  4215. il_update_qos(struct il_priv *il)
  4216. {
  4217. if (test_bit(S_EXIT_PENDING, &il->status))
  4218. return;
  4219. il->qos_data.def_qos_parm.qos_flags = 0;
  4220. if (il->qos_data.qos_active)
  4221. il->qos_data.def_qos_parm.qos_flags |=
  4222. QOS_PARAM_FLG_UPDATE_EDCA_MSK;
  4223. if (il->ht.enabled)
  4224. il->qos_data.def_qos_parm.qos_flags |= QOS_PARAM_FLG_TGN_MSK;
  4225. D_QOS("send QoS cmd with Qos active=%d FLAGS=0x%X\n",
  4226. il->qos_data.qos_active, il->qos_data.def_qos_parm.qos_flags);
  4227. il_send_cmd_pdu_async(il, C_QOS_PARAM, sizeof(struct il_qosparam_cmd),
  4228. &il->qos_data.def_qos_parm, NULL);
  4229. }
  4230. /**
  4231. * il_mac_config - mac80211 config callback
  4232. */
  4233. int
  4234. il_mac_config(struct ieee80211_hw *hw, u32 changed)
  4235. {
  4236. struct il_priv *il = hw->priv;
  4237. const struct il_channel_info *ch_info;
  4238. struct ieee80211_conf *conf = &hw->conf;
  4239. struct ieee80211_channel *channel = conf->chandef.chan;
  4240. struct il_ht_config *ht_conf = &il->current_ht_config;
  4241. unsigned long flags = 0;
  4242. int ret = 0;
  4243. u16 ch;
  4244. int scan_active = 0;
  4245. bool ht_changed = false;
  4246. mutex_lock(&il->mutex);
  4247. D_MAC80211("enter: channel %d changed 0x%X\n", channel->hw_value,
  4248. changed);
  4249. if (unlikely(test_bit(S_SCANNING, &il->status))) {
  4250. scan_active = 1;
  4251. D_MAC80211("scan active\n");
  4252. }
  4253. if (changed &
  4254. (IEEE80211_CONF_CHANGE_SMPS | IEEE80211_CONF_CHANGE_CHANNEL)) {
  4255. /* mac80211 uses static for non-HT which is what we want */
  4256. il->current_ht_config.smps = conf->smps_mode;
  4257. /*
  4258. * Recalculate chain counts.
  4259. *
  4260. * If monitor mode is enabled then mac80211 will
  4261. * set up the SM PS mode to OFF if an HT channel is
  4262. * configured.
  4263. */
  4264. if (il->ops->set_rxon_chain)
  4265. il->ops->set_rxon_chain(il);
  4266. }
  4267. /* during scanning mac80211 will delay channel setting until
  4268. * scan finish with changed = 0
  4269. */
  4270. if (!changed || (changed & IEEE80211_CONF_CHANGE_CHANNEL)) {
  4271. if (scan_active)
  4272. goto set_ch_out;
  4273. ch = channel->hw_value;
  4274. ch_info = il_get_channel_info(il, channel->band, ch);
  4275. if (!il_is_channel_valid(ch_info)) {
  4276. D_MAC80211("leave - invalid channel\n");
  4277. ret = -EINVAL;
  4278. goto set_ch_out;
  4279. }
  4280. if (il->iw_mode == NL80211_IFTYPE_ADHOC &&
  4281. !il_is_channel_ibss(ch_info)) {
  4282. D_MAC80211("leave - not IBSS channel\n");
  4283. ret = -EINVAL;
  4284. goto set_ch_out;
  4285. }
  4286. spin_lock_irqsave(&il->lock, flags);
  4287. /* Configure HT40 channels */
  4288. if (il->ht.enabled != conf_is_ht(conf)) {
  4289. il->ht.enabled = conf_is_ht(conf);
  4290. ht_changed = true;
  4291. }
  4292. if (il->ht.enabled) {
  4293. if (conf_is_ht40_minus(conf)) {
  4294. il->ht.extension_chan_offset =
  4295. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  4296. il->ht.is_40mhz = true;
  4297. } else if (conf_is_ht40_plus(conf)) {
  4298. il->ht.extension_chan_offset =
  4299. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  4300. il->ht.is_40mhz = true;
  4301. } else {
  4302. il->ht.extension_chan_offset =
  4303. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  4304. il->ht.is_40mhz = false;
  4305. }
  4306. } else
  4307. il->ht.is_40mhz = false;
  4308. /*
  4309. * Default to no protection. Protection mode will
  4310. * later be set from BSS config in il_ht_conf
  4311. */
  4312. il->ht.protection = IEEE80211_HT_OP_MODE_PROTECTION_NONE;
  4313. /* if we are switching from ht to 2.4 clear flags
  4314. * from any ht related info since 2.4 does not
  4315. * support ht */
  4316. if ((le16_to_cpu(il->staging.channel) != ch))
  4317. il->staging.flags = 0;
  4318. il_set_rxon_channel(il, channel);
  4319. il_set_rxon_ht(il, ht_conf);
  4320. il_set_flags_for_band(il, channel->band, il->vif);
  4321. spin_unlock_irqrestore(&il->lock, flags);
  4322. if (il->ops->update_bcast_stations)
  4323. ret = il->ops->update_bcast_stations(il);
  4324. set_ch_out:
  4325. /* The list of supported rates and rate mask can be different
  4326. * for each band; since the band may have changed, reset
  4327. * the rate mask to what mac80211 lists */
  4328. il_set_rate(il);
  4329. }
  4330. if (changed & (IEEE80211_CONF_CHANGE_PS | IEEE80211_CONF_CHANGE_IDLE)) {
  4331. il->power_data.ps_disabled = !(conf->flags & IEEE80211_CONF_PS);
  4332. ret = il_power_update_mode(il, false);
  4333. if (ret)
  4334. D_MAC80211("Error setting sleep level\n");
  4335. }
  4336. if (changed & IEEE80211_CONF_CHANGE_POWER) {
  4337. D_MAC80211("TX Power old=%d new=%d\n", il->tx_power_user_lmt,
  4338. conf->power_level);
  4339. il_set_tx_power(il, conf->power_level, false);
  4340. }
  4341. if (!il_is_ready(il)) {
  4342. D_MAC80211("leave - not ready\n");
  4343. goto out;
  4344. }
  4345. if (scan_active)
  4346. goto out;
  4347. if (memcmp(&il->active, &il->staging, sizeof(il->staging)))
  4348. il_commit_rxon(il);
  4349. else
  4350. D_INFO("Not re-sending same RXON configuration.\n");
  4351. if (ht_changed)
  4352. il_update_qos(il);
  4353. out:
  4354. D_MAC80211("leave ret %d\n", ret);
  4355. mutex_unlock(&il->mutex);
  4356. return ret;
  4357. }
  4358. EXPORT_SYMBOL(il_mac_config);
  4359. void
  4360. il_mac_reset_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  4361. {
  4362. struct il_priv *il = hw->priv;
  4363. unsigned long flags;
  4364. mutex_lock(&il->mutex);
  4365. D_MAC80211("enter: type %d, addr %pM\n", vif->type, vif->addr);
  4366. spin_lock_irqsave(&il->lock, flags);
  4367. memset(&il->current_ht_config, 0, sizeof(struct il_ht_config));
  4368. /* new association get rid of ibss beacon skb */
  4369. if (il->beacon_skb)
  4370. dev_kfree_skb(il->beacon_skb);
  4371. il->beacon_skb = NULL;
  4372. il->timestamp = 0;
  4373. spin_unlock_irqrestore(&il->lock, flags);
  4374. il_scan_cancel_timeout(il, 100);
  4375. if (!il_is_ready_rf(il)) {
  4376. D_MAC80211("leave - not ready\n");
  4377. mutex_unlock(&il->mutex);
  4378. return;
  4379. }
  4380. /* we are restarting association process */
  4381. il->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  4382. il_commit_rxon(il);
  4383. il_set_rate(il);
  4384. D_MAC80211("leave\n");
  4385. mutex_unlock(&il->mutex);
  4386. }
  4387. EXPORT_SYMBOL(il_mac_reset_tsf);
  4388. static void
  4389. il_ht_conf(struct il_priv *il, struct ieee80211_vif *vif)
  4390. {
  4391. struct il_ht_config *ht_conf = &il->current_ht_config;
  4392. struct ieee80211_sta *sta;
  4393. struct ieee80211_bss_conf *bss_conf = &vif->bss_conf;
  4394. D_ASSOC("enter:\n");
  4395. if (!il->ht.enabled)
  4396. return;
  4397. il->ht.protection =
  4398. bss_conf->ht_operation_mode & IEEE80211_HT_OP_MODE_PROTECTION;
  4399. il->ht.non_gf_sta_present =
  4400. !!(bss_conf->
  4401. ht_operation_mode & IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  4402. ht_conf->single_chain_sufficient = false;
  4403. switch (vif->type) {
  4404. case NL80211_IFTYPE_STATION:
  4405. rcu_read_lock();
  4406. sta = ieee80211_find_sta(vif, bss_conf->bssid);
  4407. if (sta) {
  4408. struct ieee80211_sta_ht_cap *ht_cap = &sta->ht_cap;
  4409. int maxstreams;
  4410. maxstreams =
  4411. (ht_cap->mcs.
  4412. tx_params & IEEE80211_HT_MCS_TX_MAX_STREAMS_MASK)
  4413. >> IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT;
  4414. maxstreams += 1;
  4415. if (ht_cap->mcs.rx_mask[1] == 0 &&
  4416. ht_cap->mcs.rx_mask[2] == 0)
  4417. ht_conf->single_chain_sufficient = true;
  4418. if (maxstreams <= 1)
  4419. ht_conf->single_chain_sufficient = true;
  4420. } else {
  4421. /*
  4422. * If at all, this can only happen through a race
  4423. * when the AP disconnects us while we're still
  4424. * setting up the connection, in that case mac80211
  4425. * will soon tell us about that.
  4426. */
  4427. ht_conf->single_chain_sufficient = true;
  4428. }
  4429. rcu_read_unlock();
  4430. break;
  4431. case NL80211_IFTYPE_ADHOC:
  4432. ht_conf->single_chain_sufficient = true;
  4433. break;
  4434. default:
  4435. break;
  4436. }
  4437. D_ASSOC("leave\n");
  4438. }
  4439. static inline void
  4440. il_set_no_assoc(struct il_priv *il, struct ieee80211_vif *vif)
  4441. {
  4442. /*
  4443. * inform the ucode that there is no longer an
  4444. * association and that no more packets should be
  4445. * sent
  4446. */
  4447. il->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  4448. il->staging.assoc_id = 0;
  4449. il_commit_rxon(il);
  4450. }
  4451. static void
  4452. il_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  4453. {
  4454. struct il_priv *il = hw->priv;
  4455. unsigned long flags;
  4456. __le64 timestamp;
  4457. struct sk_buff *skb = ieee80211_beacon_get(hw, vif);
  4458. if (!skb)
  4459. return;
  4460. D_MAC80211("enter\n");
  4461. lockdep_assert_held(&il->mutex);
  4462. if (!il->beacon_enabled) {
  4463. IL_ERR("update beacon with no beaconing enabled\n");
  4464. dev_kfree_skb(skb);
  4465. return;
  4466. }
  4467. spin_lock_irqsave(&il->lock, flags);
  4468. if (il->beacon_skb)
  4469. dev_kfree_skb(il->beacon_skb);
  4470. il->beacon_skb = skb;
  4471. timestamp = ((struct ieee80211_mgmt *)skb->data)->u.beacon.timestamp;
  4472. il->timestamp = le64_to_cpu(timestamp);
  4473. D_MAC80211("leave\n");
  4474. spin_unlock_irqrestore(&il->lock, flags);
  4475. if (!il_is_ready_rf(il)) {
  4476. D_MAC80211("leave - RF not ready\n");
  4477. return;
  4478. }
  4479. il->ops->post_associate(il);
  4480. }
  4481. void
  4482. il_mac_bss_info_changed(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  4483. struct ieee80211_bss_conf *bss_conf, u32 changes)
  4484. {
  4485. struct il_priv *il = hw->priv;
  4486. int ret;
  4487. mutex_lock(&il->mutex);
  4488. D_MAC80211("enter: changes 0x%x\n", changes);
  4489. if (!il_is_alive(il)) {
  4490. D_MAC80211("leave - not alive\n");
  4491. mutex_unlock(&il->mutex);
  4492. return;
  4493. }
  4494. if (changes & BSS_CHANGED_QOS) {
  4495. unsigned long flags;
  4496. spin_lock_irqsave(&il->lock, flags);
  4497. il->qos_data.qos_active = bss_conf->qos;
  4498. il_update_qos(il);
  4499. spin_unlock_irqrestore(&il->lock, flags);
  4500. }
  4501. if (changes & BSS_CHANGED_BEACON_ENABLED) {
  4502. /* FIXME: can we remove beacon_enabled ? */
  4503. if (vif->bss_conf.enable_beacon)
  4504. il->beacon_enabled = true;
  4505. else
  4506. il->beacon_enabled = false;
  4507. }
  4508. if (changes & BSS_CHANGED_BSSID) {
  4509. D_MAC80211("BSSID %pM\n", bss_conf->bssid);
  4510. /*
  4511. * On passive channel we wait with blocked queues to see if
  4512. * there is traffic on that channel. If no frame will be
  4513. * received (what is very unlikely since scan detects AP on
  4514. * that channel, but theoretically possible), mac80211 associate
  4515. * procedure will time out and mac80211 will call us with NULL
  4516. * bssid. We have to unblock queues on such condition.
  4517. */
  4518. if (is_zero_ether_addr(bss_conf->bssid))
  4519. il_wake_queues_by_reason(il, IL_STOP_REASON_PASSIVE);
  4520. /*
  4521. * If there is currently a HW scan going on in the background,
  4522. * then we need to cancel it, otherwise sometimes we are not
  4523. * able to authenticate (FIXME: why ?)
  4524. */
  4525. if (il_scan_cancel_timeout(il, 100)) {
  4526. D_MAC80211("leave - scan abort failed\n");
  4527. mutex_unlock(&il->mutex);
  4528. return;
  4529. }
  4530. /* mac80211 only sets assoc when in STATION mode */
  4531. memcpy(il->staging.bssid_addr, bss_conf->bssid, ETH_ALEN);
  4532. /* FIXME: currently needed in a few places */
  4533. memcpy(il->bssid, bss_conf->bssid, ETH_ALEN);
  4534. }
  4535. /*
  4536. * This needs to be after setting the BSSID in case
  4537. * mac80211 decides to do both changes at once because
  4538. * it will invoke post_associate.
  4539. */
  4540. if (vif->type == NL80211_IFTYPE_ADHOC && (changes & BSS_CHANGED_BEACON))
  4541. il_beacon_update(hw, vif);
  4542. if (changes & BSS_CHANGED_ERP_PREAMBLE) {
  4543. D_MAC80211("ERP_PREAMBLE %d\n", bss_conf->use_short_preamble);
  4544. if (bss_conf->use_short_preamble)
  4545. il->staging.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  4546. else
  4547. il->staging.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  4548. }
  4549. if (changes & BSS_CHANGED_ERP_CTS_PROT) {
  4550. D_MAC80211("ERP_CTS %d\n", bss_conf->use_cts_prot);
  4551. if (bss_conf->use_cts_prot && il->band != IEEE80211_BAND_5GHZ)
  4552. il->staging.flags |= RXON_FLG_TGG_PROTECT_MSK;
  4553. else
  4554. il->staging.flags &= ~RXON_FLG_TGG_PROTECT_MSK;
  4555. if (bss_conf->use_cts_prot)
  4556. il->staging.flags |= RXON_FLG_SELF_CTS_EN;
  4557. else
  4558. il->staging.flags &= ~RXON_FLG_SELF_CTS_EN;
  4559. }
  4560. if (changes & BSS_CHANGED_BASIC_RATES) {
  4561. /* XXX use this information
  4562. *
  4563. * To do that, remove code from il_set_rate() and put something
  4564. * like this here:
  4565. *
  4566. if (A-band)
  4567. il->staging.ofdm_basic_rates =
  4568. bss_conf->basic_rates;
  4569. else
  4570. il->staging.ofdm_basic_rates =
  4571. bss_conf->basic_rates >> 4;
  4572. il->staging.cck_basic_rates =
  4573. bss_conf->basic_rates & 0xF;
  4574. */
  4575. }
  4576. if (changes & BSS_CHANGED_HT) {
  4577. il_ht_conf(il, vif);
  4578. if (il->ops->set_rxon_chain)
  4579. il->ops->set_rxon_chain(il);
  4580. }
  4581. if (changes & BSS_CHANGED_ASSOC) {
  4582. D_MAC80211("ASSOC %d\n", bss_conf->assoc);
  4583. if (bss_conf->assoc) {
  4584. il->timestamp = bss_conf->sync_tsf;
  4585. if (!il_is_rfkill(il))
  4586. il->ops->post_associate(il);
  4587. } else
  4588. il_set_no_assoc(il, vif);
  4589. }
  4590. if (changes && il_is_associated(il) && bss_conf->aid) {
  4591. D_MAC80211("Changes (%#x) while associated\n", changes);
  4592. ret = il_send_rxon_assoc(il);
  4593. if (!ret) {
  4594. /* Sync active_rxon with latest change. */
  4595. memcpy((void *)&il->active, &il->staging,
  4596. sizeof(struct il_rxon_cmd));
  4597. }
  4598. }
  4599. if (changes & BSS_CHANGED_BEACON_ENABLED) {
  4600. if (vif->bss_conf.enable_beacon) {
  4601. memcpy(il->staging.bssid_addr, bss_conf->bssid,
  4602. ETH_ALEN);
  4603. memcpy(il->bssid, bss_conf->bssid, ETH_ALEN);
  4604. il->ops->config_ap(il);
  4605. } else
  4606. il_set_no_assoc(il, vif);
  4607. }
  4608. if (changes & BSS_CHANGED_IBSS) {
  4609. ret = il->ops->manage_ibss_station(il, vif,
  4610. bss_conf->ibss_joined);
  4611. if (ret)
  4612. IL_ERR("failed to %s IBSS station %pM\n",
  4613. bss_conf->ibss_joined ? "add" : "remove",
  4614. bss_conf->bssid);
  4615. }
  4616. D_MAC80211("leave\n");
  4617. mutex_unlock(&il->mutex);
  4618. }
  4619. EXPORT_SYMBOL(il_mac_bss_info_changed);
  4620. irqreturn_t
  4621. il_isr(int irq, void *data)
  4622. {
  4623. struct il_priv *il = data;
  4624. u32 inta, inta_mask;
  4625. u32 inta_fh;
  4626. unsigned long flags;
  4627. if (!il)
  4628. return IRQ_NONE;
  4629. spin_lock_irqsave(&il->lock, flags);
  4630. /* Disable (but don't clear!) interrupts here to avoid
  4631. * back-to-back ISRs and sporadic interrupts from our NIC.
  4632. * If we have something to service, the tasklet will re-enable ints.
  4633. * If we *don't* have something, we'll re-enable before leaving here. */
  4634. inta_mask = _il_rd(il, CSR_INT_MASK); /* just for debug */
  4635. _il_wr(il, CSR_INT_MASK, 0x00000000);
  4636. /* Discover which interrupts are active/pending */
  4637. inta = _il_rd(il, CSR_INT);
  4638. inta_fh = _il_rd(il, CSR_FH_INT_STATUS);
  4639. /* Ignore interrupt if there's nothing in NIC to service.
  4640. * This may be due to IRQ shared with another device,
  4641. * or due to sporadic interrupts thrown from our NIC. */
  4642. if (!inta && !inta_fh) {
  4643. D_ISR("Ignore interrupt, inta == 0, inta_fh == 0\n");
  4644. goto none;
  4645. }
  4646. if (inta == 0xFFFFFFFF || (inta & 0xFFFFFFF0) == 0xa5a5a5a0) {
  4647. /* Hardware disappeared. It might have already raised
  4648. * an interrupt */
  4649. IL_WARN("HARDWARE GONE?? INTA == 0x%08x\n", inta);
  4650. goto unplugged;
  4651. }
  4652. D_ISR("ISR inta 0x%08x, enabled 0x%08x, fh 0x%08x\n", inta, inta_mask,
  4653. inta_fh);
  4654. inta &= ~CSR_INT_BIT_SCD;
  4655. /* il_irq_tasklet() will service interrupts and re-enable them */
  4656. if (likely(inta || inta_fh))
  4657. tasklet_schedule(&il->irq_tasklet);
  4658. unplugged:
  4659. spin_unlock_irqrestore(&il->lock, flags);
  4660. return IRQ_HANDLED;
  4661. none:
  4662. /* re-enable interrupts here since we don't have anything to service. */
  4663. /* only Re-enable if disabled by irq */
  4664. if (test_bit(S_INT_ENABLED, &il->status))
  4665. il_enable_interrupts(il);
  4666. spin_unlock_irqrestore(&il->lock, flags);
  4667. return IRQ_NONE;
  4668. }
  4669. EXPORT_SYMBOL(il_isr);
  4670. /*
  4671. * il_tx_cmd_protection: Set rts/cts. 3945 and 4965 only share this
  4672. * function.
  4673. */
  4674. void
  4675. il_tx_cmd_protection(struct il_priv *il, struct ieee80211_tx_info *info,
  4676. __le16 fc, __le32 *tx_flags)
  4677. {
  4678. if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  4679. *tx_flags |= TX_CMD_FLG_RTS_MSK;
  4680. *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
  4681. *tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
  4682. if (!ieee80211_is_mgmt(fc))
  4683. return;
  4684. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  4685. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  4686. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  4687. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  4688. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  4689. *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  4690. *tx_flags |= TX_CMD_FLG_CTS_MSK;
  4691. break;
  4692. }
  4693. } else if (info->control.rates[0].
  4694. flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  4695. *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  4696. *tx_flags |= TX_CMD_FLG_CTS_MSK;
  4697. *tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
  4698. }
  4699. }
  4700. EXPORT_SYMBOL(il_tx_cmd_protection);