amdgpu_gem.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <linux/pagemap.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  34. {
  35. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  36. if (robj) {
  37. if (robj->gem_base.import_attach)
  38. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  39. amdgpu_mn_unregister(robj);
  40. amdgpu_bo_unref(&robj);
  41. }
  42. }
  43. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  44. int alignment, u32 initial_domain,
  45. u64 flags, bool kernel,
  46. struct drm_gem_object **obj)
  47. {
  48. struct amdgpu_bo *robj;
  49. unsigned long max_size;
  50. int r;
  51. *obj = NULL;
  52. /* At least align on page size */
  53. if (alignment < PAGE_SIZE) {
  54. alignment = PAGE_SIZE;
  55. }
  56. if (!(initial_domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
  57. /* Maximum bo size is the unpinned gtt size since we use the gtt to
  58. * handle vram to system pool migrations.
  59. */
  60. max_size = adev->mc.gtt_size - adev->gart_pin_size;
  61. if (size > max_size) {
  62. DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
  63. size >> 20, max_size >> 20);
  64. return -ENOMEM;
  65. }
  66. }
  67. retry:
  68. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  69. flags, NULL, NULL, &robj);
  70. if (r) {
  71. if (r != -ERESTARTSYS) {
  72. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  73. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  74. goto retry;
  75. }
  76. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  77. size, initial_domain, alignment, r);
  78. }
  79. return r;
  80. }
  81. *obj = &robj->gem_base;
  82. return 0;
  83. }
  84. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  85. {
  86. struct drm_device *ddev = adev->ddev;
  87. struct drm_file *file;
  88. mutex_lock(&ddev->filelist_mutex);
  89. list_for_each_entry(file, &ddev->filelist, lhead) {
  90. struct drm_gem_object *gobj;
  91. int handle;
  92. WARN_ONCE(1, "Still active user space clients!\n");
  93. spin_lock(&file->table_lock);
  94. idr_for_each_entry(&file->object_idr, gobj, handle) {
  95. WARN_ONCE(1, "And also active allocations!\n");
  96. drm_gem_object_unreference_unlocked(gobj);
  97. }
  98. idr_destroy(&file->object_idr);
  99. spin_unlock(&file->table_lock);
  100. }
  101. mutex_unlock(&ddev->filelist_mutex);
  102. }
  103. /*
  104. * Call from drm_gem_handle_create which appear in both new and open ioctl
  105. * case.
  106. */
  107. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  108. struct drm_file *file_priv)
  109. {
  110. struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
  111. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  112. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  113. struct amdgpu_vm *vm = &fpriv->vm;
  114. struct amdgpu_bo_va *bo_va;
  115. int r;
  116. r = amdgpu_bo_reserve(abo, false);
  117. if (r)
  118. return r;
  119. bo_va = amdgpu_vm_bo_find(vm, abo);
  120. if (!bo_va) {
  121. bo_va = amdgpu_vm_bo_add(adev, vm, abo);
  122. } else {
  123. ++bo_va->ref_count;
  124. }
  125. amdgpu_bo_unreserve(abo);
  126. return 0;
  127. }
  128. static int amdgpu_gem_vm_check(void *param, struct amdgpu_bo *bo)
  129. {
  130. /* if anything is swapped out don't swap it in here,
  131. just abort and wait for the next CS */
  132. if (!amdgpu_bo_gpu_accessible(bo))
  133. return -ERESTARTSYS;
  134. if (bo->shadow && !amdgpu_bo_gpu_accessible(bo->shadow))
  135. return -ERESTARTSYS;
  136. return 0;
  137. }
  138. static bool amdgpu_gem_vm_ready(struct amdgpu_device *adev,
  139. struct amdgpu_vm *vm,
  140. struct list_head *list)
  141. {
  142. struct ttm_validate_buffer *entry;
  143. list_for_each_entry(entry, list, head) {
  144. struct amdgpu_bo *bo =
  145. container_of(entry->bo, struct amdgpu_bo, tbo);
  146. if (amdgpu_gem_vm_check(NULL, bo))
  147. return false;
  148. }
  149. return !amdgpu_vm_validate_pt_bos(adev, vm, amdgpu_gem_vm_check, NULL);
  150. }
  151. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  152. struct drm_file *file_priv)
  153. {
  154. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  155. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  156. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  157. struct amdgpu_vm *vm = &fpriv->vm;
  158. struct amdgpu_bo_list_entry vm_pd;
  159. struct list_head list;
  160. struct ttm_validate_buffer tv;
  161. struct ww_acquire_ctx ticket;
  162. struct amdgpu_bo_va *bo_va;
  163. int r;
  164. INIT_LIST_HEAD(&list);
  165. tv.bo = &bo->tbo;
  166. tv.shared = true;
  167. list_add(&tv.head, &list);
  168. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  169. r = ttm_eu_reserve_buffers(&ticket, &list, false, NULL);
  170. if (r) {
  171. dev_err(adev->dev, "leaking bo va because "
  172. "we fail to reserve bo (%d)\n", r);
  173. return;
  174. }
  175. bo_va = amdgpu_vm_bo_find(vm, bo);
  176. if (bo_va && --bo_va->ref_count == 0) {
  177. amdgpu_vm_bo_rmv(adev, bo_va);
  178. if (amdgpu_gem_vm_ready(adev, vm, &list)) {
  179. struct dma_fence *fence = NULL;
  180. r = amdgpu_vm_clear_freed(adev, vm, &fence);
  181. if (unlikely(r)) {
  182. dev_err(adev->dev, "failed to clear page "
  183. "tables on GEM object close (%d)\n", r);
  184. }
  185. if (fence) {
  186. amdgpu_bo_fence(bo, fence, true);
  187. dma_fence_put(fence);
  188. }
  189. }
  190. }
  191. ttm_eu_backoff_reservation(&ticket, &list);
  192. }
  193. static int amdgpu_gem_handle_lockup(struct amdgpu_device *adev, int r)
  194. {
  195. if (r == -EDEADLK) {
  196. r = amdgpu_gpu_reset(adev);
  197. if (!r)
  198. r = -EAGAIN;
  199. }
  200. return r;
  201. }
  202. /*
  203. * GEM ioctls.
  204. */
  205. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  206. struct drm_file *filp)
  207. {
  208. struct amdgpu_device *adev = dev->dev_private;
  209. union drm_amdgpu_gem_create *args = data;
  210. uint64_t size = args->in.bo_size;
  211. struct drm_gem_object *gobj;
  212. uint32_t handle;
  213. bool kernel = false;
  214. int r;
  215. /* reject invalid gem flags */
  216. if (args->in.domain_flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  217. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  218. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  219. AMDGPU_GEM_CREATE_VRAM_CLEARED|
  220. AMDGPU_GEM_CREATE_SHADOW |
  221. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)) {
  222. r = -EINVAL;
  223. goto error_unlock;
  224. }
  225. /* reject invalid gem domains */
  226. if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
  227. AMDGPU_GEM_DOMAIN_GTT |
  228. AMDGPU_GEM_DOMAIN_VRAM |
  229. AMDGPU_GEM_DOMAIN_GDS |
  230. AMDGPU_GEM_DOMAIN_GWS |
  231. AMDGPU_GEM_DOMAIN_OA)) {
  232. r = -EINVAL;
  233. goto error_unlock;
  234. }
  235. /* create a gem object to contain this object in */
  236. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  237. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  238. kernel = true;
  239. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  240. size = size << AMDGPU_GDS_SHIFT;
  241. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  242. size = size << AMDGPU_GWS_SHIFT;
  243. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  244. size = size << AMDGPU_OA_SHIFT;
  245. else {
  246. r = -EINVAL;
  247. goto error_unlock;
  248. }
  249. }
  250. size = roundup(size, PAGE_SIZE);
  251. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  252. (u32)(0xffffffff & args->in.domains),
  253. args->in.domain_flags,
  254. kernel, &gobj);
  255. if (r)
  256. goto error_unlock;
  257. r = drm_gem_handle_create(filp, gobj, &handle);
  258. /* drop reference from allocate - handle holds it now */
  259. drm_gem_object_unreference_unlocked(gobj);
  260. if (r)
  261. goto error_unlock;
  262. memset(args, 0, sizeof(*args));
  263. args->out.handle = handle;
  264. return 0;
  265. error_unlock:
  266. r = amdgpu_gem_handle_lockup(adev, r);
  267. return r;
  268. }
  269. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  270. struct drm_file *filp)
  271. {
  272. struct amdgpu_device *adev = dev->dev_private;
  273. struct drm_amdgpu_gem_userptr *args = data;
  274. struct drm_gem_object *gobj;
  275. struct amdgpu_bo *bo;
  276. uint32_t handle;
  277. int r;
  278. if (offset_in_page(args->addr | args->size))
  279. return -EINVAL;
  280. /* reject unknown flag values */
  281. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  282. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  283. AMDGPU_GEM_USERPTR_REGISTER))
  284. return -EINVAL;
  285. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
  286. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  287. /* if we want to write to it we must install a MMU notifier */
  288. return -EACCES;
  289. }
  290. /* create a gem object to contain this object in */
  291. r = amdgpu_gem_object_create(adev, args->size, 0,
  292. AMDGPU_GEM_DOMAIN_CPU, 0,
  293. 0, &gobj);
  294. if (r)
  295. goto handle_lockup;
  296. bo = gem_to_amdgpu_bo(gobj);
  297. bo->prefered_domains = AMDGPU_GEM_DOMAIN_GTT;
  298. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  299. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  300. if (r)
  301. goto release_object;
  302. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  303. r = amdgpu_mn_register(bo, args->addr);
  304. if (r)
  305. goto release_object;
  306. }
  307. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  308. down_read(&current->mm->mmap_sem);
  309. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  310. bo->tbo.ttm->pages);
  311. if (r)
  312. goto unlock_mmap_sem;
  313. r = amdgpu_bo_reserve(bo, true);
  314. if (r)
  315. goto free_pages;
  316. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  317. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  318. amdgpu_bo_unreserve(bo);
  319. if (r)
  320. goto free_pages;
  321. up_read(&current->mm->mmap_sem);
  322. }
  323. r = drm_gem_handle_create(filp, gobj, &handle);
  324. /* drop reference from allocate - handle holds it now */
  325. drm_gem_object_unreference_unlocked(gobj);
  326. if (r)
  327. goto handle_lockup;
  328. args->handle = handle;
  329. return 0;
  330. free_pages:
  331. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages, false);
  332. unlock_mmap_sem:
  333. up_read(&current->mm->mmap_sem);
  334. release_object:
  335. drm_gem_object_unreference_unlocked(gobj);
  336. handle_lockup:
  337. r = amdgpu_gem_handle_lockup(adev, r);
  338. return r;
  339. }
  340. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  341. struct drm_device *dev,
  342. uint32_t handle, uint64_t *offset_p)
  343. {
  344. struct drm_gem_object *gobj;
  345. struct amdgpu_bo *robj;
  346. gobj = drm_gem_object_lookup(filp, handle);
  347. if (gobj == NULL) {
  348. return -ENOENT;
  349. }
  350. robj = gem_to_amdgpu_bo(gobj);
  351. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  352. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  353. drm_gem_object_unreference_unlocked(gobj);
  354. return -EPERM;
  355. }
  356. *offset_p = amdgpu_bo_mmap_offset(robj);
  357. drm_gem_object_unreference_unlocked(gobj);
  358. return 0;
  359. }
  360. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  361. struct drm_file *filp)
  362. {
  363. union drm_amdgpu_gem_mmap *args = data;
  364. uint32_t handle = args->in.handle;
  365. memset(args, 0, sizeof(*args));
  366. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  367. }
  368. /**
  369. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  370. *
  371. * @timeout_ns: timeout in ns
  372. *
  373. * Calculate the timeout in jiffies from an absolute timeout in ns.
  374. */
  375. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  376. {
  377. unsigned long timeout_jiffies;
  378. ktime_t timeout;
  379. /* clamp timeout if it's to large */
  380. if (((int64_t)timeout_ns) < 0)
  381. return MAX_SCHEDULE_TIMEOUT;
  382. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  383. if (ktime_to_ns(timeout) < 0)
  384. return 0;
  385. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  386. /* clamp timeout to avoid unsigned-> signed overflow */
  387. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  388. return MAX_SCHEDULE_TIMEOUT - 1;
  389. return timeout_jiffies;
  390. }
  391. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  392. struct drm_file *filp)
  393. {
  394. struct amdgpu_device *adev = dev->dev_private;
  395. union drm_amdgpu_gem_wait_idle *args = data;
  396. struct drm_gem_object *gobj;
  397. struct amdgpu_bo *robj;
  398. uint32_t handle = args->in.handle;
  399. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  400. int r = 0;
  401. long ret;
  402. gobj = drm_gem_object_lookup(filp, handle);
  403. if (gobj == NULL) {
  404. return -ENOENT;
  405. }
  406. robj = gem_to_amdgpu_bo(gobj);
  407. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
  408. timeout);
  409. /* ret == 0 means not signaled,
  410. * ret > 0 means signaled
  411. * ret < 0 means interrupted before timeout
  412. */
  413. if (ret >= 0) {
  414. memset(args, 0, sizeof(*args));
  415. args->out.status = (ret == 0);
  416. } else
  417. r = ret;
  418. drm_gem_object_unreference_unlocked(gobj);
  419. r = amdgpu_gem_handle_lockup(adev, r);
  420. return r;
  421. }
  422. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  423. struct drm_file *filp)
  424. {
  425. struct drm_amdgpu_gem_metadata *args = data;
  426. struct drm_gem_object *gobj;
  427. struct amdgpu_bo *robj;
  428. int r = -1;
  429. DRM_DEBUG("%d \n", args->handle);
  430. gobj = drm_gem_object_lookup(filp, args->handle);
  431. if (gobj == NULL)
  432. return -ENOENT;
  433. robj = gem_to_amdgpu_bo(gobj);
  434. r = amdgpu_bo_reserve(robj, false);
  435. if (unlikely(r != 0))
  436. goto out;
  437. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  438. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  439. r = amdgpu_bo_get_metadata(robj, args->data.data,
  440. sizeof(args->data.data),
  441. &args->data.data_size_bytes,
  442. &args->data.flags);
  443. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  444. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  445. r = -EINVAL;
  446. goto unreserve;
  447. }
  448. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  449. if (!r)
  450. r = amdgpu_bo_set_metadata(robj, args->data.data,
  451. args->data.data_size_bytes,
  452. args->data.flags);
  453. }
  454. unreserve:
  455. amdgpu_bo_unreserve(robj);
  456. out:
  457. drm_gem_object_unreference_unlocked(gobj);
  458. return r;
  459. }
  460. /**
  461. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  462. *
  463. * @adev: amdgpu_device pointer
  464. * @vm: vm to update
  465. * @bo_va: bo_va to update
  466. * @list: validation list
  467. * @operation: map, unmap or clear
  468. *
  469. * Update the bo_va directly after setting its address. Errors are not
  470. * vital here, so they are not reported back to userspace.
  471. */
  472. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  473. struct amdgpu_vm *vm,
  474. struct amdgpu_bo_va *bo_va,
  475. struct list_head *list,
  476. uint32_t operation)
  477. {
  478. int r = -ERESTARTSYS;
  479. if (!amdgpu_gem_vm_ready(adev, vm, list))
  480. goto error;
  481. r = amdgpu_vm_update_directories(adev, vm);
  482. if (r)
  483. goto error;
  484. r = amdgpu_vm_clear_freed(adev, vm, NULL);
  485. if (r)
  486. goto error;
  487. if (operation == AMDGPU_VA_OP_MAP ||
  488. operation == AMDGPU_VA_OP_REPLACE)
  489. r = amdgpu_vm_bo_update(adev, bo_va, false);
  490. error:
  491. if (r && r != -ERESTARTSYS)
  492. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  493. }
  494. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  495. struct drm_file *filp)
  496. {
  497. const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
  498. AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
  499. AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
  500. const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
  501. AMDGPU_VM_PAGE_PRT;
  502. struct drm_amdgpu_gem_va *args = data;
  503. struct drm_gem_object *gobj;
  504. struct amdgpu_device *adev = dev->dev_private;
  505. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  506. struct amdgpu_bo *abo;
  507. struct amdgpu_bo_va *bo_va;
  508. struct amdgpu_bo_list_entry vm_pd;
  509. struct ttm_validate_buffer tv;
  510. struct ww_acquire_ctx ticket;
  511. struct list_head list;
  512. uint64_t va_flags;
  513. int r = 0;
  514. if (!adev->vm_manager.enabled)
  515. return -ENOTTY;
  516. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  517. dev_err(&dev->pdev->dev,
  518. "va_address 0x%lX is in reserved area 0x%X\n",
  519. (unsigned long)args->va_address,
  520. AMDGPU_VA_RESERVED_SIZE);
  521. return -EINVAL;
  522. }
  523. if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
  524. dev_err(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
  525. args->flags);
  526. return -EINVAL;
  527. }
  528. switch (args->operation) {
  529. case AMDGPU_VA_OP_MAP:
  530. case AMDGPU_VA_OP_UNMAP:
  531. case AMDGPU_VA_OP_CLEAR:
  532. case AMDGPU_VA_OP_REPLACE:
  533. break;
  534. default:
  535. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  536. args->operation);
  537. return -EINVAL;
  538. }
  539. INIT_LIST_HEAD(&list);
  540. if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
  541. !(args->flags & AMDGPU_VM_PAGE_PRT)) {
  542. gobj = drm_gem_object_lookup(filp, args->handle);
  543. if (gobj == NULL)
  544. return -ENOENT;
  545. abo = gem_to_amdgpu_bo(gobj);
  546. tv.bo = &abo->tbo;
  547. tv.shared = false;
  548. list_add(&tv.head, &list);
  549. } else {
  550. gobj = NULL;
  551. abo = NULL;
  552. }
  553. amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
  554. r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
  555. if (r)
  556. goto error_unref;
  557. if (abo) {
  558. bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
  559. if (!bo_va) {
  560. r = -ENOENT;
  561. goto error_backoff;
  562. }
  563. } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
  564. bo_va = fpriv->prt_va;
  565. } else {
  566. bo_va = NULL;
  567. }
  568. switch (args->operation) {
  569. case AMDGPU_VA_OP_MAP:
  570. r = amdgpu_vm_alloc_pts(adev, bo_va->vm, args->va_address,
  571. args->map_size);
  572. if (r)
  573. goto error_backoff;
  574. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  575. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  576. args->offset_in_bo, args->map_size,
  577. va_flags);
  578. break;
  579. case AMDGPU_VA_OP_UNMAP:
  580. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  581. break;
  582. case AMDGPU_VA_OP_CLEAR:
  583. r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
  584. args->va_address,
  585. args->map_size);
  586. break;
  587. case AMDGPU_VA_OP_REPLACE:
  588. r = amdgpu_vm_alloc_pts(adev, bo_va->vm, args->va_address,
  589. args->map_size);
  590. if (r)
  591. goto error_backoff;
  592. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  593. r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
  594. args->offset_in_bo, args->map_size,
  595. va_flags);
  596. break;
  597. default:
  598. break;
  599. }
  600. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
  601. amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
  602. args->operation);
  603. error_backoff:
  604. ttm_eu_backoff_reservation(&ticket, &list);
  605. error_unref:
  606. drm_gem_object_unreference_unlocked(gobj);
  607. return r;
  608. }
  609. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  610. struct drm_file *filp)
  611. {
  612. struct drm_amdgpu_gem_op *args = data;
  613. struct drm_gem_object *gobj;
  614. struct amdgpu_bo *robj;
  615. int r;
  616. gobj = drm_gem_object_lookup(filp, args->handle);
  617. if (gobj == NULL) {
  618. return -ENOENT;
  619. }
  620. robj = gem_to_amdgpu_bo(gobj);
  621. r = amdgpu_bo_reserve(robj, false);
  622. if (unlikely(r))
  623. goto out;
  624. switch (args->op) {
  625. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  626. struct drm_amdgpu_gem_create_in info;
  627. void __user *out = (void __user *)(uintptr_t)args->value;
  628. info.bo_size = robj->gem_base.size;
  629. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  630. info.domains = robj->prefered_domains;
  631. info.domain_flags = robj->flags;
  632. amdgpu_bo_unreserve(robj);
  633. if (copy_to_user(out, &info, sizeof(info)))
  634. r = -EFAULT;
  635. break;
  636. }
  637. case AMDGPU_GEM_OP_SET_PLACEMENT:
  638. if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
  639. r = -EINVAL;
  640. amdgpu_bo_unreserve(robj);
  641. break;
  642. }
  643. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  644. r = -EPERM;
  645. amdgpu_bo_unreserve(robj);
  646. break;
  647. }
  648. robj->prefered_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  649. AMDGPU_GEM_DOMAIN_GTT |
  650. AMDGPU_GEM_DOMAIN_CPU);
  651. robj->allowed_domains = robj->prefered_domains;
  652. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  653. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  654. amdgpu_bo_unreserve(robj);
  655. break;
  656. default:
  657. amdgpu_bo_unreserve(robj);
  658. r = -EINVAL;
  659. }
  660. out:
  661. drm_gem_object_unreference_unlocked(gobj);
  662. return r;
  663. }
  664. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  665. struct drm_device *dev,
  666. struct drm_mode_create_dumb *args)
  667. {
  668. struct amdgpu_device *adev = dev->dev_private;
  669. struct drm_gem_object *gobj;
  670. uint32_t handle;
  671. int r;
  672. args->pitch = amdgpu_align_pitch(adev, args->width,
  673. DIV_ROUND_UP(args->bpp, 8), 0);
  674. args->size = (u64)args->pitch * args->height;
  675. args->size = ALIGN(args->size, PAGE_SIZE);
  676. r = amdgpu_gem_object_create(adev, args->size, 0,
  677. AMDGPU_GEM_DOMAIN_VRAM,
  678. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  679. ttm_bo_type_device,
  680. &gobj);
  681. if (r)
  682. return -ENOMEM;
  683. r = drm_gem_handle_create(file_priv, gobj, &handle);
  684. /* drop reference from allocate - handle holds it now */
  685. drm_gem_object_unreference_unlocked(gobj);
  686. if (r) {
  687. return r;
  688. }
  689. args->handle = handle;
  690. return 0;
  691. }
  692. #if defined(CONFIG_DEBUG_FS)
  693. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  694. {
  695. struct drm_gem_object *gobj = ptr;
  696. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  697. struct seq_file *m = data;
  698. unsigned domain;
  699. const char *placement;
  700. unsigned pin_count;
  701. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  702. switch (domain) {
  703. case AMDGPU_GEM_DOMAIN_VRAM:
  704. placement = "VRAM";
  705. break;
  706. case AMDGPU_GEM_DOMAIN_GTT:
  707. placement = " GTT";
  708. break;
  709. case AMDGPU_GEM_DOMAIN_CPU:
  710. default:
  711. placement = " CPU";
  712. break;
  713. }
  714. seq_printf(m, "\t0x%08x: %12ld byte %s @ 0x%010Lx",
  715. id, amdgpu_bo_size(bo), placement,
  716. amdgpu_bo_gpu_offset(bo));
  717. pin_count = ACCESS_ONCE(bo->pin_count);
  718. if (pin_count)
  719. seq_printf(m, " pin count %d", pin_count);
  720. seq_printf(m, "\n");
  721. return 0;
  722. }
  723. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  724. {
  725. struct drm_info_node *node = (struct drm_info_node *)m->private;
  726. struct drm_device *dev = node->minor->dev;
  727. struct drm_file *file;
  728. int r;
  729. r = mutex_lock_interruptible(&dev->filelist_mutex);
  730. if (r)
  731. return r;
  732. list_for_each_entry(file, &dev->filelist, lhead) {
  733. struct task_struct *task;
  734. /*
  735. * Although we have a valid reference on file->pid, that does
  736. * not guarantee that the task_struct who called get_pid() is
  737. * still alive (e.g. get_pid(current) => fork() => exit()).
  738. * Therefore, we need to protect this ->comm access using RCU.
  739. */
  740. rcu_read_lock();
  741. task = pid_task(file->pid, PIDTYPE_PID);
  742. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  743. task ? task->comm : "<unknown>");
  744. rcu_read_unlock();
  745. spin_lock(&file->table_lock);
  746. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  747. spin_unlock(&file->table_lock);
  748. }
  749. mutex_unlock(&dev->filelist_mutex);
  750. return 0;
  751. }
  752. static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
  753. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  754. };
  755. #endif
  756. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  757. {
  758. #if defined(CONFIG_DEBUG_FS)
  759. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  760. #endif
  761. return 0;
  762. }