amdgpu_job.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. *
  23. */
  24. #include <linux/kthread.h>
  25. #include <linux/wait.h>
  26. #include <linux/sched.h>
  27. #include <drm/drmP.h>
  28. #include "amdgpu.h"
  29. #include "amdgpu_trace.h"
  30. static void amdgpu_job_timedout(struct amd_sched_job *s_job)
  31. {
  32. struct amdgpu_job *job = container_of(s_job, struct amdgpu_job, base);
  33. DRM_ERROR("ring %s timeout, last signaled seq=%u, last emitted seq=%u\n",
  34. job->base.sched->name,
  35. atomic_read(&job->ring->fence_drv.last_seq),
  36. job->ring->fence_drv.sync_seq);
  37. if (amdgpu_sriov_vf(job->adev))
  38. amdgpu_sriov_gpu_reset(job->adev, job);
  39. else
  40. amdgpu_gpu_reset(job->adev);
  41. }
  42. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  43. struct amdgpu_job **job, struct amdgpu_vm *vm)
  44. {
  45. size_t size = sizeof(struct amdgpu_job);
  46. if (num_ibs == 0)
  47. return -EINVAL;
  48. size += sizeof(struct amdgpu_ib) * num_ibs;
  49. *job = kzalloc(size, GFP_KERNEL);
  50. if (!*job)
  51. return -ENOMEM;
  52. (*job)->adev = adev;
  53. (*job)->vm = vm;
  54. (*job)->ibs = (void *)&(*job)[1];
  55. (*job)->num_ibs = num_ibs;
  56. amdgpu_sync_create(&(*job)->sync);
  57. amdgpu_sync_create(&(*job)->dep_sync);
  58. amdgpu_sync_create(&(*job)->sched_sync);
  59. return 0;
  60. }
  61. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  62. struct amdgpu_job **job)
  63. {
  64. int r;
  65. r = amdgpu_job_alloc(adev, 1, job, NULL);
  66. if (r)
  67. return r;
  68. r = amdgpu_ib_get(adev, NULL, size, &(*job)->ibs[0]);
  69. if (r)
  70. kfree(*job);
  71. return r;
  72. }
  73. void amdgpu_job_free_resources(struct amdgpu_job *job)
  74. {
  75. struct dma_fence *f;
  76. unsigned i;
  77. /* use sched fence if available */
  78. f = job->base.s_fence ? &job->base.s_fence->finished : job->fence;
  79. for (i = 0; i < job->num_ibs; ++i)
  80. amdgpu_ib_free(job->adev, &job->ibs[i], f);
  81. }
  82. static void amdgpu_job_free_cb(struct amd_sched_job *s_job)
  83. {
  84. struct amdgpu_job *job = container_of(s_job, struct amdgpu_job, base);
  85. dma_fence_put(job->fence);
  86. amdgpu_sync_free(&job->sync);
  87. amdgpu_sync_free(&job->dep_sync);
  88. amdgpu_sync_free(&job->sched_sync);
  89. kfree(job);
  90. }
  91. void amdgpu_job_free(struct amdgpu_job *job)
  92. {
  93. amdgpu_job_free_resources(job);
  94. dma_fence_put(job->fence);
  95. amdgpu_sync_free(&job->sync);
  96. amdgpu_sync_free(&job->dep_sync);
  97. amdgpu_sync_free(&job->sched_sync);
  98. kfree(job);
  99. }
  100. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  101. struct amd_sched_entity *entity, void *owner,
  102. struct dma_fence **f)
  103. {
  104. int r;
  105. job->ring = ring;
  106. if (!f)
  107. return -EINVAL;
  108. r = amd_sched_job_init(&job->base, &ring->sched, entity, owner);
  109. if (r)
  110. return r;
  111. job->owner = owner;
  112. job->fence_ctx = entity->fence_context;
  113. *f = dma_fence_get(&job->base.s_fence->finished);
  114. amdgpu_job_free_resources(job);
  115. amd_sched_entity_push_job(&job->base);
  116. return 0;
  117. }
  118. static struct dma_fence *amdgpu_job_dependency(struct amd_sched_job *sched_job)
  119. {
  120. struct amdgpu_job *job = to_amdgpu_job(sched_job);
  121. struct amdgpu_vm *vm = job->vm;
  122. struct dma_fence *fence = amdgpu_sync_get_fence(&job->dep_sync);
  123. int r;
  124. if (amd_sched_dependency_optimized(fence, sched_job->s_entity)) {
  125. r = amdgpu_sync_fence(job->adev, &job->sched_sync, fence);
  126. if (r)
  127. DRM_ERROR("Error adding fence to sync (%d)\n", r);
  128. }
  129. if (!fence)
  130. fence = amdgpu_sync_get_fence(&job->sync);
  131. while (fence == NULL && vm && !job->vm_id) {
  132. struct amdgpu_ring *ring = job->ring;
  133. r = amdgpu_vm_grab_id(vm, ring, &job->sync,
  134. &job->base.s_fence->finished,
  135. job);
  136. if (r)
  137. DRM_ERROR("Error getting VM ID (%d)\n", r);
  138. fence = amdgpu_sync_get_fence(&job->sync);
  139. }
  140. return fence;
  141. }
  142. static struct dma_fence *amdgpu_job_run(struct amd_sched_job *sched_job)
  143. {
  144. struct dma_fence *fence = NULL;
  145. struct amdgpu_job *job;
  146. struct amdgpu_fpriv *fpriv = NULL;
  147. int r;
  148. if (!sched_job) {
  149. DRM_ERROR("job is null\n");
  150. return NULL;
  151. }
  152. job = to_amdgpu_job(sched_job);
  153. BUG_ON(amdgpu_sync_peek_fence(&job->sync, NULL));
  154. trace_amdgpu_sched_run_job(job);
  155. if (job->vm)
  156. fpriv = container_of(job->vm, struct amdgpu_fpriv, vm);
  157. /* skip ib schedule when vram is lost */
  158. if (fpriv && amdgpu_kms_vram_lost(job->adev, fpriv))
  159. DRM_ERROR("Skip scheduling IBs!\n");
  160. else {
  161. r = amdgpu_ib_schedule(job->ring, job->num_ibs, job->ibs, job, &fence);
  162. if (r)
  163. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  164. }
  165. /* if gpu reset, hw fence will be replaced here */
  166. dma_fence_put(job->fence);
  167. job->fence = dma_fence_get(fence);
  168. amdgpu_job_free_resources(job);
  169. return fence;
  170. }
  171. const struct amd_sched_backend_ops amdgpu_sched_ops = {
  172. .dependency = amdgpu_job_dependency,
  173. .run_job = amdgpu_job_run,
  174. .timedout_job = amdgpu_job_timedout,
  175. .free_job = amdgpu_job_free_cb
  176. };