cik_sdma.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "cikd.h"
  30. #include "cik.h"
  31. #include "bif/bif_4_1_d.h"
  32. #include "bif/bif_4_1_sh_mask.h"
  33. #include "gca/gfx_7_2_d.h"
  34. #include "gmc/gmc_7_1_d.h"
  35. #include "gmc/gmc_7_1_sh_mask.h"
  36. #include "oss/oss_2_0_d.h"
  37. #include "oss/oss_2_0_sh_mask.h"
  38. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  39. {
  40. SDMA0_REGISTER_OFFSET,
  41. SDMA1_REGISTER_OFFSET
  42. };
  43. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
  44. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
  45. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
  46. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
  47. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  48. MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
  49. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  50. MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
  51. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  52. MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
  53. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  54. MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
  55. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  56. MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
  57. u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
  58. /*
  59. * sDMA - System DMA
  60. * Starting with CIK, the GPU has new asynchronous
  61. * DMA engines. These engines are used for compute
  62. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  63. * and each one supports 1 ring buffer used for gfx
  64. * and 2 queues used for compute.
  65. *
  66. * The programming model is very similar to the CP
  67. * (ring buffer, IBs, etc.), but sDMA has it's own
  68. * packet format that is different from the PM4 format
  69. * used by the CP. sDMA supports copying data, writing
  70. * embedded data, solid fills, and a number of other
  71. * things. It also has support for tiling/detiling of
  72. * buffers.
  73. */
  74. /**
  75. * cik_sdma_init_microcode - load ucode images from disk
  76. *
  77. * @adev: amdgpu_device pointer
  78. *
  79. * Use the firmware interface to load the ucode images into
  80. * the driver (not loaded into hw).
  81. * Returns 0 on success, error on failure.
  82. */
  83. static int cik_sdma_init_microcode(struct amdgpu_device *adev)
  84. {
  85. const char *chip_name;
  86. char fw_name[30];
  87. int err, i;
  88. DRM_DEBUG("\n");
  89. switch (adev->asic_type) {
  90. case CHIP_BONAIRE:
  91. chip_name = "bonaire";
  92. break;
  93. case CHIP_HAWAII:
  94. chip_name = "hawaii";
  95. break;
  96. case CHIP_KAVERI:
  97. chip_name = "kaveri";
  98. break;
  99. case CHIP_KABINI:
  100. chip_name = "kabini";
  101. break;
  102. case CHIP_MULLINS:
  103. chip_name = "mullins";
  104. break;
  105. default: BUG();
  106. }
  107. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  108. if (i == 0)
  109. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  110. else
  111. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
  112. err = request_firmware(&adev->sdma[i].fw, fw_name, adev->dev);
  113. if (err)
  114. goto out;
  115. err = amdgpu_ucode_validate(adev->sdma[i].fw);
  116. }
  117. out:
  118. if (err) {
  119. printk(KERN_ERR
  120. "cik_sdma: Failed to load firmware \"%s\"\n",
  121. fw_name);
  122. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  123. release_firmware(adev->sdma[i].fw);
  124. adev->sdma[i].fw = NULL;
  125. }
  126. }
  127. return err;
  128. }
  129. /**
  130. * cik_sdma_ring_get_rptr - get the current read pointer
  131. *
  132. * @ring: amdgpu ring pointer
  133. *
  134. * Get the current rptr from the hardware (CIK+).
  135. */
  136. static uint32_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
  137. {
  138. u32 rptr;
  139. rptr = ring->adev->wb.wb[ring->rptr_offs];
  140. return (rptr & 0x3fffc) >> 2;
  141. }
  142. /**
  143. * cik_sdma_ring_get_wptr - get the current write pointer
  144. *
  145. * @ring: amdgpu ring pointer
  146. *
  147. * Get the current wptr from the hardware (CIK+).
  148. */
  149. static uint32_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
  150. {
  151. struct amdgpu_device *adev = ring->adev;
  152. u32 me = (ring == &adev->sdma[0].ring) ? 0 : 1;
  153. return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
  154. }
  155. /**
  156. * cik_sdma_ring_set_wptr - commit the write pointer
  157. *
  158. * @ring: amdgpu ring pointer
  159. *
  160. * Write the wptr back to the hardware (CIK+).
  161. */
  162. static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
  163. {
  164. struct amdgpu_device *adev = ring->adev;
  165. u32 me = (ring == &adev->sdma[0].ring) ? 0 : 1;
  166. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
  167. }
  168. static void cik_sdma_hdp_flush_ring_emit(struct amdgpu_ring *);
  169. /**
  170. * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
  171. *
  172. * @ring: amdgpu ring pointer
  173. * @ib: IB object to schedule
  174. *
  175. * Schedule an IB in the DMA ring (CIK).
  176. */
  177. static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
  178. struct amdgpu_ib *ib)
  179. {
  180. u32 extra_bits = (ib->vm ? ib->vm->ids[ring->idx].id : 0) & 0xf;
  181. u32 next_rptr = ring->wptr + 5;
  182. if (ib->flush_hdp_writefifo)
  183. next_rptr += 6;
  184. while ((next_rptr & 7) != 4)
  185. next_rptr++;
  186. next_rptr += 4;
  187. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  188. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  189. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  190. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  191. amdgpu_ring_write(ring, next_rptr);
  192. if (ib->flush_hdp_writefifo) {
  193. /* flush HDP */
  194. cik_sdma_hdp_flush_ring_emit(ring);
  195. }
  196. /* IB packet must end on a 8 DW boundary */
  197. while ((ring->wptr & 7) != 4)
  198. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  199. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  200. amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  201. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  202. amdgpu_ring_write(ring, ib->length_dw);
  203. }
  204. /**
  205. * cik_sdma_hdp_flush_ring_emit - emit an hdp flush on the DMA ring
  206. *
  207. * @ring: amdgpu ring pointer
  208. *
  209. * Emit an hdp flush packet on the requested DMA ring.
  210. */
  211. static void cik_sdma_hdp_flush_ring_emit(struct amdgpu_ring *ring)
  212. {
  213. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  214. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  215. u32 ref_and_mask;
  216. if (ring == &ring->adev->sdma[0].ring)
  217. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
  218. else
  219. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
  220. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  221. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  222. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  223. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  224. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  225. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  226. }
  227. /**
  228. * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
  229. *
  230. * @ring: amdgpu ring pointer
  231. * @fence: amdgpu fence object
  232. *
  233. * Add a DMA fence packet to the ring to write
  234. * the fence seq number and DMA trap packet to generate
  235. * an interrupt if needed (CIK).
  236. */
  237. static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  238. bool write64bit)
  239. {
  240. /* write the fence */
  241. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  242. amdgpu_ring_write(ring, lower_32_bits(addr));
  243. amdgpu_ring_write(ring, upper_32_bits(addr));
  244. amdgpu_ring_write(ring, lower_32_bits(seq));
  245. /* optionally write high bits as well */
  246. if (write64bit) {
  247. addr += 4;
  248. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  249. amdgpu_ring_write(ring, lower_32_bits(addr));
  250. amdgpu_ring_write(ring, upper_32_bits(addr));
  251. amdgpu_ring_write(ring, upper_32_bits(seq));
  252. }
  253. /* generate an interrupt */
  254. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  255. }
  256. /**
  257. * cik_sdma_ring_emit_semaphore - emit a semaphore on the dma ring
  258. *
  259. * @ring: amdgpu_ring structure holding ring information
  260. * @semaphore: amdgpu semaphore object
  261. * @emit_wait: wait or signal semaphore
  262. *
  263. * Add a DMA semaphore packet to the ring wait on or signal
  264. * other rings (CIK).
  265. */
  266. static bool cik_sdma_ring_emit_semaphore(struct amdgpu_ring *ring,
  267. struct amdgpu_semaphore *semaphore,
  268. bool emit_wait)
  269. {
  270. u64 addr = semaphore->gpu_addr;
  271. u32 extra_bits = emit_wait ? 0 : SDMA_SEMAPHORE_EXTRA_S;
  272. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits));
  273. amdgpu_ring_write(ring, addr & 0xfffffff8);
  274. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  275. return true;
  276. }
  277. /**
  278. * cik_sdma_gfx_stop - stop the gfx async dma engines
  279. *
  280. * @adev: amdgpu_device pointer
  281. *
  282. * Stop the gfx async dma ring buffers (CIK).
  283. */
  284. static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
  285. {
  286. struct amdgpu_ring *sdma0 = &adev->sdma[0].ring;
  287. struct amdgpu_ring *sdma1 = &adev->sdma[1].ring;
  288. u32 rb_cntl;
  289. int i;
  290. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  291. (adev->mman.buffer_funcs_ring == sdma1))
  292. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  293. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  294. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  295. rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
  296. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  297. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
  298. }
  299. sdma0->ready = false;
  300. sdma1->ready = false;
  301. }
  302. /**
  303. * cik_sdma_rlc_stop - stop the compute async dma engines
  304. *
  305. * @adev: amdgpu_device pointer
  306. *
  307. * Stop the compute async dma queues (CIK).
  308. */
  309. static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
  310. {
  311. /* XXX todo */
  312. }
  313. /**
  314. * cik_sdma_enable - stop the async dma engines
  315. *
  316. * @adev: amdgpu_device pointer
  317. * @enable: enable/disable the DMA MEs.
  318. *
  319. * Halt or unhalt the async dma engines (CIK).
  320. */
  321. static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
  322. {
  323. u32 me_cntl;
  324. int i;
  325. if (enable == false) {
  326. cik_sdma_gfx_stop(adev);
  327. cik_sdma_rlc_stop(adev);
  328. }
  329. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  330. me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  331. if (enable)
  332. me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
  333. else
  334. me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
  335. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
  336. }
  337. }
  338. /**
  339. * cik_sdma_gfx_resume - setup and start the async dma engines
  340. *
  341. * @adev: amdgpu_device pointer
  342. *
  343. * Set up the gfx DMA ring buffers and enable them (CIK).
  344. * Returns 0 for success, error for failure.
  345. */
  346. static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
  347. {
  348. struct amdgpu_ring *ring;
  349. u32 rb_cntl, ib_cntl;
  350. u32 rb_bufsz;
  351. u32 wb_offset;
  352. int i, j, r;
  353. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  354. ring = &adev->sdma[i].ring;
  355. wb_offset = (ring->rptr_offs * 4);
  356. mutex_lock(&adev->srbm_mutex);
  357. for (j = 0; j < 16; j++) {
  358. cik_srbm_select(adev, 0, 0, 0, j);
  359. /* SDMA GFX */
  360. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  361. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  362. /* XXX SDMA RLC - todo */
  363. }
  364. cik_srbm_select(adev, 0, 0, 0, 0);
  365. mutex_unlock(&adev->srbm_mutex);
  366. WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
  367. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  368. /* Set ring buffer size in dwords */
  369. rb_bufsz = order_base_2(ring->ring_size / 4);
  370. rb_cntl = rb_bufsz << 1;
  371. #ifdef __BIG_ENDIAN
  372. rb_cntl |= SDMA_RB_SWAP_ENABLE | SDMA_RPTR_WRITEBACK_SWAP_ENABLE;
  373. #endif
  374. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  375. /* Initialize the ring buffer's read and write pointers */
  376. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  377. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  378. /* set the wb address whether it's enabled or not */
  379. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  380. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  381. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  382. ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  383. rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
  384. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  385. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  386. ring->wptr = 0;
  387. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  388. /* enable DMA RB */
  389. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
  390. rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
  391. ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
  392. #ifdef __BIG_ENDIAN
  393. ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
  394. #endif
  395. /* enable DMA IBs */
  396. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  397. ring->ready = true;
  398. r = amdgpu_ring_test_ring(ring);
  399. if (r) {
  400. ring->ready = false;
  401. return r;
  402. }
  403. if (adev->mman.buffer_funcs_ring == ring)
  404. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  405. }
  406. return 0;
  407. }
  408. /**
  409. * cik_sdma_rlc_resume - setup and start the async dma engines
  410. *
  411. * @adev: amdgpu_device pointer
  412. *
  413. * Set up the compute DMA queues and enable them (CIK).
  414. * Returns 0 for success, error for failure.
  415. */
  416. static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
  417. {
  418. /* XXX todo */
  419. return 0;
  420. }
  421. /**
  422. * cik_sdma_load_microcode - load the sDMA ME ucode
  423. *
  424. * @adev: amdgpu_device pointer
  425. *
  426. * Loads the sDMA0/1 ucode.
  427. * Returns 0 for success, -EINVAL if the ucode is not available.
  428. */
  429. static int cik_sdma_load_microcode(struct amdgpu_device *adev)
  430. {
  431. const struct sdma_firmware_header_v1_0 *hdr;
  432. const __le32 *fw_data;
  433. u32 fw_size;
  434. int i, j;
  435. if (!adev->sdma[0].fw || !adev->sdma[1].fw)
  436. return -EINVAL;
  437. /* halt the MEs */
  438. cik_sdma_enable(adev, false);
  439. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  440. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data;
  441. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  442. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  443. adev->sdma[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  444. fw_data = (const __le32 *)
  445. (adev->sdma[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  446. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  447. for (j = 0; j < fw_size; j++)
  448. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  449. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma[i].fw_version);
  450. }
  451. return 0;
  452. }
  453. /**
  454. * cik_sdma_start - setup and start the async dma engines
  455. *
  456. * @adev: amdgpu_device pointer
  457. *
  458. * Set up the DMA engines and enable them (CIK).
  459. * Returns 0 for success, error for failure.
  460. */
  461. static int cik_sdma_start(struct amdgpu_device *adev)
  462. {
  463. int r;
  464. r = cik_sdma_load_microcode(adev);
  465. if (r)
  466. return r;
  467. /* unhalt the MEs */
  468. cik_sdma_enable(adev, true);
  469. /* start the gfx rings and rlc compute queues */
  470. r = cik_sdma_gfx_resume(adev);
  471. if (r)
  472. return r;
  473. r = cik_sdma_rlc_resume(adev);
  474. if (r)
  475. return r;
  476. return 0;
  477. }
  478. /**
  479. * cik_sdma_ring_test_ring - simple async dma engine test
  480. *
  481. * @ring: amdgpu_ring structure holding ring information
  482. *
  483. * Test the DMA engine by writing using it to write an
  484. * value to memory. (CIK).
  485. * Returns 0 for success, error for failure.
  486. */
  487. static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
  488. {
  489. struct amdgpu_device *adev = ring->adev;
  490. unsigned i;
  491. unsigned index;
  492. int r;
  493. u32 tmp;
  494. u64 gpu_addr;
  495. r = amdgpu_wb_get(adev, &index);
  496. if (r) {
  497. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  498. return r;
  499. }
  500. gpu_addr = adev->wb.gpu_addr + (index * 4);
  501. tmp = 0xCAFEDEAD;
  502. adev->wb.wb[index] = cpu_to_le32(tmp);
  503. r = amdgpu_ring_lock(ring, 5);
  504. if (r) {
  505. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  506. amdgpu_wb_free(adev, index);
  507. return r;
  508. }
  509. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  510. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  511. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  512. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  513. amdgpu_ring_write(ring, 0xDEADBEEF);
  514. amdgpu_ring_unlock_commit(ring);
  515. for (i = 0; i < adev->usec_timeout; i++) {
  516. tmp = le32_to_cpu(adev->wb.wb[index]);
  517. if (tmp == 0xDEADBEEF)
  518. break;
  519. DRM_UDELAY(1);
  520. }
  521. if (i < adev->usec_timeout) {
  522. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  523. } else {
  524. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  525. ring->idx, tmp);
  526. r = -EINVAL;
  527. }
  528. amdgpu_wb_free(adev, index);
  529. return r;
  530. }
  531. /**
  532. * cik_sdma_ring_test_ib - test an IB on the DMA engine
  533. *
  534. * @ring: amdgpu_ring structure holding ring information
  535. *
  536. * Test a simple IB in the DMA ring (CIK).
  537. * Returns 0 on success, error on failure.
  538. */
  539. static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring)
  540. {
  541. struct amdgpu_device *adev = ring->adev;
  542. struct amdgpu_ib ib;
  543. unsigned i;
  544. unsigned index;
  545. int r;
  546. u32 tmp = 0;
  547. u64 gpu_addr;
  548. r = amdgpu_wb_get(adev, &index);
  549. if (r) {
  550. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  551. return r;
  552. }
  553. gpu_addr = adev->wb.gpu_addr + (index * 4);
  554. tmp = 0xCAFEDEAD;
  555. adev->wb.wb[index] = cpu_to_le32(tmp);
  556. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  557. if (r) {
  558. amdgpu_wb_free(adev, index);
  559. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  560. return r;
  561. }
  562. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  563. ib.ptr[1] = lower_32_bits(gpu_addr);
  564. ib.ptr[2] = upper_32_bits(gpu_addr);
  565. ib.ptr[3] = 1;
  566. ib.ptr[4] = 0xDEADBEEF;
  567. ib.length_dw = 5;
  568. r = amdgpu_ib_schedule(adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED);
  569. if (r) {
  570. amdgpu_ib_free(adev, &ib);
  571. amdgpu_wb_free(adev, index);
  572. DRM_ERROR("amdgpu: failed to schedule ib (%d).\n", r);
  573. return r;
  574. }
  575. r = amdgpu_fence_wait(ib.fence, false);
  576. if (r) {
  577. amdgpu_ib_free(adev, &ib);
  578. amdgpu_wb_free(adev, index);
  579. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  580. return r;
  581. }
  582. for (i = 0; i < adev->usec_timeout; i++) {
  583. tmp = le32_to_cpu(adev->wb.wb[index]);
  584. if (tmp == 0xDEADBEEF)
  585. break;
  586. DRM_UDELAY(1);
  587. }
  588. if (i < adev->usec_timeout) {
  589. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  590. ib.fence->ring->idx, i);
  591. } else {
  592. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  593. r = -EINVAL;
  594. }
  595. amdgpu_ib_free(adev, &ib);
  596. amdgpu_wb_free(adev, index);
  597. return r;
  598. }
  599. /**
  600. * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
  601. *
  602. * @ib: indirect buffer to fill with commands
  603. * @pe: addr of the page entry
  604. * @src: src addr to copy from
  605. * @count: number of page entries to update
  606. *
  607. * Update PTEs by copying them from the GART using sDMA (CIK).
  608. */
  609. static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
  610. uint64_t pe, uint64_t src,
  611. unsigned count)
  612. {
  613. while (count) {
  614. unsigned bytes = count * 8;
  615. if (bytes > 0x1FFFF8)
  616. bytes = 0x1FFFF8;
  617. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
  618. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  619. ib->ptr[ib->length_dw++] = bytes;
  620. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  621. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  622. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  623. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  624. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  625. pe += bytes;
  626. src += bytes;
  627. count -= bytes / 8;
  628. }
  629. }
  630. /**
  631. * cik_sdma_vm_write_pages - update PTEs by writing them manually
  632. *
  633. * @ib: indirect buffer to fill with commands
  634. * @pe: addr of the page entry
  635. * @addr: dst addr to write into pe
  636. * @count: number of page entries to update
  637. * @incr: increase next addr by incr bytes
  638. * @flags: access flags
  639. *
  640. * Update PTEs by writing them manually using sDMA (CIK).
  641. */
  642. static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib,
  643. uint64_t pe,
  644. uint64_t addr, unsigned count,
  645. uint32_t incr, uint32_t flags)
  646. {
  647. uint64_t value;
  648. unsigned ndw;
  649. while (count) {
  650. ndw = count * 2;
  651. if (ndw > 0xFFFFE)
  652. ndw = 0xFFFFE;
  653. /* for non-physically contiguous pages (system) */
  654. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  655. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  656. ib->ptr[ib->length_dw++] = pe;
  657. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  658. ib->ptr[ib->length_dw++] = ndw;
  659. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  660. if (flags & AMDGPU_PTE_SYSTEM) {
  661. value = amdgpu_vm_map_gart(ib->ring->adev, addr);
  662. value &= 0xFFFFFFFFFFFFF000ULL;
  663. } else if (flags & AMDGPU_PTE_VALID) {
  664. value = addr;
  665. } else {
  666. value = 0;
  667. }
  668. addr += incr;
  669. value |= flags;
  670. ib->ptr[ib->length_dw++] = value;
  671. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  672. }
  673. }
  674. }
  675. /**
  676. * cik_sdma_vm_set_pages - update the page tables using sDMA
  677. *
  678. * @ib: indirect buffer to fill with commands
  679. * @pe: addr of the page entry
  680. * @addr: dst addr to write into pe
  681. * @count: number of page entries to update
  682. * @incr: increase next addr by incr bytes
  683. * @flags: access flags
  684. *
  685. * Update the page tables using sDMA (CIK).
  686. */
  687. static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib,
  688. uint64_t pe,
  689. uint64_t addr, unsigned count,
  690. uint32_t incr, uint32_t flags)
  691. {
  692. uint64_t value;
  693. unsigned ndw;
  694. while (count) {
  695. ndw = count;
  696. if (ndw > 0x7FFFF)
  697. ndw = 0x7FFFF;
  698. if (flags & AMDGPU_PTE_VALID)
  699. value = addr;
  700. else
  701. value = 0;
  702. /* for physically contiguous pages (vram) */
  703. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  704. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  705. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  706. ib->ptr[ib->length_dw++] = flags; /* mask */
  707. ib->ptr[ib->length_dw++] = 0;
  708. ib->ptr[ib->length_dw++] = value; /* value */
  709. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  710. ib->ptr[ib->length_dw++] = incr; /* increment size */
  711. ib->ptr[ib->length_dw++] = 0;
  712. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  713. pe += ndw * 8;
  714. addr += ndw * incr;
  715. count -= ndw;
  716. }
  717. }
  718. /**
  719. * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
  720. *
  721. * @ib: indirect buffer to fill with padding
  722. *
  723. */
  724. static void cik_sdma_vm_pad_ib(struct amdgpu_ib *ib)
  725. {
  726. while (ib->length_dw & 0x7)
  727. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  728. }
  729. /**
  730. * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
  731. *
  732. * @ring: amdgpu_ring pointer
  733. * @vm: amdgpu_vm pointer
  734. *
  735. * Update the page table base and flush the VM TLB
  736. * using sDMA (CIK).
  737. */
  738. static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
  739. unsigned vm_id, uint64_t pd_addr)
  740. {
  741. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  742. SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
  743. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  744. if (vm_id < 8) {
  745. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  746. } else {
  747. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  748. }
  749. amdgpu_ring_write(ring, pd_addr >> 12);
  750. /* update SH_MEM_* regs */
  751. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  752. amdgpu_ring_write(ring, mmSRBM_GFX_CNTL);
  753. amdgpu_ring_write(ring, VMID(vm_id));
  754. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  755. amdgpu_ring_write(ring, mmSH_MEM_BASES);
  756. amdgpu_ring_write(ring, 0);
  757. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  758. amdgpu_ring_write(ring, mmSH_MEM_CONFIG);
  759. amdgpu_ring_write(ring, 0);
  760. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  761. amdgpu_ring_write(ring, mmSH_MEM_APE1_BASE);
  762. amdgpu_ring_write(ring, 1);
  763. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  764. amdgpu_ring_write(ring, mmSH_MEM_APE1_LIMIT);
  765. amdgpu_ring_write(ring, 0);
  766. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  767. amdgpu_ring_write(ring, mmSRBM_GFX_CNTL);
  768. amdgpu_ring_write(ring, VMID(0));
  769. /* flush TLB */
  770. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  771. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  772. amdgpu_ring_write(ring, 1 << vm_id);
  773. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  774. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  775. amdgpu_ring_write(ring, 0);
  776. amdgpu_ring_write(ring, 0); /* reference */
  777. amdgpu_ring_write(ring, 0); /* mask */
  778. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  779. }
  780. static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
  781. bool enable)
  782. {
  783. u32 orig, data;
  784. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_SDMA_MGCG)) {
  785. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  786. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  787. } else {
  788. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  789. data |= 0xff000000;
  790. if (data != orig)
  791. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  792. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  793. data |= 0xff000000;
  794. if (data != orig)
  795. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  796. }
  797. }
  798. static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
  799. bool enable)
  800. {
  801. u32 orig, data;
  802. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_SDMA_LS)) {
  803. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  804. data |= 0x100;
  805. if (orig != data)
  806. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  807. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  808. data |= 0x100;
  809. if (orig != data)
  810. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  811. } else {
  812. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  813. data &= ~0x100;
  814. if (orig != data)
  815. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  816. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  817. data &= ~0x100;
  818. if (orig != data)
  819. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  820. }
  821. }
  822. static int cik_sdma_early_init(struct amdgpu_device *adev)
  823. {
  824. cik_sdma_set_ring_funcs(adev);
  825. cik_sdma_set_irq_funcs(adev);
  826. cik_sdma_set_buffer_funcs(adev);
  827. cik_sdma_set_vm_pte_funcs(adev);
  828. return 0;
  829. }
  830. static int cik_sdma_sw_init(struct amdgpu_device *adev)
  831. {
  832. struct amdgpu_ring *ring;
  833. int r;
  834. r = cik_sdma_init_microcode(adev);
  835. if (r) {
  836. DRM_ERROR("Failed to load sdma firmware!\n");
  837. return r;
  838. }
  839. /* SDMA trap event */
  840. r = amdgpu_irq_add_id(adev, 224, &adev->sdma_trap_irq);
  841. if (r)
  842. return r;
  843. /* SDMA Privileged inst */
  844. r = amdgpu_irq_add_id(adev, 241, &adev->sdma_illegal_inst_irq);
  845. if (r)
  846. return r;
  847. /* SDMA Privileged inst */
  848. r = amdgpu_irq_add_id(adev, 247, &adev->sdma_illegal_inst_irq);
  849. if (r)
  850. return r;
  851. ring = &adev->sdma[0].ring;
  852. ring->ring_obj = NULL;
  853. ring = &adev->sdma[1].ring;
  854. ring->ring_obj = NULL;
  855. ring = &adev->sdma[0].ring;
  856. sprintf(ring->name, "sdma0");
  857. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  858. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
  859. &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP0,
  860. AMDGPU_RING_TYPE_SDMA);
  861. if (r)
  862. return r;
  863. ring = &adev->sdma[1].ring;
  864. sprintf(ring->name, "sdma1");
  865. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  866. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
  867. &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP1,
  868. AMDGPU_RING_TYPE_SDMA);
  869. if (r)
  870. return r;
  871. return r;
  872. }
  873. static int cik_sdma_sw_fini(struct amdgpu_device *adev)
  874. {
  875. amdgpu_ring_fini(&adev->sdma[0].ring);
  876. amdgpu_ring_fini(&adev->sdma[1].ring);
  877. return 0;
  878. }
  879. static int cik_sdma_hw_init(struct amdgpu_device *adev)
  880. {
  881. int r;
  882. r = cik_sdma_start(adev);
  883. if (r)
  884. return r;
  885. return r;
  886. }
  887. static int cik_sdma_hw_fini(struct amdgpu_device *adev)
  888. {
  889. cik_sdma_enable(adev, false);
  890. return 0;
  891. }
  892. static int cik_sdma_suspend(struct amdgpu_device *adev)
  893. {
  894. return cik_sdma_hw_fini(adev);
  895. }
  896. static int cik_sdma_resume(struct amdgpu_device *adev)
  897. {
  898. return cik_sdma_hw_init(adev);
  899. }
  900. static bool cik_sdma_is_idle(struct amdgpu_device *adev)
  901. {
  902. u32 tmp = RREG32(mmSRBM_STATUS2);
  903. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  904. SRBM_STATUS2__SDMA1_BUSY_MASK))
  905. return false;
  906. return true;
  907. }
  908. static int cik_sdma_wait_for_idle(struct amdgpu_device *adev)
  909. {
  910. unsigned i;
  911. u32 tmp;
  912. for (i = 0; i < adev->usec_timeout; i++) {
  913. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  914. SRBM_STATUS2__SDMA1_BUSY_MASK);
  915. if (!tmp)
  916. return 0;
  917. udelay(1);
  918. }
  919. return -ETIMEDOUT;
  920. }
  921. static void cik_sdma_print_status(struct amdgpu_device *adev)
  922. {
  923. int i, j;
  924. dev_info(adev->dev, "CIK SDMA registers\n");
  925. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  926. RREG32(mmSRBM_STATUS2));
  927. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  928. dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
  929. i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
  930. dev_info(adev->dev, " SDMA%d_ME_CNTL=0x%08X\n",
  931. i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
  932. dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
  933. i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
  934. dev_info(adev->dev, " SDMA%d_SEM_INCOMPLETE_TIMER_CNTL=0x%08X\n",
  935. i, RREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i]));
  936. dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
  937. i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
  938. dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
  939. i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
  940. dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
  941. i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
  942. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
  943. i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
  944. dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
  945. i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
  946. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
  947. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
  948. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
  949. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
  950. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
  951. i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
  952. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
  953. i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
  954. mutex_lock(&adev->srbm_mutex);
  955. for (j = 0; j < 16; j++) {
  956. cik_srbm_select(adev, 0, 0, 0, j);
  957. dev_info(adev->dev, " VM %d:\n", j);
  958. dev_info(adev->dev, " SDMA0_GFX_VIRTUAL_ADDR=0x%08X\n",
  959. RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
  960. dev_info(adev->dev, " SDMA0_GFX_APE1_CNTL=0x%08X\n",
  961. RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
  962. }
  963. cik_srbm_select(adev, 0, 0, 0, 0);
  964. mutex_unlock(&adev->srbm_mutex);
  965. }
  966. }
  967. static int cik_sdma_soft_reset(struct amdgpu_device *adev)
  968. {
  969. u32 srbm_soft_reset = 0;
  970. u32 tmp = RREG32(mmSRBM_STATUS2);
  971. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  972. /* sdma0 */
  973. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  974. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  975. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  976. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  977. }
  978. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  979. /* sdma1 */
  980. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  981. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  982. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  983. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  984. }
  985. if (srbm_soft_reset) {
  986. cik_sdma_print_status(adev);
  987. tmp = RREG32(mmSRBM_SOFT_RESET);
  988. tmp |= srbm_soft_reset;
  989. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  990. WREG32(mmSRBM_SOFT_RESET, tmp);
  991. tmp = RREG32(mmSRBM_SOFT_RESET);
  992. udelay(50);
  993. tmp &= ~srbm_soft_reset;
  994. WREG32(mmSRBM_SOFT_RESET, tmp);
  995. tmp = RREG32(mmSRBM_SOFT_RESET);
  996. /* Wait a little for things to settle down */
  997. udelay(50);
  998. cik_sdma_print_status(adev);
  999. }
  1000. return 0;
  1001. }
  1002. static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
  1003. struct amdgpu_irq_src *src,
  1004. unsigned type,
  1005. enum amdgpu_interrupt_state state)
  1006. {
  1007. u32 sdma_cntl;
  1008. switch (type) {
  1009. case AMDGPU_SDMA_IRQ_TRAP0:
  1010. switch (state) {
  1011. case AMDGPU_IRQ_STATE_DISABLE:
  1012. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1013. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  1014. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1015. break;
  1016. case AMDGPU_IRQ_STATE_ENABLE:
  1017. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1018. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  1019. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1020. break;
  1021. default:
  1022. break;
  1023. }
  1024. break;
  1025. case AMDGPU_SDMA_IRQ_TRAP1:
  1026. switch (state) {
  1027. case AMDGPU_IRQ_STATE_DISABLE:
  1028. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1029. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  1030. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1031. break;
  1032. case AMDGPU_IRQ_STATE_ENABLE:
  1033. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1034. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  1035. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1036. break;
  1037. default:
  1038. break;
  1039. }
  1040. break;
  1041. default:
  1042. break;
  1043. }
  1044. return 0;
  1045. }
  1046. static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
  1047. struct amdgpu_irq_src *source,
  1048. struct amdgpu_iv_entry *entry)
  1049. {
  1050. u8 instance_id, queue_id;
  1051. instance_id = (entry->ring_id & 0x3) >> 0;
  1052. queue_id = (entry->ring_id & 0xc) >> 2;
  1053. DRM_DEBUG("IH: SDMA trap\n");
  1054. switch (instance_id) {
  1055. case 0:
  1056. switch (queue_id) {
  1057. case 0:
  1058. amdgpu_fence_process(&adev->sdma[0].ring);
  1059. break;
  1060. case 1:
  1061. /* XXX compute */
  1062. break;
  1063. case 2:
  1064. /* XXX compute */
  1065. break;
  1066. }
  1067. break;
  1068. case 1:
  1069. switch (queue_id) {
  1070. case 0:
  1071. amdgpu_fence_process(&adev->sdma[1].ring);
  1072. break;
  1073. case 1:
  1074. /* XXX compute */
  1075. break;
  1076. case 2:
  1077. /* XXX compute */
  1078. break;
  1079. }
  1080. break;
  1081. }
  1082. return 0;
  1083. }
  1084. static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
  1085. struct amdgpu_irq_src *source,
  1086. struct amdgpu_iv_entry *entry)
  1087. {
  1088. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1089. schedule_work(&adev->reset_work);
  1090. return 0;
  1091. }
  1092. static int cik_sdma_set_clockgating_state(struct amdgpu_device *adev,
  1093. enum amdgpu_clockgating_state state)
  1094. {
  1095. bool gate = false;
  1096. if (state == AMDGPU_CG_STATE_GATE)
  1097. gate = true;
  1098. cik_enable_sdma_mgcg(adev, gate);
  1099. cik_enable_sdma_mgls(adev, gate);
  1100. return 0;
  1101. }
  1102. static int cik_sdma_set_powergating_state(struct amdgpu_device *adev,
  1103. enum amdgpu_powergating_state state)
  1104. {
  1105. return 0;
  1106. }
  1107. const struct amdgpu_ip_funcs cik_sdma_ip_funcs = {
  1108. .early_init = cik_sdma_early_init,
  1109. .late_init = NULL,
  1110. .sw_init = cik_sdma_sw_init,
  1111. .sw_fini = cik_sdma_sw_fini,
  1112. .hw_init = cik_sdma_hw_init,
  1113. .hw_fini = cik_sdma_hw_fini,
  1114. .suspend = cik_sdma_suspend,
  1115. .resume = cik_sdma_resume,
  1116. .is_idle = cik_sdma_is_idle,
  1117. .wait_for_idle = cik_sdma_wait_for_idle,
  1118. .soft_reset = cik_sdma_soft_reset,
  1119. .print_status = cik_sdma_print_status,
  1120. .set_clockgating_state = cik_sdma_set_clockgating_state,
  1121. .set_powergating_state = cik_sdma_set_powergating_state,
  1122. };
  1123. /**
  1124. * cik_sdma_ring_is_lockup - Check if the DMA engine is locked up
  1125. *
  1126. * @ring: amdgpu_ring structure holding ring information
  1127. *
  1128. * Check if the async DMA engine is locked up (CIK).
  1129. * Returns true if the engine appears to be locked up, false if not.
  1130. */
  1131. static bool cik_sdma_ring_is_lockup(struct amdgpu_ring *ring)
  1132. {
  1133. if (cik_sdma_is_idle(ring->adev)) {
  1134. amdgpu_ring_lockup_update(ring);
  1135. return false;
  1136. }
  1137. return amdgpu_ring_test_lockup(ring);
  1138. }
  1139. static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
  1140. .get_rptr = cik_sdma_ring_get_rptr,
  1141. .get_wptr = cik_sdma_ring_get_wptr,
  1142. .set_wptr = cik_sdma_ring_set_wptr,
  1143. .parse_cs = NULL,
  1144. .emit_ib = cik_sdma_ring_emit_ib,
  1145. .emit_fence = cik_sdma_ring_emit_fence,
  1146. .emit_semaphore = cik_sdma_ring_emit_semaphore,
  1147. .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
  1148. .test_ring = cik_sdma_ring_test_ring,
  1149. .test_ib = cik_sdma_ring_test_ib,
  1150. .is_lockup = cik_sdma_ring_is_lockup,
  1151. };
  1152. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
  1153. {
  1154. adev->sdma[0].ring.funcs = &cik_sdma_ring_funcs;
  1155. adev->sdma[1].ring.funcs = &cik_sdma_ring_funcs;
  1156. }
  1157. static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
  1158. .set = cik_sdma_set_trap_irq_state,
  1159. .process = cik_sdma_process_trap_irq,
  1160. };
  1161. static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
  1162. .process = cik_sdma_process_illegal_inst_irq,
  1163. };
  1164. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
  1165. {
  1166. adev->sdma_trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1167. adev->sdma_trap_irq.funcs = &cik_sdma_trap_irq_funcs;
  1168. adev->sdma_illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
  1169. }
  1170. /**
  1171. * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
  1172. *
  1173. * @ring: amdgpu_ring structure holding ring information
  1174. * @src_offset: src GPU address
  1175. * @dst_offset: dst GPU address
  1176. * @byte_count: number of bytes to xfer
  1177. *
  1178. * Copy GPU buffers using the DMA engine (CIK).
  1179. * Used by the amdgpu ttm implementation to move pages if
  1180. * registered as the asic copy callback.
  1181. */
  1182. static void cik_sdma_emit_copy_buffer(struct amdgpu_ring *ring,
  1183. uint64_t src_offset,
  1184. uint64_t dst_offset,
  1185. uint32_t byte_count)
  1186. {
  1187. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0));
  1188. amdgpu_ring_write(ring, byte_count);
  1189. amdgpu_ring_write(ring, 0); /* src/dst endian swap */
  1190. amdgpu_ring_write(ring, lower_32_bits(src_offset));
  1191. amdgpu_ring_write(ring, upper_32_bits(src_offset));
  1192. amdgpu_ring_write(ring, lower_32_bits(dst_offset));
  1193. amdgpu_ring_write(ring, upper_32_bits(dst_offset));
  1194. }
  1195. /**
  1196. * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
  1197. *
  1198. * @ring: amdgpu_ring structure holding ring information
  1199. * @src_data: value to write to buffer
  1200. * @dst_offset: dst GPU address
  1201. * @byte_count: number of bytes to xfer
  1202. *
  1203. * Fill GPU buffers using the DMA engine (CIK).
  1204. */
  1205. static void cik_sdma_emit_fill_buffer(struct amdgpu_ring *ring,
  1206. uint32_t src_data,
  1207. uint64_t dst_offset,
  1208. uint32_t byte_count)
  1209. {
  1210. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0));
  1211. amdgpu_ring_write(ring, lower_32_bits(dst_offset));
  1212. amdgpu_ring_write(ring, upper_32_bits(dst_offset));
  1213. amdgpu_ring_write(ring, src_data);
  1214. amdgpu_ring_write(ring, byte_count);
  1215. }
  1216. static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
  1217. .copy_max_bytes = 0x1fffff,
  1218. .copy_num_dw = 7,
  1219. .emit_copy_buffer = cik_sdma_emit_copy_buffer,
  1220. .fill_max_bytes = 0x1fffff,
  1221. .fill_num_dw = 5,
  1222. .emit_fill_buffer = cik_sdma_emit_fill_buffer,
  1223. };
  1224. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
  1225. {
  1226. if (adev->mman.buffer_funcs == NULL) {
  1227. adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
  1228. adev->mman.buffer_funcs_ring = &adev->sdma[0].ring;
  1229. }
  1230. }
  1231. static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
  1232. .copy_pte = cik_sdma_vm_copy_pte,
  1233. .write_pte = cik_sdma_vm_write_pte,
  1234. .set_pte_pde = cik_sdma_vm_set_pte_pde,
  1235. .pad_ib = cik_sdma_vm_pad_ib,
  1236. };
  1237. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
  1238. {
  1239. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1240. adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
  1241. adev->vm_manager.vm_pte_funcs_ring = &adev->sdma[0].ring;
  1242. }
  1243. }