tda998x_drv.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678
  1. /*
  2. * Copyright (C) 2012 Texas Instruments
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <linux/component.h>
  18. #include <linux/hdmi.h>
  19. #include <linux/module.h>
  20. #include <linux/irq.h>
  21. #include <sound/asoundef.h>
  22. #include <drm/drmP.h>
  23. #include <drm/drm_crtc_helper.h>
  24. #include <drm/drm_encoder_slave.h>
  25. #include <drm/drm_edid.h>
  26. #include <drm/i2c/tda998x.h>
  27. #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
  28. struct tda998x_priv {
  29. struct i2c_client *cec;
  30. struct i2c_client *hdmi;
  31. struct mutex mutex;
  32. struct delayed_work dwork;
  33. uint16_t rev;
  34. uint8_t current_page;
  35. int dpms;
  36. bool is_hdmi_sink;
  37. u8 vip_cntrl_0;
  38. u8 vip_cntrl_1;
  39. u8 vip_cntrl_2;
  40. struct tda998x_encoder_params params;
  41. wait_queue_head_t wq_edid;
  42. volatile int wq_edid_wait;
  43. struct drm_encoder *encoder;
  44. };
  45. #define to_tda998x_priv(x) ((struct tda998x_priv *)to_encoder_slave(x)->slave_priv)
  46. /* The TDA9988 series of devices use a paged register scheme.. to simplify
  47. * things we encode the page # in upper bits of the register #. To read/
  48. * write a given register, we need to make sure CURPAGE register is set
  49. * appropriately. Which implies reads/writes are not atomic. Fun!
  50. */
  51. #define REG(page, addr) (((page) << 8) | (addr))
  52. #define REG2ADDR(reg) ((reg) & 0xff)
  53. #define REG2PAGE(reg) (((reg) >> 8) & 0xff)
  54. #define REG_CURPAGE 0xff /* write */
  55. /* Page 00h: General Control */
  56. #define REG_VERSION_LSB REG(0x00, 0x00) /* read */
  57. #define REG_MAIN_CNTRL0 REG(0x00, 0x01) /* read/write */
  58. # define MAIN_CNTRL0_SR (1 << 0)
  59. # define MAIN_CNTRL0_DECS (1 << 1)
  60. # define MAIN_CNTRL0_DEHS (1 << 2)
  61. # define MAIN_CNTRL0_CECS (1 << 3)
  62. # define MAIN_CNTRL0_CEHS (1 << 4)
  63. # define MAIN_CNTRL0_SCALER (1 << 7)
  64. #define REG_VERSION_MSB REG(0x00, 0x02) /* read */
  65. #define REG_SOFTRESET REG(0x00, 0x0a) /* write */
  66. # define SOFTRESET_AUDIO (1 << 0)
  67. # define SOFTRESET_I2C_MASTER (1 << 1)
  68. #define REG_DDC_DISABLE REG(0x00, 0x0b) /* read/write */
  69. #define REG_CCLK_ON REG(0x00, 0x0c) /* read/write */
  70. #define REG_I2C_MASTER REG(0x00, 0x0d) /* read/write */
  71. # define I2C_MASTER_DIS_MM (1 << 0)
  72. # define I2C_MASTER_DIS_FILT (1 << 1)
  73. # define I2C_MASTER_APP_STRT_LAT (1 << 2)
  74. #define REG_FEAT_POWERDOWN REG(0x00, 0x0e) /* read/write */
  75. # define FEAT_POWERDOWN_SPDIF (1 << 3)
  76. #define REG_INT_FLAGS_0 REG(0x00, 0x0f) /* read/write */
  77. #define REG_INT_FLAGS_1 REG(0x00, 0x10) /* read/write */
  78. #define REG_INT_FLAGS_2 REG(0x00, 0x11) /* read/write */
  79. # define INT_FLAGS_2_EDID_BLK_RD (1 << 1)
  80. #define REG_ENA_ACLK REG(0x00, 0x16) /* read/write */
  81. #define REG_ENA_VP_0 REG(0x00, 0x18) /* read/write */
  82. #define REG_ENA_VP_1 REG(0x00, 0x19) /* read/write */
  83. #define REG_ENA_VP_2 REG(0x00, 0x1a) /* read/write */
  84. #define REG_ENA_AP REG(0x00, 0x1e) /* read/write */
  85. #define REG_VIP_CNTRL_0 REG(0x00, 0x20) /* write */
  86. # define VIP_CNTRL_0_MIRR_A (1 << 7)
  87. # define VIP_CNTRL_0_SWAP_A(x) (((x) & 7) << 4)
  88. # define VIP_CNTRL_0_MIRR_B (1 << 3)
  89. # define VIP_CNTRL_0_SWAP_B(x) (((x) & 7) << 0)
  90. #define REG_VIP_CNTRL_1 REG(0x00, 0x21) /* write */
  91. # define VIP_CNTRL_1_MIRR_C (1 << 7)
  92. # define VIP_CNTRL_1_SWAP_C(x) (((x) & 7) << 4)
  93. # define VIP_CNTRL_1_MIRR_D (1 << 3)
  94. # define VIP_CNTRL_1_SWAP_D(x) (((x) & 7) << 0)
  95. #define REG_VIP_CNTRL_2 REG(0x00, 0x22) /* write */
  96. # define VIP_CNTRL_2_MIRR_E (1 << 7)
  97. # define VIP_CNTRL_2_SWAP_E(x) (((x) & 7) << 4)
  98. # define VIP_CNTRL_2_MIRR_F (1 << 3)
  99. # define VIP_CNTRL_2_SWAP_F(x) (((x) & 7) << 0)
  100. #define REG_VIP_CNTRL_3 REG(0x00, 0x23) /* write */
  101. # define VIP_CNTRL_3_X_TGL (1 << 0)
  102. # define VIP_CNTRL_3_H_TGL (1 << 1)
  103. # define VIP_CNTRL_3_V_TGL (1 << 2)
  104. # define VIP_CNTRL_3_EMB (1 << 3)
  105. # define VIP_CNTRL_3_SYNC_DE (1 << 4)
  106. # define VIP_CNTRL_3_SYNC_HS (1 << 5)
  107. # define VIP_CNTRL_3_DE_INT (1 << 6)
  108. # define VIP_CNTRL_3_EDGE (1 << 7)
  109. #define REG_VIP_CNTRL_4 REG(0x00, 0x24) /* write */
  110. # define VIP_CNTRL_4_BLC(x) (((x) & 3) << 0)
  111. # define VIP_CNTRL_4_BLANKIT(x) (((x) & 3) << 2)
  112. # define VIP_CNTRL_4_CCIR656 (1 << 4)
  113. # define VIP_CNTRL_4_656_ALT (1 << 5)
  114. # define VIP_CNTRL_4_TST_656 (1 << 6)
  115. # define VIP_CNTRL_4_TST_PAT (1 << 7)
  116. #define REG_VIP_CNTRL_5 REG(0x00, 0x25) /* write */
  117. # define VIP_CNTRL_5_CKCASE (1 << 0)
  118. # define VIP_CNTRL_5_SP_CNT(x) (((x) & 3) << 1)
  119. #define REG_MUX_AP REG(0x00, 0x26) /* read/write */
  120. # define MUX_AP_SELECT_I2S 0x64
  121. # define MUX_AP_SELECT_SPDIF 0x40
  122. #define REG_MUX_VP_VIP_OUT REG(0x00, 0x27) /* read/write */
  123. #define REG_MAT_CONTRL REG(0x00, 0x80) /* write */
  124. # define MAT_CONTRL_MAT_SC(x) (((x) & 3) << 0)
  125. # define MAT_CONTRL_MAT_BP (1 << 2)
  126. #define REG_VIDFORMAT REG(0x00, 0xa0) /* write */
  127. #define REG_REFPIX_MSB REG(0x00, 0xa1) /* write */
  128. #define REG_REFPIX_LSB REG(0x00, 0xa2) /* write */
  129. #define REG_REFLINE_MSB REG(0x00, 0xa3) /* write */
  130. #define REG_REFLINE_LSB REG(0x00, 0xa4) /* write */
  131. #define REG_NPIX_MSB REG(0x00, 0xa5) /* write */
  132. #define REG_NPIX_LSB REG(0x00, 0xa6) /* write */
  133. #define REG_NLINE_MSB REG(0x00, 0xa7) /* write */
  134. #define REG_NLINE_LSB REG(0x00, 0xa8) /* write */
  135. #define REG_VS_LINE_STRT_1_MSB REG(0x00, 0xa9) /* write */
  136. #define REG_VS_LINE_STRT_1_LSB REG(0x00, 0xaa) /* write */
  137. #define REG_VS_PIX_STRT_1_MSB REG(0x00, 0xab) /* write */
  138. #define REG_VS_PIX_STRT_1_LSB REG(0x00, 0xac) /* write */
  139. #define REG_VS_LINE_END_1_MSB REG(0x00, 0xad) /* write */
  140. #define REG_VS_LINE_END_1_LSB REG(0x00, 0xae) /* write */
  141. #define REG_VS_PIX_END_1_MSB REG(0x00, 0xaf) /* write */
  142. #define REG_VS_PIX_END_1_LSB REG(0x00, 0xb0) /* write */
  143. #define REG_VS_LINE_STRT_2_MSB REG(0x00, 0xb1) /* write */
  144. #define REG_VS_LINE_STRT_2_LSB REG(0x00, 0xb2) /* write */
  145. #define REG_VS_PIX_STRT_2_MSB REG(0x00, 0xb3) /* write */
  146. #define REG_VS_PIX_STRT_2_LSB REG(0x00, 0xb4) /* write */
  147. #define REG_VS_LINE_END_2_MSB REG(0x00, 0xb5) /* write */
  148. #define REG_VS_LINE_END_2_LSB REG(0x00, 0xb6) /* write */
  149. #define REG_VS_PIX_END_2_MSB REG(0x00, 0xb7) /* write */
  150. #define REG_VS_PIX_END_2_LSB REG(0x00, 0xb8) /* write */
  151. #define REG_HS_PIX_START_MSB REG(0x00, 0xb9) /* write */
  152. #define REG_HS_PIX_START_LSB REG(0x00, 0xba) /* write */
  153. #define REG_HS_PIX_STOP_MSB REG(0x00, 0xbb) /* write */
  154. #define REG_HS_PIX_STOP_LSB REG(0x00, 0xbc) /* write */
  155. #define REG_VWIN_START_1_MSB REG(0x00, 0xbd) /* write */
  156. #define REG_VWIN_START_1_LSB REG(0x00, 0xbe) /* write */
  157. #define REG_VWIN_END_1_MSB REG(0x00, 0xbf) /* write */
  158. #define REG_VWIN_END_1_LSB REG(0x00, 0xc0) /* write */
  159. #define REG_VWIN_START_2_MSB REG(0x00, 0xc1) /* write */
  160. #define REG_VWIN_START_2_LSB REG(0x00, 0xc2) /* write */
  161. #define REG_VWIN_END_2_MSB REG(0x00, 0xc3) /* write */
  162. #define REG_VWIN_END_2_LSB REG(0x00, 0xc4) /* write */
  163. #define REG_DE_START_MSB REG(0x00, 0xc5) /* write */
  164. #define REG_DE_START_LSB REG(0x00, 0xc6) /* write */
  165. #define REG_DE_STOP_MSB REG(0x00, 0xc7) /* write */
  166. #define REG_DE_STOP_LSB REG(0x00, 0xc8) /* write */
  167. #define REG_TBG_CNTRL_0 REG(0x00, 0xca) /* write */
  168. # define TBG_CNTRL_0_TOP_TGL (1 << 0)
  169. # define TBG_CNTRL_0_TOP_SEL (1 << 1)
  170. # define TBG_CNTRL_0_DE_EXT (1 << 2)
  171. # define TBG_CNTRL_0_TOP_EXT (1 << 3)
  172. # define TBG_CNTRL_0_FRAME_DIS (1 << 5)
  173. # define TBG_CNTRL_0_SYNC_MTHD (1 << 6)
  174. # define TBG_CNTRL_0_SYNC_ONCE (1 << 7)
  175. #define REG_TBG_CNTRL_1 REG(0x00, 0xcb) /* write */
  176. # define TBG_CNTRL_1_H_TGL (1 << 0)
  177. # define TBG_CNTRL_1_V_TGL (1 << 1)
  178. # define TBG_CNTRL_1_TGL_EN (1 << 2)
  179. # define TBG_CNTRL_1_X_EXT (1 << 3)
  180. # define TBG_CNTRL_1_H_EXT (1 << 4)
  181. # define TBG_CNTRL_1_V_EXT (1 << 5)
  182. # define TBG_CNTRL_1_DWIN_DIS (1 << 6)
  183. #define REG_ENABLE_SPACE REG(0x00, 0xd6) /* write */
  184. #define REG_HVF_CNTRL_0 REG(0x00, 0xe4) /* write */
  185. # define HVF_CNTRL_0_SM (1 << 7)
  186. # define HVF_CNTRL_0_RWB (1 << 6)
  187. # define HVF_CNTRL_0_PREFIL(x) (((x) & 3) << 2)
  188. # define HVF_CNTRL_0_INTPOL(x) (((x) & 3) << 0)
  189. #define REG_HVF_CNTRL_1 REG(0x00, 0xe5) /* write */
  190. # define HVF_CNTRL_1_FOR (1 << 0)
  191. # define HVF_CNTRL_1_YUVBLK (1 << 1)
  192. # define HVF_CNTRL_1_VQR(x) (((x) & 3) << 2)
  193. # define HVF_CNTRL_1_PAD(x) (((x) & 3) << 4)
  194. # define HVF_CNTRL_1_SEMI_PLANAR (1 << 6)
  195. #define REG_RPT_CNTRL REG(0x00, 0xf0) /* write */
  196. #define REG_I2S_FORMAT REG(0x00, 0xfc) /* read/write */
  197. # define I2S_FORMAT(x) (((x) & 3) << 0)
  198. #define REG_AIP_CLKSEL REG(0x00, 0xfd) /* write */
  199. # define AIP_CLKSEL_AIP_SPDIF (0 << 3)
  200. # define AIP_CLKSEL_AIP_I2S (1 << 3)
  201. # define AIP_CLKSEL_FS_ACLK (0 << 0)
  202. # define AIP_CLKSEL_FS_MCLK (1 << 0)
  203. # define AIP_CLKSEL_FS_FS64SPDIF (2 << 0)
  204. /* Page 02h: PLL settings */
  205. #define REG_PLL_SERIAL_1 REG(0x02, 0x00) /* read/write */
  206. # define PLL_SERIAL_1_SRL_FDN (1 << 0)
  207. # define PLL_SERIAL_1_SRL_IZ(x) (((x) & 3) << 1)
  208. # define PLL_SERIAL_1_SRL_MAN_IZ (1 << 6)
  209. #define REG_PLL_SERIAL_2 REG(0x02, 0x01) /* read/write */
  210. # define PLL_SERIAL_2_SRL_NOSC(x) ((x) << 0)
  211. # define PLL_SERIAL_2_SRL_PR(x) (((x) & 0xf) << 4)
  212. #define REG_PLL_SERIAL_3 REG(0x02, 0x02) /* read/write */
  213. # define PLL_SERIAL_3_SRL_CCIR (1 << 0)
  214. # define PLL_SERIAL_3_SRL_DE (1 << 2)
  215. # define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
  216. #define REG_SERIALIZER REG(0x02, 0x03) /* read/write */
  217. #define REG_BUFFER_OUT REG(0x02, 0x04) /* read/write */
  218. #define REG_PLL_SCG1 REG(0x02, 0x05) /* read/write */
  219. #define REG_PLL_SCG2 REG(0x02, 0x06) /* read/write */
  220. #define REG_PLL_SCGN1 REG(0x02, 0x07) /* read/write */
  221. #define REG_PLL_SCGN2 REG(0x02, 0x08) /* read/write */
  222. #define REG_PLL_SCGR1 REG(0x02, 0x09) /* read/write */
  223. #define REG_PLL_SCGR2 REG(0x02, 0x0a) /* read/write */
  224. #define REG_AUDIO_DIV REG(0x02, 0x0e) /* read/write */
  225. # define AUDIO_DIV_SERCLK_1 0
  226. # define AUDIO_DIV_SERCLK_2 1
  227. # define AUDIO_DIV_SERCLK_4 2
  228. # define AUDIO_DIV_SERCLK_8 3
  229. # define AUDIO_DIV_SERCLK_16 4
  230. # define AUDIO_DIV_SERCLK_32 5
  231. #define REG_SEL_CLK REG(0x02, 0x11) /* read/write */
  232. # define SEL_CLK_SEL_CLK1 (1 << 0)
  233. # define SEL_CLK_SEL_VRF_CLK(x) (((x) & 3) << 1)
  234. # define SEL_CLK_ENA_SC_CLK (1 << 3)
  235. #define REG_ANA_GENERAL REG(0x02, 0x12) /* read/write */
  236. /* Page 09h: EDID Control */
  237. #define REG_EDID_DATA_0 REG(0x09, 0x00) /* read */
  238. /* next 127 successive registers are the EDID block */
  239. #define REG_EDID_CTRL REG(0x09, 0xfa) /* read/write */
  240. #define REG_DDC_ADDR REG(0x09, 0xfb) /* read/write */
  241. #define REG_DDC_OFFS REG(0x09, 0xfc) /* read/write */
  242. #define REG_DDC_SEGM_ADDR REG(0x09, 0xfd) /* read/write */
  243. #define REG_DDC_SEGM REG(0x09, 0xfe) /* read/write */
  244. /* Page 10h: information frames and packets */
  245. #define REG_IF1_HB0 REG(0x10, 0x20) /* read/write */
  246. #define REG_IF2_HB0 REG(0x10, 0x40) /* read/write */
  247. #define REG_IF3_HB0 REG(0x10, 0x60) /* read/write */
  248. #define REG_IF4_HB0 REG(0x10, 0x80) /* read/write */
  249. #define REG_IF5_HB0 REG(0x10, 0xa0) /* read/write */
  250. /* Page 11h: audio settings and content info packets */
  251. #define REG_AIP_CNTRL_0 REG(0x11, 0x00) /* read/write */
  252. # define AIP_CNTRL_0_RST_FIFO (1 << 0)
  253. # define AIP_CNTRL_0_SWAP (1 << 1)
  254. # define AIP_CNTRL_0_LAYOUT (1 << 2)
  255. # define AIP_CNTRL_0_ACR_MAN (1 << 5)
  256. # define AIP_CNTRL_0_RST_CTS (1 << 6)
  257. #define REG_CA_I2S REG(0x11, 0x01) /* read/write */
  258. # define CA_I2S_CA_I2S(x) (((x) & 31) << 0)
  259. # define CA_I2S_HBR_CHSTAT (1 << 6)
  260. #define REG_LATENCY_RD REG(0x11, 0x04) /* read/write */
  261. #define REG_ACR_CTS_0 REG(0x11, 0x05) /* read/write */
  262. #define REG_ACR_CTS_1 REG(0x11, 0x06) /* read/write */
  263. #define REG_ACR_CTS_2 REG(0x11, 0x07) /* read/write */
  264. #define REG_ACR_N_0 REG(0x11, 0x08) /* read/write */
  265. #define REG_ACR_N_1 REG(0x11, 0x09) /* read/write */
  266. #define REG_ACR_N_2 REG(0x11, 0x0a) /* read/write */
  267. #define REG_CTS_N REG(0x11, 0x0c) /* read/write */
  268. # define CTS_N_K(x) (((x) & 7) << 0)
  269. # define CTS_N_M(x) (((x) & 3) << 4)
  270. #define REG_ENC_CNTRL REG(0x11, 0x0d) /* read/write */
  271. # define ENC_CNTRL_RST_ENC (1 << 0)
  272. # define ENC_CNTRL_RST_SEL (1 << 1)
  273. # define ENC_CNTRL_CTL_CODE(x) (((x) & 3) << 2)
  274. #define REG_DIP_FLAGS REG(0x11, 0x0e) /* read/write */
  275. # define DIP_FLAGS_ACR (1 << 0)
  276. # define DIP_FLAGS_GC (1 << 1)
  277. #define REG_DIP_IF_FLAGS REG(0x11, 0x0f) /* read/write */
  278. # define DIP_IF_FLAGS_IF1 (1 << 1)
  279. # define DIP_IF_FLAGS_IF2 (1 << 2)
  280. # define DIP_IF_FLAGS_IF3 (1 << 3)
  281. # define DIP_IF_FLAGS_IF4 (1 << 4)
  282. # define DIP_IF_FLAGS_IF5 (1 << 5)
  283. #define REG_CH_STAT_B(x) REG(0x11, 0x14 + (x)) /* read/write */
  284. /* Page 12h: HDCP and OTP */
  285. #define REG_TX3 REG(0x12, 0x9a) /* read/write */
  286. #define REG_TX4 REG(0x12, 0x9b) /* read/write */
  287. # define TX4_PD_RAM (1 << 1)
  288. #define REG_TX33 REG(0x12, 0xb8) /* read/write */
  289. # define TX33_HDMI (1 << 1)
  290. /* Page 13h: Gamut related metadata packets */
  291. /* CEC registers: (not paged)
  292. */
  293. #define REG_CEC_INTSTATUS 0xee /* read */
  294. # define CEC_INTSTATUS_CEC (1 << 0)
  295. # define CEC_INTSTATUS_HDMI (1 << 1)
  296. #define REG_CEC_FRO_IM_CLK_CTRL 0xfb /* read/write */
  297. # define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
  298. # define CEC_FRO_IM_CLK_CTRL_ENA_OTP (1 << 6)
  299. # define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
  300. # define CEC_FRO_IM_CLK_CTRL_FRO_DIV (1 << 0)
  301. #define REG_CEC_RXSHPDINTENA 0xfc /* read/write */
  302. #define REG_CEC_RXSHPDINT 0xfd /* read */
  303. #define REG_CEC_RXSHPDLEV 0xfe /* read */
  304. # define CEC_RXSHPDLEV_RXSENS (1 << 0)
  305. # define CEC_RXSHPDLEV_HPD (1 << 1)
  306. #define REG_CEC_ENAMODS 0xff /* read/write */
  307. # define CEC_ENAMODS_DIS_FRO (1 << 6)
  308. # define CEC_ENAMODS_DIS_CCLK (1 << 5)
  309. # define CEC_ENAMODS_EN_RXSENS (1 << 2)
  310. # define CEC_ENAMODS_EN_HDMI (1 << 1)
  311. # define CEC_ENAMODS_EN_CEC (1 << 0)
  312. /* Device versions: */
  313. #define TDA9989N2 0x0101
  314. #define TDA19989 0x0201
  315. #define TDA19989N2 0x0202
  316. #define TDA19988 0x0301
  317. static void
  318. cec_write(struct tda998x_priv *priv, uint16_t addr, uint8_t val)
  319. {
  320. struct i2c_client *client = priv->cec;
  321. uint8_t buf[] = {addr, val};
  322. int ret;
  323. ret = i2c_master_send(client, buf, sizeof(buf));
  324. if (ret < 0)
  325. dev_err(&client->dev, "Error %d writing to cec:0x%x\n", ret, addr);
  326. }
  327. static uint8_t
  328. cec_read(struct tda998x_priv *priv, uint8_t addr)
  329. {
  330. struct i2c_client *client = priv->cec;
  331. uint8_t val;
  332. int ret;
  333. ret = i2c_master_send(client, &addr, sizeof(addr));
  334. if (ret < 0)
  335. goto fail;
  336. ret = i2c_master_recv(client, &val, sizeof(val));
  337. if (ret < 0)
  338. goto fail;
  339. return val;
  340. fail:
  341. dev_err(&client->dev, "Error %d reading from cec:0x%x\n", ret, addr);
  342. return 0;
  343. }
  344. static int
  345. set_page(struct tda998x_priv *priv, uint16_t reg)
  346. {
  347. if (REG2PAGE(reg) != priv->current_page) {
  348. struct i2c_client *client = priv->hdmi;
  349. uint8_t buf[] = {
  350. REG_CURPAGE, REG2PAGE(reg)
  351. };
  352. int ret = i2c_master_send(client, buf, sizeof(buf));
  353. if (ret < 0) {
  354. dev_err(&client->dev, "setpage %04x err %d\n",
  355. reg, ret);
  356. return ret;
  357. }
  358. priv->current_page = REG2PAGE(reg);
  359. }
  360. return 0;
  361. }
  362. static int
  363. reg_read_range(struct tda998x_priv *priv, uint16_t reg, char *buf, int cnt)
  364. {
  365. struct i2c_client *client = priv->hdmi;
  366. uint8_t addr = REG2ADDR(reg);
  367. int ret;
  368. mutex_lock(&priv->mutex);
  369. ret = set_page(priv, reg);
  370. if (ret < 0)
  371. goto out;
  372. ret = i2c_master_send(client, &addr, sizeof(addr));
  373. if (ret < 0)
  374. goto fail;
  375. ret = i2c_master_recv(client, buf, cnt);
  376. if (ret < 0)
  377. goto fail;
  378. goto out;
  379. fail:
  380. dev_err(&client->dev, "Error %d reading from 0x%x\n", ret, reg);
  381. out:
  382. mutex_unlock(&priv->mutex);
  383. return ret;
  384. }
  385. static void
  386. reg_write_range(struct tda998x_priv *priv, uint16_t reg, uint8_t *p, int cnt)
  387. {
  388. struct i2c_client *client = priv->hdmi;
  389. uint8_t buf[cnt+1];
  390. int ret;
  391. buf[0] = REG2ADDR(reg);
  392. memcpy(&buf[1], p, cnt);
  393. mutex_lock(&priv->mutex);
  394. ret = set_page(priv, reg);
  395. if (ret < 0)
  396. goto out;
  397. ret = i2c_master_send(client, buf, cnt + 1);
  398. if (ret < 0)
  399. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  400. out:
  401. mutex_unlock(&priv->mutex);
  402. }
  403. static int
  404. reg_read(struct tda998x_priv *priv, uint16_t reg)
  405. {
  406. uint8_t val = 0;
  407. int ret;
  408. ret = reg_read_range(priv, reg, &val, sizeof(val));
  409. if (ret < 0)
  410. return ret;
  411. return val;
  412. }
  413. static void
  414. reg_write(struct tda998x_priv *priv, uint16_t reg, uint8_t val)
  415. {
  416. struct i2c_client *client = priv->hdmi;
  417. uint8_t buf[] = {REG2ADDR(reg), val};
  418. int ret;
  419. mutex_lock(&priv->mutex);
  420. ret = set_page(priv, reg);
  421. if (ret < 0)
  422. goto out;
  423. ret = i2c_master_send(client, buf, sizeof(buf));
  424. if (ret < 0)
  425. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  426. out:
  427. mutex_unlock(&priv->mutex);
  428. }
  429. static void
  430. reg_write16(struct tda998x_priv *priv, uint16_t reg, uint16_t val)
  431. {
  432. struct i2c_client *client = priv->hdmi;
  433. uint8_t buf[] = {REG2ADDR(reg), val >> 8, val};
  434. int ret;
  435. mutex_lock(&priv->mutex);
  436. ret = set_page(priv, reg);
  437. if (ret < 0)
  438. goto out;
  439. ret = i2c_master_send(client, buf, sizeof(buf));
  440. if (ret < 0)
  441. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  442. out:
  443. mutex_unlock(&priv->mutex);
  444. }
  445. static void
  446. reg_set(struct tda998x_priv *priv, uint16_t reg, uint8_t val)
  447. {
  448. int old_val;
  449. old_val = reg_read(priv, reg);
  450. if (old_val >= 0)
  451. reg_write(priv, reg, old_val | val);
  452. }
  453. static void
  454. reg_clear(struct tda998x_priv *priv, uint16_t reg, uint8_t val)
  455. {
  456. int old_val;
  457. old_val = reg_read(priv, reg);
  458. if (old_val >= 0)
  459. reg_write(priv, reg, old_val & ~val);
  460. }
  461. static void
  462. tda998x_reset(struct tda998x_priv *priv)
  463. {
  464. /* reset audio and i2c master: */
  465. reg_write(priv, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
  466. msleep(50);
  467. reg_write(priv, REG_SOFTRESET, 0);
  468. msleep(50);
  469. /* reset transmitter: */
  470. reg_set(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  471. reg_clear(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  472. /* PLL registers common configuration */
  473. reg_write(priv, REG_PLL_SERIAL_1, 0x00);
  474. reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1));
  475. reg_write(priv, REG_PLL_SERIAL_3, 0x00);
  476. reg_write(priv, REG_SERIALIZER, 0x00);
  477. reg_write(priv, REG_BUFFER_OUT, 0x00);
  478. reg_write(priv, REG_PLL_SCG1, 0x00);
  479. reg_write(priv, REG_AUDIO_DIV, AUDIO_DIV_SERCLK_8);
  480. reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  481. reg_write(priv, REG_PLL_SCGN1, 0xfa);
  482. reg_write(priv, REG_PLL_SCGN2, 0x00);
  483. reg_write(priv, REG_PLL_SCGR1, 0x5b);
  484. reg_write(priv, REG_PLL_SCGR2, 0x00);
  485. reg_write(priv, REG_PLL_SCG2, 0x10);
  486. /* Write the default value MUX register */
  487. reg_write(priv, REG_MUX_VP_VIP_OUT, 0x24);
  488. }
  489. /* handle HDMI connect/disconnect */
  490. static void tda998x_hpd(struct work_struct *work)
  491. {
  492. struct delayed_work *dwork = to_delayed_work(work);
  493. struct tda998x_priv *priv =
  494. container_of(dwork, struct tda998x_priv, dwork);
  495. if (priv->encoder && priv->encoder->dev)
  496. drm_kms_helper_hotplug_event(priv->encoder->dev);
  497. }
  498. /*
  499. * only 2 interrupts may occur: screen plug/unplug and EDID read
  500. */
  501. static irqreturn_t tda998x_irq_thread(int irq, void *data)
  502. {
  503. struct tda998x_priv *priv = data;
  504. u8 sta, cec, lvl, flag0, flag1, flag2;
  505. if (!priv)
  506. return IRQ_HANDLED;
  507. sta = cec_read(priv, REG_CEC_INTSTATUS);
  508. cec = cec_read(priv, REG_CEC_RXSHPDINT);
  509. lvl = cec_read(priv, REG_CEC_RXSHPDLEV);
  510. flag0 = reg_read(priv, REG_INT_FLAGS_0);
  511. flag1 = reg_read(priv, REG_INT_FLAGS_1);
  512. flag2 = reg_read(priv, REG_INT_FLAGS_2);
  513. DRM_DEBUG_DRIVER(
  514. "tda irq sta %02x cec %02x lvl %02x f0 %02x f1 %02x f2 %02x\n",
  515. sta, cec, lvl, flag0, flag1, flag2);
  516. if ((flag2 & INT_FLAGS_2_EDID_BLK_RD) && priv->wq_edid_wait) {
  517. priv->wq_edid_wait = 0;
  518. wake_up(&priv->wq_edid);
  519. } else if (cec != 0) { /* HPD change */
  520. schedule_delayed_work(&priv->dwork, HZ/10);
  521. }
  522. return IRQ_HANDLED;
  523. }
  524. static uint8_t tda998x_cksum(uint8_t *buf, size_t bytes)
  525. {
  526. int sum = 0;
  527. while (bytes--)
  528. sum -= *buf++;
  529. return sum;
  530. }
  531. #define HB(x) (x)
  532. #define PB(x) (HB(2) + 1 + (x))
  533. static void
  534. tda998x_write_if(struct tda998x_priv *priv, uint8_t bit, uint16_t addr,
  535. uint8_t *buf, size_t size)
  536. {
  537. buf[PB(0)] = tda998x_cksum(buf, size);
  538. reg_clear(priv, REG_DIP_IF_FLAGS, bit);
  539. reg_write_range(priv, addr, buf, size);
  540. reg_set(priv, REG_DIP_IF_FLAGS, bit);
  541. }
  542. static void
  543. tda998x_write_aif(struct tda998x_priv *priv, struct tda998x_encoder_params *p)
  544. {
  545. u8 buf[PB(HDMI_AUDIO_INFOFRAME_SIZE) + 1];
  546. memset(buf, 0, sizeof(buf));
  547. buf[HB(0)] = HDMI_INFOFRAME_TYPE_AUDIO;
  548. buf[HB(1)] = 0x01;
  549. buf[HB(2)] = HDMI_AUDIO_INFOFRAME_SIZE;
  550. buf[PB(1)] = p->audio_frame[1] & 0x07; /* CC */
  551. buf[PB(2)] = p->audio_frame[2] & 0x1c; /* SF */
  552. buf[PB(4)] = p->audio_frame[4];
  553. buf[PB(5)] = p->audio_frame[5] & 0xf8; /* DM_INH + LSV */
  554. tda998x_write_if(priv, DIP_IF_FLAGS_IF4, REG_IF4_HB0, buf,
  555. sizeof(buf));
  556. }
  557. static void
  558. tda998x_write_avi(struct tda998x_priv *priv, struct drm_display_mode *mode)
  559. {
  560. u8 buf[PB(HDMI_AVI_INFOFRAME_SIZE) + 1];
  561. memset(buf, 0, sizeof(buf));
  562. buf[HB(0)] = HDMI_INFOFRAME_TYPE_AVI;
  563. buf[HB(1)] = 0x02;
  564. buf[HB(2)] = HDMI_AVI_INFOFRAME_SIZE;
  565. buf[PB(1)] = HDMI_SCAN_MODE_UNDERSCAN;
  566. buf[PB(2)] = HDMI_ACTIVE_ASPECT_PICTURE;
  567. buf[PB(3)] = HDMI_QUANTIZATION_RANGE_FULL << 2;
  568. buf[PB(4)] = drm_match_cea_mode(mode);
  569. tda998x_write_if(priv, DIP_IF_FLAGS_IF2, REG_IF2_HB0, buf,
  570. sizeof(buf));
  571. }
  572. static void tda998x_audio_mute(struct tda998x_priv *priv, bool on)
  573. {
  574. if (on) {
  575. reg_set(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
  576. reg_clear(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
  577. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  578. } else {
  579. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  580. }
  581. }
  582. static void
  583. tda998x_configure_audio(struct tda998x_priv *priv,
  584. struct drm_display_mode *mode, struct tda998x_encoder_params *p)
  585. {
  586. uint8_t buf[6], clksel_aip, clksel_fs, cts_n, adiv;
  587. uint32_t n;
  588. /* Enable audio ports */
  589. reg_write(priv, REG_ENA_AP, p->audio_cfg);
  590. reg_write(priv, REG_ENA_ACLK, p->audio_clk_cfg);
  591. /* Set audio input source */
  592. switch (p->audio_format) {
  593. case AFMT_SPDIF:
  594. reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_SPDIF);
  595. clksel_aip = AIP_CLKSEL_AIP_SPDIF;
  596. clksel_fs = AIP_CLKSEL_FS_FS64SPDIF;
  597. cts_n = CTS_N_M(3) | CTS_N_K(3);
  598. break;
  599. case AFMT_I2S:
  600. reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_I2S);
  601. clksel_aip = AIP_CLKSEL_AIP_I2S;
  602. clksel_fs = AIP_CLKSEL_FS_ACLK;
  603. cts_n = CTS_N_M(3) | CTS_N_K(3);
  604. break;
  605. default:
  606. BUG();
  607. return;
  608. }
  609. reg_write(priv, REG_AIP_CLKSEL, clksel_aip);
  610. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_LAYOUT |
  611. AIP_CNTRL_0_ACR_MAN); /* auto CTS */
  612. reg_write(priv, REG_CTS_N, cts_n);
  613. /*
  614. * Audio input somehow depends on HDMI line rate which is
  615. * related to pixclk. Testing showed that modes with pixclk
  616. * >100MHz need a larger divider while <40MHz need the default.
  617. * There is no detailed info in the datasheet, so we just
  618. * assume 100MHz requires larger divider.
  619. */
  620. adiv = AUDIO_DIV_SERCLK_8;
  621. if (mode->clock > 100000)
  622. adiv++; /* AUDIO_DIV_SERCLK_16 */
  623. /* S/PDIF asks for a larger divider */
  624. if (p->audio_format == AFMT_SPDIF)
  625. adiv++; /* AUDIO_DIV_SERCLK_16 or _32 */
  626. reg_write(priv, REG_AUDIO_DIV, adiv);
  627. /*
  628. * This is the approximate value of N, which happens to be
  629. * the recommended values for non-coherent clocks.
  630. */
  631. n = 128 * p->audio_sample_rate / 1000;
  632. /* Write the CTS and N values */
  633. buf[0] = 0x44;
  634. buf[1] = 0x42;
  635. buf[2] = 0x01;
  636. buf[3] = n;
  637. buf[4] = n >> 8;
  638. buf[5] = n >> 16;
  639. reg_write_range(priv, REG_ACR_CTS_0, buf, 6);
  640. /* Set CTS clock reference */
  641. reg_write(priv, REG_AIP_CLKSEL, clksel_aip | clksel_fs);
  642. /* Reset CTS generator */
  643. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
  644. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
  645. /* Write the channel status */
  646. buf[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
  647. buf[1] = 0x00;
  648. buf[2] = IEC958_AES3_CON_FS_NOTID;
  649. buf[3] = IEC958_AES4_CON_ORIGFS_NOTID |
  650. IEC958_AES4_CON_MAX_WORDLEN_24;
  651. reg_write_range(priv, REG_CH_STAT_B(0), buf, 4);
  652. tda998x_audio_mute(priv, true);
  653. msleep(20);
  654. tda998x_audio_mute(priv, false);
  655. /* Write the audio information packet */
  656. tda998x_write_aif(priv, p);
  657. }
  658. /* DRM encoder functions */
  659. static void tda998x_encoder_set_config(struct tda998x_priv *priv,
  660. const struct tda998x_encoder_params *p)
  661. {
  662. priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(p->swap_a) |
  663. (p->mirr_a ? VIP_CNTRL_0_MIRR_A : 0) |
  664. VIP_CNTRL_0_SWAP_B(p->swap_b) |
  665. (p->mirr_b ? VIP_CNTRL_0_MIRR_B : 0);
  666. priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(p->swap_c) |
  667. (p->mirr_c ? VIP_CNTRL_1_MIRR_C : 0) |
  668. VIP_CNTRL_1_SWAP_D(p->swap_d) |
  669. (p->mirr_d ? VIP_CNTRL_1_MIRR_D : 0);
  670. priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(p->swap_e) |
  671. (p->mirr_e ? VIP_CNTRL_2_MIRR_E : 0) |
  672. VIP_CNTRL_2_SWAP_F(p->swap_f) |
  673. (p->mirr_f ? VIP_CNTRL_2_MIRR_F : 0);
  674. priv->params = *p;
  675. }
  676. static void tda998x_encoder_dpms(struct tda998x_priv *priv, int mode)
  677. {
  678. /* we only care about on or off: */
  679. if (mode != DRM_MODE_DPMS_ON)
  680. mode = DRM_MODE_DPMS_OFF;
  681. if (mode == priv->dpms)
  682. return;
  683. switch (mode) {
  684. case DRM_MODE_DPMS_ON:
  685. /* enable video ports, audio will be enabled later */
  686. reg_write(priv, REG_ENA_VP_0, 0xff);
  687. reg_write(priv, REG_ENA_VP_1, 0xff);
  688. reg_write(priv, REG_ENA_VP_2, 0xff);
  689. /* set muxing after enabling ports: */
  690. reg_write(priv, REG_VIP_CNTRL_0, priv->vip_cntrl_0);
  691. reg_write(priv, REG_VIP_CNTRL_1, priv->vip_cntrl_1);
  692. reg_write(priv, REG_VIP_CNTRL_2, priv->vip_cntrl_2);
  693. break;
  694. case DRM_MODE_DPMS_OFF:
  695. /* disable video ports */
  696. reg_write(priv, REG_ENA_VP_0, 0x00);
  697. reg_write(priv, REG_ENA_VP_1, 0x00);
  698. reg_write(priv, REG_ENA_VP_2, 0x00);
  699. break;
  700. }
  701. priv->dpms = mode;
  702. }
  703. static void
  704. tda998x_encoder_save(struct drm_encoder *encoder)
  705. {
  706. DBG("");
  707. }
  708. static void
  709. tda998x_encoder_restore(struct drm_encoder *encoder)
  710. {
  711. DBG("");
  712. }
  713. static bool
  714. tda998x_encoder_mode_fixup(struct drm_encoder *encoder,
  715. const struct drm_display_mode *mode,
  716. struct drm_display_mode *adjusted_mode)
  717. {
  718. return true;
  719. }
  720. static int tda998x_encoder_mode_valid(struct tda998x_priv *priv,
  721. struct drm_display_mode *mode)
  722. {
  723. if (mode->clock > 150000)
  724. return MODE_CLOCK_HIGH;
  725. if (mode->htotal >= BIT(13))
  726. return MODE_BAD_HVALUE;
  727. if (mode->vtotal >= BIT(11))
  728. return MODE_BAD_VVALUE;
  729. return MODE_OK;
  730. }
  731. static void
  732. tda998x_encoder_mode_set(struct tda998x_priv *priv,
  733. struct drm_display_mode *mode,
  734. struct drm_display_mode *adjusted_mode)
  735. {
  736. uint16_t ref_pix, ref_line, n_pix, n_line;
  737. uint16_t hs_pix_s, hs_pix_e;
  738. uint16_t vs1_pix_s, vs1_pix_e, vs1_line_s, vs1_line_e;
  739. uint16_t vs2_pix_s, vs2_pix_e, vs2_line_s, vs2_line_e;
  740. uint16_t vwin1_line_s, vwin1_line_e;
  741. uint16_t vwin2_line_s, vwin2_line_e;
  742. uint16_t de_pix_s, de_pix_e;
  743. uint8_t reg, div, rep;
  744. /*
  745. * Internally TDA998x is using ITU-R BT.656 style sync but
  746. * we get VESA style sync. TDA998x is using a reference pixel
  747. * relative to ITU to sync to the input frame and for output
  748. * sync generation. Currently, we are using reference detection
  749. * from HS/VS, i.e. REFPIX/REFLINE denote frame start sync point
  750. * which is position of rising VS with coincident rising HS.
  751. *
  752. * Now there is some issues to take care of:
  753. * - HDMI data islands require sync-before-active
  754. * - TDA998x register values must be > 0 to be enabled
  755. * - REFLINE needs an additional offset of +1
  756. * - REFPIX needs an addtional offset of +1 for UYUV and +3 for RGB
  757. *
  758. * So we add +1 to all horizontal and vertical register values,
  759. * plus an additional +3 for REFPIX as we are using RGB input only.
  760. */
  761. n_pix = mode->htotal;
  762. n_line = mode->vtotal;
  763. hs_pix_e = mode->hsync_end - mode->hdisplay;
  764. hs_pix_s = mode->hsync_start - mode->hdisplay;
  765. de_pix_e = mode->htotal;
  766. de_pix_s = mode->htotal - mode->hdisplay;
  767. ref_pix = 3 + hs_pix_s;
  768. /*
  769. * Attached LCD controllers may generate broken sync. Allow
  770. * those to adjust the position of the rising VS edge by adding
  771. * HSKEW to ref_pix.
  772. */
  773. if (adjusted_mode->flags & DRM_MODE_FLAG_HSKEW)
  774. ref_pix += adjusted_mode->hskew;
  775. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0) {
  776. ref_line = 1 + mode->vsync_start - mode->vdisplay;
  777. vwin1_line_s = mode->vtotal - mode->vdisplay - 1;
  778. vwin1_line_e = vwin1_line_s + mode->vdisplay;
  779. vs1_pix_s = vs1_pix_e = hs_pix_s;
  780. vs1_line_s = mode->vsync_start - mode->vdisplay;
  781. vs1_line_e = vs1_line_s +
  782. mode->vsync_end - mode->vsync_start;
  783. vwin2_line_s = vwin2_line_e = 0;
  784. vs2_pix_s = vs2_pix_e = 0;
  785. vs2_line_s = vs2_line_e = 0;
  786. } else {
  787. ref_line = 1 + (mode->vsync_start - mode->vdisplay)/2;
  788. vwin1_line_s = (mode->vtotal - mode->vdisplay)/2;
  789. vwin1_line_e = vwin1_line_s + mode->vdisplay/2;
  790. vs1_pix_s = vs1_pix_e = hs_pix_s;
  791. vs1_line_s = (mode->vsync_start - mode->vdisplay)/2;
  792. vs1_line_e = vs1_line_s +
  793. (mode->vsync_end - mode->vsync_start)/2;
  794. vwin2_line_s = vwin1_line_s + mode->vtotal/2;
  795. vwin2_line_e = vwin2_line_s + mode->vdisplay/2;
  796. vs2_pix_s = vs2_pix_e = hs_pix_s + mode->htotal/2;
  797. vs2_line_s = vs1_line_s + mode->vtotal/2 ;
  798. vs2_line_e = vs2_line_s +
  799. (mode->vsync_end - mode->vsync_start)/2;
  800. }
  801. div = 148500 / mode->clock;
  802. if (div != 0) {
  803. div--;
  804. if (div > 3)
  805. div = 3;
  806. }
  807. /* mute the audio FIFO: */
  808. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  809. /* set HDMI HDCP mode off: */
  810. reg_write(priv, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
  811. reg_clear(priv, REG_TX33, TX33_HDMI);
  812. reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(0));
  813. /* no pre-filter or interpolator: */
  814. reg_write(priv, REG_HVF_CNTRL_0, HVF_CNTRL_0_PREFIL(0) |
  815. HVF_CNTRL_0_INTPOL(0));
  816. reg_write(priv, REG_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
  817. reg_write(priv, REG_VIP_CNTRL_4, VIP_CNTRL_4_BLANKIT(0) |
  818. VIP_CNTRL_4_BLC(0));
  819. reg_clear(priv, REG_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IZ);
  820. reg_clear(priv, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR |
  821. PLL_SERIAL_3_SRL_DE);
  822. reg_write(priv, REG_SERIALIZER, 0);
  823. reg_write(priv, REG_HVF_CNTRL_1, HVF_CNTRL_1_VQR(0));
  824. /* TODO enable pixel repeat for pixel rates less than 25Msamp/s */
  825. rep = 0;
  826. reg_write(priv, REG_RPT_CNTRL, 0);
  827. reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) |
  828. SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  829. reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) |
  830. PLL_SERIAL_2_SRL_PR(rep));
  831. /* set color matrix bypass flag: */
  832. reg_write(priv, REG_MAT_CONTRL, MAT_CONTRL_MAT_BP |
  833. MAT_CONTRL_MAT_SC(1));
  834. /* set BIAS tmds value: */
  835. reg_write(priv, REG_ANA_GENERAL, 0x09);
  836. /*
  837. * Sync on rising HSYNC/VSYNC
  838. */
  839. reg = VIP_CNTRL_3_SYNC_HS;
  840. /*
  841. * TDA19988 requires high-active sync at input stage,
  842. * so invert low-active sync provided by master encoder here
  843. */
  844. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  845. reg |= VIP_CNTRL_3_H_TGL;
  846. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  847. reg |= VIP_CNTRL_3_V_TGL;
  848. reg_write(priv, REG_VIP_CNTRL_3, reg);
  849. reg_write(priv, REG_VIDFORMAT, 0x00);
  850. reg_write16(priv, REG_REFPIX_MSB, ref_pix);
  851. reg_write16(priv, REG_REFLINE_MSB, ref_line);
  852. reg_write16(priv, REG_NPIX_MSB, n_pix);
  853. reg_write16(priv, REG_NLINE_MSB, n_line);
  854. reg_write16(priv, REG_VS_LINE_STRT_1_MSB, vs1_line_s);
  855. reg_write16(priv, REG_VS_PIX_STRT_1_MSB, vs1_pix_s);
  856. reg_write16(priv, REG_VS_LINE_END_1_MSB, vs1_line_e);
  857. reg_write16(priv, REG_VS_PIX_END_1_MSB, vs1_pix_e);
  858. reg_write16(priv, REG_VS_LINE_STRT_2_MSB, vs2_line_s);
  859. reg_write16(priv, REG_VS_PIX_STRT_2_MSB, vs2_pix_s);
  860. reg_write16(priv, REG_VS_LINE_END_2_MSB, vs2_line_e);
  861. reg_write16(priv, REG_VS_PIX_END_2_MSB, vs2_pix_e);
  862. reg_write16(priv, REG_HS_PIX_START_MSB, hs_pix_s);
  863. reg_write16(priv, REG_HS_PIX_STOP_MSB, hs_pix_e);
  864. reg_write16(priv, REG_VWIN_START_1_MSB, vwin1_line_s);
  865. reg_write16(priv, REG_VWIN_END_1_MSB, vwin1_line_e);
  866. reg_write16(priv, REG_VWIN_START_2_MSB, vwin2_line_s);
  867. reg_write16(priv, REG_VWIN_END_2_MSB, vwin2_line_e);
  868. reg_write16(priv, REG_DE_START_MSB, de_pix_s);
  869. reg_write16(priv, REG_DE_STOP_MSB, de_pix_e);
  870. if (priv->rev == TDA19988) {
  871. /* let incoming pixels fill the active space (if any) */
  872. reg_write(priv, REG_ENABLE_SPACE, 0x00);
  873. }
  874. /*
  875. * Always generate sync polarity relative to input sync and
  876. * revert input stage toggled sync at output stage
  877. */
  878. reg = TBG_CNTRL_1_DWIN_DIS | TBG_CNTRL_1_TGL_EN;
  879. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  880. reg |= TBG_CNTRL_1_H_TGL;
  881. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  882. reg |= TBG_CNTRL_1_V_TGL;
  883. reg_write(priv, REG_TBG_CNTRL_1, reg);
  884. /* must be last register set: */
  885. reg_write(priv, REG_TBG_CNTRL_0, 0);
  886. /* Only setup the info frames if the sink is HDMI */
  887. if (priv->is_hdmi_sink) {
  888. /* We need to turn HDMI HDCP stuff on to get audio through */
  889. reg &= ~TBG_CNTRL_1_DWIN_DIS;
  890. reg_write(priv, REG_TBG_CNTRL_1, reg);
  891. reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(1));
  892. reg_set(priv, REG_TX33, TX33_HDMI);
  893. tda998x_write_avi(priv, adjusted_mode);
  894. if (priv->params.audio_cfg)
  895. tda998x_configure_audio(priv, adjusted_mode,
  896. &priv->params);
  897. }
  898. }
  899. static enum drm_connector_status
  900. tda998x_encoder_detect(struct tda998x_priv *priv)
  901. {
  902. uint8_t val = cec_read(priv, REG_CEC_RXSHPDLEV);
  903. return (val & CEC_RXSHPDLEV_HPD) ? connector_status_connected :
  904. connector_status_disconnected;
  905. }
  906. static int read_edid_block(struct tda998x_priv *priv, uint8_t *buf, int blk)
  907. {
  908. uint8_t offset, segptr;
  909. int ret, i;
  910. offset = (blk & 1) ? 128 : 0;
  911. segptr = blk / 2;
  912. reg_write(priv, REG_DDC_ADDR, 0xa0);
  913. reg_write(priv, REG_DDC_OFFS, offset);
  914. reg_write(priv, REG_DDC_SEGM_ADDR, 0x60);
  915. reg_write(priv, REG_DDC_SEGM, segptr);
  916. /* enable reading EDID: */
  917. priv->wq_edid_wait = 1;
  918. reg_write(priv, REG_EDID_CTRL, 0x1);
  919. /* flag must be cleared by sw: */
  920. reg_write(priv, REG_EDID_CTRL, 0x0);
  921. /* wait for block read to complete: */
  922. if (priv->hdmi->irq) {
  923. i = wait_event_timeout(priv->wq_edid,
  924. !priv->wq_edid_wait,
  925. msecs_to_jiffies(100));
  926. if (i < 0) {
  927. dev_err(&priv->hdmi->dev, "read edid wait err %d\n", i);
  928. return i;
  929. }
  930. } else {
  931. for (i = 100; i > 0; i--) {
  932. msleep(1);
  933. ret = reg_read(priv, REG_INT_FLAGS_2);
  934. if (ret < 0)
  935. return ret;
  936. if (ret & INT_FLAGS_2_EDID_BLK_RD)
  937. break;
  938. }
  939. }
  940. if (i == 0) {
  941. dev_err(&priv->hdmi->dev, "read edid timeout\n");
  942. return -ETIMEDOUT;
  943. }
  944. ret = reg_read_range(priv, REG_EDID_DATA_0, buf, EDID_LENGTH);
  945. if (ret != EDID_LENGTH) {
  946. dev_err(&priv->hdmi->dev, "failed to read edid block %d: %d\n",
  947. blk, ret);
  948. return ret;
  949. }
  950. return 0;
  951. }
  952. static uint8_t *do_get_edid(struct tda998x_priv *priv)
  953. {
  954. int j, valid_extensions = 0;
  955. uint8_t *block, *new;
  956. bool print_bad_edid = drm_debug & DRM_UT_KMS;
  957. if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
  958. return NULL;
  959. if (priv->rev == TDA19988)
  960. reg_clear(priv, REG_TX4, TX4_PD_RAM);
  961. /* base block fetch */
  962. if (read_edid_block(priv, block, 0))
  963. goto fail;
  964. if (!drm_edid_block_valid(block, 0, print_bad_edid))
  965. goto fail;
  966. /* if there's no extensions, we're done */
  967. if (block[0x7e] == 0)
  968. goto done;
  969. new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
  970. if (!new)
  971. goto fail;
  972. block = new;
  973. for (j = 1; j <= block[0x7e]; j++) {
  974. uint8_t *ext_block = block + (valid_extensions + 1) * EDID_LENGTH;
  975. if (read_edid_block(priv, ext_block, j))
  976. goto fail;
  977. if (!drm_edid_block_valid(ext_block, j, print_bad_edid))
  978. goto fail;
  979. valid_extensions++;
  980. }
  981. if (valid_extensions != block[0x7e]) {
  982. block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
  983. block[0x7e] = valid_extensions;
  984. new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
  985. if (!new)
  986. goto fail;
  987. block = new;
  988. }
  989. done:
  990. if (priv->rev == TDA19988)
  991. reg_set(priv, REG_TX4, TX4_PD_RAM);
  992. return block;
  993. fail:
  994. if (priv->rev == TDA19988)
  995. reg_set(priv, REG_TX4, TX4_PD_RAM);
  996. dev_warn(&priv->hdmi->dev, "failed to read EDID\n");
  997. kfree(block);
  998. return NULL;
  999. }
  1000. static int
  1001. tda998x_encoder_get_modes(struct tda998x_priv *priv,
  1002. struct drm_connector *connector)
  1003. {
  1004. struct edid *edid = (struct edid *)do_get_edid(priv);
  1005. int n = 0;
  1006. if (edid) {
  1007. drm_mode_connector_update_edid_property(connector, edid);
  1008. n = drm_add_edid_modes(connector, edid);
  1009. priv->is_hdmi_sink = drm_detect_hdmi_monitor(edid);
  1010. kfree(edid);
  1011. }
  1012. return n;
  1013. }
  1014. static void tda998x_encoder_set_polling(struct tda998x_priv *priv,
  1015. struct drm_connector *connector)
  1016. {
  1017. if (priv->hdmi->irq)
  1018. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1019. else
  1020. connector->polled = DRM_CONNECTOR_POLL_CONNECT |
  1021. DRM_CONNECTOR_POLL_DISCONNECT;
  1022. }
  1023. static int
  1024. tda998x_encoder_set_property(struct drm_encoder *encoder,
  1025. struct drm_connector *connector,
  1026. struct drm_property *property,
  1027. uint64_t val)
  1028. {
  1029. DBG("");
  1030. return 0;
  1031. }
  1032. static void tda998x_destroy(struct tda998x_priv *priv)
  1033. {
  1034. /* disable all IRQs and free the IRQ handler */
  1035. cec_write(priv, REG_CEC_RXSHPDINTENA, 0);
  1036. reg_clear(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  1037. if (priv->hdmi->irq) {
  1038. free_irq(priv->hdmi->irq, priv);
  1039. cancel_delayed_work_sync(&priv->dwork);
  1040. }
  1041. i2c_unregister_device(priv->cec);
  1042. }
  1043. /* Slave encoder support */
  1044. static void
  1045. tda998x_encoder_slave_set_config(struct drm_encoder *encoder, void *params)
  1046. {
  1047. tda998x_encoder_set_config(to_tda998x_priv(encoder), params);
  1048. }
  1049. static void tda998x_encoder_slave_destroy(struct drm_encoder *encoder)
  1050. {
  1051. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  1052. tda998x_destroy(priv);
  1053. drm_i2c_encoder_destroy(encoder);
  1054. kfree(priv);
  1055. }
  1056. static void tda998x_encoder_slave_dpms(struct drm_encoder *encoder, int mode)
  1057. {
  1058. tda998x_encoder_dpms(to_tda998x_priv(encoder), mode);
  1059. }
  1060. static int tda998x_encoder_slave_mode_valid(struct drm_encoder *encoder,
  1061. struct drm_display_mode *mode)
  1062. {
  1063. return tda998x_encoder_mode_valid(to_tda998x_priv(encoder), mode);
  1064. }
  1065. static void
  1066. tda998x_encoder_slave_mode_set(struct drm_encoder *encoder,
  1067. struct drm_display_mode *mode,
  1068. struct drm_display_mode *adjusted_mode)
  1069. {
  1070. tda998x_encoder_mode_set(to_tda998x_priv(encoder), mode, adjusted_mode);
  1071. }
  1072. static enum drm_connector_status
  1073. tda998x_encoder_slave_detect(struct drm_encoder *encoder,
  1074. struct drm_connector *connector)
  1075. {
  1076. return tda998x_encoder_detect(to_tda998x_priv(encoder));
  1077. }
  1078. static int tda998x_encoder_slave_get_modes(struct drm_encoder *encoder,
  1079. struct drm_connector *connector)
  1080. {
  1081. return tda998x_encoder_get_modes(to_tda998x_priv(encoder), connector);
  1082. }
  1083. static int
  1084. tda998x_encoder_slave_create_resources(struct drm_encoder *encoder,
  1085. struct drm_connector *connector)
  1086. {
  1087. tda998x_encoder_set_polling(to_tda998x_priv(encoder), connector);
  1088. return 0;
  1089. }
  1090. static struct drm_encoder_slave_funcs tda998x_encoder_slave_funcs = {
  1091. .set_config = tda998x_encoder_slave_set_config,
  1092. .destroy = tda998x_encoder_slave_destroy,
  1093. .dpms = tda998x_encoder_slave_dpms,
  1094. .save = tda998x_encoder_save,
  1095. .restore = tda998x_encoder_restore,
  1096. .mode_fixup = tda998x_encoder_mode_fixup,
  1097. .mode_valid = tda998x_encoder_slave_mode_valid,
  1098. .mode_set = tda998x_encoder_slave_mode_set,
  1099. .detect = tda998x_encoder_slave_detect,
  1100. .get_modes = tda998x_encoder_slave_get_modes,
  1101. .create_resources = tda998x_encoder_slave_create_resources,
  1102. .set_property = tda998x_encoder_set_property,
  1103. };
  1104. /* I2C driver functions */
  1105. static int tda998x_create(struct i2c_client *client, struct tda998x_priv *priv)
  1106. {
  1107. struct device_node *np = client->dev.of_node;
  1108. u32 video;
  1109. int rev_lo, rev_hi, ret;
  1110. unsigned short cec_addr;
  1111. priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(2) | VIP_CNTRL_0_SWAP_B(3);
  1112. priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(0) | VIP_CNTRL_1_SWAP_D(1);
  1113. priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(4) | VIP_CNTRL_2_SWAP_F(5);
  1114. priv->current_page = 0xff;
  1115. priv->hdmi = client;
  1116. /* CEC I2C address bound to TDA998x I2C addr by configuration pins */
  1117. cec_addr = 0x34 + (client->addr & 0x03);
  1118. priv->cec = i2c_new_dummy(client->adapter, cec_addr);
  1119. if (!priv->cec)
  1120. return -ENODEV;
  1121. priv->dpms = DRM_MODE_DPMS_OFF;
  1122. mutex_init(&priv->mutex); /* protect the page access */
  1123. /* wake up the device: */
  1124. cec_write(priv, REG_CEC_ENAMODS,
  1125. CEC_ENAMODS_EN_RXSENS | CEC_ENAMODS_EN_HDMI);
  1126. tda998x_reset(priv);
  1127. /* read version: */
  1128. rev_lo = reg_read(priv, REG_VERSION_LSB);
  1129. rev_hi = reg_read(priv, REG_VERSION_MSB);
  1130. if (rev_lo < 0 || rev_hi < 0) {
  1131. ret = rev_lo < 0 ? rev_lo : rev_hi;
  1132. goto fail;
  1133. }
  1134. priv->rev = rev_lo | rev_hi << 8;
  1135. /* mask off feature bits: */
  1136. priv->rev &= ~0x30; /* not-hdcp and not-scalar bit */
  1137. switch (priv->rev) {
  1138. case TDA9989N2:
  1139. dev_info(&client->dev, "found TDA9989 n2");
  1140. break;
  1141. case TDA19989:
  1142. dev_info(&client->dev, "found TDA19989");
  1143. break;
  1144. case TDA19989N2:
  1145. dev_info(&client->dev, "found TDA19989 n2");
  1146. break;
  1147. case TDA19988:
  1148. dev_info(&client->dev, "found TDA19988");
  1149. break;
  1150. default:
  1151. dev_err(&client->dev, "found unsupported device: %04x\n",
  1152. priv->rev);
  1153. goto fail;
  1154. }
  1155. /* after reset, enable DDC: */
  1156. reg_write(priv, REG_DDC_DISABLE, 0x00);
  1157. /* set clock on DDC channel: */
  1158. reg_write(priv, REG_TX3, 39);
  1159. /* if necessary, disable multi-master: */
  1160. if (priv->rev == TDA19989)
  1161. reg_set(priv, REG_I2C_MASTER, I2C_MASTER_DIS_MM);
  1162. cec_write(priv, REG_CEC_FRO_IM_CLK_CTRL,
  1163. CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);
  1164. /* initialize the optional IRQ */
  1165. if (client->irq) {
  1166. int irqf_trigger;
  1167. /* init read EDID waitqueue and HDP work */
  1168. init_waitqueue_head(&priv->wq_edid);
  1169. INIT_DELAYED_WORK(&priv->dwork, tda998x_hpd);
  1170. /* clear pending interrupts */
  1171. reg_read(priv, REG_INT_FLAGS_0);
  1172. reg_read(priv, REG_INT_FLAGS_1);
  1173. reg_read(priv, REG_INT_FLAGS_2);
  1174. irqf_trigger =
  1175. irqd_get_trigger_type(irq_get_irq_data(client->irq));
  1176. ret = request_threaded_irq(client->irq, NULL,
  1177. tda998x_irq_thread,
  1178. irqf_trigger | IRQF_ONESHOT,
  1179. "tda998x", priv);
  1180. if (ret) {
  1181. dev_err(&client->dev,
  1182. "failed to request IRQ#%u: %d\n",
  1183. client->irq, ret);
  1184. goto fail;
  1185. }
  1186. /* enable HPD irq */
  1187. cec_write(priv, REG_CEC_RXSHPDINTENA, CEC_RXSHPDLEV_HPD);
  1188. }
  1189. /* enable EDID read irq: */
  1190. reg_set(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  1191. if (!np)
  1192. return 0; /* non-DT */
  1193. /* get the optional video properties */
  1194. ret = of_property_read_u32(np, "video-ports", &video);
  1195. if (ret == 0) {
  1196. priv->vip_cntrl_0 = video >> 16;
  1197. priv->vip_cntrl_1 = video >> 8;
  1198. priv->vip_cntrl_2 = video;
  1199. }
  1200. return 0;
  1201. fail:
  1202. /* if encoder_init fails, the encoder slave is never registered,
  1203. * so cleanup here:
  1204. */
  1205. if (priv->cec)
  1206. i2c_unregister_device(priv->cec);
  1207. return -ENXIO;
  1208. }
  1209. static int tda998x_encoder_init(struct i2c_client *client,
  1210. struct drm_device *dev,
  1211. struct drm_encoder_slave *encoder_slave)
  1212. {
  1213. struct tda998x_priv *priv;
  1214. int ret;
  1215. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  1216. if (!priv)
  1217. return -ENOMEM;
  1218. priv->encoder = &encoder_slave->base;
  1219. ret = tda998x_create(client, priv);
  1220. if (ret) {
  1221. kfree(priv);
  1222. return ret;
  1223. }
  1224. encoder_slave->slave_priv = priv;
  1225. encoder_slave->slave_funcs = &tda998x_encoder_slave_funcs;
  1226. return 0;
  1227. }
  1228. struct tda998x_priv2 {
  1229. struct tda998x_priv base;
  1230. struct drm_encoder encoder;
  1231. struct drm_connector connector;
  1232. };
  1233. #define conn_to_tda998x_priv2(x) \
  1234. container_of(x, struct tda998x_priv2, connector);
  1235. #define enc_to_tda998x_priv2(x) \
  1236. container_of(x, struct tda998x_priv2, encoder);
  1237. static void tda998x_encoder2_dpms(struct drm_encoder *encoder, int mode)
  1238. {
  1239. struct tda998x_priv2 *priv = enc_to_tda998x_priv2(encoder);
  1240. tda998x_encoder_dpms(&priv->base, mode);
  1241. }
  1242. static void tda998x_encoder_prepare(struct drm_encoder *encoder)
  1243. {
  1244. tda998x_encoder2_dpms(encoder, DRM_MODE_DPMS_OFF);
  1245. }
  1246. static void tda998x_encoder_commit(struct drm_encoder *encoder)
  1247. {
  1248. tda998x_encoder2_dpms(encoder, DRM_MODE_DPMS_ON);
  1249. }
  1250. static void tda998x_encoder2_mode_set(struct drm_encoder *encoder,
  1251. struct drm_display_mode *mode,
  1252. struct drm_display_mode *adjusted_mode)
  1253. {
  1254. struct tda998x_priv2 *priv = enc_to_tda998x_priv2(encoder);
  1255. tda998x_encoder_mode_set(&priv->base, mode, adjusted_mode);
  1256. }
  1257. static const struct drm_encoder_helper_funcs tda998x_encoder_helper_funcs = {
  1258. .dpms = tda998x_encoder2_dpms,
  1259. .save = tda998x_encoder_save,
  1260. .restore = tda998x_encoder_restore,
  1261. .mode_fixup = tda998x_encoder_mode_fixup,
  1262. .prepare = tda998x_encoder_prepare,
  1263. .commit = tda998x_encoder_commit,
  1264. .mode_set = tda998x_encoder2_mode_set,
  1265. };
  1266. static void tda998x_encoder_destroy(struct drm_encoder *encoder)
  1267. {
  1268. struct tda998x_priv2 *priv = enc_to_tda998x_priv2(encoder);
  1269. tda998x_destroy(&priv->base);
  1270. drm_encoder_cleanup(encoder);
  1271. }
  1272. static const struct drm_encoder_funcs tda998x_encoder_funcs = {
  1273. .destroy = tda998x_encoder_destroy,
  1274. };
  1275. static int tda998x_connector_get_modes(struct drm_connector *connector)
  1276. {
  1277. struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
  1278. return tda998x_encoder_get_modes(&priv->base, connector);
  1279. }
  1280. static int tda998x_connector_mode_valid(struct drm_connector *connector,
  1281. struct drm_display_mode *mode)
  1282. {
  1283. struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
  1284. return tda998x_encoder_mode_valid(&priv->base, mode);
  1285. }
  1286. static struct drm_encoder *
  1287. tda998x_connector_best_encoder(struct drm_connector *connector)
  1288. {
  1289. struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
  1290. return &priv->encoder;
  1291. }
  1292. static
  1293. const struct drm_connector_helper_funcs tda998x_connector_helper_funcs = {
  1294. .get_modes = tda998x_connector_get_modes,
  1295. .mode_valid = tda998x_connector_mode_valid,
  1296. .best_encoder = tda998x_connector_best_encoder,
  1297. };
  1298. static enum drm_connector_status
  1299. tda998x_connector_detect(struct drm_connector *connector, bool force)
  1300. {
  1301. struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
  1302. return tda998x_encoder_detect(&priv->base);
  1303. }
  1304. static void tda998x_connector_destroy(struct drm_connector *connector)
  1305. {
  1306. drm_connector_unregister(connector);
  1307. drm_connector_cleanup(connector);
  1308. }
  1309. static const struct drm_connector_funcs tda998x_connector_funcs = {
  1310. .dpms = drm_helper_connector_dpms,
  1311. .fill_modes = drm_helper_probe_single_connector_modes,
  1312. .detect = tda998x_connector_detect,
  1313. .destroy = tda998x_connector_destroy,
  1314. };
  1315. static int tda998x_bind(struct device *dev, struct device *master, void *data)
  1316. {
  1317. struct tda998x_encoder_params *params = dev->platform_data;
  1318. struct i2c_client *client = to_i2c_client(dev);
  1319. struct drm_device *drm = data;
  1320. struct tda998x_priv2 *priv;
  1321. int ret;
  1322. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  1323. if (!priv)
  1324. return -ENOMEM;
  1325. dev_set_drvdata(dev, priv);
  1326. priv->base.encoder = &priv->encoder;
  1327. priv->connector.interlace_allowed = 1;
  1328. priv->encoder.possible_crtcs = 1 << 0;
  1329. ret = tda998x_create(client, &priv->base);
  1330. if (ret)
  1331. return ret;
  1332. if (!dev->of_node && params)
  1333. tda998x_encoder_set_config(&priv->base, params);
  1334. tda998x_encoder_set_polling(&priv->base, &priv->connector);
  1335. drm_encoder_helper_add(&priv->encoder, &tda998x_encoder_helper_funcs);
  1336. ret = drm_encoder_init(drm, &priv->encoder, &tda998x_encoder_funcs,
  1337. DRM_MODE_ENCODER_TMDS);
  1338. if (ret)
  1339. goto err_encoder;
  1340. drm_connector_helper_add(&priv->connector,
  1341. &tda998x_connector_helper_funcs);
  1342. ret = drm_connector_init(drm, &priv->connector,
  1343. &tda998x_connector_funcs,
  1344. DRM_MODE_CONNECTOR_HDMIA);
  1345. if (ret)
  1346. goto err_connector;
  1347. ret = drm_connector_register(&priv->connector);
  1348. if (ret)
  1349. goto err_sysfs;
  1350. priv->connector.encoder = &priv->encoder;
  1351. drm_mode_connector_attach_encoder(&priv->connector, &priv->encoder);
  1352. return 0;
  1353. err_sysfs:
  1354. drm_connector_cleanup(&priv->connector);
  1355. err_connector:
  1356. drm_encoder_cleanup(&priv->encoder);
  1357. err_encoder:
  1358. tda998x_destroy(&priv->base);
  1359. return ret;
  1360. }
  1361. static void tda998x_unbind(struct device *dev, struct device *master,
  1362. void *data)
  1363. {
  1364. struct tda998x_priv2 *priv = dev_get_drvdata(dev);
  1365. drm_connector_cleanup(&priv->connector);
  1366. drm_encoder_cleanup(&priv->encoder);
  1367. tda998x_destroy(&priv->base);
  1368. }
  1369. static const struct component_ops tda998x_ops = {
  1370. .bind = tda998x_bind,
  1371. .unbind = tda998x_unbind,
  1372. };
  1373. static int
  1374. tda998x_probe(struct i2c_client *client, const struct i2c_device_id *id)
  1375. {
  1376. return component_add(&client->dev, &tda998x_ops);
  1377. }
  1378. static int tda998x_remove(struct i2c_client *client)
  1379. {
  1380. component_del(&client->dev, &tda998x_ops);
  1381. return 0;
  1382. }
  1383. #ifdef CONFIG_OF
  1384. static const struct of_device_id tda998x_dt_ids[] = {
  1385. { .compatible = "nxp,tda998x", },
  1386. { }
  1387. };
  1388. MODULE_DEVICE_TABLE(of, tda998x_dt_ids);
  1389. #endif
  1390. static struct i2c_device_id tda998x_ids[] = {
  1391. { "tda998x", 0 },
  1392. { }
  1393. };
  1394. MODULE_DEVICE_TABLE(i2c, tda998x_ids);
  1395. static struct drm_i2c_encoder_driver tda998x_driver = {
  1396. .i2c_driver = {
  1397. .probe = tda998x_probe,
  1398. .remove = tda998x_remove,
  1399. .driver = {
  1400. .name = "tda998x",
  1401. .of_match_table = of_match_ptr(tda998x_dt_ids),
  1402. },
  1403. .id_table = tda998x_ids,
  1404. },
  1405. .encoder_init = tda998x_encoder_init,
  1406. };
  1407. /* Module initialization */
  1408. static int __init
  1409. tda998x_init(void)
  1410. {
  1411. DBG("");
  1412. return drm_i2c_encoder_register(THIS_MODULE, &tda998x_driver);
  1413. }
  1414. static void __exit
  1415. tda998x_exit(void)
  1416. {
  1417. DBG("");
  1418. drm_i2c_encoder_unregister(&tda998x_driver);
  1419. }
  1420. MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
  1421. MODULE_DESCRIPTION("NXP Semiconductors TDA998X HDMI Encoder");
  1422. MODULE_LICENSE("GPL");
  1423. module_init(tda998x_init);
  1424. module_exit(tda998x_exit);