uvd_v7_0.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_uvd.h"
  27. #include "soc15d.h"
  28. #include "soc15_common.h"
  29. #include "mmsch_v1_0.h"
  30. #include "vega10/soc15ip.h"
  31. #include "vega10/UVD/uvd_7_0_offset.h"
  32. #include "vega10/UVD/uvd_7_0_sh_mask.h"
  33. #include "vega10/VCE/vce_4_0_offset.h"
  34. #include "vega10/VCE/vce_4_0_default.h"
  35. #include "vega10/VCE/vce_4_0_sh_mask.h"
  36. #include "vega10/NBIF/nbif_6_1_offset.h"
  37. #include "vega10/HDP/hdp_4_0_offset.h"
  38. #include "vega10/MMHUB/mmhub_1_0_offset.h"
  39. #include "vega10/MMHUB/mmhub_1_0_sh_mask.h"
  40. static void uvd_v7_0_set_ring_funcs(struct amdgpu_device *adev);
  41. static void uvd_v7_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  42. static void uvd_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static int uvd_v7_0_start(struct amdgpu_device *adev);
  44. static void uvd_v7_0_stop(struct amdgpu_device *adev);
  45. static int uvd_v7_0_sriov_start(struct amdgpu_device *adev);
  46. /**
  47. * uvd_v7_0_ring_get_rptr - get read pointer
  48. *
  49. * @ring: amdgpu_ring pointer
  50. *
  51. * Returns the current hardware read pointer
  52. */
  53. static uint64_t uvd_v7_0_ring_get_rptr(struct amdgpu_ring *ring)
  54. {
  55. struct amdgpu_device *adev = ring->adev;
  56. return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
  57. }
  58. /**
  59. * uvd_v7_0_enc_ring_get_rptr - get enc read pointer
  60. *
  61. * @ring: amdgpu_ring pointer
  62. *
  63. * Returns the current hardware enc read pointer
  64. */
  65. static uint64_t uvd_v7_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  66. {
  67. struct amdgpu_device *adev = ring->adev;
  68. if (ring == &adev->uvd.ring_enc[0])
  69. return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR);
  70. else
  71. return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2);
  72. }
  73. /**
  74. * uvd_v7_0_ring_get_wptr - get write pointer
  75. *
  76. * @ring: amdgpu_ring pointer
  77. *
  78. * Returns the current hardware write pointer
  79. */
  80. static uint64_t uvd_v7_0_ring_get_wptr(struct amdgpu_ring *ring)
  81. {
  82. struct amdgpu_device *adev = ring->adev;
  83. return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR);
  84. }
  85. /**
  86. * uvd_v7_0_enc_ring_get_wptr - get enc write pointer
  87. *
  88. * @ring: amdgpu_ring pointer
  89. *
  90. * Returns the current hardware enc write pointer
  91. */
  92. static uint64_t uvd_v7_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  93. {
  94. struct amdgpu_device *adev = ring->adev;
  95. if (ring->use_doorbell)
  96. return adev->wb.wb[ring->wptr_offs];
  97. if (ring == &adev->uvd.ring_enc[0])
  98. return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR);
  99. else
  100. return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2);
  101. }
  102. /**
  103. * uvd_v7_0_ring_set_wptr - set write pointer
  104. *
  105. * @ring: amdgpu_ring pointer
  106. *
  107. * Commits the write pointer to the hardware
  108. */
  109. static void uvd_v7_0_ring_set_wptr(struct amdgpu_ring *ring)
  110. {
  111. struct amdgpu_device *adev = ring->adev;
  112. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  113. }
  114. /**
  115. * uvd_v7_0_enc_ring_set_wptr - set enc write pointer
  116. *
  117. * @ring: amdgpu_ring pointer
  118. *
  119. * Commits the enc write pointer to the hardware
  120. */
  121. static void uvd_v7_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  122. {
  123. struct amdgpu_device *adev = ring->adev;
  124. if (ring->use_doorbell) {
  125. /* XXX check if swapping is necessary on BE */
  126. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  127. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  128. return;
  129. }
  130. if (ring == &adev->uvd.ring_enc[0])
  131. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR,
  132. lower_32_bits(ring->wptr));
  133. else
  134. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2,
  135. lower_32_bits(ring->wptr));
  136. }
  137. /**
  138. * uvd_v7_0_enc_ring_test_ring - test if UVD ENC ring is working
  139. *
  140. * @ring: the engine to test on
  141. *
  142. */
  143. static int uvd_v7_0_enc_ring_test_ring(struct amdgpu_ring *ring)
  144. {
  145. struct amdgpu_device *adev = ring->adev;
  146. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  147. unsigned i;
  148. int r;
  149. if (amdgpu_sriov_vf(adev))
  150. return 0;
  151. r = amdgpu_ring_alloc(ring, 16);
  152. if (r) {
  153. DRM_ERROR("amdgpu: uvd enc failed to lock ring %d (%d).\n",
  154. ring->idx, r);
  155. return r;
  156. }
  157. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  158. amdgpu_ring_commit(ring);
  159. for (i = 0; i < adev->usec_timeout; i++) {
  160. if (amdgpu_ring_get_rptr(ring) != rptr)
  161. break;
  162. DRM_UDELAY(1);
  163. }
  164. if (i < adev->usec_timeout) {
  165. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  166. ring->idx, i);
  167. } else {
  168. DRM_ERROR("amdgpu: ring %d test failed\n",
  169. ring->idx);
  170. r = -ETIMEDOUT;
  171. }
  172. return r;
  173. }
  174. /**
  175. * uvd_v7_0_enc_get_create_msg - generate a UVD ENC create msg
  176. *
  177. * @adev: amdgpu_device pointer
  178. * @ring: ring we should submit the msg to
  179. * @handle: session handle to use
  180. * @fence: optional fence to return
  181. *
  182. * Open up a stream for HW test
  183. */
  184. static int uvd_v7_0_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  185. struct dma_fence **fence)
  186. {
  187. const unsigned ib_size_dw = 16;
  188. struct amdgpu_job *job;
  189. struct amdgpu_ib *ib;
  190. struct dma_fence *f = NULL;
  191. uint64_t dummy;
  192. int i, r;
  193. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  194. if (r)
  195. return r;
  196. ib = &job->ibs[0];
  197. dummy = ib->gpu_addr + 1024;
  198. ib->length_dw = 0;
  199. ib->ptr[ib->length_dw++] = 0x00000018;
  200. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  201. ib->ptr[ib->length_dw++] = handle;
  202. ib->ptr[ib->length_dw++] = 0x00000000;
  203. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  204. ib->ptr[ib->length_dw++] = dummy;
  205. ib->ptr[ib->length_dw++] = 0x00000014;
  206. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  207. ib->ptr[ib->length_dw++] = 0x0000001c;
  208. ib->ptr[ib->length_dw++] = 0x00000000;
  209. ib->ptr[ib->length_dw++] = 0x00000000;
  210. ib->ptr[ib->length_dw++] = 0x00000008;
  211. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  212. for (i = ib->length_dw; i < ib_size_dw; ++i)
  213. ib->ptr[i] = 0x0;
  214. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  215. job->fence = dma_fence_get(f);
  216. if (r)
  217. goto err;
  218. amdgpu_job_free(job);
  219. if (fence)
  220. *fence = dma_fence_get(f);
  221. dma_fence_put(f);
  222. return 0;
  223. err:
  224. amdgpu_job_free(job);
  225. return r;
  226. }
  227. /**
  228. * uvd_v7_0_enc_get_destroy_msg - generate a UVD ENC destroy msg
  229. *
  230. * @adev: amdgpu_device pointer
  231. * @ring: ring we should submit the msg to
  232. * @handle: session handle to use
  233. * @fence: optional fence to return
  234. *
  235. * Close up a stream for HW test or if userspace failed to do so
  236. */
  237. int uvd_v7_0_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  238. bool direct, struct dma_fence **fence)
  239. {
  240. const unsigned ib_size_dw = 16;
  241. struct amdgpu_job *job;
  242. struct amdgpu_ib *ib;
  243. struct dma_fence *f = NULL;
  244. uint64_t dummy;
  245. int i, r;
  246. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  247. if (r)
  248. return r;
  249. ib = &job->ibs[0];
  250. dummy = ib->gpu_addr + 1024;
  251. ib->length_dw = 0;
  252. ib->ptr[ib->length_dw++] = 0x00000018;
  253. ib->ptr[ib->length_dw++] = 0x00000001;
  254. ib->ptr[ib->length_dw++] = handle;
  255. ib->ptr[ib->length_dw++] = 0x00000000;
  256. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  257. ib->ptr[ib->length_dw++] = dummy;
  258. ib->ptr[ib->length_dw++] = 0x00000014;
  259. ib->ptr[ib->length_dw++] = 0x00000002;
  260. ib->ptr[ib->length_dw++] = 0x0000001c;
  261. ib->ptr[ib->length_dw++] = 0x00000000;
  262. ib->ptr[ib->length_dw++] = 0x00000000;
  263. ib->ptr[ib->length_dw++] = 0x00000008;
  264. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  265. for (i = ib->length_dw; i < ib_size_dw; ++i)
  266. ib->ptr[i] = 0x0;
  267. if (direct) {
  268. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  269. job->fence = dma_fence_get(f);
  270. if (r)
  271. goto err;
  272. amdgpu_job_free(job);
  273. } else {
  274. r = amdgpu_job_submit(job, ring, &ring->adev->vce.entity,
  275. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  276. if (r)
  277. goto err;
  278. }
  279. if (fence)
  280. *fence = dma_fence_get(f);
  281. dma_fence_put(f);
  282. return 0;
  283. err:
  284. amdgpu_job_free(job);
  285. return r;
  286. }
  287. /**
  288. * uvd_v7_0_enc_ring_test_ib - test if UVD ENC IBs are working
  289. *
  290. * @ring: the engine to test on
  291. *
  292. */
  293. static int uvd_v7_0_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  294. {
  295. struct dma_fence *fence = NULL;
  296. long r;
  297. r = uvd_v7_0_enc_get_create_msg(ring, 1, NULL);
  298. if (r) {
  299. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  300. goto error;
  301. }
  302. r = uvd_v7_0_enc_get_destroy_msg(ring, 1, true, &fence);
  303. if (r) {
  304. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  305. goto error;
  306. }
  307. r = dma_fence_wait_timeout(fence, false, timeout);
  308. if (r == 0) {
  309. DRM_ERROR("amdgpu: IB test timed out.\n");
  310. r = -ETIMEDOUT;
  311. } else if (r < 0) {
  312. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  313. } else {
  314. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  315. r = 0;
  316. }
  317. error:
  318. dma_fence_put(fence);
  319. return r;
  320. }
  321. static int uvd_v7_0_early_init(void *handle)
  322. {
  323. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  324. if (amdgpu_sriov_vf(adev))
  325. adev->uvd.num_enc_rings = 1;
  326. else
  327. adev->uvd.num_enc_rings = 2;
  328. uvd_v7_0_set_ring_funcs(adev);
  329. uvd_v7_0_set_enc_ring_funcs(adev);
  330. uvd_v7_0_set_irq_funcs(adev);
  331. return 0;
  332. }
  333. static int uvd_v7_0_sw_init(void *handle)
  334. {
  335. struct amdgpu_ring *ring;
  336. struct amd_sched_rq *rq;
  337. int i, r;
  338. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  339. /* UVD TRAP */
  340. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_UVD, 124, &adev->uvd.irq);
  341. if (r)
  342. return r;
  343. /* UVD ENC TRAP */
  344. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  345. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_UVD, i + 119, &adev->uvd.irq);
  346. if (r)
  347. return r;
  348. }
  349. r = amdgpu_uvd_sw_init(adev);
  350. if (r)
  351. return r;
  352. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  353. const struct common_firmware_header *hdr;
  354. hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
  355. adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].ucode_id = AMDGPU_UCODE_ID_UVD;
  356. adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].fw = adev->uvd.fw;
  357. adev->firmware.fw_size +=
  358. ALIGN(le32_to_cpu(hdr->ucode_size_bytes), PAGE_SIZE);
  359. DRM_INFO("PSP loading UVD firmware\n");
  360. }
  361. ring = &adev->uvd.ring_enc[0];
  362. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
  363. r = amd_sched_entity_init(&ring->sched, &adev->uvd.entity_enc,
  364. rq, amdgpu_sched_jobs);
  365. if (r) {
  366. DRM_ERROR("Failed setting up UVD ENC run queue.\n");
  367. return r;
  368. }
  369. r = amdgpu_uvd_resume(adev);
  370. if (r)
  371. return r;
  372. if (!amdgpu_sriov_vf(adev)) {
  373. ring = &adev->uvd.ring;
  374. sprintf(ring->name, "uvd");
  375. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  376. if (r)
  377. return r;
  378. }
  379. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  380. ring = &adev->uvd.ring_enc[i];
  381. sprintf(ring->name, "uvd_enc%d", i);
  382. if (amdgpu_sriov_vf(adev)) {
  383. ring->use_doorbell = true;
  384. ring->doorbell_index = AMDGPU_DOORBELL64_UVD_RING0_1 * 2;
  385. }
  386. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  387. if (r)
  388. return r;
  389. }
  390. r = amdgpu_virt_alloc_mm_table(adev);
  391. if (r)
  392. return r;
  393. return r;
  394. }
  395. static int uvd_v7_0_sw_fini(void *handle)
  396. {
  397. int i, r;
  398. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  399. amdgpu_virt_free_mm_table(adev);
  400. r = amdgpu_uvd_suspend(adev);
  401. if (r)
  402. return r;
  403. amd_sched_entity_fini(&adev->uvd.ring_enc[0].sched, &adev->uvd.entity_enc);
  404. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  405. amdgpu_ring_fini(&adev->uvd.ring_enc[i]);
  406. return amdgpu_uvd_sw_fini(adev);
  407. }
  408. /**
  409. * uvd_v7_0_hw_init - start and test UVD block
  410. *
  411. * @adev: amdgpu_device pointer
  412. *
  413. * Initialize the hardware, boot up the VCPU and do some testing
  414. */
  415. static int uvd_v7_0_hw_init(void *handle)
  416. {
  417. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  418. struct amdgpu_ring *ring = &adev->uvd.ring;
  419. uint32_t tmp;
  420. int i, r;
  421. if (amdgpu_sriov_vf(adev))
  422. r = uvd_v7_0_sriov_start(adev);
  423. else
  424. r = uvd_v7_0_start(adev);
  425. if (r)
  426. goto done;
  427. if (!amdgpu_sriov_vf(adev)) {
  428. ring->ready = true;
  429. r = amdgpu_ring_test_ring(ring);
  430. if (r) {
  431. ring->ready = false;
  432. goto done;
  433. }
  434. r = amdgpu_ring_alloc(ring, 10);
  435. if (r) {
  436. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  437. goto done;
  438. }
  439. tmp = PACKET0(SOC15_REG_OFFSET(UVD, 0,
  440. mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL), 0);
  441. amdgpu_ring_write(ring, tmp);
  442. amdgpu_ring_write(ring, 0xFFFFF);
  443. tmp = PACKET0(SOC15_REG_OFFSET(UVD, 0,
  444. mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL), 0);
  445. amdgpu_ring_write(ring, tmp);
  446. amdgpu_ring_write(ring, 0xFFFFF);
  447. tmp = PACKET0(SOC15_REG_OFFSET(UVD, 0,
  448. mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL), 0);
  449. amdgpu_ring_write(ring, tmp);
  450. amdgpu_ring_write(ring, 0xFFFFF);
  451. /* Clear timeout status bits */
  452. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, 0,
  453. mmUVD_SEMA_TIMEOUT_STATUS), 0));
  454. amdgpu_ring_write(ring, 0x8);
  455. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, 0,
  456. mmUVD_SEMA_CNTL), 0));
  457. amdgpu_ring_write(ring, 3);
  458. amdgpu_ring_commit(ring);
  459. }
  460. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  461. ring = &adev->uvd.ring_enc[i];
  462. ring->ready = true;
  463. r = amdgpu_ring_test_ring(ring);
  464. if (r) {
  465. ring->ready = false;
  466. goto done;
  467. }
  468. }
  469. done:
  470. if (!r)
  471. DRM_INFO("UVD and UVD ENC initialized successfully.\n");
  472. return r;
  473. }
  474. /**
  475. * uvd_v7_0_hw_fini - stop the hardware block
  476. *
  477. * @adev: amdgpu_device pointer
  478. *
  479. * Stop the UVD block, mark ring as not ready any more
  480. */
  481. static int uvd_v7_0_hw_fini(void *handle)
  482. {
  483. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  484. struct amdgpu_ring *ring = &adev->uvd.ring;
  485. if (!amdgpu_sriov_vf(adev))
  486. uvd_v7_0_stop(adev);
  487. else {
  488. /* full access mode, so don't touch any UVD register */
  489. DRM_DEBUG("For SRIOV client, shouldn't do anything.\n");
  490. }
  491. ring->ready = false;
  492. return 0;
  493. }
  494. static int uvd_v7_0_suspend(void *handle)
  495. {
  496. int r;
  497. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  498. r = uvd_v7_0_hw_fini(adev);
  499. if (r)
  500. return r;
  501. /* Skip this for APU for now */
  502. if (!(adev->flags & AMD_IS_APU))
  503. r = amdgpu_uvd_suspend(adev);
  504. return r;
  505. }
  506. static int uvd_v7_0_resume(void *handle)
  507. {
  508. int r;
  509. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  510. /* Skip this for APU for now */
  511. if (!(adev->flags & AMD_IS_APU)) {
  512. r = amdgpu_uvd_resume(adev);
  513. if (r)
  514. return r;
  515. }
  516. return uvd_v7_0_hw_init(adev);
  517. }
  518. /**
  519. * uvd_v7_0_mc_resume - memory controller programming
  520. *
  521. * @adev: amdgpu_device pointer
  522. *
  523. * Let the UVD memory controller know it's offsets
  524. */
  525. static void uvd_v7_0_mc_resume(struct amdgpu_device *adev)
  526. {
  527. uint32_t size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  528. uint32_t offset;
  529. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  530. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  531. lower_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  532. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  533. upper_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  534. offset = 0;
  535. } else {
  536. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  537. lower_32_bits(adev->uvd.gpu_addr));
  538. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  539. upper_32_bits(adev->uvd.gpu_addr));
  540. offset = size;
  541. }
  542. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0,
  543. AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
  544. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE0, size);
  545. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW,
  546. lower_32_bits(adev->uvd.gpu_addr + offset));
  547. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH,
  548. upper_32_bits(adev->uvd.gpu_addr + offset));
  549. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET1, (1 << 21));
  550. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_UVD_HEAP_SIZE);
  551. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW,
  552. lower_32_bits(adev->uvd.gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  553. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH,
  554. upper_32_bits(adev->uvd.gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  555. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2, (2 << 21));
  556. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE2,
  557. AMDGPU_UVD_STACK_SIZE + (AMDGPU_UVD_SESSION_SIZE * 40));
  558. WREG32_SOC15(UVD, 0, mmUVD_UDEC_ADDR_CONFIG,
  559. adev->gfx.config.gb_addr_config);
  560. WREG32_SOC15(UVD, 0, mmUVD_UDEC_DB_ADDR_CONFIG,
  561. adev->gfx.config.gb_addr_config);
  562. WREG32_SOC15(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG,
  563. adev->gfx.config.gb_addr_config);
  564. WREG32_SOC15(UVD, 0, mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
  565. }
  566. static int uvd_v7_0_mmsch_start(struct amdgpu_device *adev,
  567. struct amdgpu_mm_table *table)
  568. {
  569. uint32_t data = 0, loop;
  570. uint64_t addr = table->gpu_addr;
  571. struct mmsch_v1_0_init_header *header = (struct mmsch_v1_0_init_header *)table->cpu_addr;
  572. uint32_t size;
  573. size = header->header_size + header->vce_table_size + header->uvd_table_size;
  574. /* 1, write to vce_mmsch_vf_ctx_addr_lo/hi register with GPU mc addr of memory descriptor location */
  575. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_CTX_ADDR_LO, lower_32_bits(addr));
  576. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_CTX_ADDR_HI, upper_32_bits(addr));
  577. /* 2, update vmid of descriptor */
  578. data = RREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_VMID);
  579. data &= ~VCE_MMSCH_VF_VMID__VF_CTX_VMID_MASK;
  580. data |= (0 << VCE_MMSCH_VF_VMID__VF_CTX_VMID__SHIFT); /* use domain0 for MM scheduler */
  581. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_VMID, data);
  582. /* 3, notify mmsch about the size of this descriptor */
  583. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_CTX_SIZE, size);
  584. /* 4, set resp to zero */
  585. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_RESP, 0);
  586. WDOORBELL32(adev->uvd.ring_enc[0].doorbell_index, 0);
  587. adev->wb.wb[adev->uvd.ring_enc[0].wptr_offs] = 0;
  588. adev->uvd.ring_enc[0].wptr = 0;
  589. adev->uvd.ring_enc[0].wptr_old = 0;
  590. /* 5, kick off the initialization and wait until VCE_MMSCH_VF_MAILBOX_RESP becomes non-zero */
  591. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_HOST, 0x10000001);
  592. data = RREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_RESP);
  593. loop = 1000;
  594. while ((data & 0x10000002) != 0x10000002) {
  595. udelay(10);
  596. data = RREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_RESP);
  597. loop--;
  598. if (!loop)
  599. break;
  600. }
  601. if (!loop) {
  602. dev_err(adev->dev, "failed to init MMSCH, mmVCE_MMSCH_VF_MAILBOX_RESP = %x\n", data);
  603. return -EBUSY;
  604. }
  605. return 0;
  606. }
  607. static int uvd_v7_0_sriov_start(struct amdgpu_device *adev)
  608. {
  609. struct amdgpu_ring *ring;
  610. uint32_t offset, size, tmp;
  611. uint32_t table_size = 0;
  612. struct mmsch_v1_0_cmd_direct_write direct_wt = { {0} };
  613. struct mmsch_v1_0_cmd_direct_read_modify_write direct_rd_mod_wt = { {0} };
  614. struct mmsch_v1_0_cmd_direct_polling direct_poll = { {0} };
  615. struct mmsch_v1_0_cmd_end end = { {0} };
  616. uint32_t *init_table = adev->virt.mm_table.cpu_addr;
  617. struct mmsch_v1_0_init_header *header = (struct mmsch_v1_0_init_header *)init_table;
  618. direct_wt.cmd_header.command_type = MMSCH_COMMAND__DIRECT_REG_WRITE;
  619. direct_rd_mod_wt.cmd_header.command_type = MMSCH_COMMAND__DIRECT_REG_READ_MODIFY_WRITE;
  620. direct_poll.cmd_header.command_type = MMSCH_COMMAND__DIRECT_REG_POLLING;
  621. end.cmd_header.command_type = MMSCH_COMMAND__END;
  622. if (header->uvd_table_offset == 0 && header->uvd_table_size == 0) {
  623. header->version = MMSCH_VERSION;
  624. header->header_size = sizeof(struct mmsch_v1_0_init_header) >> 2;
  625. if (header->vce_table_offset == 0 && header->vce_table_size == 0)
  626. header->uvd_table_offset = header->header_size;
  627. else
  628. header->uvd_table_offset = header->vce_table_size + header->vce_table_offset;
  629. init_table += header->uvd_table_offset;
  630. ring = &adev->uvd.ring;
  631. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  632. /* disable clock gating */
  633. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_POWER_STATUS),
  634. ~UVD_POWER_STATUS__UVD_PG_MODE_MASK, 0);
  635. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS),
  636. 0xFFFFFFFF, 0x00000004);
  637. /* mc resume*/
  638. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  639. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
  640. lower_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  641. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH),
  642. upper_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  643. offset = 0;
  644. } else {
  645. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
  646. lower_32_bits(adev->uvd.gpu_addr));
  647. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH),
  648. upper_32_bits(adev->uvd.gpu_addr));
  649. offset = size;
  650. }
  651. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0),
  652. AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
  653. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_SIZE0), size);
  654. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW),
  655. lower_32_bits(adev->uvd.gpu_addr + offset));
  656. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH),
  657. upper_32_bits(adev->uvd.gpu_addr + offset));
  658. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_OFFSET1), (1 << 21));
  659. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_SIZE1), AMDGPU_UVD_HEAP_SIZE);
  660. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW),
  661. lower_32_bits(adev->uvd.gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  662. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH),
  663. upper_32_bits(adev->uvd.gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  664. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2), (2 << 21));
  665. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_SIZE2),
  666. AMDGPU_UVD_STACK_SIZE + (AMDGPU_UVD_SESSION_SIZE * 40));
  667. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_UDEC_ADDR_CONFIG),
  668. adev->gfx.config.gb_addr_config);
  669. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_UDEC_DB_ADDR_CONFIG),
  670. adev->gfx.config.gb_addr_config);
  671. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG),
  672. adev->gfx.config.gb_addr_config);
  673. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_GP_SCRATCH4), adev->uvd.max_handles);
  674. /* mc resume end*/
  675. /* disable clock gating */
  676. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_CGC_CTRL),
  677. ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK, 0);
  678. /* disable interupt */
  679. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN),
  680. ~UVD_MASTINT_EN__VCPU_EN_MASK, 0);
  681. /* stall UMC and register bus before resetting VCPU */
  682. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  683. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  684. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  685. /* put LMI, VCPU, RBC etc... into reset */
  686. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  687. (uint32_t)(UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  688. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  689. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  690. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  691. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  692. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  693. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  694. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK));
  695. /* initialize UVD memory controller */
  696. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL),
  697. (uint32_t)((0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  698. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  699. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  700. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  701. UVD_LMI_CTRL__REQ_MODE_MASK |
  702. 0x00100000L));
  703. /* disable byte swapping */
  704. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_SWAP_CNTL), 0);
  705. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MP_SWAP_CNTL), 0);
  706. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXA0), 0x40c2040);
  707. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXA1), 0x0);
  708. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXB0), 0x40c2040);
  709. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXB1), 0x0);
  710. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_ALU), 0);
  711. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUX), 0x88);
  712. /* take all subblocks out of reset, except VCPU */
  713. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  714. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  715. /* enable VCPU clock */
  716. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CNTL),
  717. UVD_VCPU_CNTL__CLK_EN_MASK);
  718. /* enable UMC */
  719. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  720. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK, 0);
  721. /* boot up the VCPU */
  722. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0);
  723. MMSCH_V1_0_INSERT_DIRECT_POLL(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS), 0x02, 0x02);
  724. /* enable master interrupt */
  725. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN),
  726. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  727. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  728. /* clear the bit 4 of UVD_STATUS */
  729. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS),
  730. ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT), 0);
  731. /* force RBC into idle state */
  732. size = order_base_2(ring->ring_size);
  733. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, size);
  734. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  735. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  736. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  737. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  738. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  739. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), tmp);
  740. /* set the write pointer delay */
  741. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_WPTR_CNTL), 0);
  742. /* set the wb address */
  743. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_RPTR_ADDR),
  744. (upper_32_bits(ring->gpu_addr) >> 2));
  745. /* programm the RB_BASE for ring buffer */
  746. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW),
  747. lower_32_bits(ring->gpu_addr));
  748. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH),
  749. upper_32_bits(ring->gpu_addr));
  750. ring->wptr = 0;
  751. ring = &adev->uvd.ring_enc[0];
  752. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_BASE_LO), ring->gpu_addr);
  753. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_BASE_HI), upper_32_bits(ring->gpu_addr));
  754. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_SIZE), ring->ring_size / 4);
  755. /* add end packet */
  756. memcpy((void *)init_table, &end, sizeof(struct mmsch_v1_0_cmd_end));
  757. table_size += sizeof(struct mmsch_v1_0_cmd_end) / 4;
  758. header->uvd_table_size = table_size;
  759. }
  760. return uvd_v7_0_mmsch_start(adev, &adev->virt.mm_table);
  761. }
  762. /**
  763. * uvd_v7_0_start - start UVD block
  764. *
  765. * @adev: amdgpu_device pointer
  766. *
  767. * Setup and start the UVD block
  768. */
  769. static int uvd_v7_0_start(struct amdgpu_device *adev)
  770. {
  771. struct amdgpu_ring *ring = &adev->uvd.ring;
  772. uint32_t rb_bufsz, tmp;
  773. uint32_t lmi_swap_cntl;
  774. uint32_t mp_swap_cntl;
  775. int i, j, r;
  776. /* disable DPG */
  777. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_POWER_STATUS), 0,
  778. ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  779. /* disable byte swapping */
  780. lmi_swap_cntl = 0;
  781. mp_swap_cntl = 0;
  782. uvd_v7_0_mc_resume(adev);
  783. /* disable clock gating */
  784. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_CGC_CTRL), 0,
  785. ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK);
  786. /* disable interupt */
  787. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN), 0,
  788. ~UVD_MASTINT_EN__VCPU_EN_MASK);
  789. /* stall UMC and register bus before resetting VCPU */
  790. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  791. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  792. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  793. mdelay(1);
  794. /* put LMI, VCPU, RBC etc... into reset */
  795. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  796. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  797. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  798. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  799. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  800. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  801. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  802. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  803. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  804. mdelay(5);
  805. /* initialize UVD memory controller */
  806. WREG32_SOC15(UVD, 0, mmUVD_LMI_CTRL,
  807. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  808. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  809. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  810. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  811. UVD_LMI_CTRL__REQ_MODE_MASK |
  812. 0x00100000L);
  813. #ifdef __BIG_ENDIAN
  814. /* swap (8 in 32) RB and IB */
  815. lmi_swap_cntl = 0xa;
  816. mp_swap_cntl = 0;
  817. #endif
  818. WREG32_SOC15(UVD, 0, mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  819. WREG32_SOC15(UVD, 0, mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  820. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA0, 0x40c2040);
  821. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA1, 0x0);
  822. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXB0, 0x40c2040);
  823. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXB1, 0x0);
  824. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_ALU, 0);
  825. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUX, 0x88);
  826. /* take all subblocks out of reset, except VCPU */
  827. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  828. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  829. mdelay(5);
  830. /* enable VCPU clock */
  831. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CNTL,
  832. UVD_VCPU_CNTL__CLK_EN_MASK);
  833. /* enable UMC */
  834. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  835. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  836. /* boot up the VCPU */
  837. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET, 0);
  838. mdelay(10);
  839. for (i = 0; i < 10; ++i) {
  840. uint32_t status;
  841. for (j = 0; j < 100; ++j) {
  842. status = RREG32_SOC15(UVD, 0, mmUVD_STATUS);
  843. if (status & 2)
  844. break;
  845. mdelay(10);
  846. }
  847. r = 0;
  848. if (status & 2)
  849. break;
  850. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  851. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  852. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  853. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  854. mdelay(10);
  855. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0,
  856. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  857. mdelay(10);
  858. r = -1;
  859. }
  860. if (r) {
  861. DRM_ERROR("UVD not responding, giving up!!!\n");
  862. return r;
  863. }
  864. /* enable master interrupt */
  865. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN),
  866. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  867. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  868. /* clear the bit 4 of UVD_STATUS */
  869. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS), 0,
  870. ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  871. /* force RBC into idle state */
  872. rb_bufsz = order_base_2(ring->ring_size);
  873. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  874. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  875. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  876. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  877. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  878. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  879. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, tmp);
  880. /* set the write pointer delay */
  881. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR_CNTL, 0);
  882. /* set the wb address */
  883. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR_ADDR,
  884. (upper_32_bits(ring->gpu_addr) >> 2));
  885. /* programm the RB_BASE for ring buffer */
  886. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  887. lower_32_bits(ring->gpu_addr));
  888. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  889. upper_32_bits(ring->gpu_addr));
  890. /* Initialize the ring buffer's read and write pointers */
  891. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR, 0);
  892. ring->wptr = RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
  893. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR,
  894. lower_32_bits(ring->wptr));
  895. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), 0,
  896. ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  897. ring = &adev->uvd.ring_enc[0];
  898. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
  899. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
  900. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO, ring->gpu_addr);
  901. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  902. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE, ring->ring_size / 4);
  903. ring = &adev->uvd.ring_enc[1];
  904. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
  905. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
  906. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO2, ring->gpu_addr);
  907. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  908. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE2, ring->ring_size / 4);
  909. return 0;
  910. }
  911. /**
  912. * uvd_v7_0_stop - stop UVD block
  913. *
  914. * @adev: amdgpu_device pointer
  915. *
  916. * stop the UVD block
  917. */
  918. static void uvd_v7_0_stop(struct amdgpu_device *adev)
  919. {
  920. /* force RBC into idle state */
  921. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, 0x11010101);
  922. /* Stall UMC and register bus before resetting VCPU */
  923. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  924. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  925. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  926. mdelay(1);
  927. /* put VCPU into reset */
  928. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  929. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  930. mdelay(5);
  931. /* disable VCPU clock */
  932. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CNTL, 0x0);
  933. /* Unstall UMC and register bus */
  934. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  935. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  936. }
  937. /**
  938. * uvd_v7_0_ring_emit_fence - emit an fence & trap command
  939. *
  940. * @ring: amdgpu_ring pointer
  941. * @fence: fence to emit
  942. *
  943. * Write a fence and a trap command to the ring.
  944. */
  945. static void uvd_v7_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  946. unsigned flags)
  947. {
  948. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  949. amdgpu_ring_write(ring,
  950. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  951. amdgpu_ring_write(ring, seq);
  952. amdgpu_ring_write(ring,
  953. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  954. amdgpu_ring_write(ring, addr & 0xffffffff);
  955. amdgpu_ring_write(ring,
  956. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  957. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  958. amdgpu_ring_write(ring,
  959. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  960. amdgpu_ring_write(ring, 0);
  961. amdgpu_ring_write(ring,
  962. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  963. amdgpu_ring_write(ring, 0);
  964. amdgpu_ring_write(ring,
  965. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  966. amdgpu_ring_write(ring, 0);
  967. amdgpu_ring_write(ring,
  968. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  969. amdgpu_ring_write(ring, 2);
  970. }
  971. /**
  972. * uvd_v7_0_enc_ring_emit_fence - emit an enc fence & trap command
  973. *
  974. * @ring: amdgpu_ring pointer
  975. * @fence: fence to emit
  976. *
  977. * Write enc a fence and a trap command to the ring.
  978. */
  979. static void uvd_v7_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  980. u64 seq, unsigned flags)
  981. {
  982. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  983. amdgpu_ring_write(ring, HEVC_ENC_CMD_FENCE);
  984. amdgpu_ring_write(ring, addr);
  985. amdgpu_ring_write(ring, upper_32_bits(addr));
  986. amdgpu_ring_write(ring, seq);
  987. amdgpu_ring_write(ring, HEVC_ENC_CMD_TRAP);
  988. }
  989. /**
  990. * uvd_v7_0_ring_emit_hdp_flush - emit an hdp flush
  991. *
  992. * @ring: amdgpu_ring pointer
  993. *
  994. * Emits an hdp flush.
  995. */
  996. static void uvd_v7_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  997. {
  998. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(NBIF, 0,
  999. mmHDP_MEM_COHERENCY_FLUSH_CNTL), 0));
  1000. amdgpu_ring_write(ring, 0);
  1001. }
  1002. /**
  1003. * uvd_v7_0_ring_hdp_invalidate - emit an hdp invalidate
  1004. *
  1005. * @ring: amdgpu_ring pointer
  1006. *
  1007. * Emits an hdp invalidate.
  1008. */
  1009. static void uvd_v7_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  1010. {
  1011. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 0));
  1012. amdgpu_ring_write(ring, 1);
  1013. }
  1014. /**
  1015. * uvd_v7_0_ring_test_ring - register write test
  1016. *
  1017. * @ring: amdgpu_ring pointer
  1018. *
  1019. * Test if we can successfully write to the context register
  1020. */
  1021. static int uvd_v7_0_ring_test_ring(struct amdgpu_ring *ring)
  1022. {
  1023. struct amdgpu_device *adev = ring->adev;
  1024. uint32_t tmp = 0;
  1025. unsigned i;
  1026. int r;
  1027. WREG32_SOC15(UVD, 0, mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  1028. r = amdgpu_ring_alloc(ring, 3);
  1029. if (r) {
  1030. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  1031. ring->idx, r);
  1032. return r;
  1033. }
  1034. amdgpu_ring_write(ring,
  1035. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  1036. amdgpu_ring_write(ring, 0xDEADBEEF);
  1037. amdgpu_ring_commit(ring);
  1038. for (i = 0; i < adev->usec_timeout; i++) {
  1039. tmp = RREG32_SOC15(UVD, 0, mmUVD_CONTEXT_ID);
  1040. if (tmp == 0xDEADBEEF)
  1041. break;
  1042. DRM_UDELAY(1);
  1043. }
  1044. if (i < adev->usec_timeout) {
  1045. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  1046. ring->idx, i);
  1047. } else {
  1048. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  1049. ring->idx, tmp);
  1050. r = -EINVAL;
  1051. }
  1052. return r;
  1053. }
  1054. /**
  1055. * uvd_v7_0_ring_emit_ib - execute indirect buffer
  1056. *
  1057. * @ring: amdgpu_ring pointer
  1058. * @ib: indirect buffer to execute
  1059. *
  1060. * Write ring commands to execute the indirect buffer
  1061. */
  1062. static void uvd_v7_0_ring_emit_ib(struct amdgpu_ring *ring,
  1063. struct amdgpu_ib *ib,
  1064. unsigned vm_id, bool ctx_switch)
  1065. {
  1066. amdgpu_ring_write(ring,
  1067. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_VMID), 0));
  1068. amdgpu_ring_write(ring, vm_id);
  1069. amdgpu_ring_write(ring,
  1070. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_LOW), 0));
  1071. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  1072. amdgpu_ring_write(ring,
  1073. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH), 0));
  1074. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  1075. amdgpu_ring_write(ring,
  1076. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_IB_SIZE), 0));
  1077. amdgpu_ring_write(ring, ib->length_dw);
  1078. }
  1079. /**
  1080. * uvd_v7_0_enc_ring_emit_ib - enc execute indirect buffer
  1081. *
  1082. * @ring: amdgpu_ring pointer
  1083. * @ib: indirect buffer to execute
  1084. *
  1085. * Write enc ring commands to execute the indirect buffer
  1086. */
  1087. static void uvd_v7_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  1088. struct amdgpu_ib *ib, unsigned int vm_id, bool ctx_switch)
  1089. {
  1090. amdgpu_ring_write(ring, HEVC_ENC_CMD_IB_VM);
  1091. amdgpu_ring_write(ring, vm_id);
  1092. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  1093. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  1094. amdgpu_ring_write(ring, ib->length_dw);
  1095. }
  1096. static void uvd_v7_0_vm_reg_write(struct amdgpu_ring *ring,
  1097. uint32_t data0, uint32_t data1)
  1098. {
  1099. amdgpu_ring_write(ring,
  1100. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  1101. amdgpu_ring_write(ring, data0);
  1102. amdgpu_ring_write(ring,
  1103. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  1104. amdgpu_ring_write(ring, data1);
  1105. amdgpu_ring_write(ring,
  1106. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  1107. amdgpu_ring_write(ring, 8);
  1108. }
  1109. static void uvd_v7_0_vm_reg_wait(struct amdgpu_ring *ring,
  1110. uint32_t data0, uint32_t data1, uint32_t mask)
  1111. {
  1112. amdgpu_ring_write(ring,
  1113. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  1114. amdgpu_ring_write(ring, data0);
  1115. amdgpu_ring_write(ring,
  1116. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  1117. amdgpu_ring_write(ring, data1);
  1118. amdgpu_ring_write(ring,
  1119. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GP_SCRATCH8), 0));
  1120. amdgpu_ring_write(ring, mask);
  1121. amdgpu_ring_write(ring,
  1122. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  1123. amdgpu_ring_write(ring, 12);
  1124. }
  1125. static void uvd_v7_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1126. unsigned vm_id, uint64_t pd_addr)
  1127. {
  1128. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  1129. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  1130. uint32_t data0, data1, mask;
  1131. unsigned eng = ring->vm_inv_eng;
  1132. pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
  1133. pd_addr |= AMDGPU_PTE_VALID;
  1134. data0 = (hub->ctx0_ptb_addr_hi32 + vm_id * 2) << 2;
  1135. data1 = upper_32_bits(pd_addr);
  1136. uvd_v7_0_vm_reg_write(ring, data0, data1);
  1137. data0 = (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2;
  1138. data1 = lower_32_bits(pd_addr);
  1139. uvd_v7_0_vm_reg_write(ring, data0, data1);
  1140. data0 = (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2;
  1141. data1 = lower_32_bits(pd_addr);
  1142. mask = 0xffffffff;
  1143. uvd_v7_0_vm_reg_wait(ring, data0, data1, mask);
  1144. /* flush TLB */
  1145. data0 = (hub->vm_inv_eng0_req + eng) << 2;
  1146. data1 = req;
  1147. uvd_v7_0_vm_reg_write(ring, data0, data1);
  1148. /* wait for flush */
  1149. data0 = (hub->vm_inv_eng0_ack + eng) << 2;
  1150. data1 = 1 << vm_id;
  1151. mask = 1 << vm_id;
  1152. uvd_v7_0_vm_reg_wait(ring, data0, data1, mask);
  1153. }
  1154. static void uvd_v7_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  1155. {
  1156. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  1157. }
  1158. static void uvd_v7_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1159. unsigned int vm_id, uint64_t pd_addr)
  1160. {
  1161. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  1162. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  1163. unsigned eng = ring->vm_inv_eng;
  1164. pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
  1165. pd_addr |= AMDGPU_PTE_VALID;
  1166. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WRITE);
  1167. amdgpu_ring_write(ring, (hub->ctx0_ptb_addr_hi32 + vm_id * 2) << 2);
  1168. amdgpu_ring_write(ring, upper_32_bits(pd_addr));
  1169. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WRITE);
  1170. amdgpu_ring_write(ring, (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2);
  1171. amdgpu_ring_write(ring, lower_32_bits(pd_addr));
  1172. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WAIT);
  1173. amdgpu_ring_write(ring, (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2);
  1174. amdgpu_ring_write(ring, 0xffffffff);
  1175. amdgpu_ring_write(ring, lower_32_bits(pd_addr));
  1176. /* flush TLB */
  1177. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WRITE);
  1178. amdgpu_ring_write(ring, (hub->vm_inv_eng0_req + eng) << 2);
  1179. amdgpu_ring_write(ring, req);
  1180. /* wait for flush */
  1181. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WAIT);
  1182. amdgpu_ring_write(ring, (hub->vm_inv_eng0_ack + eng) << 2);
  1183. amdgpu_ring_write(ring, 1 << vm_id);
  1184. amdgpu_ring_write(ring, 1 << vm_id);
  1185. }
  1186. #if 0
  1187. static bool uvd_v7_0_is_idle(void *handle)
  1188. {
  1189. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1190. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  1191. }
  1192. static int uvd_v7_0_wait_for_idle(void *handle)
  1193. {
  1194. unsigned i;
  1195. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1196. for (i = 0; i < adev->usec_timeout; i++) {
  1197. if (uvd_v7_0_is_idle(handle))
  1198. return 0;
  1199. }
  1200. return -ETIMEDOUT;
  1201. }
  1202. #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
  1203. static bool uvd_v7_0_check_soft_reset(void *handle)
  1204. {
  1205. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1206. u32 srbm_soft_reset = 0;
  1207. u32 tmp = RREG32(mmSRBM_STATUS);
  1208. if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
  1209. REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
  1210. (RREG32_SOC15(UVD, 0, mmUVD_STATUS) &
  1211. AMDGPU_UVD_STATUS_BUSY_MASK))
  1212. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1213. SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  1214. if (srbm_soft_reset) {
  1215. adev->uvd.srbm_soft_reset = srbm_soft_reset;
  1216. return true;
  1217. } else {
  1218. adev->uvd.srbm_soft_reset = 0;
  1219. return false;
  1220. }
  1221. }
  1222. static int uvd_v7_0_pre_soft_reset(void *handle)
  1223. {
  1224. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1225. if (!adev->uvd.srbm_soft_reset)
  1226. return 0;
  1227. uvd_v7_0_stop(adev);
  1228. return 0;
  1229. }
  1230. static int uvd_v7_0_soft_reset(void *handle)
  1231. {
  1232. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1233. u32 srbm_soft_reset;
  1234. if (!adev->uvd.srbm_soft_reset)
  1235. return 0;
  1236. srbm_soft_reset = adev->uvd.srbm_soft_reset;
  1237. if (srbm_soft_reset) {
  1238. u32 tmp;
  1239. tmp = RREG32(mmSRBM_SOFT_RESET);
  1240. tmp |= srbm_soft_reset;
  1241. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1242. WREG32(mmSRBM_SOFT_RESET, tmp);
  1243. tmp = RREG32(mmSRBM_SOFT_RESET);
  1244. udelay(50);
  1245. tmp &= ~srbm_soft_reset;
  1246. WREG32(mmSRBM_SOFT_RESET, tmp);
  1247. tmp = RREG32(mmSRBM_SOFT_RESET);
  1248. /* Wait a little for things to settle down */
  1249. udelay(50);
  1250. }
  1251. return 0;
  1252. }
  1253. static int uvd_v7_0_post_soft_reset(void *handle)
  1254. {
  1255. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1256. if (!adev->uvd.srbm_soft_reset)
  1257. return 0;
  1258. mdelay(5);
  1259. return uvd_v7_0_start(adev);
  1260. }
  1261. #endif
  1262. static int uvd_v7_0_set_interrupt_state(struct amdgpu_device *adev,
  1263. struct amdgpu_irq_src *source,
  1264. unsigned type,
  1265. enum amdgpu_interrupt_state state)
  1266. {
  1267. // TODO
  1268. return 0;
  1269. }
  1270. static int uvd_v7_0_process_interrupt(struct amdgpu_device *adev,
  1271. struct amdgpu_irq_src *source,
  1272. struct amdgpu_iv_entry *entry)
  1273. {
  1274. DRM_DEBUG("IH: UVD TRAP\n");
  1275. switch (entry->src_id) {
  1276. case 124:
  1277. amdgpu_fence_process(&adev->uvd.ring);
  1278. break;
  1279. case 119:
  1280. amdgpu_fence_process(&adev->uvd.ring_enc[0]);
  1281. break;
  1282. case 120:
  1283. if (!amdgpu_sriov_vf(adev))
  1284. amdgpu_fence_process(&adev->uvd.ring_enc[1]);
  1285. break;
  1286. default:
  1287. DRM_ERROR("Unhandled interrupt: %d %d\n",
  1288. entry->src_id, entry->src_data[0]);
  1289. break;
  1290. }
  1291. return 0;
  1292. }
  1293. #if 0
  1294. static void uvd_v7_0_set_sw_clock_gating(struct amdgpu_device *adev)
  1295. {
  1296. uint32_t data, data1, data2, suvd_flags;
  1297. data = RREG32_SOC15(UVD, 0, mmUVD_CGC_CTRL);
  1298. data1 = RREG32_SOC15(UVD, 0, mmUVD_SUVD_CGC_GATE);
  1299. data2 = RREG32_SOC15(UVD, 0, mmUVD_SUVD_CGC_CTRL);
  1300. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  1301. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  1302. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  1303. UVD_SUVD_CGC_GATE__SIT_MASK |
  1304. UVD_SUVD_CGC_GATE__SMP_MASK |
  1305. UVD_SUVD_CGC_GATE__SCM_MASK |
  1306. UVD_SUVD_CGC_GATE__SDB_MASK;
  1307. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  1308. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  1309. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  1310. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  1311. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  1312. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  1313. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  1314. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  1315. UVD_CGC_CTRL__SYS_MODE_MASK |
  1316. UVD_CGC_CTRL__UDEC_MODE_MASK |
  1317. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  1318. UVD_CGC_CTRL__REGS_MODE_MASK |
  1319. UVD_CGC_CTRL__RBC_MODE_MASK |
  1320. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  1321. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  1322. UVD_CGC_CTRL__IDCT_MODE_MASK |
  1323. UVD_CGC_CTRL__MPRD_MODE_MASK |
  1324. UVD_CGC_CTRL__MPC_MODE_MASK |
  1325. UVD_CGC_CTRL__LBSI_MODE_MASK |
  1326. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  1327. UVD_CGC_CTRL__WCB_MODE_MASK |
  1328. UVD_CGC_CTRL__VCPU_MODE_MASK |
  1329. UVD_CGC_CTRL__JPEG_MODE_MASK |
  1330. UVD_CGC_CTRL__JPEG2_MODE_MASK |
  1331. UVD_CGC_CTRL__SCPU_MODE_MASK);
  1332. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  1333. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  1334. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  1335. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  1336. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  1337. data1 |= suvd_flags;
  1338. WREG32_SOC15(UVD, 0, mmUVD_CGC_CTRL, data);
  1339. WREG32_SOC15(UVD, 0, mmUVD_CGC_GATE, 0);
  1340. WREG32_SOC15(UVD, 0, mmUVD_SUVD_CGC_GATE, data1);
  1341. WREG32_SOC15(UVD, 0, mmUVD_SUVD_CGC_CTRL, data2);
  1342. }
  1343. static void uvd_v7_0_set_hw_clock_gating(struct amdgpu_device *adev)
  1344. {
  1345. uint32_t data, data1, cgc_flags, suvd_flags;
  1346. data = RREG32_SOC15(UVD, 0, mmUVD_CGC_GATE);
  1347. data1 = RREG32_SOC15(UVD, 0, mmUVD_SUVD_CGC_GATE);
  1348. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  1349. UVD_CGC_GATE__UDEC_MASK |
  1350. UVD_CGC_GATE__MPEG2_MASK |
  1351. UVD_CGC_GATE__RBC_MASK |
  1352. UVD_CGC_GATE__LMI_MC_MASK |
  1353. UVD_CGC_GATE__IDCT_MASK |
  1354. UVD_CGC_GATE__MPRD_MASK |
  1355. UVD_CGC_GATE__MPC_MASK |
  1356. UVD_CGC_GATE__LBSI_MASK |
  1357. UVD_CGC_GATE__LRBBM_MASK |
  1358. UVD_CGC_GATE__UDEC_RE_MASK |
  1359. UVD_CGC_GATE__UDEC_CM_MASK |
  1360. UVD_CGC_GATE__UDEC_IT_MASK |
  1361. UVD_CGC_GATE__UDEC_DB_MASK |
  1362. UVD_CGC_GATE__UDEC_MP_MASK |
  1363. UVD_CGC_GATE__WCB_MASK |
  1364. UVD_CGC_GATE__VCPU_MASK |
  1365. UVD_CGC_GATE__SCPU_MASK |
  1366. UVD_CGC_GATE__JPEG_MASK |
  1367. UVD_CGC_GATE__JPEG2_MASK;
  1368. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  1369. UVD_SUVD_CGC_GATE__SIT_MASK |
  1370. UVD_SUVD_CGC_GATE__SMP_MASK |
  1371. UVD_SUVD_CGC_GATE__SCM_MASK |
  1372. UVD_SUVD_CGC_GATE__SDB_MASK;
  1373. data |= cgc_flags;
  1374. data1 |= suvd_flags;
  1375. WREG32_SOC15(UVD, 0, mmUVD_CGC_GATE, data);
  1376. WREG32_SOC15(UVD, 0, mmUVD_SUVD_CGC_GATE, data1);
  1377. }
  1378. static void uvd_v7_0_set_bypass_mode(struct amdgpu_device *adev, bool enable)
  1379. {
  1380. u32 tmp = RREG32_SMC(ixGCK_DFS_BYPASS_CNTL);
  1381. if (enable)
  1382. tmp |= (GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  1383. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  1384. else
  1385. tmp &= ~(GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  1386. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  1387. WREG32_SMC(ixGCK_DFS_BYPASS_CNTL, tmp);
  1388. }
  1389. static int uvd_v7_0_set_clockgating_state(void *handle,
  1390. enum amd_clockgating_state state)
  1391. {
  1392. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1393. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  1394. uvd_v7_0_set_bypass_mode(adev, enable);
  1395. if (!(adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG))
  1396. return 0;
  1397. if (enable) {
  1398. /* disable HW gating and enable Sw gating */
  1399. uvd_v7_0_set_sw_clock_gating(adev);
  1400. } else {
  1401. /* wait for STATUS to clear */
  1402. if (uvd_v7_0_wait_for_idle(handle))
  1403. return -EBUSY;
  1404. /* enable HW gates because UVD is idle */
  1405. /* uvd_v7_0_set_hw_clock_gating(adev); */
  1406. }
  1407. return 0;
  1408. }
  1409. static int uvd_v7_0_set_powergating_state(void *handle,
  1410. enum amd_powergating_state state)
  1411. {
  1412. /* This doesn't actually powergate the UVD block.
  1413. * That's done in the dpm code via the SMC. This
  1414. * just re-inits the block as necessary. The actual
  1415. * gating still happens in the dpm code. We should
  1416. * revisit this when there is a cleaner line between
  1417. * the smc and the hw blocks
  1418. */
  1419. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1420. if (!(adev->pg_flags & AMD_PG_SUPPORT_UVD))
  1421. return 0;
  1422. WREG32_SOC15(UVD, 0, mmUVD_POWER_STATUS, UVD_POWER_STATUS__UVD_PG_EN_MASK);
  1423. if (state == AMD_PG_STATE_GATE) {
  1424. uvd_v7_0_stop(adev);
  1425. return 0;
  1426. } else {
  1427. return uvd_v7_0_start(adev);
  1428. }
  1429. }
  1430. #endif
  1431. static int uvd_v7_0_set_clockgating_state(void *handle,
  1432. enum amd_clockgating_state state)
  1433. {
  1434. /* needed for driver unload*/
  1435. return 0;
  1436. }
  1437. const struct amd_ip_funcs uvd_v7_0_ip_funcs = {
  1438. .name = "uvd_v7_0",
  1439. .early_init = uvd_v7_0_early_init,
  1440. .late_init = NULL,
  1441. .sw_init = uvd_v7_0_sw_init,
  1442. .sw_fini = uvd_v7_0_sw_fini,
  1443. .hw_init = uvd_v7_0_hw_init,
  1444. .hw_fini = uvd_v7_0_hw_fini,
  1445. .suspend = uvd_v7_0_suspend,
  1446. .resume = uvd_v7_0_resume,
  1447. .is_idle = NULL /* uvd_v7_0_is_idle */,
  1448. .wait_for_idle = NULL /* uvd_v7_0_wait_for_idle */,
  1449. .check_soft_reset = NULL /* uvd_v7_0_check_soft_reset */,
  1450. .pre_soft_reset = NULL /* uvd_v7_0_pre_soft_reset */,
  1451. .soft_reset = NULL /* uvd_v7_0_soft_reset */,
  1452. .post_soft_reset = NULL /* uvd_v7_0_post_soft_reset */,
  1453. .set_clockgating_state = uvd_v7_0_set_clockgating_state,
  1454. .set_powergating_state = NULL /* uvd_v7_0_set_powergating_state */,
  1455. };
  1456. static const struct amdgpu_ring_funcs uvd_v7_0_ring_vm_funcs = {
  1457. .type = AMDGPU_RING_TYPE_UVD,
  1458. .align_mask = 0xf,
  1459. .nop = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0),
  1460. .support_64bit_ptrs = false,
  1461. .vmhub = AMDGPU_MMHUB,
  1462. .get_rptr = uvd_v7_0_ring_get_rptr,
  1463. .get_wptr = uvd_v7_0_ring_get_wptr,
  1464. .set_wptr = uvd_v7_0_ring_set_wptr,
  1465. .emit_frame_size =
  1466. 2 + /* uvd_v7_0_ring_emit_hdp_flush */
  1467. 2 + /* uvd_v7_0_ring_emit_hdp_invalidate */
  1468. 34 + /* uvd_v7_0_ring_emit_vm_flush */
  1469. 14 + 14, /* uvd_v7_0_ring_emit_fence x2 vm fence */
  1470. .emit_ib_size = 8, /* uvd_v7_0_ring_emit_ib */
  1471. .emit_ib = uvd_v7_0_ring_emit_ib,
  1472. .emit_fence = uvd_v7_0_ring_emit_fence,
  1473. .emit_vm_flush = uvd_v7_0_ring_emit_vm_flush,
  1474. .emit_hdp_flush = uvd_v7_0_ring_emit_hdp_flush,
  1475. .emit_hdp_invalidate = uvd_v7_0_ring_emit_hdp_invalidate,
  1476. .test_ring = uvd_v7_0_ring_test_ring,
  1477. .test_ib = amdgpu_uvd_ring_test_ib,
  1478. .insert_nop = amdgpu_ring_insert_nop,
  1479. .pad_ib = amdgpu_ring_generic_pad_ib,
  1480. .begin_use = amdgpu_uvd_ring_begin_use,
  1481. .end_use = amdgpu_uvd_ring_end_use,
  1482. };
  1483. static const struct amdgpu_ring_funcs uvd_v7_0_enc_ring_vm_funcs = {
  1484. .type = AMDGPU_RING_TYPE_UVD_ENC,
  1485. .align_mask = 0x3f,
  1486. .nop = HEVC_ENC_CMD_NO_OP,
  1487. .support_64bit_ptrs = false,
  1488. .vmhub = AMDGPU_MMHUB,
  1489. .get_rptr = uvd_v7_0_enc_ring_get_rptr,
  1490. .get_wptr = uvd_v7_0_enc_ring_get_wptr,
  1491. .set_wptr = uvd_v7_0_enc_ring_set_wptr,
  1492. .emit_frame_size =
  1493. 17 + /* uvd_v7_0_enc_ring_emit_vm_flush */
  1494. 5 + 5 + /* uvd_v7_0_enc_ring_emit_fence x2 vm fence */
  1495. 1, /* uvd_v7_0_enc_ring_insert_end */
  1496. .emit_ib_size = 5, /* uvd_v7_0_enc_ring_emit_ib */
  1497. .emit_ib = uvd_v7_0_enc_ring_emit_ib,
  1498. .emit_fence = uvd_v7_0_enc_ring_emit_fence,
  1499. .emit_vm_flush = uvd_v7_0_enc_ring_emit_vm_flush,
  1500. .test_ring = uvd_v7_0_enc_ring_test_ring,
  1501. .test_ib = uvd_v7_0_enc_ring_test_ib,
  1502. .insert_nop = amdgpu_ring_insert_nop,
  1503. .insert_end = uvd_v7_0_enc_ring_insert_end,
  1504. .pad_ib = amdgpu_ring_generic_pad_ib,
  1505. .begin_use = amdgpu_uvd_ring_begin_use,
  1506. .end_use = amdgpu_uvd_ring_end_use,
  1507. };
  1508. static void uvd_v7_0_set_ring_funcs(struct amdgpu_device *adev)
  1509. {
  1510. adev->uvd.ring.funcs = &uvd_v7_0_ring_vm_funcs;
  1511. DRM_INFO("UVD is enabled in VM mode\n");
  1512. }
  1513. static void uvd_v7_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  1514. {
  1515. int i;
  1516. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  1517. adev->uvd.ring_enc[i].funcs = &uvd_v7_0_enc_ring_vm_funcs;
  1518. DRM_INFO("UVD ENC is enabled in VM mode\n");
  1519. }
  1520. static const struct amdgpu_irq_src_funcs uvd_v7_0_irq_funcs = {
  1521. .set = uvd_v7_0_set_interrupt_state,
  1522. .process = uvd_v7_0_process_interrupt,
  1523. };
  1524. static void uvd_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1525. {
  1526. adev->uvd.irq.num_types = adev->uvd.num_enc_rings + 1;
  1527. adev->uvd.irq.funcs = &uvd_v7_0_irq_funcs;
  1528. }
  1529. const struct amdgpu_ip_block_version uvd_v7_0_ip_block =
  1530. {
  1531. .type = AMD_IP_BLOCK_TYPE_UVD,
  1532. .major = 7,
  1533. .minor = 0,
  1534. .rev = 0,
  1535. .funcs = &uvd_v7_0_ip_funcs,
  1536. };