vgic.h 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. /*
  2. * Copyright (C) 2015, 2016 ARM Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __ASM_ARM_KVM_VGIC_VGIC_H
  17. #define __ASM_ARM_KVM_VGIC_VGIC_H
  18. #include <linux/kernel.h>
  19. #include <linux/kvm.h>
  20. #include <linux/irqreturn.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/types.h>
  23. #include <kvm/iodev.h>
  24. #define VGIC_V3_MAX_CPUS 255
  25. #define VGIC_V2_MAX_CPUS 8
  26. #define VGIC_NR_IRQS_LEGACY 256
  27. #define VGIC_NR_SGIS 16
  28. #define VGIC_NR_PPIS 16
  29. #define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
  30. #define VGIC_MAX_PRIVATE (VGIC_NR_PRIVATE_IRQS - 1)
  31. #define VGIC_MAX_SPI 1019
  32. #define VGIC_MAX_RESERVED 1023
  33. #define VGIC_MIN_LPI 8192
  34. enum vgic_type {
  35. VGIC_V2, /* Good ol' GICv2 */
  36. VGIC_V3, /* New fancy GICv3 */
  37. };
  38. /* same for all guests, as depending only on the _host's_ GIC model */
  39. struct vgic_global {
  40. /* type of the host GIC */
  41. enum vgic_type type;
  42. /* Physical address of vgic virtual cpu interface */
  43. phys_addr_t vcpu_base;
  44. /* virtual control interface mapping */
  45. void __iomem *vctrl_base;
  46. /* Number of implemented list registers */
  47. int nr_lr;
  48. /* Maintenance IRQ number */
  49. unsigned int maint_irq;
  50. /* maximum number of VCPUs allowed (GICv2 limits us to 8) */
  51. int max_gic_vcpus;
  52. /* Only needed for the legacy KVM_CREATE_IRQCHIP */
  53. bool can_emulate_gicv2;
  54. };
  55. extern struct vgic_global kvm_vgic_global_state;
  56. #define VGIC_V2_MAX_LRS (1 << 6)
  57. #define VGIC_V3_MAX_LRS 16
  58. #define VGIC_V3_LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr)
  59. enum vgic_irq_config {
  60. VGIC_CONFIG_EDGE = 0,
  61. VGIC_CONFIG_LEVEL
  62. };
  63. struct vgic_irq {
  64. spinlock_t irq_lock; /* Protects the content of the struct */
  65. struct list_head ap_list;
  66. struct kvm_vcpu *vcpu; /* SGIs and PPIs: The VCPU
  67. * SPIs and LPIs: The VCPU whose ap_list
  68. * this is queued on.
  69. */
  70. struct kvm_vcpu *target_vcpu; /* The VCPU that this interrupt should
  71. * be sent to, as a result of the
  72. * targets reg (v2) or the
  73. * affinity reg (v3).
  74. */
  75. u32 intid; /* Guest visible INTID */
  76. bool pending;
  77. bool line_level; /* Level only */
  78. bool soft_pending; /* Level only */
  79. bool active; /* not used for LPIs */
  80. bool enabled;
  81. bool hw; /* Tied to HW IRQ */
  82. u32 hwintid; /* HW INTID number */
  83. union {
  84. u8 targets; /* GICv2 target VCPUs mask */
  85. u32 mpidr; /* GICv3 target VCPU */
  86. };
  87. u8 source; /* GICv2 SGIs only */
  88. u8 priority;
  89. enum vgic_irq_config config; /* Level or edge */
  90. };
  91. struct vgic_register_region;
  92. struct vgic_io_device {
  93. gpa_t base_addr;
  94. struct kvm_vcpu *redist_vcpu;
  95. const struct vgic_register_region *regions;
  96. int nr_regions;
  97. struct kvm_io_device dev;
  98. };
  99. struct vgic_dist {
  100. bool in_kernel;
  101. bool ready;
  102. bool initialized;
  103. /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
  104. u32 vgic_model;
  105. int nr_spis;
  106. /* TODO: Consider moving to global state */
  107. /* Virtual control interface mapping */
  108. void __iomem *vctrl_base;
  109. /* base addresses in guest physical address space: */
  110. gpa_t vgic_dist_base; /* distributor */
  111. union {
  112. /* either a GICv2 CPU interface */
  113. gpa_t vgic_cpu_base;
  114. /* or a number of GICv3 redistributor regions */
  115. gpa_t vgic_redist_base;
  116. };
  117. /* distributor enabled */
  118. bool enabled;
  119. struct vgic_irq *spis;
  120. struct vgic_io_device dist_iodev;
  121. struct vgic_io_device *redist_iodevs;
  122. };
  123. struct vgic_v2_cpu_if {
  124. u32 vgic_hcr;
  125. u32 vgic_vmcr;
  126. u32 vgic_misr; /* Saved only */
  127. u64 vgic_eisr; /* Saved only */
  128. u64 vgic_elrsr; /* Saved only */
  129. u32 vgic_apr;
  130. u32 vgic_lr[VGIC_V2_MAX_LRS];
  131. };
  132. struct vgic_v3_cpu_if {
  133. #ifdef CONFIG_KVM_ARM_VGIC_V3
  134. u32 vgic_hcr;
  135. u32 vgic_vmcr;
  136. u32 vgic_sre; /* Restored only, change ignored */
  137. u32 vgic_misr; /* Saved only */
  138. u32 vgic_eisr; /* Saved only */
  139. u32 vgic_elrsr; /* Saved only */
  140. u32 vgic_ap0r[4];
  141. u32 vgic_ap1r[4];
  142. u64 vgic_lr[VGIC_V3_MAX_LRS];
  143. #endif
  144. };
  145. struct vgic_cpu {
  146. /* CPU vif control registers for world switch */
  147. union {
  148. struct vgic_v2_cpu_if vgic_v2;
  149. struct vgic_v3_cpu_if vgic_v3;
  150. };
  151. unsigned int used_lrs;
  152. struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
  153. spinlock_t ap_list_lock; /* Protects the ap_list */
  154. /*
  155. * List of IRQs that this VCPU should consider because they are either
  156. * Active or Pending (hence the name; AP list), or because they recently
  157. * were one of the two and need to be migrated off this list to another
  158. * VCPU.
  159. */
  160. struct list_head ap_list_head;
  161. u64 live_lrs;
  162. };
  163. int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
  164. void kvm_vgic_early_init(struct kvm *kvm);
  165. int kvm_vgic_create(struct kvm *kvm, u32 type);
  166. void kvm_vgic_destroy(struct kvm *kvm);
  167. void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
  168. void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
  169. int kvm_vgic_map_resources(struct kvm *kvm);
  170. int kvm_vgic_hyp_init(void);
  171. int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
  172. bool level);
  173. int kvm_vgic_inject_mapped_irq(struct kvm *kvm, int cpuid, unsigned int intid,
  174. bool level);
  175. int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, u32 virt_irq, u32 phys_irq);
  176. int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int virt_irq);
  177. bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int virt_irq);
  178. int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
  179. #define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
  180. #define vgic_initialized(k) ((k)->arch.vgic.initialized)
  181. #define vgic_ready(k) ((k)->arch.vgic.ready)
  182. #define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \
  183. ((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))
  184. bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
  185. void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
  186. void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
  187. #ifdef CONFIG_KVM_ARM_VGIC_V3
  188. void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
  189. #else
  190. static inline void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg)
  191. {
  192. }
  193. #endif
  194. /**
  195. * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
  196. *
  197. * The host's GIC naturally limits the maximum amount of VCPUs a guest
  198. * can use.
  199. */
  200. static inline int kvm_vgic_get_max_vcpus(void)
  201. {
  202. return kvm_vgic_global_state.max_gic_vcpus;
  203. }
  204. #endif /* __ASM_ARM_KVM_VGIC_VGIC_H */