vmwgfx_drv.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009-2016 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include <linux/module.h>
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include "vmwgfx_drv.h"
  31. #include "vmwgfx_binding.h"
  32. #include <drm/ttm/ttm_placement.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_object.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <linux/dma_remapping.h>
  37. #define VMWGFX_DRIVER_NAME "vmwgfx"
  38. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  39. #define VMWGFX_CHIP_SVGAII 0
  40. #define VMW_FB_RESERVATION 0
  41. #define VMW_MIN_INITIAL_WIDTH 800
  42. #define VMW_MIN_INITIAL_HEIGHT 600
  43. #ifndef VMWGFX_GIT_VERSION
  44. #define VMWGFX_GIT_VERSION "Unknown"
  45. #endif
  46. #define VMWGFX_REPO "In Tree"
  47. /**
  48. * Fully encoded drm commands. Might move to vmw_drm.h
  49. */
  50. #define DRM_IOCTL_VMW_GET_PARAM \
  51. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  52. struct drm_vmw_getparam_arg)
  53. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  54. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  55. union drm_vmw_alloc_dmabuf_arg)
  56. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  57. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  58. struct drm_vmw_unref_dmabuf_arg)
  59. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  60. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  61. struct drm_vmw_cursor_bypass_arg)
  62. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  63. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  64. struct drm_vmw_control_stream_arg)
  65. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  66. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  67. struct drm_vmw_stream_arg)
  68. #define DRM_IOCTL_VMW_UNREF_STREAM \
  69. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  70. struct drm_vmw_stream_arg)
  71. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  72. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  73. struct drm_vmw_context_arg)
  74. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  75. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  76. struct drm_vmw_context_arg)
  77. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  78. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  79. union drm_vmw_surface_create_arg)
  80. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  81. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  82. struct drm_vmw_surface_arg)
  83. #define DRM_IOCTL_VMW_REF_SURFACE \
  84. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  85. union drm_vmw_surface_reference_arg)
  86. #define DRM_IOCTL_VMW_EXECBUF \
  87. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  88. struct drm_vmw_execbuf_arg)
  89. #define DRM_IOCTL_VMW_GET_3D_CAP \
  90. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  91. struct drm_vmw_get_3d_cap_arg)
  92. #define DRM_IOCTL_VMW_FENCE_WAIT \
  93. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  94. struct drm_vmw_fence_wait_arg)
  95. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  96. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  97. struct drm_vmw_fence_signaled_arg)
  98. #define DRM_IOCTL_VMW_FENCE_UNREF \
  99. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  100. struct drm_vmw_fence_arg)
  101. #define DRM_IOCTL_VMW_FENCE_EVENT \
  102. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
  103. struct drm_vmw_fence_event_arg)
  104. #define DRM_IOCTL_VMW_PRESENT \
  105. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  106. struct drm_vmw_present_arg)
  107. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  108. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  109. struct drm_vmw_present_readback_arg)
  110. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  111. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  112. struct drm_vmw_update_layout_arg)
  113. #define DRM_IOCTL_VMW_CREATE_SHADER \
  114. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \
  115. struct drm_vmw_shader_create_arg)
  116. #define DRM_IOCTL_VMW_UNREF_SHADER \
  117. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \
  118. struct drm_vmw_shader_arg)
  119. #define DRM_IOCTL_VMW_GB_SURFACE_CREATE \
  120. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \
  121. union drm_vmw_gb_surface_create_arg)
  122. #define DRM_IOCTL_VMW_GB_SURFACE_REF \
  123. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \
  124. union drm_vmw_gb_surface_reference_arg)
  125. #define DRM_IOCTL_VMW_SYNCCPU \
  126. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \
  127. struct drm_vmw_synccpu_arg)
  128. #define DRM_IOCTL_VMW_CREATE_EXTENDED_CONTEXT \
  129. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_EXTENDED_CONTEXT, \
  130. struct drm_vmw_context_arg)
  131. /**
  132. * The core DRM version of this macro doesn't account for
  133. * DRM_COMMAND_BASE.
  134. */
  135. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  136. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_IOCTL_##ioctl, flags, func}
  137. /**
  138. * Ioctl definitions.
  139. */
  140. static const struct drm_ioctl_desc vmw_ioctls[] = {
  141. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  142. DRM_AUTH | DRM_RENDER_ALLOW),
  143. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  144. DRM_AUTH | DRM_RENDER_ALLOW),
  145. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  146. DRM_RENDER_ALLOW),
  147. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  148. vmw_kms_cursor_bypass_ioctl,
  149. DRM_MASTER | DRM_CONTROL_ALLOW),
  150. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  151. DRM_MASTER | DRM_CONTROL_ALLOW),
  152. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  153. DRM_MASTER | DRM_CONTROL_ALLOW),
  154. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  155. DRM_MASTER | DRM_CONTROL_ALLOW),
  156. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  157. DRM_AUTH | DRM_RENDER_ALLOW),
  158. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  159. DRM_RENDER_ALLOW),
  160. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  161. DRM_AUTH | DRM_RENDER_ALLOW),
  162. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  163. DRM_RENDER_ALLOW),
  164. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  165. DRM_AUTH | DRM_RENDER_ALLOW),
  166. VMW_IOCTL_DEF(VMW_EXECBUF, NULL, DRM_AUTH |
  167. DRM_RENDER_ALLOW),
  168. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  169. DRM_RENDER_ALLOW),
  170. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  171. vmw_fence_obj_signaled_ioctl,
  172. DRM_RENDER_ALLOW),
  173. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  174. DRM_RENDER_ALLOW),
  175. VMW_IOCTL_DEF(VMW_FENCE_EVENT, vmw_fence_event_ioctl,
  176. DRM_AUTH | DRM_RENDER_ALLOW),
  177. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  178. DRM_AUTH | DRM_RENDER_ALLOW),
  179. /* these allow direct access to the framebuffers mark as master only */
  180. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  181. DRM_MASTER | DRM_AUTH),
  182. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  183. vmw_present_readback_ioctl,
  184. DRM_MASTER | DRM_AUTH),
  185. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
  186. vmw_kms_update_layout_ioctl,
  187. DRM_MASTER | DRM_CONTROL_ALLOW),
  188. VMW_IOCTL_DEF(VMW_CREATE_SHADER,
  189. vmw_shader_define_ioctl,
  190. DRM_AUTH | DRM_RENDER_ALLOW),
  191. VMW_IOCTL_DEF(VMW_UNREF_SHADER,
  192. vmw_shader_destroy_ioctl,
  193. DRM_RENDER_ALLOW),
  194. VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE,
  195. vmw_gb_surface_define_ioctl,
  196. DRM_AUTH | DRM_RENDER_ALLOW),
  197. VMW_IOCTL_DEF(VMW_GB_SURFACE_REF,
  198. vmw_gb_surface_reference_ioctl,
  199. DRM_AUTH | DRM_RENDER_ALLOW),
  200. VMW_IOCTL_DEF(VMW_SYNCCPU,
  201. vmw_user_dmabuf_synccpu_ioctl,
  202. DRM_RENDER_ALLOW),
  203. VMW_IOCTL_DEF(VMW_CREATE_EXTENDED_CONTEXT,
  204. vmw_extended_context_define_ioctl,
  205. DRM_AUTH | DRM_RENDER_ALLOW),
  206. };
  207. static struct pci_device_id vmw_pci_id_list[] = {
  208. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  209. {0, 0, 0}
  210. };
  211. MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
  212. static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
  213. static int vmw_force_iommu;
  214. static int vmw_restrict_iommu;
  215. static int vmw_force_coherent;
  216. static int vmw_restrict_dma_mask;
  217. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  218. static void vmw_master_init(struct vmw_master *);
  219. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  220. void *ptr);
  221. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  222. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  223. MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
  224. module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
  225. MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
  226. module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
  227. MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
  228. module_param_named(force_coherent, vmw_force_coherent, int, 0600);
  229. MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU");
  230. module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, 0600);
  231. static void vmw_print_capabilities(uint32_t capabilities)
  232. {
  233. DRM_INFO("Capabilities:\n");
  234. if (capabilities & SVGA_CAP_RECT_COPY)
  235. DRM_INFO(" Rect copy.\n");
  236. if (capabilities & SVGA_CAP_CURSOR)
  237. DRM_INFO(" Cursor.\n");
  238. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  239. DRM_INFO(" Cursor bypass.\n");
  240. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  241. DRM_INFO(" Cursor bypass 2.\n");
  242. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  243. DRM_INFO(" 8bit emulation.\n");
  244. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  245. DRM_INFO(" Alpha cursor.\n");
  246. if (capabilities & SVGA_CAP_3D)
  247. DRM_INFO(" 3D.\n");
  248. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  249. DRM_INFO(" Extended Fifo.\n");
  250. if (capabilities & SVGA_CAP_MULTIMON)
  251. DRM_INFO(" Multimon.\n");
  252. if (capabilities & SVGA_CAP_PITCHLOCK)
  253. DRM_INFO(" Pitchlock.\n");
  254. if (capabilities & SVGA_CAP_IRQMASK)
  255. DRM_INFO(" Irq mask.\n");
  256. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  257. DRM_INFO(" Display Topology.\n");
  258. if (capabilities & SVGA_CAP_GMR)
  259. DRM_INFO(" GMR.\n");
  260. if (capabilities & SVGA_CAP_TRACES)
  261. DRM_INFO(" Traces.\n");
  262. if (capabilities & SVGA_CAP_GMR2)
  263. DRM_INFO(" GMR2.\n");
  264. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  265. DRM_INFO(" Screen Object 2.\n");
  266. if (capabilities & SVGA_CAP_COMMAND_BUFFERS)
  267. DRM_INFO(" Command Buffers.\n");
  268. if (capabilities & SVGA_CAP_CMD_BUFFERS_2)
  269. DRM_INFO(" Command Buffers 2.\n");
  270. if (capabilities & SVGA_CAP_GBOBJECTS)
  271. DRM_INFO(" Guest Backed Resources.\n");
  272. if (capabilities & SVGA_CAP_DX)
  273. DRM_INFO(" DX Features.\n");
  274. }
  275. /**
  276. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  277. *
  278. * @dev_priv: A device private structure.
  279. *
  280. * This function creates a small buffer object that holds the query
  281. * result for dummy queries emitted as query barriers.
  282. * The function will then map the first page and initialize a pending
  283. * occlusion query result structure, Finally it will unmap the buffer.
  284. * No interruptible waits are done within this function.
  285. *
  286. * Returns an error if bo creation or initialization fails.
  287. */
  288. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  289. {
  290. int ret;
  291. struct vmw_dma_buffer *vbo;
  292. struct ttm_bo_kmap_obj map;
  293. volatile SVGA3dQueryResult *result;
  294. bool dummy;
  295. /*
  296. * Create the vbo as pinned, so that a tryreserve will
  297. * immediately succeed. This is because we're the only
  298. * user of the bo currently.
  299. */
  300. vbo = kzalloc(sizeof(*vbo), GFP_KERNEL);
  301. if (!vbo)
  302. return -ENOMEM;
  303. ret = vmw_dmabuf_init(dev_priv, vbo, PAGE_SIZE,
  304. &vmw_sys_ne_placement, false,
  305. &vmw_dmabuf_bo_free);
  306. if (unlikely(ret != 0))
  307. return ret;
  308. ret = ttm_bo_reserve(&vbo->base, false, true, NULL);
  309. BUG_ON(ret != 0);
  310. vmw_bo_pin_reserved(vbo, true);
  311. ret = ttm_bo_kmap(&vbo->base, 0, 1, &map);
  312. if (likely(ret == 0)) {
  313. result = ttm_kmap_obj_virtual(&map, &dummy);
  314. result->totalSize = sizeof(*result);
  315. result->state = SVGA3D_QUERYSTATE_PENDING;
  316. result->result32 = 0xff;
  317. ttm_bo_kunmap(&map);
  318. }
  319. vmw_bo_pin_reserved(vbo, false);
  320. ttm_bo_unreserve(&vbo->base);
  321. if (unlikely(ret != 0)) {
  322. DRM_ERROR("Dummy query buffer map failed.\n");
  323. vmw_dmabuf_unreference(&vbo);
  324. } else
  325. dev_priv->dummy_query_bo = vbo;
  326. return ret;
  327. }
  328. /**
  329. * vmw_request_device_late - Perform late device setup
  330. *
  331. * @dev_priv: Pointer to device private.
  332. *
  333. * This function performs setup of otables and enables large command
  334. * buffer submission. These tasks are split out to a separate function
  335. * because it reverts vmw_release_device_early and is intended to be used
  336. * by an error path in the hibernation code.
  337. */
  338. static int vmw_request_device_late(struct vmw_private *dev_priv)
  339. {
  340. int ret;
  341. if (dev_priv->has_mob) {
  342. ret = vmw_otables_setup(dev_priv);
  343. if (unlikely(ret != 0)) {
  344. DRM_ERROR("Unable to initialize "
  345. "guest Memory OBjects.\n");
  346. return ret;
  347. }
  348. }
  349. if (dev_priv->cman) {
  350. ret = vmw_cmdbuf_set_pool_size(dev_priv->cman,
  351. 256*4096, 2*4096);
  352. if (ret) {
  353. struct vmw_cmdbuf_man *man = dev_priv->cman;
  354. dev_priv->cman = NULL;
  355. vmw_cmdbuf_man_destroy(man);
  356. }
  357. }
  358. return 0;
  359. }
  360. static int vmw_request_device(struct vmw_private *dev_priv)
  361. {
  362. int ret;
  363. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  364. if (unlikely(ret != 0)) {
  365. DRM_ERROR("Unable to initialize FIFO.\n");
  366. return ret;
  367. }
  368. vmw_fence_fifo_up(dev_priv->fman);
  369. dev_priv->cman = vmw_cmdbuf_man_create(dev_priv);
  370. if (IS_ERR(dev_priv->cman)) {
  371. dev_priv->cman = NULL;
  372. dev_priv->has_dx = false;
  373. }
  374. ret = vmw_request_device_late(dev_priv);
  375. if (ret)
  376. goto out_no_mob;
  377. ret = vmw_dummy_query_bo_create(dev_priv);
  378. if (unlikely(ret != 0))
  379. goto out_no_query_bo;
  380. return 0;
  381. out_no_query_bo:
  382. if (dev_priv->cman)
  383. vmw_cmdbuf_remove_pool(dev_priv->cman);
  384. if (dev_priv->has_mob) {
  385. (void) ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
  386. vmw_otables_takedown(dev_priv);
  387. }
  388. if (dev_priv->cman)
  389. vmw_cmdbuf_man_destroy(dev_priv->cman);
  390. out_no_mob:
  391. vmw_fence_fifo_down(dev_priv->fman);
  392. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  393. return ret;
  394. }
  395. /**
  396. * vmw_release_device_early - Early part of fifo takedown.
  397. *
  398. * @dev_priv: Pointer to device private struct.
  399. *
  400. * This is the first part of command submission takedown, to be called before
  401. * buffer management is taken down.
  402. */
  403. static void vmw_release_device_early(struct vmw_private *dev_priv)
  404. {
  405. /*
  406. * Previous destructions should've released
  407. * the pinned bo.
  408. */
  409. BUG_ON(dev_priv->pinned_bo != NULL);
  410. vmw_dmabuf_unreference(&dev_priv->dummy_query_bo);
  411. if (dev_priv->cman)
  412. vmw_cmdbuf_remove_pool(dev_priv->cman);
  413. if (dev_priv->has_mob) {
  414. ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
  415. vmw_otables_takedown(dev_priv);
  416. }
  417. }
  418. /**
  419. * vmw_release_device_late - Late part of fifo takedown.
  420. *
  421. * @dev_priv: Pointer to device private struct.
  422. *
  423. * This is the last part of the command submission takedown, to be called when
  424. * command submission is no longer needed. It may wait on pending fences.
  425. */
  426. static void vmw_release_device_late(struct vmw_private *dev_priv)
  427. {
  428. vmw_fence_fifo_down(dev_priv->fman);
  429. if (dev_priv->cman)
  430. vmw_cmdbuf_man_destroy(dev_priv->cman);
  431. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  432. }
  433. /**
  434. * Sets the initial_[width|height] fields on the given vmw_private.
  435. *
  436. * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
  437. * clamping the value to fb_max_[width|height] fields and the
  438. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  439. * If the values appear to be invalid, set them to
  440. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  441. */
  442. static void vmw_get_initial_size(struct vmw_private *dev_priv)
  443. {
  444. uint32_t width;
  445. uint32_t height;
  446. width = vmw_read(dev_priv, SVGA_REG_WIDTH);
  447. height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
  448. width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
  449. height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
  450. if (width > dev_priv->fb_max_width ||
  451. height > dev_priv->fb_max_height) {
  452. /*
  453. * This is a host error and shouldn't occur.
  454. */
  455. width = VMW_MIN_INITIAL_WIDTH;
  456. height = VMW_MIN_INITIAL_HEIGHT;
  457. }
  458. dev_priv->initial_width = width;
  459. dev_priv->initial_height = height;
  460. }
  461. /**
  462. * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
  463. * system.
  464. *
  465. * @dev_priv: Pointer to a struct vmw_private
  466. *
  467. * This functions tries to determine the IOMMU setup and what actions
  468. * need to be taken by the driver to make system pages visible to the
  469. * device.
  470. * If this function decides that DMA is not possible, it returns -EINVAL.
  471. * The driver may then try to disable features of the device that require
  472. * DMA.
  473. */
  474. static int vmw_dma_select_mode(struct vmw_private *dev_priv)
  475. {
  476. static const char *names[vmw_dma_map_max] = {
  477. [vmw_dma_phys] = "Using physical TTM page addresses.",
  478. [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
  479. [vmw_dma_map_populate] = "Keeping DMA mappings.",
  480. [vmw_dma_map_bind] = "Giving up DMA mappings early."};
  481. #ifdef CONFIG_X86
  482. const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev);
  483. #ifdef CONFIG_INTEL_IOMMU
  484. if (intel_iommu_enabled) {
  485. dev_priv->map_mode = vmw_dma_map_populate;
  486. goto out_fixup;
  487. }
  488. #endif
  489. if (!(vmw_force_iommu || vmw_force_coherent)) {
  490. dev_priv->map_mode = vmw_dma_phys;
  491. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  492. return 0;
  493. }
  494. dev_priv->map_mode = vmw_dma_map_populate;
  495. if (dma_ops->sync_single_for_cpu)
  496. dev_priv->map_mode = vmw_dma_alloc_coherent;
  497. #ifdef CONFIG_SWIOTLB
  498. if (swiotlb_nr_tbl() == 0)
  499. dev_priv->map_mode = vmw_dma_map_populate;
  500. #endif
  501. #ifdef CONFIG_INTEL_IOMMU
  502. out_fixup:
  503. #endif
  504. if (dev_priv->map_mode == vmw_dma_map_populate &&
  505. vmw_restrict_iommu)
  506. dev_priv->map_mode = vmw_dma_map_bind;
  507. if (vmw_force_coherent)
  508. dev_priv->map_mode = vmw_dma_alloc_coherent;
  509. #if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU)
  510. /*
  511. * No coherent page pool
  512. */
  513. if (dev_priv->map_mode == vmw_dma_alloc_coherent)
  514. return -EINVAL;
  515. #endif
  516. #else /* CONFIG_X86 */
  517. dev_priv->map_mode = vmw_dma_map_populate;
  518. #endif /* CONFIG_X86 */
  519. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  520. return 0;
  521. }
  522. /**
  523. * vmw_dma_masks - set required page- and dma masks
  524. *
  525. * @dev: Pointer to struct drm-device
  526. *
  527. * With 32-bit we can only handle 32 bit PFNs. Optionally set that
  528. * restriction also for 64-bit systems.
  529. */
  530. #ifdef CONFIG_INTEL_IOMMU
  531. static int vmw_dma_masks(struct vmw_private *dev_priv)
  532. {
  533. struct drm_device *dev = dev_priv->dev;
  534. if (intel_iommu_enabled &&
  535. (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) {
  536. DRM_INFO("Restricting DMA addresses to 44 bits.\n");
  537. return dma_set_mask(dev->dev, DMA_BIT_MASK(44));
  538. }
  539. return 0;
  540. }
  541. #else
  542. static int vmw_dma_masks(struct vmw_private *dev_priv)
  543. {
  544. return 0;
  545. }
  546. #endif
  547. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  548. {
  549. struct vmw_private *dev_priv;
  550. int ret;
  551. uint32_t svga_id;
  552. enum vmw_res_type i;
  553. bool refuse_dma = false;
  554. char host_log[100] = {0};
  555. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  556. if (unlikely(dev_priv == NULL)) {
  557. DRM_ERROR("Failed allocating a device private struct.\n");
  558. return -ENOMEM;
  559. }
  560. pci_set_master(dev->pdev);
  561. dev_priv->dev = dev;
  562. dev_priv->vmw_chipset = chipset;
  563. dev_priv->last_read_seqno = (uint32_t) -100;
  564. mutex_init(&dev_priv->cmdbuf_mutex);
  565. mutex_init(&dev_priv->release_mutex);
  566. mutex_init(&dev_priv->binding_mutex);
  567. mutex_init(&dev_priv->global_kms_state_mutex);
  568. rwlock_init(&dev_priv->resource_lock);
  569. ttm_lock_init(&dev_priv->reservation_sem);
  570. spin_lock_init(&dev_priv->hw_lock);
  571. spin_lock_init(&dev_priv->waiter_lock);
  572. spin_lock_init(&dev_priv->cap_lock);
  573. spin_lock_init(&dev_priv->svga_lock);
  574. for (i = vmw_res_context; i < vmw_res_max; ++i) {
  575. idr_init(&dev_priv->res_idr[i]);
  576. INIT_LIST_HEAD(&dev_priv->res_lru[i]);
  577. }
  578. mutex_init(&dev_priv->init_mutex);
  579. init_waitqueue_head(&dev_priv->fence_queue);
  580. init_waitqueue_head(&dev_priv->fifo_queue);
  581. dev_priv->fence_queue_waiters = 0;
  582. dev_priv->fifo_queue_waiters = 0;
  583. dev_priv->used_memory_size = 0;
  584. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  585. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  586. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  587. dev_priv->enable_fb = enable_fbdev;
  588. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  589. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  590. if (svga_id != SVGA_ID_2) {
  591. ret = -ENOSYS;
  592. DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
  593. goto out_err0;
  594. }
  595. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  596. ret = vmw_dma_select_mode(dev_priv);
  597. if (unlikely(ret != 0)) {
  598. DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
  599. refuse_dma = true;
  600. }
  601. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  602. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  603. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  604. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  605. vmw_get_initial_size(dev_priv);
  606. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  607. dev_priv->max_gmr_ids =
  608. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  609. dev_priv->max_gmr_pages =
  610. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  611. dev_priv->memory_size =
  612. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  613. dev_priv->memory_size -= dev_priv->vram_size;
  614. } else {
  615. /*
  616. * An arbitrary limit of 512MiB on surface
  617. * memory. But all HWV8 hardware supports GMR2.
  618. */
  619. dev_priv->memory_size = 512*1024*1024;
  620. }
  621. dev_priv->max_mob_pages = 0;
  622. dev_priv->max_mob_size = 0;
  623. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  624. uint64_t mem_size =
  625. vmw_read(dev_priv,
  626. SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB);
  627. dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE;
  628. dev_priv->prim_bb_mem =
  629. vmw_read(dev_priv,
  630. SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM);
  631. dev_priv->max_mob_size =
  632. vmw_read(dev_priv, SVGA_REG_MOB_MAX_SIZE);
  633. dev_priv->stdu_max_width =
  634. vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_WIDTH);
  635. dev_priv->stdu_max_height =
  636. vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_HEIGHT);
  637. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  638. SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH);
  639. dev_priv->texture_max_width = vmw_read(dev_priv,
  640. SVGA_REG_DEV_CAP);
  641. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  642. SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT);
  643. dev_priv->texture_max_height = vmw_read(dev_priv,
  644. SVGA_REG_DEV_CAP);
  645. } else {
  646. dev_priv->texture_max_width = 8192;
  647. dev_priv->texture_max_height = 8192;
  648. dev_priv->prim_bb_mem = dev_priv->vram_size;
  649. }
  650. vmw_print_capabilities(dev_priv->capabilities);
  651. ret = vmw_dma_masks(dev_priv);
  652. if (unlikely(ret != 0))
  653. goto out_err0;
  654. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  655. DRM_INFO("Max GMR ids is %u\n",
  656. (unsigned)dev_priv->max_gmr_ids);
  657. DRM_INFO("Max number of GMR pages is %u\n",
  658. (unsigned)dev_priv->max_gmr_pages);
  659. DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
  660. (unsigned)dev_priv->memory_size / 1024);
  661. }
  662. DRM_INFO("Maximum display memory size is %u kiB\n",
  663. dev_priv->prim_bb_mem / 1024);
  664. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  665. dev_priv->vram_start, dev_priv->vram_size / 1024);
  666. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  667. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  668. ret = vmw_ttm_global_init(dev_priv);
  669. if (unlikely(ret != 0))
  670. goto out_err0;
  671. vmw_master_init(&dev_priv->fbdev_master);
  672. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  673. dev_priv->active_master = &dev_priv->fbdev_master;
  674. dev_priv->mmio_virt = memremap(dev_priv->mmio_start,
  675. dev_priv->mmio_size, MEMREMAP_WB);
  676. if (unlikely(dev_priv->mmio_virt == NULL)) {
  677. ret = -ENOMEM;
  678. DRM_ERROR("Failed mapping MMIO.\n");
  679. goto out_err3;
  680. }
  681. /* Need mmio memory to check for fifo pitchlock cap. */
  682. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  683. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  684. !vmw_fifo_have_pitchlock(dev_priv)) {
  685. ret = -ENOSYS;
  686. DRM_ERROR("Hardware has no pitchlock\n");
  687. goto out_err4;
  688. }
  689. dev_priv->tdev = ttm_object_device_init
  690. (dev_priv->mem_global_ref.object, 12, &vmw_prime_dmabuf_ops);
  691. if (unlikely(dev_priv->tdev == NULL)) {
  692. DRM_ERROR("Unable to initialize TTM object management.\n");
  693. ret = -ENOMEM;
  694. goto out_err4;
  695. }
  696. dev->dev_private = dev_priv;
  697. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  698. dev_priv->stealth = (ret != 0);
  699. if (dev_priv->stealth) {
  700. /**
  701. * Request at least the mmio PCI resource.
  702. */
  703. DRM_INFO("It appears like vesafb is loaded. "
  704. "Ignore above error if any.\n");
  705. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  706. if (unlikely(ret != 0)) {
  707. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  708. goto out_no_device;
  709. }
  710. }
  711. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  712. ret = drm_irq_install(dev, dev->pdev->irq);
  713. if (ret != 0) {
  714. DRM_ERROR("Failed installing irq: %d\n", ret);
  715. goto out_no_irq;
  716. }
  717. }
  718. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  719. if (unlikely(dev_priv->fman == NULL)) {
  720. ret = -ENOMEM;
  721. goto out_no_fman;
  722. }
  723. ret = ttm_bo_device_init(&dev_priv->bdev,
  724. dev_priv->bo_global_ref.ref.object,
  725. &vmw_bo_driver,
  726. dev->anon_inode->i_mapping,
  727. VMWGFX_FILE_PAGE_OFFSET,
  728. false);
  729. if (unlikely(ret != 0)) {
  730. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  731. goto out_no_bdev;
  732. }
  733. /*
  734. * Enable VRAM, but initially don't use it until SVGA is enabled and
  735. * unhidden.
  736. */
  737. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  738. (dev_priv->vram_size >> PAGE_SHIFT));
  739. if (unlikely(ret != 0)) {
  740. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  741. goto out_no_vram;
  742. }
  743. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  744. dev_priv->has_gmr = true;
  745. if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
  746. refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  747. VMW_PL_GMR) != 0) {
  748. DRM_INFO("No GMR memory available. "
  749. "Graphics memory resources are very limited.\n");
  750. dev_priv->has_gmr = false;
  751. }
  752. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  753. dev_priv->has_mob = true;
  754. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_MOB,
  755. VMW_PL_MOB) != 0) {
  756. DRM_INFO("No MOB memory available. "
  757. "3D will be disabled.\n");
  758. dev_priv->has_mob = false;
  759. }
  760. }
  761. if (dev_priv->has_mob) {
  762. spin_lock(&dev_priv->cap_lock);
  763. vmw_write(dev_priv, SVGA_REG_DEV_CAP, SVGA3D_DEVCAP_DX);
  764. dev_priv->has_dx = !!vmw_read(dev_priv, SVGA_REG_DEV_CAP);
  765. spin_unlock(&dev_priv->cap_lock);
  766. }
  767. ret = vmw_kms_init(dev_priv);
  768. if (unlikely(ret != 0))
  769. goto out_no_kms;
  770. vmw_overlay_init(dev_priv);
  771. ret = vmw_request_device(dev_priv);
  772. if (ret)
  773. goto out_no_fifo;
  774. DRM_INFO("DX: %s\n", dev_priv->has_dx ? "yes." : "no.");
  775. snprintf(host_log, sizeof(host_log), "vmwgfx: %s-%s",
  776. VMWGFX_REPO, VMWGFX_GIT_VERSION);
  777. vmw_host_log(host_log);
  778. memset(host_log, 0, sizeof(host_log));
  779. snprintf(host_log, sizeof(host_log), "vmwgfx: Module Version: %d.%d.%d",
  780. VMWGFX_DRIVER_MAJOR, VMWGFX_DRIVER_MINOR,
  781. VMWGFX_DRIVER_PATCHLEVEL);
  782. vmw_host_log(host_log);
  783. if (dev_priv->enable_fb) {
  784. vmw_fifo_resource_inc(dev_priv);
  785. vmw_svga_enable(dev_priv);
  786. vmw_fb_init(dev_priv);
  787. }
  788. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  789. register_pm_notifier(&dev_priv->pm_nb);
  790. return 0;
  791. out_no_fifo:
  792. vmw_overlay_close(dev_priv);
  793. vmw_kms_close(dev_priv);
  794. out_no_kms:
  795. if (dev_priv->has_mob)
  796. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  797. if (dev_priv->has_gmr)
  798. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  799. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  800. out_no_vram:
  801. (void)ttm_bo_device_release(&dev_priv->bdev);
  802. out_no_bdev:
  803. vmw_fence_manager_takedown(dev_priv->fman);
  804. out_no_fman:
  805. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  806. drm_irq_uninstall(dev_priv->dev);
  807. out_no_irq:
  808. if (dev_priv->stealth)
  809. pci_release_region(dev->pdev, 2);
  810. else
  811. pci_release_regions(dev->pdev);
  812. out_no_device:
  813. ttm_object_device_release(&dev_priv->tdev);
  814. out_err4:
  815. memunmap(dev_priv->mmio_virt);
  816. out_err3:
  817. vmw_ttm_global_release(dev_priv);
  818. out_err0:
  819. for (i = vmw_res_context; i < vmw_res_max; ++i)
  820. idr_destroy(&dev_priv->res_idr[i]);
  821. if (dev_priv->ctx.staged_bindings)
  822. vmw_binding_state_free(dev_priv->ctx.staged_bindings);
  823. kfree(dev_priv);
  824. return ret;
  825. }
  826. static int vmw_driver_unload(struct drm_device *dev)
  827. {
  828. struct vmw_private *dev_priv = vmw_priv(dev);
  829. enum vmw_res_type i;
  830. unregister_pm_notifier(&dev_priv->pm_nb);
  831. if (dev_priv->ctx.res_ht_initialized)
  832. drm_ht_remove(&dev_priv->ctx.res_ht);
  833. vfree(dev_priv->ctx.cmd_bounce);
  834. if (dev_priv->enable_fb) {
  835. vmw_fb_off(dev_priv);
  836. vmw_fb_close(dev_priv);
  837. vmw_fifo_resource_dec(dev_priv);
  838. vmw_svga_disable(dev_priv);
  839. }
  840. vmw_kms_close(dev_priv);
  841. vmw_overlay_close(dev_priv);
  842. if (dev_priv->has_gmr)
  843. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  844. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  845. vmw_release_device_early(dev_priv);
  846. if (dev_priv->has_mob)
  847. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  848. (void) ttm_bo_device_release(&dev_priv->bdev);
  849. vmw_release_device_late(dev_priv);
  850. vmw_fence_manager_takedown(dev_priv->fman);
  851. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  852. drm_irq_uninstall(dev_priv->dev);
  853. if (dev_priv->stealth)
  854. pci_release_region(dev->pdev, 2);
  855. else
  856. pci_release_regions(dev->pdev);
  857. ttm_object_device_release(&dev_priv->tdev);
  858. memunmap(dev_priv->mmio_virt);
  859. if (dev_priv->ctx.staged_bindings)
  860. vmw_binding_state_free(dev_priv->ctx.staged_bindings);
  861. vmw_ttm_global_release(dev_priv);
  862. for (i = vmw_res_context; i < vmw_res_max; ++i)
  863. idr_destroy(&dev_priv->res_idr[i]);
  864. kfree(dev_priv);
  865. return 0;
  866. }
  867. static void vmw_postclose(struct drm_device *dev,
  868. struct drm_file *file_priv)
  869. {
  870. struct vmw_fpriv *vmw_fp;
  871. vmw_fp = vmw_fpriv(file_priv);
  872. if (vmw_fp->locked_master) {
  873. struct vmw_master *vmaster =
  874. vmw_master(vmw_fp->locked_master);
  875. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  876. ttm_vt_unlock(&vmaster->lock);
  877. drm_master_put(&vmw_fp->locked_master);
  878. }
  879. ttm_object_file_release(&vmw_fp->tfile);
  880. kfree(vmw_fp);
  881. }
  882. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  883. {
  884. struct vmw_private *dev_priv = vmw_priv(dev);
  885. struct vmw_fpriv *vmw_fp;
  886. int ret = -ENOMEM;
  887. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  888. if (unlikely(vmw_fp == NULL))
  889. return ret;
  890. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  891. if (unlikely(vmw_fp->tfile == NULL))
  892. goto out_no_tfile;
  893. file_priv->driver_priv = vmw_fp;
  894. return 0;
  895. out_no_tfile:
  896. kfree(vmw_fp);
  897. return ret;
  898. }
  899. static struct vmw_master *vmw_master_check(struct drm_device *dev,
  900. struct drm_file *file_priv,
  901. unsigned int flags)
  902. {
  903. int ret;
  904. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  905. struct vmw_master *vmaster;
  906. if (file_priv->minor->type != DRM_MINOR_LEGACY ||
  907. !(flags & DRM_AUTH))
  908. return NULL;
  909. ret = mutex_lock_interruptible(&dev->master_mutex);
  910. if (unlikely(ret != 0))
  911. return ERR_PTR(-ERESTARTSYS);
  912. if (file_priv->is_master) {
  913. mutex_unlock(&dev->master_mutex);
  914. return NULL;
  915. }
  916. /*
  917. * Check if we were previously master, but now dropped. In that
  918. * case, allow at least render node functionality.
  919. */
  920. if (vmw_fp->locked_master) {
  921. mutex_unlock(&dev->master_mutex);
  922. if (flags & DRM_RENDER_ALLOW)
  923. return NULL;
  924. DRM_ERROR("Dropped master trying to access ioctl that "
  925. "requires authentication.\n");
  926. return ERR_PTR(-EACCES);
  927. }
  928. mutex_unlock(&dev->master_mutex);
  929. /*
  930. * Take the TTM lock. Possibly sleep waiting for the authenticating
  931. * master to become master again, or for a SIGTERM if the
  932. * authenticating master exits.
  933. */
  934. vmaster = vmw_master(file_priv->master);
  935. ret = ttm_read_lock(&vmaster->lock, true);
  936. if (unlikely(ret != 0))
  937. vmaster = ERR_PTR(ret);
  938. return vmaster;
  939. }
  940. static long vmw_generic_ioctl(struct file *filp, unsigned int cmd,
  941. unsigned long arg,
  942. long (*ioctl_func)(struct file *, unsigned int,
  943. unsigned long))
  944. {
  945. struct drm_file *file_priv = filp->private_data;
  946. struct drm_device *dev = file_priv->minor->dev;
  947. unsigned int nr = DRM_IOCTL_NR(cmd);
  948. struct vmw_master *vmaster;
  949. unsigned int flags;
  950. long ret;
  951. /*
  952. * Do extra checking on driver private ioctls.
  953. */
  954. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  955. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  956. const struct drm_ioctl_desc *ioctl =
  957. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  958. if (nr == DRM_COMMAND_BASE + DRM_VMW_EXECBUF) {
  959. ret = (long) drm_ioctl_permit(ioctl->flags, file_priv);
  960. if (unlikely(ret != 0))
  961. return ret;
  962. if (unlikely((cmd & (IOC_IN | IOC_OUT)) != IOC_IN))
  963. goto out_io_encoding;
  964. return (long) vmw_execbuf_ioctl(dev, arg, file_priv,
  965. _IOC_SIZE(cmd));
  966. }
  967. if (unlikely(ioctl->cmd != cmd))
  968. goto out_io_encoding;
  969. flags = ioctl->flags;
  970. } else if (!drm_ioctl_flags(nr, &flags))
  971. return -EINVAL;
  972. vmaster = vmw_master_check(dev, file_priv, flags);
  973. if (IS_ERR(vmaster)) {
  974. ret = PTR_ERR(vmaster);
  975. if (ret != -ERESTARTSYS)
  976. DRM_INFO("IOCTL ERROR Command %d, Error %ld.\n",
  977. nr, ret);
  978. return ret;
  979. }
  980. ret = ioctl_func(filp, cmd, arg);
  981. if (vmaster)
  982. ttm_read_unlock(&vmaster->lock);
  983. return ret;
  984. out_io_encoding:
  985. DRM_ERROR("Invalid command format, ioctl %d\n",
  986. nr - DRM_COMMAND_BASE);
  987. return -EINVAL;
  988. }
  989. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  990. unsigned long arg)
  991. {
  992. return vmw_generic_ioctl(filp, cmd, arg, &drm_ioctl);
  993. }
  994. #ifdef CONFIG_COMPAT
  995. static long vmw_compat_ioctl(struct file *filp, unsigned int cmd,
  996. unsigned long arg)
  997. {
  998. return vmw_generic_ioctl(filp, cmd, arg, &drm_compat_ioctl);
  999. }
  1000. #endif
  1001. static void vmw_lastclose(struct drm_device *dev)
  1002. {
  1003. }
  1004. static void vmw_master_init(struct vmw_master *vmaster)
  1005. {
  1006. ttm_lock_init(&vmaster->lock);
  1007. }
  1008. static int vmw_master_create(struct drm_device *dev,
  1009. struct drm_master *master)
  1010. {
  1011. struct vmw_master *vmaster;
  1012. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  1013. if (unlikely(vmaster == NULL))
  1014. return -ENOMEM;
  1015. vmw_master_init(vmaster);
  1016. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  1017. master->driver_priv = vmaster;
  1018. return 0;
  1019. }
  1020. static void vmw_master_destroy(struct drm_device *dev,
  1021. struct drm_master *master)
  1022. {
  1023. struct vmw_master *vmaster = vmw_master(master);
  1024. master->driver_priv = NULL;
  1025. kfree(vmaster);
  1026. }
  1027. static int vmw_master_set(struct drm_device *dev,
  1028. struct drm_file *file_priv,
  1029. bool from_open)
  1030. {
  1031. struct vmw_private *dev_priv = vmw_priv(dev);
  1032. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  1033. struct vmw_master *active = dev_priv->active_master;
  1034. struct vmw_master *vmaster = vmw_master(file_priv->master);
  1035. int ret = 0;
  1036. if (active) {
  1037. BUG_ON(active != &dev_priv->fbdev_master);
  1038. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  1039. if (unlikely(ret != 0))
  1040. return ret;
  1041. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  1042. dev_priv->active_master = NULL;
  1043. }
  1044. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1045. if (!from_open) {
  1046. ttm_vt_unlock(&vmaster->lock);
  1047. BUG_ON(vmw_fp->locked_master != file_priv->master);
  1048. drm_master_put(&vmw_fp->locked_master);
  1049. }
  1050. dev_priv->active_master = vmaster;
  1051. drm_sysfs_hotplug_event(dev);
  1052. return 0;
  1053. }
  1054. static void vmw_master_drop(struct drm_device *dev,
  1055. struct drm_file *file_priv,
  1056. bool from_release)
  1057. {
  1058. struct vmw_private *dev_priv = vmw_priv(dev);
  1059. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  1060. struct vmw_master *vmaster = vmw_master(file_priv->master);
  1061. int ret;
  1062. /**
  1063. * Make sure the master doesn't disappear while we have
  1064. * it locked.
  1065. */
  1066. vmw_fp->locked_master = drm_master_get(file_priv->master);
  1067. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  1068. vmw_kms_legacy_hotspot_clear(dev_priv);
  1069. if (unlikely((ret != 0))) {
  1070. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  1071. drm_master_put(&vmw_fp->locked_master);
  1072. }
  1073. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1074. if (!dev_priv->enable_fb)
  1075. vmw_svga_disable(dev_priv);
  1076. dev_priv->active_master = &dev_priv->fbdev_master;
  1077. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  1078. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  1079. if (dev_priv->enable_fb)
  1080. vmw_fb_on(dev_priv);
  1081. }
  1082. /**
  1083. * __vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
  1084. *
  1085. * @dev_priv: Pointer to device private struct.
  1086. * Needs the reservation sem to be held in non-exclusive mode.
  1087. */
  1088. static void __vmw_svga_enable(struct vmw_private *dev_priv)
  1089. {
  1090. spin_lock(&dev_priv->svga_lock);
  1091. if (!dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1092. vmw_write(dev_priv, SVGA_REG_ENABLE, SVGA_REG_ENABLE);
  1093. dev_priv->bdev.man[TTM_PL_VRAM].use_type = true;
  1094. }
  1095. spin_unlock(&dev_priv->svga_lock);
  1096. }
  1097. /**
  1098. * vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
  1099. *
  1100. * @dev_priv: Pointer to device private struct.
  1101. */
  1102. void vmw_svga_enable(struct vmw_private *dev_priv)
  1103. {
  1104. ttm_read_lock(&dev_priv->reservation_sem, false);
  1105. __vmw_svga_enable(dev_priv);
  1106. ttm_read_unlock(&dev_priv->reservation_sem);
  1107. }
  1108. /**
  1109. * __vmw_svga_disable - Disable SVGA mode and use of VRAM.
  1110. *
  1111. * @dev_priv: Pointer to device private struct.
  1112. * Needs the reservation sem to be held in exclusive mode.
  1113. * Will not empty VRAM. VRAM must be emptied by caller.
  1114. */
  1115. static void __vmw_svga_disable(struct vmw_private *dev_priv)
  1116. {
  1117. spin_lock(&dev_priv->svga_lock);
  1118. if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1119. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  1120. vmw_write(dev_priv, SVGA_REG_ENABLE,
  1121. SVGA_REG_ENABLE_HIDE |
  1122. SVGA_REG_ENABLE_ENABLE);
  1123. }
  1124. spin_unlock(&dev_priv->svga_lock);
  1125. }
  1126. /**
  1127. * vmw_svga_disable - Disable SVGA_MODE, and use of VRAM. Keep the fifo
  1128. * running.
  1129. *
  1130. * @dev_priv: Pointer to device private struct.
  1131. * Will empty VRAM.
  1132. */
  1133. void vmw_svga_disable(struct vmw_private *dev_priv)
  1134. {
  1135. ttm_write_lock(&dev_priv->reservation_sem, false);
  1136. spin_lock(&dev_priv->svga_lock);
  1137. if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1138. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  1139. spin_unlock(&dev_priv->svga_lock);
  1140. if (ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM))
  1141. DRM_ERROR("Failed evicting VRAM buffers.\n");
  1142. vmw_write(dev_priv, SVGA_REG_ENABLE,
  1143. SVGA_REG_ENABLE_HIDE |
  1144. SVGA_REG_ENABLE_ENABLE);
  1145. } else
  1146. spin_unlock(&dev_priv->svga_lock);
  1147. ttm_write_unlock(&dev_priv->reservation_sem);
  1148. }
  1149. static void vmw_remove(struct pci_dev *pdev)
  1150. {
  1151. struct drm_device *dev = pci_get_drvdata(pdev);
  1152. pci_disable_device(pdev);
  1153. drm_put_dev(dev);
  1154. }
  1155. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  1156. void *ptr)
  1157. {
  1158. struct vmw_private *dev_priv =
  1159. container_of(nb, struct vmw_private, pm_nb);
  1160. switch (val) {
  1161. case PM_HIBERNATION_PREPARE:
  1162. if (dev_priv->enable_fb)
  1163. vmw_fb_off(dev_priv);
  1164. ttm_suspend_lock(&dev_priv->reservation_sem);
  1165. /*
  1166. * This empties VRAM and unbinds all GMR bindings.
  1167. * Buffer contents is moved to swappable memory.
  1168. */
  1169. vmw_execbuf_release_pinned_bo(dev_priv);
  1170. vmw_resource_evict_all(dev_priv);
  1171. vmw_release_device_early(dev_priv);
  1172. ttm_bo_swapout_all(&dev_priv->bdev);
  1173. vmw_fence_fifo_down(dev_priv->fman);
  1174. break;
  1175. case PM_POST_HIBERNATION:
  1176. case PM_POST_RESTORE:
  1177. vmw_fence_fifo_up(dev_priv->fman);
  1178. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1179. if (dev_priv->enable_fb)
  1180. vmw_fb_on(dev_priv);
  1181. break;
  1182. case PM_RESTORE_PREPARE:
  1183. break;
  1184. default:
  1185. break;
  1186. }
  1187. return 0;
  1188. }
  1189. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1190. {
  1191. struct drm_device *dev = pci_get_drvdata(pdev);
  1192. struct vmw_private *dev_priv = vmw_priv(dev);
  1193. if (dev_priv->refuse_hibernation)
  1194. return -EBUSY;
  1195. pci_save_state(pdev);
  1196. pci_disable_device(pdev);
  1197. pci_set_power_state(pdev, PCI_D3hot);
  1198. return 0;
  1199. }
  1200. static int vmw_pci_resume(struct pci_dev *pdev)
  1201. {
  1202. pci_set_power_state(pdev, PCI_D0);
  1203. pci_restore_state(pdev);
  1204. return pci_enable_device(pdev);
  1205. }
  1206. static int vmw_pm_suspend(struct device *kdev)
  1207. {
  1208. struct pci_dev *pdev = to_pci_dev(kdev);
  1209. struct pm_message dummy;
  1210. dummy.event = 0;
  1211. return vmw_pci_suspend(pdev, dummy);
  1212. }
  1213. static int vmw_pm_resume(struct device *kdev)
  1214. {
  1215. struct pci_dev *pdev = to_pci_dev(kdev);
  1216. return vmw_pci_resume(pdev);
  1217. }
  1218. static int vmw_pm_freeze(struct device *kdev)
  1219. {
  1220. struct pci_dev *pdev = to_pci_dev(kdev);
  1221. struct drm_device *dev = pci_get_drvdata(pdev);
  1222. struct vmw_private *dev_priv = vmw_priv(dev);
  1223. dev_priv->suspended = true;
  1224. if (dev_priv->enable_fb)
  1225. vmw_fifo_resource_dec(dev_priv);
  1226. if (atomic_read(&dev_priv->num_fifo_resources) != 0) {
  1227. DRM_ERROR("Can't hibernate while 3D resources are active.\n");
  1228. if (dev_priv->enable_fb)
  1229. vmw_fifo_resource_inc(dev_priv);
  1230. WARN_ON(vmw_request_device_late(dev_priv));
  1231. dev_priv->suspended = false;
  1232. return -EBUSY;
  1233. }
  1234. if (dev_priv->enable_fb)
  1235. __vmw_svga_disable(dev_priv);
  1236. vmw_release_device_late(dev_priv);
  1237. return 0;
  1238. }
  1239. static int vmw_pm_restore(struct device *kdev)
  1240. {
  1241. struct pci_dev *pdev = to_pci_dev(kdev);
  1242. struct drm_device *dev = pci_get_drvdata(pdev);
  1243. struct vmw_private *dev_priv = vmw_priv(dev);
  1244. int ret;
  1245. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  1246. (void) vmw_read(dev_priv, SVGA_REG_ID);
  1247. if (dev_priv->enable_fb)
  1248. vmw_fifo_resource_inc(dev_priv);
  1249. ret = vmw_request_device(dev_priv);
  1250. if (ret)
  1251. return ret;
  1252. if (dev_priv->enable_fb)
  1253. __vmw_svga_enable(dev_priv);
  1254. dev_priv->suspended = false;
  1255. return 0;
  1256. }
  1257. static const struct dev_pm_ops vmw_pm_ops = {
  1258. .freeze = vmw_pm_freeze,
  1259. .thaw = vmw_pm_restore,
  1260. .restore = vmw_pm_restore,
  1261. .suspend = vmw_pm_suspend,
  1262. .resume = vmw_pm_resume,
  1263. };
  1264. static const struct file_operations vmwgfx_driver_fops = {
  1265. .owner = THIS_MODULE,
  1266. .open = drm_open,
  1267. .release = drm_release,
  1268. .unlocked_ioctl = vmw_unlocked_ioctl,
  1269. .mmap = vmw_mmap,
  1270. .poll = vmw_fops_poll,
  1271. .read = vmw_fops_read,
  1272. #if defined(CONFIG_COMPAT)
  1273. .compat_ioctl = vmw_compat_ioctl,
  1274. #endif
  1275. .llseek = noop_llseek,
  1276. };
  1277. static struct drm_driver driver = {
  1278. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  1279. DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER,
  1280. .load = vmw_driver_load,
  1281. .unload = vmw_driver_unload,
  1282. .lastclose = vmw_lastclose,
  1283. .irq_preinstall = vmw_irq_preinstall,
  1284. .irq_postinstall = vmw_irq_postinstall,
  1285. .irq_uninstall = vmw_irq_uninstall,
  1286. .irq_handler = vmw_irq_handler,
  1287. .get_vblank_counter = vmw_get_vblank_counter,
  1288. .enable_vblank = vmw_enable_vblank,
  1289. .disable_vblank = vmw_disable_vblank,
  1290. .ioctls = vmw_ioctls,
  1291. .num_ioctls = ARRAY_SIZE(vmw_ioctls),
  1292. .master_create = vmw_master_create,
  1293. .master_destroy = vmw_master_destroy,
  1294. .master_set = vmw_master_set,
  1295. .master_drop = vmw_master_drop,
  1296. .open = vmw_driver_open,
  1297. .postclose = vmw_postclose,
  1298. .set_busid = drm_pci_set_busid,
  1299. .dumb_create = vmw_dumb_create,
  1300. .dumb_map_offset = vmw_dumb_map_offset,
  1301. .dumb_destroy = vmw_dumb_destroy,
  1302. .prime_fd_to_handle = vmw_prime_fd_to_handle,
  1303. .prime_handle_to_fd = vmw_prime_handle_to_fd,
  1304. .fops = &vmwgfx_driver_fops,
  1305. .name = VMWGFX_DRIVER_NAME,
  1306. .desc = VMWGFX_DRIVER_DESC,
  1307. .date = VMWGFX_DRIVER_DATE,
  1308. .major = VMWGFX_DRIVER_MAJOR,
  1309. .minor = VMWGFX_DRIVER_MINOR,
  1310. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  1311. };
  1312. static struct pci_driver vmw_pci_driver = {
  1313. .name = VMWGFX_DRIVER_NAME,
  1314. .id_table = vmw_pci_id_list,
  1315. .probe = vmw_probe,
  1316. .remove = vmw_remove,
  1317. .driver = {
  1318. .pm = &vmw_pm_ops
  1319. }
  1320. };
  1321. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1322. {
  1323. return drm_get_pci_dev(pdev, ent, &driver);
  1324. }
  1325. static int __init vmwgfx_init(void)
  1326. {
  1327. int ret;
  1328. if (vgacon_text_force())
  1329. return -EINVAL;
  1330. ret = drm_pci_init(&driver, &vmw_pci_driver);
  1331. if (ret)
  1332. DRM_ERROR("Failed initializing DRM.\n");
  1333. return ret;
  1334. }
  1335. static void __exit vmwgfx_exit(void)
  1336. {
  1337. drm_pci_exit(&driver, &vmw_pci_driver);
  1338. }
  1339. module_init(vmwgfx_init);
  1340. module_exit(vmwgfx_exit);
  1341. MODULE_AUTHOR("VMware Inc. and others");
  1342. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  1343. MODULE_LICENSE("GPL and additional rights");
  1344. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  1345. __stringify(VMWGFX_DRIVER_MINOR) "."
  1346. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  1347. "0");