sti_mixer.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400
  1. /*
  2. * Copyright (C) STMicroelectronics SA 2014
  3. * Authors: Benjamin Gaignard <benjamin.gaignard@st.com>
  4. * Fabien Dessenne <fabien.dessenne@st.com>
  5. * for STMicroelectronics.
  6. * License terms: GNU General Public License (GPL), version 2
  7. */
  8. #include <linux/seq_file.h>
  9. #include "sti_compositor.h"
  10. #include "sti_mixer.h"
  11. #include "sti_vtg.h"
  12. /* Module parameter to set the background color of the mixer */
  13. static unsigned int bkg_color = 0x000000;
  14. MODULE_PARM_DESC(bkgcolor, "Value of the background color 0xRRGGBB");
  15. module_param_named(bkgcolor, bkg_color, int, 0644);
  16. /* Identity: G=Y , B=Cb , R=Cr */
  17. static const u32 mixerColorSpaceMatIdentity[] = {
  18. 0x10000000, 0x00000000, 0x10000000, 0x00001000,
  19. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  20. };
  21. /* regs offset */
  22. #define GAM_MIXER_CTL 0x00
  23. #define GAM_MIXER_BKC 0x04
  24. #define GAM_MIXER_BCO 0x0C
  25. #define GAM_MIXER_BCS 0x10
  26. #define GAM_MIXER_AVO 0x28
  27. #define GAM_MIXER_AVS 0x2C
  28. #define GAM_MIXER_CRB 0x34
  29. #define GAM_MIXER_ACT 0x38
  30. #define GAM_MIXER_MBP 0x3C
  31. #define GAM_MIXER_MX0 0x80
  32. /* id for depth of CRB reg */
  33. #define GAM_DEPTH_VID0_ID 1
  34. #define GAM_DEPTH_VID1_ID 2
  35. #define GAM_DEPTH_GDP0_ID 3
  36. #define GAM_DEPTH_GDP1_ID 4
  37. #define GAM_DEPTH_GDP2_ID 5
  38. #define GAM_DEPTH_GDP3_ID 6
  39. #define GAM_DEPTH_MASK_ID 7
  40. /* mask in CTL reg */
  41. #define GAM_CTL_BACK_MASK BIT(0)
  42. #define GAM_CTL_VID0_MASK BIT(1)
  43. #define GAM_CTL_VID1_MASK BIT(2)
  44. #define GAM_CTL_GDP0_MASK BIT(3)
  45. #define GAM_CTL_GDP1_MASK BIT(4)
  46. #define GAM_CTL_GDP2_MASK BIT(5)
  47. #define GAM_CTL_GDP3_MASK BIT(6)
  48. #define GAM_CTL_CURSOR_MASK BIT(9)
  49. const char *sti_mixer_to_str(struct sti_mixer *mixer)
  50. {
  51. switch (mixer->id) {
  52. case STI_MIXER_MAIN:
  53. return "MAIN_MIXER";
  54. case STI_MIXER_AUX:
  55. return "AUX_MIXER";
  56. default:
  57. return "<UNKNOWN MIXER>";
  58. }
  59. }
  60. static inline u32 sti_mixer_reg_read(struct sti_mixer *mixer, u32 reg_id)
  61. {
  62. return readl(mixer->regs + reg_id);
  63. }
  64. static inline void sti_mixer_reg_write(struct sti_mixer *mixer,
  65. u32 reg_id, u32 val)
  66. {
  67. writel(val, mixer->regs + reg_id);
  68. }
  69. #define DBGFS_DUMP(reg) seq_printf(s, "\n %-25s 0x%08X", #reg, \
  70. sti_mixer_reg_read(mixer, reg))
  71. static void mixer_dbg_ctl(struct seq_file *s, int val)
  72. {
  73. unsigned int i;
  74. int count = 0;
  75. char *const disp_layer[] = {"BKG", "VID0", "VID1", "GDP0",
  76. "GDP1", "GDP2", "GDP3"};
  77. seq_puts(s, "\tEnabled: ");
  78. for (i = 0; i < 7; i++) {
  79. if (val & 1) {
  80. seq_printf(s, "%s ", disp_layer[i]);
  81. count++;
  82. }
  83. val = val >> 1;
  84. }
  85. val = val >> 2;
  86. if (val & 1) {
  87. seq_puts(s, "CURS ");
  88. count++;
  89. }
  90. if (!count)
  91. seq_puts(s, "Nothing");
  92. }
  93. static void mixer_dbg_crb(struct seq_file *s, int val)
  94. {
  95. int i;
  96. seq_puts(s, "\tDepth: ");
  97. for (i = 0; i < GAM_MIXER_NB_DEPTH_LEVEL; i++) {
  98. switch (val & GAM_DEPTH_MASK_ID) {
  99. case GAM_DEPTH_VID0_ID:
  100. seq_puts(s, "VID0");
  101. break;
  102. case GAM_DEPTH_VID1_ID:
  103. seq_puts(s, "VID1");
  104. break;
  105. case GAM_DEPTH_GDP0_ID:
  106. seq_puts(s, "GDP0");
  107. break;
  108. case GAM_DEPTH_GDP1_ID:
  109. seq_puts(s, "GDP1");
  110. break;
  111. case GAM_DEPTH_GDP2_ID:
  112. seq_puts(s, "GDP2");
  113. break;
  114. case GAM_DEPTH_GDP3_ID:
  115. seq_puts(s, "GDP3");
  116. break;
  117. default:
  118. seq_puts(s, "---");
  119. }
  120. if (i < GAM_MIXER_NB_DEPTH_LEVEL - 1)
  121. seq_puts(s, " < ");
  122. val = val >> 3;
  123. }
  124. }
  125. static void mixer_dbg_mxn(struct seq_file *s, void *addr)
  126. {
  127. int i;
  128. for (i = 1; i < 8; i++)
  129. seq_printf(s, "-0x%08X", (int)readl(addr + i * 4));
  130. }
  131. static int mixer_dbg_show(struct seq_file *s, void *arg)
  132. {
  133. struct drm_info_node *node = s->private;
  134. struct sti_mixer *mixer = (struct sti_mixer *)node->info_ent->data;
  135. seq_printf(s, "%s: (vaddr = 0x%p)",
  136. sti_mixer_to_str(mixer), mixer->regs);
  137. DBGFS_DUMP(GAM_MIXER_CTL);
  138. mixer_dbg_ctl(s, sti_mixer_reg_read(mixer, GAM_MIXER_CTL));
  139. DBGFS_DUMP(GAM_MIXER_BKC);
  140. DBGFS_DUMP(GAM_MIXER_BCO);
  141. DBGFS_DUMP(GAM_MIXER_BCS);
  142. DBGFS_DUMP(GAM_MIXER_AVO);
  143. DBGFS_DUMP(GAM_MIXER_AVS);
  144. DBGFS_DUMP(GAM_MIXER_CRB);
  145. mixer_dbg_crb(s, sti_mixer_reg_read(mixer, GAM_MIXER_CRB));
  146. DBGFS_DUMP(GAM_MIXER_ACT);
  147. DBGFS_DUMP(GAM_MIXER_MBP);
  148. DBGFS_DUMP(GAM_MIXER_MX0);
  149. mixer_dbg_mxn(s, mixer->regs + GAM_MIXER_MX0);
  150. seq_puts(s, "\n");
  151. return 0;
  152. }
  153. static struct drm_info_list mixer0_debugfs_files[] = {
  154. { "mixer_main", mixer_dbg_show, 0, NULL },
  155. };
  156. static struct drm_info_list mixer1_debugfs_files[] = {
  157. { "mixer_aux", mixer_dbg_show, 0, NULL },
  158. };
  159. static int mixer_debugfs_init(struct sti_mixer *mixer, struct drm_minor *minor)
  160. {
  161. unsigned int i;
  162. struct drm_info_list *mixer_debugfs_files;
  163. int nb_files;
  164. switch (mixer->id) {
  165. case STI_MIXER_MAIN:
  166. mixer_debugfs_files = mixer0_debugfs_files;
  167. nb_files = ARRAY_SIZE(mixer0_debugfs_files);
  168. break;
  169. case STI_MIXER_AUX:
  170. mixer_debugfs_files = mixer1_debugfs_files;
  171. nb_files = ARRAY_SIZE(mixer1_debugfs_files);
  172. break;
  173. default:
  174. return -EINVAL;
  175. }
  176. for (i = 0; i < nb_files; i++)
  177. mixer_debugfs_files[i].data = mixer;
  178. return drm_debugfs_create_files(mixer_debugfs_files,
  179. nb_files,
  180. minor->debugfs_root, minor);
  181. }
  182. void sti_mixer_set_background_status(struct sti_mixer *mixer, bool enable)
  183. {
  184. u32 val = sti_mixer_reg_read(mixer, GAM_MIXER_CTL);
  185. val &= ~GAM_CTL_BACK_MASK;
  186. val |= enable;
  187. sti_mixer_reg_write(mixer, GAM_MIXER_CTL, val);
  188. }
  189. static void sti_mixer_set_background_color(struct sti_mixer *mixer,
  190. unsigned int rgb)
  191. {
  192. sti_mixer_reg_write(mixer, GAM_MIXER_BKC, rgb);
  193. }
  194. static void sti_mixer_set_background_area(struct sti_mixer *mixer,
  195. struct drm_display_mode *mode)
  196. {
  197. u32 ydo, xdo, yds, xds;
  198. ydo = sti_vtg_get_line_number(*mode, 0);
  199. yds = sti_vtg_get_line_number(*mode, mode->vdisplay - 1);
  200. xdo = sti_vtg_get_pixel_number(*mode, 0);
  201. xds = sti_vtg_get_pixel_number(*mode, mode->hdisplay - 1);
  202. sti_mixer_reg_write(mixer, GAM_MIXER_BCO, ydo << 16 | xdo);
  203. sti_mixer_reg_write(mixer, GAM_MIXER_BCS, yds << 16 | xds);
  204. }
  205. int sti_mixer_set_plane_depth(struct sti_mixer *mixer, struct sti_plane *plane)
  206. {
  207. int plane_id, depth = plane->zorder;
  208. unsigned int i;
  209. u32 mask, val;
  210. if ((depth < 1) || (depth > GAM_MIXER_NB_DEPTH_LEVEL))
  211. return 1;
  212. switch (plane->desc) {
  213. case STI_GDP_0:
  214. plane_id = GAM_DEPTH_GDP0_ID;
  215. break;
  216. case STI_GDP_1:
  217. plane_id = GAM_DEPTH_GDP1_ID;
  218. break;
  219. case STI_GDP_2:
  220. plane_id = GAM_DEPTH_GDP2_ID;
  221. break;
  222. case STI_GDP_3:
  223. plane_id = GAM_DEPTH_GDP3_ID;
  224. break;
  225. case STI_HQVDP_0:
  226. plane_id = GAM_DEPTH_VID0_ID;
  227. break;
  228. case STI_CURSOR:
  229. /* no need to set depth for cursor */
  230. return 0;
  231. default:
  232. DRM_ERROR("Unknown plane %d\n", plane->desc);
  233. return 1;
  234. }
  235. /* Search if a previous depth was already assigned to the plane */
  236. val = sti_mixer_reg_read(mixer, GAM_MIXER_CRB);
  237. for (i = 0; i < GAM_MIXER_NB_DEPTH_LEVEL; i++) {
  238. mask = GAM_DEPTH_MASK_ID << (3 * i);
  239. if ((val & mask) == plane_id << (3 * i))
  240. break;
  241. }
  242. mask |= GAM_DEPTH_MASK_ID << (3 * (depth - 1));
  243. plane_id = plane_id << (3 * (depth - 1));
  244. DRM_DEBUG_DRIVER("%s %s depth=%d\n", sti_mixer_to_str(mixer),
  245. sti_plane_to_str(plane), depth);
  246. dev_dbg(mixer->dev, "GAM_MIXER_CRB val 0x%x mask 0x%x\n",
  247. plane_id, mask);
  248. val &= ~mask;
  249. val |= plane_id;
  250. sti_mixer_reg_write(mixer, GAM_MIXER_CRB, val);
  251. dev_dbg(mixer->dev, "Read GAM_MIXER_CRB 0x%x\n",
  252. sti_mixer_reg_read(mixer, GAM_MIXER_CRB));
  253. return 0;
  254. }
  255. int sti_mixer_active_video_area(struct sti_mixer *mixer,
  256. struct drm_display_mode *mode)
  257. {
  258. u32 ydo, xdo, yds, xds;
  259. ydo = sti_vtg_get_line_number(*mode, 0);
  260. yds = sti_vtg_get_line_number(*mode, mode->vdisplay - 1);
  261. xdo = sti_vtg_get_pixel_number(*mode, 0);
  262. xds = sti_vtg_get_pixel_number(*mode, mode->hdisplay - 1);
  263. DRM_DEBUG_DRIVER("%s active video area xdo:%d ydo:%d xds:%d yds:%d\n",
  264. sti_mixer_to_str(mixer), xdo, ydo, xds, yds);
  265. sti_mixer_reg_write(mixer, GAM_MIXER_AVO, ydo << 16 | xdo);
  266. sti_mixer_reg_write(mixer, GAM_MIXER_AVS, yds << 16 | xds);
  267. sti_mixer_set_background_color(mixer, bkg_color);
  268. sti_mixer_set_background_area(mixer, mode);
  269. sti_mixer_set_background_status(mixer, true);
  270. return 0;
  271. }
  272. static u32 sti_mixer_get_plane_mask(struct sti_plane *plane)
  273. {
  274. switch (plane->desc) {
  275. case STI_BACK:
  276. return GAM_CTL_BACK_MASK;
  277. case STI_GDP_0:
  278. return GAM_CTL_GDP0_MASK;
  279. case STI_GDP_1:
  280. return GAM_CTL_GDP1_MASK;
  281. case STI_GDP_2:
  282. return GAM_CTL_GDP2_MASK;
  283. case STI_GDP_3:
  284. return GAM_CTL_GDP3_MASK;
  285. case STI_HQVDP_0:
  286. return GAM_CTL_VID0_MASK;
  287. case STI_CURSOR:
  288. return GAM_CTL_CURSOR_MASK;
  289. default:
  290. return 0;
  291. }
  292. }
  293. int sti_mixer_set_plane_status(struct sti_mixer *mixer,
  294. struct sti_plane *plane, bool status)
  295. {
  296. u32 mask, val;
  297. DRM_DEBUG_DRIVER("%s %s %s\n", status ? "enable" : "disable",
  298. sti_mixer_to_str(mixer), sti_plane_to_str(plane));
  299. mask = sti_mixer_get_plane_mask(plane);
  300. if (!mask) {
  301. DRM_ERROR("Can't find layer mask\n");
  302. return -EINVAL;
  303. }
  304. val = sti_mixer_reg_read(mixer, GAM_MIXER_CTL);
  305. val &= ~mask;
  306. val |= status ? mask : 0;
  307. sti_mixer_reg_write(mixer, GAM_MIXER_CTL, val);
  308. return 0;
  309. }
  310. void sti_mixer_set_matrix(struct sti_mixer *mixer)
  311. {
  312. unsigned int i;
  313. for (i = 0; i < ARRAY_SIZE(mixerColorSpaceMatIdentity); i++)
  314. sti_mixer_reg_write(mixer, GAM_MIXER_MX0 + (i * 4),
  315. mixerColorSpaceMatIdentity[i]);
  316. }
  317. struct sti_mixer *sti_mixer_create(struct device *dev,
  318. struct drm_device *drm_dev,
  319. int id,
  320. void __iomem *baseaddr)
  321. {
  322. struct sti_mixer *mixer = devm_kzalloc(dev, sizeof(*mixer), GFP_KERNEL);
  323. struct device_node *np = dev->of_node;
  324. dev_dbg(dev, "%s\n", __func__);
  325. if (!mixer) {
  326. DRM_ERROR("Failed to allocated memory for mixer\n");
  327. return NULL;
  328. }
  329. mixer->regs = baseaddr;
  330. mixer->dev = dev;
  331. mixer->id = id;
  332. if (of_device_is_compatible(np, "st,stih416-compositor"))
  333. sti_mixer_set_matrix(mixer);
  334. DRM_DEBUG_DRIVER("%s created. Regs=%p\n",
  335. sti_mixer_to_str(mixer), mixer->regs);
  336. if (mixer_debugfs_init(mixer, drm_dev->primary))
  337. DRM_ERROR("MIXER debugfs setup failed\n");
  338. return mixer;
  339. }