mdp5_kms.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <robdclark@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include "msm_drv.h"
  19. #include "msm_mmu.h"
  20. #include "mdp5_kms.h"
  21. static const char *iommu_ports[] = {
  22. "mdp_0",
  23. };
  24. static int mdp5_hw_init(struct msm_kms *kms)
  25. {
  26. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  27. struct drm_device *dev = mdp5_kms->dev;
  28. unsigned long flags;
  29. pm_runtime_get_sync(dev->dev);
  30. /* Magic unknown register writes:
  31. *
  32. * W VBIF:0x004 00000001 (mdss_mdp.c:839)
  33. * W MDP5:0x2e0 0xe9 (mdss_mdp.c:839)
  34. * W MDP5:0x2e4 0x55 (mdss_mdp.c:839)
  35. * W MDP5:0x3ac 0xc0000ccc (mdss_mdp.c:839)
  36. * W MDP5:0x3b4 0xc0000ccc (mdss_mdp.c:839)
  37. * W MDP5:0x3bc 0xcccccc (mdss_mdp.c:839)
  38. * W MDP5:0x4a8 0xcccc0c0 (mdss_mdp.c:839)
  39. * W MDP5:0x4b0 0xccccc0c0 (mdss_mdp.c:839)
  40. * W MDP5:0x4b8 0xccccc000 (mdss_mdp.c:839)
  41. *
  42. * Downstream fbdev driver gets these register offsets/values
  43. * from DT.. not really sure what these registers are or if
  44. * different values for different boards/SoC's, etc. I guess
  45. * they are the golden registers.
  46. *
  47. * Not setting these does not seem to cause any problem. But
  48. * we may be getting lucky with the bootloader initializing
  49. * them for us. OTOH, if we can always count on the bootloader
  50. * setting the golden registers, then perhaps we don't need to
  51. * care.
  52. */
  53. spin_lock_irqsave(&mdp5_kms->resource_lock, flags);
  54. mdp5_write(mdp5_kms, REG_MDP5_MDP_DISP_INTF_SEL(0), 0);
  55. spin_unlock_irqrestore(&mdp5_kms->resource_lock, flags);
  56. mdp5_ctlm_hw_reset(mdp5_kms->ctlm);
  57. pm_runtime_put_sync(dev->dev);
  58. return 0;
  59. }
  60. static void mdp5_prepare_commit(struct msm_kms *kms, struct drm_atomic_state *state)
  61. {
  62. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  63. mdp5_enable(mdp5_kms);
  64. }
  65. static void mdp5_complete_commit(struct msm_kms *kms, struct drm_atomic_state *state)
  66. {
  67. int i;
  68. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  69. struct drm_plane *plane;
  70. struct drm_plane_state *plane_state;
  71. for_each_plane_in_state(state, plane, plane_state, i)
  72. mdp5_plane_complete_commit(plane, plane_state);
  73. mdp5_disable(mdp5_kms);
  74. }
  75. static void mdp5_wait_for_crtc_commit_done(struct msm_kms *kms,
  76. struct drm_crtc *crtc)
  77. {
  78. mdp5_crtc_wait_for_commit_done(crtc);
  79. }
  80. static long mdp5_round_pixclk(struct msm_kms *kms, unsigned long rate,
  81. struct drm_encoder *encoder)
  82. {
  83. return rate;
  84. }
  85. static int mdp5_set_split_display(struct msm_kms *kms,
  86. struct drm_encoder *encoder,
  87. struct drm_encoder *slave_encoder,
  88. bool is_cmd_mode)
  89. {
  90. if (is_cmd_mode)
  91. return mdp5_cmd_encoder_set_split_display(encoder,
  92. slave_encoder);
  93. else
  94. return mdp5_encoder_set_split_display(encoder, slave_encoder);
  95. }
  96. static void mdp5_destroy(struct msm_kms *kms)
  97. {
  98. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  99. struct msm_mmu *mmu = mdp5_kms->mmu;
  100. mdp5_irq_domain_fini(mdp5_kms);
  101. if (mmu) {
  102. mmu->funcs->detach(mmu, iommu_ports, ARRAY_SIZE(iommu_ports));
  103. mmu->funcs->destroy(mmu);
  104. }
  105. if (mdp5_kms->ctlm)
  106. mdp5_ctlm_destroy(mdp5_kms->ctlm);
  107. if (mdp5_kms->smp)
  108. mdp5_smp_destroy(mdp5_kms->smp);
  109. if (mdp5_kms->cfg)
  110. mdp5_cfg_destroy(mdp5_kms->cfg);
  111. kfree(mdp5_kms);
  112. }
  113. static const struct mdp_kms_funcs kms_funcs = {
  114. .base = {
  115. .hw_init = mdp5_hw_init,
  116. .irq_preinstall = mdp5_irq_preinstall,
  117. .irq_postinstall = mdp5_irq_postinstall,
  118. .irq_uninstall = mdp5_irq_uninstall,
  119. .irq = mdp5_irq,
  120. .enable_vblank = mdp5_enable_vblank,
  121. .disable_vblank = mdp5_disable_vblank,
  122. .prepare_commit = mdp5_prepare_commit,
  123. .complete_commit = mdp5_complete_commit,
  124. .wait_for_crtc_commit_done = mdp5_wait_for_crtc_commit_done,
  125. .get_format = mdp_get_format,
  126. .round_pixclk = mdp5_round_pixclk,
  127. .set_split_display = mdp5_set_split_display,
  128. .destroy = mdp5_destroy,
  129. },
  130. .set_irqmask = mdp5_set_irqmask,
  131. };
  132. int mdp5_disable(struct mdp5_kms *mdp5_kms)
  133. {
  134. DBG("");
  135. clk_disable_unprepare(mdp5_kms->ahb_clk);
  136. clk_disable_unprepare(mdp5_kms->axi_clk);
  137. clk_disable_unprepare(mdp5_kms->core_clk);
  138. if (mdp5_kms->lut_clk)
  139. clk_disable_unprepare(mdp5_kms->lut_clk);
  140. return 0;
  141. }
  142. int mdp5_enable(struct mdp5_kms *mdp5_kms)
  143. {
  144. DBG("");
  145. clk_prepare_enable(mdp5_kms->ahb_clk);
  146. clk_prepare_enable(mdp5_kms->axi_clk);
  147. clk_prepare_enable(mdp5_kms->core_clk);
  148. if (mdp5_kms->lut_clk)
  149. clk_prepare_enable(mdp5_kms->lut_clk);
  150. return 0;
  151. }
  152. static struct drm_encoder *construct_encoder(struct mdp5_kms *mdp5_kms,
  153. enum mdp5_intf_type intf_type, int intf_num,
  154. enum mdp5_intf_mode intf_mode, struct mdp5_ctl *ctl)
  155. {
  156. struct drm_device *dev = mdp5_kms->dev;
  157. struct msm_drm_private *priv = dev->dev_private;
  158. struct drm_encoder *encoder;
  159. struct mdp5_interface intf = {
  160. .num = intf_num,
  161. .type = intf_type,
  162. .mode = intf_mode,
  163. };
  164. if ((intf_type == INTF_DSI) &&
  165. (intf_mode == MDP5_INTF_DSI_MODE_COMMAND))
  166. encoder = mdp5_cmd_encoder_init(dev, &intf, ctl);
  167. else
  168. encoder = mdp5_encoder_init(dev, &intf, ctl);
  169. if (IS_ERR(encoder)) {
  170. dev_err(dev->dev, "failed to construct encoder\n");
  171. return encoder;
  172. }
  173. encoder->possible_crtcs = (1 << priv->num_crtcs) - 1;
  174. priv->encoders[priv->num_encoders++] = encoder;
  175. return encoder;
  176. }
  177. static int get_dsi_id_from_intf(const struct mdp5_cfg_hw *hw_cfg, int intf_num)
  178. {
  179. const enum mdp5_intf_type *intfs = hw_cfg->intf.connect;
  180. const int intf_cnt = ARRAY_SIZE(hw_cfg->intf.connect);
  181. int id = 0, i;
  182. for (i = 0; i < intf_cnt; i++) {
  183. if (intfs[i] == INTF_DSI) {
  184. if (intf_num == i)
  185. return id;
  186. id++;
  187. }
  188. }
  189. return -EINVAL;
  190. }
  191. static int modeset_init_intf(struct mdp5_kms *mdp5_kms, int intf_num)
  192. {
  193. struct drm_device *dev = mdp5_kms->dev;
  194. struct msm_drm_private *priv = dev->dev_private;
  195. const struct mdp5_cfg_hw *hw_cfg =
  196. mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  197. enum mdp5_intf_type intf_type = hw_cfg->intf.connect[intf_num];
  198. struct mdp5_ctl_manager *ctlm = mdp5_kms->ctlm;
  199. struct mdp5_ctl *ctl;
  200. struct drm_encoder *encoder;
  201. int ret = 0;
  202. switch (intf_type) {
  203. case INTF_DISABLED:
  204. break;
  205. case INTF_eDP:
  206. if (!priv->edp)
  207. break;
  208. ctl = mdp5_ctlm_request(ctlm, intf_num);
  209. if (!ctl) {
  210. ret = -EINVAL;
  211. break;
  212. }
  213. encoder = construct_encoder(mdp5_kms, INTF_eDP, intf_num,
  214. MDP5_INTF_MODE_NONE, ctl);
  215. if (IS_ERR(encoder)) {
  216. ret = PTR_ERR(encoder);
  217. break;
  218. }
  219. ret = msm_edp_modeset_init(priv->edp, dev, encoder);
  220. break;
  221. case INTF_HDMI:
  222. if (!priv->hdmi)
  223. break;
  224. ctl = mdp5_ctlm_request(ctlm, intf_num);
  225. if (!ctl) {
  226. ret = -EINVAL;
  227. break;
  228. }
  229. encoder = construct_encoder(mdp5_kms, INTF_HDMI, intf_num,
  230. MDP5_INTF_MODE_NONE, ctl);
  231. if (IS_ERR(encoder)) {
  232. ret = PTR_ERR(encoder);
  233. break;
  234. }
  235. ret = msm_hdmi_modeset_init(priv->hdmi, dev, encoder);
  236. break;
  237. case INTF_DSI:
  238. {
  239. int dsi_id = get_dsi_id_from_intf(hw_cfg, intf_num);
  240. struct drm_encoder *dsi_encs[MSM_DSI_ENCODER_NUM];
  241. enum mdp5_intf_mode mode;
  242. int i;
  243. if ((dsi_id >= ARRAY_SIZE(priv->dsi)) || (dsi_id < 0)) {
  244. dev_err(dev->dev, "failed to find dsi from intf %d\n",
  245. intf_num);
  246. ret = -EINVAL;
  247. break;
  248. }
  249. if (!priv->dsi[dsi_id])
  250. break;
  251. ctl = mdp5_ctlm_request(ctlm, intf_num);
  252. if (!ctl) {
  253. ret = -EINVAL;
  254. break;
  255. }
  256. for (i = 0; i < MSM_DSI_ENCODER_NUM; i++) {
  257. mode = (i == MSM_DSI_CMD_ENCODER_ID) ?
  258. MDP5_INTF_DSI_MODE_COMMAND :
  259. MDP5_INTF_DSI_MODE_VIDEO;
  260. dsi_encs[i] = construct_encoder(mdp5_kms, INTF_DSI,
  261. intf_num, mode, ctl);
  262. if (IS_ERR(dsi_encs[i])) {
  263. ret = PTR_ERR(dsi_encs[i]);
  264. break;
  265. }
  266. }
  267. ret = msm_dsi_modeset_init(priv->dsi[dsi_id], dev, dsi_encs);
  268. break;
  269. }
  270. default:
  271. dev_err(dev->dev, "unknown intf: %d\n", intf_type);
  272. ret = -EINVAL;
  273. break;
  274. }
  275. return ret;
  276. }
  277. static int modeset_init(struct mdp5_kms *mdp5_kms)
  278. {
  279. static const enum mdp5_pipe crtcs[] = {
  280. SSPP_RGB0, SSPP_RGB1, SSPP_RGB2, SSPP_RGB3,
  281. };
  282. static const enum mdp5_pipe vig_planes[] = {
  283. SSPP_VIG0, SSPP_VIG1, SSPP_VIG2, SSPP_VIG3,
  284. };
  285. static const enum mdp5_pipe dma_planes[] = {
  286. SSPP_DMA0, SSPP_DMA1,
  287. };
  288. struct drm_device *dev = mdp5_kms->dev;
  289. struct msm_drm_private *priv = dev->dev_private;
  290. const struct mdp5_cfg_hw *hw_cfg;
  291. int i, ret;
  292. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  293. /* register our interrupt-controller for hdmi/eDP/dsi/etc
  294. * to use for irqs routed through mdp:
  295. */
  296. ret = mdp5_irq_domain_init(mdp5_kms);
  297. if (ret)
  298. goto fail;
  299. /* construct CRTCs and their private planes: */
  300. for (i = 0; i < hw_cfg->pipe_rgb.count; i++) {
  301. struct drm_plane *plane;
  302. struct drm_crtc *crtc;
  303. plane = mdp5_plane_init(dev, crtcs[i], true,
  304. hw_cfg->pipe_rgb.base[i], hw_cfg->pipe_rgb.caps);
  305. if (IS_ERR(plane)) {
  306. ret = PTR_ERR(plane);
  307. dev_err(dev->dev, "failed to construct plane for %s (%d)\n",
  308. pipe2name(crtcs[i]), ret);
  309. goto fail;
  310. }
  311. crtc = mdp5_crtc_init(dev, plane, i);
  312. if (IS_ERR(crtc)) {
  313. ret = PTR_ERR(crtc);
  314. dev_err(dev->dev, "failed to construct crtc for %s (%d)\n",
  315. pipe2name(crtcs[i]), ret);
  316. goto fail;
  317. }
  318. priv->crtcs[priv->num_crtcs++] = crtc;
  319. }
  320. /* Construct video planes: */
  321. for (i = 0; i < hw_cfg->pipe_vig.count; i++) {
  322. struct drm_plane *plane;
  323. plane = mdp5_plane_init(dev, vig_planes[i], false,
  324. hw_cfg->pipe_vig.base[i], hw_cfg->pipe_vig.caps);
  325. if (IS_ERR(plane)) {
  326. ret = PTR_ERR(plane);
  327. dev_err(dev->dev, "failed to construct %s plane: %d\n",
  328. pipe2name(vig_planes[i]), ret);
  329. goto fail;
  330. }
  331. }
  332. /* DMA planes */
  333. for (i = 0; i < hw_cfg->pipe_dma.count; i++) {
  334. struct drm_plane *plane;
  335. plane = mdp5_plane_init(dev, dma_planes[i], false,
  336. hw_cfg->pipe_dma.base[i], hw_cfg->pipe_dma.caps);
  337. if (IS_ERR(plane)) {
  338. ret = PTR_ERR(plane);
  339. dev_err(dev->dev, "failed to construct %s plane: %d\n",
  340. pipe2name(dma_planes[i]), ret);
  341. goto fail;
  342. }
  343. }
  344. /* Construct encoders and modeset initialize connector devices
  345. * for each external display interface.
  346. */
  347. for (i = 0; i < ARRAY_SIZE(hw_cfg->intf.connect); i++) {
  348. ret = modeset_init_intf(mdp5_kms, i);
  349. if (ret)
  350. goto fail;
  351. }
  352. return 0;
  353. fail:
  354. return ret;
  355. }
  356. static void read_hw_revision(struct mdp5_kms *mdp5_kms,
  357. uint32_t *major, uint32_t *minor)
  358. {
  359. uint32_t version;
  360. mdp5_enable(mdp5_kms);
  361. version = mdp5_read(mdp5_kms, REG_MDSS_HW_VERSION);
  362. mdp5_disable(mdp5_kms);
  363. *major = FIELD(version, MDSS_HW_VERSION_MAJOR);
  364. *minor = FIELD(version, MDSS_HW_VERSION_MINOR);
  365. DBG("MDP5 version v%d.%d", *major, *minor);
  366. }
  367. static int get_clk(struct platform_device *pdev, struct clk **clkp,
  368. const char *name, bool mandatory)
  369. {
  370. struct device *dev = &pdev->dev;
  371. struct clk *clk = devm_clk_get(dev, name);
  372. if (IS_ERR(clk) && mandatory) {
  373. dev_err(dev, "failed to get %s (%ld)\n", name, PTR_ERR(clk));
  374. return PTR_ERR(clk);
  375. }
  376. if (IS_ERR(clk))
  377. DBG("skipping %s", name);
  378. else
  379. *clkp = clk;
  380. return 0;
  381. }
  382. static struct drm_encoder *get_encoder_from_crtc(struct drm_crtc *crtc)
  383. {
  384. struct drm_device *dev = crtc->dev;
  385. struct drm_encoder *encoder;
  386. drm_for_each_encoder(encoder, dev)
  387. if (encoder->crtc == crtc)
  388. return encoder;
  389. return NULL;
  390. }
  391. static int mdp5_get_scanoutpos(struct drm_device *dev, unsigned int pipe,
  392. unsigned int flags, int *vpos, int *hpos,
  393. ktime_t *stime, ktime_t *etime,
  394. const struct drm_display_mode *mode)
  395. {
  396. struct msm_drm_private *priv = dev->dev_private;
  397. struct drm_crtc *crtc;
  398. struct drm_encoder *encoder;
  399. int line, vsw, vbp, vactive_start, vactive_end, vfp_end;
  400. int ret = 0;
  401. crtc = priv->crtcs[pipe];
  402. if (!crtc) {
  403. DRM_ERROR("Invalid crtc %d\n", pipe);
  404. return 0;
  405. }
  406. encoder = get_encoder_from_crtc(crtc);
  407. if (!encoder) {
  408. DRM_ERROR("no encoder found for crtc %d\n", pipe);
  409. return 0;
  410. }
  411. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  412. vsw = mode->crtc_vsync_end - mode->crtc_vsync_start;
  413. vbp = mode->crtc_vtotal - mode->crtc_vsync_end;
  414. /*
  415. * the line counter is 1 at the start of the VSYNC pulse and VTOTAL at
  416. * the end of VFP. Translate the porch values relative to the line
  417. * counter positions.
  418. */
  419. vactive_start = vsw + vbp + 1;
  420. vactive_end = vactive_start + mode->crtc_vdisplay;
  421. /* last scan line before VSYNC */
  422. vfp_end = mode->crtc_vtotal;
  423. if (stime)
  424. *stime = ktime_get();
  425. line = mdp5_encoder_get_linecount(encoder);
  426. if (line < vactive_start) {
  427. line -= vactive_start;
  428. ret |= DRM_SCANOUTPOS_IN_VBLANK;
  429. } else if (line > vactive_end) {
  430. line = line - vfp_end - vactive_start;
  431. ret |= DRM_SCANOUTPOS_IN_VBLANK;
  432. } else {
  433. line -= vactive_start;
  434. }
  435. *vpos = line;
  436. *hpos = 0;
  437. if (etime)
  438. *etime = ktime_get();
  439. return ret;
  440. }
  441. static int mdp5_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
  442. int *max_error,
  443. struct timeval *vblank_time,
  444. unsigned flags)
  445. {
  446. struct msm_drm_private *priv = dev->dev_private;
  447. struct drm_crtc *crtc;
  448. if (pipe < 0 || pipe >= priv->num_crtcs) {
  449. DRM_ERROR("Invalid crtc %d\n", pipe);
  450. return -EINVAL;
  451. }
  452. crtc = priv->crtcs[pipe];
  453. if (!crtc) {
  454. DRM_ERROR("Invalid crtc %d\n", pipe);
  455. return -EINVAL;
  456. }
  457. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  458. vblank_time, flags,
  459. &crtc->mode);
  460. }
  461. static u32 mdp5_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  462. {
  463. struct msm_drm_private *priv = dev->dev_private;
  464. struct drm_crtc *crtc;
  465. struct drm_encoder *encoder;
  466. if (pipe < 0 || pipe >= priv->num_crtcs)
  467. return 0;
  468. crtc = priv->crtcs[pipe];
  469. if (!crtc)
  470. return 0;
  471. encoder = get_encoder_from_crtc(crtc);
  472. if (!encoder)
  473. return 0;
  474. return mdp5_encoder_get_framecount(encoder);
  475. }
  476. struct msm_kms *mdp5_kms_init(struct drm_device *dev)
  477. {
  478. struct platform_device *pdev = dev->platformdev;
  479. struct mdp5_cfg *config;
  480. struct mdp5_kms *mdp5_kms;
  481. struct msm_kms *kms = NULL;
  482. struct msm_mmu *mmu;
  483. uint32_t major, minor;
  484. int i, ret;
  485. mdp5_kms = kzalloc(sizeof(*mdp5_kms), GFP_KERNEL);
  486. if (!mdp5_kms) {
  487. dev_err(dev->dev, "failed to allocate kms\n");
  488. ret = -ENOMEM;
  489. goto fail;
  490. }
  491. spin_lock_init(&mdp5_kms->resource_lock);
  492. mdp_kms_init(&mdp5_kms->base, &kms_funcs);
  493. kms = &mdp5_kms->base.base;
  494. mdp5_kms->dev = dev;
  495. /* mdp5_kms->mmio actually represents the MDSS base address */
  496. mdp5_kms->mmio = msm_ioremap(pdev, "mdp_phys", "MDP5");
  497. if (IS_ERR(mdp5_kms->mmio)) {
  498. ret = PTR_ERR(mdp5_kms->mmio);
  499. goto fail;
  500. }
  501. mdp5_kms->vbif = msm_ioremap(pdev, "vbif_phys", "VBIF");
  502. if (IS_ERR(mdp5_kms->vbif)) {
  503. ret = PTR_ERR(mdp5_kms->vbif);
  504. goto fail;
  505. }
  506. mdp5_kms->vdd = devm_regulator_get(&pdev->dev, "vdd");
  507. if (IS_ERR(mdp5_kms->vdd)) {
  508. ret = PTR_ERR(mdp5_kms->vdd);
  509. goto fail;
  510. }
  511. ret = regulator_enable(mdp5_kms->vdd);
  512. if (ret) {
  513. dev_err(dev->dev, "failed to enable regulator vdd: %d\n", ret);
  514. goto fail;
  515. }
  516. /* mandatory clocks: */
  517. ret = get_clk(pdev, &mdp5_kms->axi_clk, "bus_clk", true);
  518. if (ret)
  519. goto fail;
  520. ret = get_clk(pdev, &mdp5_kms->ahb_clk, "iface_clk", true);
  521. if (ret)
  522. goto fail;
  523. ret = get_clk(pdev, &mdp5_kms->src_clk, "core_clk_src", true);
  524. if (ret)
  525. goto fail;
  526. ret = get_clk(pdev, &mdp5_kms->core_clk, "core_clk", true);
  527. if (ret)
  528. goto fail;
  529. ret = get_clk(pdev, &mdp5_kms->vsync_clk, "vsync_clk", true);
  530. if (ret)
  531. goto fail;
  532. /* optional clocks: */
  533. get_clk(pdev, &mdp5_kms->lut_clk, "lut_clk", false);
  534. /* we need to set a default rate before enabling. Set a safe
  535. * rate first, then figure out hw revision, and then set a
  536. * more optimal rate:
  537. */
  538. clk_set_rate(mdp5_kms->src_clk, 200000000);
  539. read_hw_revision(mdp5_kms, &major, &minor);
  540. mdp5_kms->cfg = mdp5_cfg_init(mdp5_kms, major, minor);
  541. if (IS_ERR(mdp5_kms->cfg)) {
  542. ret = PTR_ERR(mdp5_kms->cfg);
  543. mdp5_kms->cfg = NULL;
  544. goto fail;
  545. }
  546. config = mdp5_cfg_get_config(mdp5_kms->cfg);
  547. mdp5_kms->caps = config->hw->mdp.caps;
  548. /* TODO: compute core clock rate at runtime */
  549. clk_set_rate(mdp5_kms->src_clk, config->hw->max_clk);
  550. /*
  551. * Some chipsets have a Shared Memory Pool (SMP), while others
  552. * have dedicated latency buffering per source pipe instead;
  553. * this section initializes the SMP:
  554. */
  555. if (mdp5_kms->caps & MDP_CAP_SMP) {
  556. mdp5_kms->smp = mdp5_smp_init(mdp5_kms->dev, &config->hw->smp);
  557. if (IS_ERR(mdp5_kms->smp)) {
  558. ret = PTR_ERR(mdp5_kms->smp);
  559. mdp5_kms->smp = NULL;
  560. goto fail;
  561. }
  562. }
  563. mdp5_kms->ctlm = mdp5_ctlm_init(dev, mdp5_kms->mmio, mdp5_kms->cfg);
  564. if (IS_ERR(mdp5_kms->ctlm)) {
  565. ret = PTR_ERR(mdp5_kms->ctlm);
  566. mdp5_kms->ctlm = NULL;
  567. goto fail;
  568. }
  569. /* make sure things are off before attaching iommu (bootloader could
  570. * have left things on, in which case we'll start getting faults if
  571. * we don't disable):
  572. */
  573. mdp5_enable(mdp5_kms);
  574. for (i = 0; i < MDP5_INTF_NUM_MAX; i++) {
  575. if (mdp5_cfg_intf_is_virtual(config->hw->intf.connect[i]) ||
  576. !config->hw->intf.base[i])
  577. continue;
  578. mdp5_write(mdp5_kms, REG_MDP5_INTF_TIMING_ENGINE_EN(i), 0);
  579. mdp5_write(mdp5_kms, REG_MDP5_INTF_FRAME_LINE_COUNT_EN(i), 0x3);
  580. }
  581. mdp5_disable(mdp5_kms);
  582. mdelay(16);
  583. if (config->platform.iommu) {
  584. mmu = msm_iommu_new(&pdev->dev, config->platform.iommu);
  585. if (IS_ERR(mmu)) {
  586. ret = PTR_ERR(mmu);
  587. dev_err(dev->dev, "failed to init iommu: %d\n", ret);
  588. iommu_domain_free(config->platform.iommu);
  589. goto fail;
  590. }
  591. ret = mmu->funcs->attach(mmu, iommu_ports,
  592. ARRAY_SIZE(iommu_ports));
  593. if (ret) {
  594. dev_err(dev->dev, "failed to attach iommu: %d\n", ret);
  595. mmu->funcs->destroy(mmu);
  596. goto fail;
  597. }
  598. } else {
  599. dev_info(dev->dev, "no iommu, fallback to phys "
  600. "contig buffers for scanout\n");
  601. mmu = NULL;
  602. }
  603. mdp5_kms->mmu = mmu;
  604. mdp5_kms->id = msm_register_mmu(dev, mmu);
  605. if (mdp5_kms->id < 0) {
  606. ret = mdp5_kms->id;
  607. dev_err(dev->dev, "failed to register mdp5 iommu: %d\n", ret);
  608. goto fail;
  609. }
  610. ret = modeset_init(mdp5_kms);
  611. if (ret) {
  612. dev_err(dev->dev, "modeset_init failed: %d\n", ret);
  613. goto fail;
  614. }
  615. dev->mode_config.min_width = 0;
  616. dev->mode_config.min_height = 0;
  617. dev->mode_config.max_width = config->hw->lm.max_width;
  618. dev->mode_config.max_height = config->hw->lm.max_height;
  619. dev->driver->get_vblank_timestamp = mdp5_get_vblank_timestamp;
  620. dev->driver->get_scanout_position = mdp5_get_scanoutpos;
  621. dev->driver->get_vblank_counter = mdp5_get_vblank_counter;
  622. dev->max_vblank_count = 0xffffffff;
  623. dev->vblank_disable_immediate = true;
  624. return kms;
  625. fail:
  626. if (kms)
  627. mdp5_destroy(kms);
  628. return ERR_PTR(ret);
  629. }