mdp4_kms.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __MDP4_KMS_H__
  18. #define __MDP4_KMS_H__
  19. #include "msm_drv.h"
  20. #include "msm_kms.h"
  21. #include "mdp/mdp_kms.h"
  22. #include "mdp4.xml.h"
  23. #include "drm_panel.h"
  24. struct mdp4_kms {
  25. struct mdp_kms base;
  26. struct drm_device *dev;
  27. int rev;
  28. /* mapper-id used to request GEM buffer mapped for scanout: */
  29. int id;
  30. void __iomem *mmio;
  31. struct regulator *vdd;
  32. struct clk *clk;
  33. struct clk *pclk;
  34. struct clk *lut_clk;
  35. struct clk *axi_clk;
  36. struct msm_mmu *mmu;
  37. struct mdp_irq error_handler;
  38. /* empty/blank cursor bo to use when cursor is "disabled" */
  39. struct drm_gem_object *blank_cursor_bo;
  40. uint32_t blank_cursor_iova;
  41. };
  42. #define to_mdp4_kms(x) container_of(x, struct mdp4_kms, base)
  43. /* platform config data (ie. from DT, or pdata) */
  44. struct mdp4_platform_config {
  45. struct iommu_domain *iommu;
  46. uint32_t max_clk;
  47. };
  48. static inline void mdp4_write(struct mdp4_kms *mdp4_kms, u32 reg, u32 data)
  49. {
  50. msm_writel(data, mdp4_kms->mmio + reg);
  51. }
  52. static inline u32 mdp4_read(struct mdp4_kms *mdp4_kms, u32 reg)
  53. {
  54. return msm_readl(mdp4_kms->mmio + reg);
  55. }
  56. static inline uint32_t pipe2flush(enum mdp4_pipe pipe)
  57. {
  58. switch (pipe) {
  59. case VG1: return MDP4_OVERLAY_FLUSH_VG1;
  60. case VG2: return MDP4_OVERLAY_FLUSH_VG2;
  61. case RGB1: return MDP4_OVERLAY_FLUSH_RGB1;
  62. case RGB2: return MDP4_OVERLAY_FLUSH_RGB2;
  63. default: return 0;
  64. }
  65. }
  66. static inline uint32_t ovlp2flush(int ovlp)
  67. {
  68. switch (ovlp) {
  69. case 0: return MDP4_OVERLAY_FLUSH_OVLP0;
  70. case 1: return MDP4_OVERLAY_FLUSH_OVLP1;
  71. default: return 0;
  72. }
  73. }
  74. static inline uint32_t dma2irq(enum mdp4_dma dma)
  75. {
  76. switch (dma) {
  77. case DMA_P: return MDP4_IRQ_DMA_P_DONE;
  78. case DMA_S: return MDP4_IRQ_DMA_S_DONE;
  79. case DMA_E: return MDP4_IRQ_DMA_E_DONE;
  80. default: return 0;
  81. }
  82. }
  83. static inline uint32_t dma2err(enum mdp4_dma dma)
  84. {
  85. switch (dma) {
  86. case DMA_P: return MDP4_IRQ_PRIMARY_INTF_UDERRUN;
  87. case DMA_S: return 0; // ???
  88. case DMA_E: return MDP4_IRQ_EXTERNAL_INTF_UDERRUN;
  89. default: return 0;
  90. }
  91. }
  92. static inline uint32_t mixercfg(uint32_t mixer_cfg, int mixer,
  93. enum mdp4_pipe pipe, enum mdp_mixer_stage_id stage)
  94. {
  95. switch (pipe) {
  96. case VG1:
  97. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE0__MASK |
  98. MDP4_LAYERMIXER_IN_CFG_PIPE0_MIXER1);
  99. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE0(stage) |
  100. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE0_MIXER1);
  101. break;
  102. case VG2:
  103. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE1__MASK |
  104. MDP4_LAYERMIXER_IN_CFG_PIPE1_MIXER1);
  105. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE1(stage) |
  106. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE1_MIXER1);
  107. break;
  108. case RGB1:
  109. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE2__MASK |
  110. MDP4_LAYERMIXER_IN_CFG_PIPE2_MIXER1);
  111. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE2(stage) |
  112. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE2_MIXER1);
  113. break;
  114. case RGB2:
  115. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE3__MASK |
  116. MDP4_LAYERMIXER_IN_CFG_PIPE3_MIXER1);
  117. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE3(stage) |
  118. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE3_MIXER1);
  119. break;
  120. case RGB3:
  121. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE4__MASK |
  122. MDP4_LAYERMIXER_IN_CFG_PIPE4_MIXER1);
  123. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE4(stage) |
  124. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE4_MIXER1);
  125. break;
  126. case VG3:
  127. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE5__MASK |
  128. MDP4_LAYERMIXER_IN_CFG_PIPE5_MIXER1);
  129. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE5(stage) |
  130. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE5_MIXER1);
  131. break;
  132. case VG4:
  133. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE6__MASK |
  134. MDP4_LAYERMIXER_IN_CFG_PIPE6_MIXER1);
  135. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE6(stage) |
  136. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE6_MIXER1);
  137. break;
  138. default:
  139. WARN(1, "invalid pipe");
  140. break;
  141. }
  142. return mixer_cfg;
  143. }
  144. int mdp4_disable(struct mdp4_kms *mdp4_kms);
  145. int mdp4_enable(struct mdp4_kms *mdp4_kms);
  146. void mdp4_set_irqmask(struct mdp_kms *mdp_kms, uint32_t irqmask,
  147. uint32_t old_irqmask);
  148. void mdp4_irq_preinstall(struct msm_kms *kms);
  149. int mdp4_irq_postinstall(struct msm_kms *kms);
  150. void mdp4_irq_uninstall(struct msm_kms *kms);
  151. irqreturn_t mdp4_irq(struct msm_kms *kms);
  152. int mdp4_enable_vblank(struct msm_kms *kms, struct drm_crtc *crtc);
  153. void mdp4_disable_vblank(struct msm_kms *kms, struct drm_crtc *crtc);
  154. static inline uint32_t mdp4_pipe_caps(enum mdp4_pipe pipe)
  155. {
  156. switch (pipe) {
  157. case VG1:
  158. case VG2:
  159. case VG3:
  160. case VG4:
  161. return MDP_PIPE_CAP_HFLIP | MDP_PIPE_CAP_VFLIP |
  162. MDP_PIPE_CAP_SCALE | MDP_PIPE_CAP_CSC;
  163. case RGB1:
  164. case RGB2:
  165. case RGB3:
  166. return MDP_PIPE_CAP_SCALE;
  167. default:
  168. return 0;
  169. }
  170. }
  171. enum mdp4_pipe mdp4_plane_pipe(struct drm_plane *plane);
  172. struct drm_plane *mdp4_plane_init(struct drm_device *dev,
  173. enum mdp4_pipe pipe_id, bool private_plane);
  174. uint32_t mdp4_crtc_vblank(struct drm_crtc *crtc);
  175. void mdp4_crtc_set_config(struct drm_crtc *crtc, uint32_t config);
  176. void mdp4_crtc_set_intf(struct drm_crtc *crtc, enum mdp4_intf intf, int mixer);
  177. void mdp4_crtc_wait_for_commit_done(struct drm_crtc *crtc);
  178. struct drm_crtc *mdp4_crtc_init(struct drm_device *dev,
  179. struct drm_plane *plane, int id, int ovlp_id,
  180. enum mdp4_dma dma_id);
  181. long mdp4_dtv_round_pixclk(struct drm_encoder *encoder, unsigned long rate);
  182. struct drm_encoder *mdp4_dtv_encoder_init(struct drm_device *dev);
  183. long mdp4_lcdc_round_pixclk(struct drm_encoder *encoder, unsigned long rate);
  184. struct drm_encoder *mdp4_lcdc_encoder_init(struct drm_device *dev,
  185. struct device_node *panel_node);
  186. struct drm_connector *mdp4_lvds_connector_init(struct drm_device *dev,
  187. struct device_node *panel_node, struct drm_encoder *encoder);
  188. #ifdef CONFIG_DRM_MSM_DSI
  189. struct drm_encoder *mdp4_dsi_encoder_init(struct drm_device *dev);
  190. #else
  191. static inline struct drm_encoder *mdp4_dsi_encoder_init(struct drm_device *dev)
  192. {
  193. return ERR_PTR(-ENODEV);
  194. }
  195. #endif
  196. #ifdef CONFIG_COMMON_CLK
  197. struct clk *mpd4_lvds_pll_init(struct drm_device *dev);
  198. #else
  199. static inline struct clk *mpd4_lvds_pll_init(struct drm_device *dev)
  200. {
  201. return ERR_PTR(-ENODEV);
  202. }
  203. #endif
  204. #ifdef DOWNSTREAM_CONFIG_MSM_BUS_SCALING
  205. static inline int match_dev_name(struct device *dev, void *data)
  206. {
  207. return !strcmp(dev_name(dev), data);
  208. }
  209. /* bus scaling data is associated with extra pointless platform devices,
  210. * "dtv", etc.. this is a bit of a hack, but we need a way for encoders
  211. * to find their pdata to make the bus-scaling stuff work.
  212. */
  213. static inline void *mdp4_find_pdata(const char *devname)
  214. {
  215. struct device *dev;
  216. dev = bus_find_device(&platform_bus_type, NULL,
  217. (void *)devname, match_dev_name);
  218. return dev ? dev->platform_data : NULL;
  219. }
  220. #endif
  221. #endif /* __MDP4_KMS_H__ */