adreno_gpu.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * Copyright (c) 2014 The Linux Foundation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "adreno_gpu.h"
  20. #include "msm_gem.h"
  21. #include "msm_mmu.h"
  22. #define RB_SIZE SZ_32K
  23. #define RB_BLKSIZE 16
  24. int adreno_get_param(struct msm_gpu *gpu, uint32_t param, uint64_t *value)
  25. {
  26. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  27. switch (param) {
  28. case MSM_PARAM_GPU_ID:
  29. *value = adreno_gpu->info->revn;
  30. return 0;
  31. case MSM_PARAM_GMEM_SIZE:
  32. *value = adreno_gpu->gmem;
  33. return 0;
  34. case MSM_PARAM_CHIP_ID:
  35. *value = adreno_gpu->rev.patchid |
  36. (adreno_gpu->rev.minor << 8) |
  37. (adreno_gpu->rev.major << 16) |
  38. (adreno_gpu->rev.core << 24);
  39. return 0;
  40. case MSM_PARAM_MAX_FREQ:
  41. *value = adreno_gpu->base.fast_rate;
  42. return 0;
  43. case MSM_PARAM_TIMESTAMP:
  44. if (adreno_gpu->funcs->get_timestamp)
  45. return adreno_gpu->funcs->get_timestamp(gpu, value);
  46. return -EINVAL;
  47. default:
  48. DBG("%s: invalid param: %u", gpu->name, param);
  49. return -EINVAL;
  50. }
  51. }
  52. #define rbmemptr(adreno_gpu, member) \
  53. ((adreno_gpu)->memptrs_iova + offsetof(struct adreno_rbmemptrs, member))
  54. int adreno_hw_init(struct msm_gpu *gpu)
  55. {
  56. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  57. int ret;
  58. DBG("%s", gpu->name);
  59. ret = msm_gem_get_iova(gpu->rb->bo, gpu->id, &gpu->rb_iova);
  60. if (ret) {
  61. gpu->rb_iova = 0;
  62. dev_err(gpu->dev->dev, "could not map ringbuffer: %d\n", ret);
  63. return ret;
  64. }
  65. /* Setup REG_CP_RB_CNTL: */
  66. adreno_gpu_write(adreno_gpu, REG_ADRENO_CP_RB_CNTL,
  67. /* size is log2(quad-words): */
  68. AXXX_CP_RB_CNTL_BUFSZ(ilog2(gpu->rb->size / 8)) |
  69. AXXX_CP_RB_CNTL_BLKSZ(ilog2(RB_BLKSIZE / 8)) |
  70. (adreno_is_a430(adreno_gpu) ? AXXX_CP_RB_CNTL_NO_UPDATE : 0));
  71. /* Setup ringbuffer address: */
  72. adreno_gpu_write(adreno_gpu, REG_ADRENO_CP_RB_BASE, gpu->rb_iova);
  73. if (!adreno_is_a430(adreno_gpu))
  74. adreno_gpu_write(adreno_gpu, REG_ADRENO_CP_RB_RPTR_ADDR,
  75. rbmemptr(adreno_gpu, rptr));
  76. return 0;
  77. }
  78. static uint32_t get_wptr(struct msm_ringbuffer *ring)
  79. {
  80. return ring->cur - ring->start;
  81. }
  82. /* Use this helper to read rptr, since a430 doesn't update rptr in memory */
  83. static uint32_t get_rptr(struct adreno_gpu *adreno_gpu)
  84. {
  85. if (adreno_is_a430(adreno_gpu))
  86. return adreno_gpu->memptrs->rptr = adreno_gpu_read(
  87. adreno_gpu, REG_ADRENO_CP_RB_RPTR);
  88. else
  89. return adreno_gpu->memptrs->rptr;
  90. }
  91. uint32_t adreno_last_fence(struct msm_gpu *gpu)
  92. {
  93. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  94. return adreno_gpu->memptrs->fence;
  95. }
  96. void adreno_recover(struct msm_gpu *gpu)
  97. {
  98. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  99. struct drm_device *dev = gpu->dev;
  100. int ret;
  101. gpu->funcs->pm_suspend(gpu);
  102. /* reset ringbuffer: */
  103. gpu->rb->cur = gpu->rb->start;
  104. /* reset completed fence seqno: */
  105. adreno_gpu->memptrs->fence = gpu->fctx->completed_fence;
  106. adreno_gpu->memptrs->rptr = 0;
  107. adreno_gpu->memptrs->wptr = 0;
  108. gpu->funcs->pm_resume(gpu);
  109. ret = gpu->funcs->hw_init(gpu);
  110. if (ret) {
  111. dev_err(dev->dev, "gpu hw init failed: %d\n", ret);
  112. /* hmm, oh well? */
  113. }
  114. }
  115. void adreno_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit,
  116. struct msm_file_private *ctx)
  117. {
  118. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  119. struct msm_drm_private *priv = gpu->dev->dev_private;
  120. struct msm_ringbuffer *ring = gpu->rb;
  121. unsigned i, ibs = 0;
  122. for (i = 0; i < submit->nr_cmds; i++) {
  123. switch (submit->cmd[i].type) {
  124. case MSM_SUBMIT_CMD_IB_TARGET_BUF:
  125. /* ignore IB-targets */
  126. break;
  127. case MSM_SUBMIT_CMD_CTX_RESTORE_BUF:
  128. /* ignore if there has not been a ctx switch: */
  129. if (priv->lastctx == ctx)
  130. break;
  131. case MSM_SUBMIT_CMD_BUF:
  132. OUT_PKT3(ring, adreno_is_a430(adreno_gpu) ?
  133. CP_INDIRECT_BUFFER_PFE : CP_INDIRECT_BUFFER_PFD, 2);
  134. OUT_RING(ring, submit->cmd[i].iova);
  135. OUT_RING(ring, submit->cmd[i].size);
  136. ibs++;
  137. break;
  138. }
  139. }
  140. /* on a320, at least, we seem to need to pad things out to an
  141. * even number of qwords to avoid issue w/ CP hanging on wrap-
  142. * around:
  143. */
  144. if (ibs % 2)
  145. OUT_PKT2(ring);
  146. OUT_PKT0(ring, REG_AXXX_CP_SCRATCH_REG2, 1);
  147. OUT_RING(ring, submit->fence->seqno);
  148. if (adreno_is_a3xx(adreno_gpu) || adreno_is_a4xx(adreno_gpu)) {
  149. /* Flush HLSQ lazy updates to make sure there is nothing
  150. * pending for indirect loads after the timestamp has
  151. * passed:
  152. */
  153. OUT_PKT3(ring, CP_EVENT_WRITE, 1);
  154. OUT_RING(ring, HLSQ_FLUSH);
  155. OUT_PKT3(ring, CP_WAIT_FOR_IDLE, 1);
  156. OUT_RING(ring, 0x00000000);
  157. }
  158. OUT_PKT3(ring, CP_EVENT_WRITE, 3);
  159. OUT_RING(ring, CACHE_FLUSH_TS);
  160. OUT_RING(ring, rbmemptr(adreno_gpu, fence));
  161. OUT_RING(ring, submit->fence->seqno);
  162. /* we could maybe be clever and only CP_COND_EXEC the interrupt: */
  163. OUT_PKT3(ring, CP_INTERRUPT, 1);
  164. OUT_RING(ring, 0x80000000);
  165. /* Workaround for missing irq issue on 8x16/a306. Unsure if the
  166. * root cause is a platform issue or some a306 quirk, but this
  167. * keeps things humming along:
  168. */
  169. if (adreno_is_a306(adreno_gpu)) {
  170. OUT_PKT3(ring, CP_WAIT_FOR_IDLE, 1);
  171. OUT_RING(ring, 0x00000000);
  172. OUT_PKT3(ring, CP_INTERRUPT, 1);
  173. OUT_RING(ring, 0x80000000);
  174. }
  175. #if 0
  176. if (adreno_is_a3xx(adreno_gpu)) {
  177. /* Dummy set-constant to trigger context rollover */
  178. OUT_PKT3(ring, CP_SET_CONSTANT, 2);
  179. OUT_RING(ring, CP_REG(REG_A3XX_HLSQ_CL_KERNEL_GROUP_X_REG));
  180. OUT_RING(ring, 0x00000000);
  181. }
  182. #endif
  183. gpu->funcs->flush(gpu);
  184. }
  185. void adreno_flush(struct msm_gpu *gpu)
  186. {
  187. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  188. uint32_t wptr = get_wptr(gpu->rb);
  189. /* ensure writes to ringbuffer have hit system memory: */
  190. mb();
  191. adreno_gpu_write(adreno_gpu, REG_ADRENO_CP_RB_WPTR, wptr);
  192. }
  193. void adreno_idle(struct msm_gpu *gpu)
  194. {
  195. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  196. uint32_t wptr = get_wptr(gpu->rb);
  197. int ret;
  198. /* wait for CP to drain ringbuffer: */
  199. ret = spin_until(get_rptr(adreno_gpu) == wptr);
  200. if (ret)
  201. DRM_ERROR("%s: timeout waiting to drain ringbuffer!\n", gpu->name);
  202. /* TODO maybe we need to reset GPU here to recover from hang? */
  203. }
  204. #ifdef CONFIG_DEBUG_FS
  205. void adreno_show(struct msm_gpu *gpu, struct seq_file *m)
  206. {
  207. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  208. int i;
  209. seq_printf(m, "revision: %d (%d.%d.%d.%d)\n",
  210. adreno_gpu->info->revn, adreno_gpu->rev.core,
  211. adreno_gpu->rev.major, adreno_gpu->rev.minor,
  212. adreno_gpu->rev.patchid);
  213. seq_printf(m, "fence: %d/%d\n", adreno_gpu->memptrs->fence,
  214. gpu->fctx->last_fence);
  215. seq_printf(m, "rptr: %d\n", get_rptr(adreno_gpu));
  216. seq_printf(m, "wptr: %d\n", adreno_gpu->memptrs->wptr);
  217. seq_printf(m, "rb wptr: %d\n", get_wptr(gpu->rb));
  218. gpu->funcs->pm_resume(gpu);
  219. /* dump these out in a form that can be parsed by demsm: */
  220. seq_printf(m, "IO:region %s 00000000 00020000\n", gpu->name);
  221. for (i = 0; adreno_gpu->registers[i] != ~0; i += 2) {
  222. uint32_t start = adreno_gpu->registers[i];
  223. uint32_t end = adreno_gpu->registers[i+1];
  224. uint32_t addr;
  225. for (addr = start; addr <= end; addr++) {
  226. uint32_t val = gpu_read(gpu, addr);
  227. seq_printf(m, "IO:R %08x %08x\n", addr<<2, val);
  228. }
  229. }
  230. gpu->funcs->pm_suspend(gpu);
  231. }
  232. #endif
  233. /* Dump common gpu status and scratch registers on any hang, to make
  234. * the hangcheck logs more useful. The scratch registers seem always
  235. * safe to read when GPU has hung (unlike some other regs, depending
  236. * on how the GPU hung), and they are useful to match up to cmdstream
  237. * dumps when debugging hangs:
  238. */
  239. void adreno_dump_info(struct msm_gpu *gpu)
  240. {
  241. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  242. int i;
  243. printk("revision: %d (%d.%d.%d.%d)\n",
  244. adreno_gpu->info->revn, adreno_gpu->rev.core,
  245. adreno_gpu->rev.major, adreno_gpu->rev.minor,
  246. adreno_gpu->rev.patchid);
  247. printk("fence: %d/%d\n", adreno_gpu->memptrs->fence,
  248. gpu->fctx->last_fence);
  249. printk("rptr: %d\n", get_rptr(adreno_gpu));
  250. printk("wptr: %d\n", adreno_gpu->memptrs->wptr);
  251. printk("rb wptr: %d\n", get_wptr(gpu->rb));
  252. for (i = 0; i < 8; i++) {
  253. printk("CP_SCRATCH_REG%d: %u\n", i,
  254. gpu_read(gpu, REG_AXXX_CP_SCRATCH_REG0 + i));
  255. }
  256. }
  257. /* would be nice to not have to duplicate the _show() stuff with printk(): */
  258. void adreno_dump(struct msm_gpu *gpu)
  259. {
  260. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  261. int i;
  262. /* dump these out in a form that can be parsed by demsm: */
  263. printk("IO:region %s 00000000 00020000\n", gpu->name);
  264. for (i = 0; adreno_gpu->registers[i] != ~0; i += 2) {
  265. uint32_t start = adreno_gpu->registers[i];
  266. uint32_t end = adreno_gpu->registers[i+1];
  267. uint32_t addr;
  268. for (addr = start; addr <= end; addr++) {
  269. uint32_t val = gpu_read(gpu, addr);
  270. printk("IO:R %08x %08x\n", addr<<2, val);
  271. }
  272. }
  273. }
  274. static uint32_t ring_freewords(struct msm_gpu *gpu)
  275. {
  276. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  277. uint32_t size = gpu->rb->size / 4;
  278. uint32_t wptr = get_wptr(gpu->rb);
  279. uint32_t rptr = get_rptr(adreno_gpu);
  280. return (rptr + (size - 1) - wptr) % size;
  281. }
  282. void adreno_wait_ring(struct msm_gpu *gpu, uint32_t ndwords)
  283. {
  284. if (spin_until(ring_freewords(gpu) >= ndwords))
  285. DRM_ERROR("%s: timeout waiting for ringbuffer space\n", gpu->name);
  286. }
  287. static const char *iommu_ports[] = {
  288. "gfx3d_user", "gfx3d_priv",
  289. "gfx3d1_user", "gfx3d1_priv",
  290. };
  291. int adreno_gpu_init(struct drm_device *drm, struct platform_device *pdev,
  292. struct adreno_gpu *adreno_gpu, const struct adreno_gpu_funcs *funcs)
  293. {
  294. struct adreno_platform_config *config = pdev->dev.platform_data;
  295. struct msm_gpu *gpu = &adreno_gpu->base;
  296. struct msm_mmu *mmu;
  297. int ret;
  298. adreno_gpu->funcs = funcs;
  299. adreno_gpu->info = adreno_info(config->rev);
  300. adreno_gpu->gmem = adreno_gpu->info->gmem;
  301. adreno_gpu->revn = adreno_gpu->info->revn;
  302. adreno_gpu->rev = config->rev;
  303. gpu->fast_rate = config->fast_rate;
  304. gpu->slow_rate = config->slow_rate;
  305. gpu->bus_freq = config->bus_freq;
  306. #ifdef DOWNSTREAM_CONFIG_MSM_BUS_SCALING
  307. gpu->bus_scale_table = config->bus_scale_table;
  308. #endif
  309. DBG("fast_rate=%u, slow_rate=%u, bus_freq=%u",
  310. gpu->fast_rate, gpu->slow_rate, gpu->bus_freq);
  311. ret = msm_gpu_init(drm, pdev, &adreno_gpu->base, &funcs->base,
  312. adreno_gpu->info->name, "kgsl_3d0_reg_memory", "kgsl_3d0_irq",
  313. RB_SIZE);
  314. if (ret)
  315. return ret;
  316. ret = request_firmware(&adreno_gpu->pm4, adreno_gpu->info->pm4fw, drm->dev);
  317. if (ret) {
  318. dev_err(drm->dev, "failed to load %s PM4 firmware: %d\n",
  319. adreno_gpu->info->pm4fw, ret);
  320. return ret;
  321. }
  322. ret = request_firmware(&adreno_gpu->pfp, adreno_gpu->info->pfpfw, drm->dev);
  323. if (ret) {
  324. dev_err(drm->dev, "failed to load %s PFP firmware: %d\n",
  325. adreno_gpu->info->pfpfw, ret);
  326. return ret;
  327. }
  328. mmu = gpu->mmu;
  329. if (mmu) {
  330. ret = mmu->funcs->attach(mmu, iommu_ports,
  331. ARRAY_SIZE(iommu_ports));
  332. if (ret)
  333. return ret;
  334. }
  335. mutex_lock(&drm->struct_mutex);
  336. adreno_gpu->memptrs_bo = msm_gem_new(drm, sizeof(*adreno_gpu->memptrs),
  337. MSM_BO_UNCACHED);
  338. mutex_unlock(&drm->struct_mutex);
  339. if (IS_ERR(adreno_gpu->memptrs_bo)) {
  340. ret = PTR_ERR(adreno_gpu->memptrs_bo);
  341. adreno_gpu->memptrs_bo = NULL;
  342. dev_err(drm->dev, "could not allocate memptrs: %d\n", ret);
  343. return ret;
  344. }
  345. adreno_gpu->memptrs = msm_gem_vaddr(adreno_gpu->memptrs_bo);
  346. if (!adreno_gpu->memptrs) {
  347. dev_err(drm->dev, "could not vmap memptrs\n");
  348. return -ENOMEM;
  349. }
  350. ret = msm_gem_get_iova(adreno_gpu->memptrs_bo, gpu->id,
  351. &adreno_gpu->memptrs_iova);
  352. if (ret) {
  353. dev_err(drm->dev, "could not map memptrs: %d\n", ret);
  354. return ret;
  355. }
  356. return 0;
  357. }
  358. void adreno_gpu_cleanup(struct adreno_gpu *gpu)
  359. {
  360. if (gpu->memptrs_bo) {
  361. if (gpu->memptrs_iova)
  362. msm_gem_put_iova(gpu->memptrs_bo, gpu->base.id);
  363. drm_gem_object_unreference_unlocked(gpu->memptrs_bo);
  364. }
  365. release_firmware(gpu->pm4);
  366. release_firmware(gpu->pfp);
  367. msm_gpu_cleanup(&gpu->base);
  368. }