intel_psr.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835
  1. /*
  2. * Copyright © 2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. /**
  24. * DOC: Panel Self Refresh (PSR/SRD)
  25. *
  26. * Since Haswell Display controller supports Panel Self-Refresh on display
  27. * panels witch have a remote frame buffer (RFB) implemented according to PSR
  28. * spec in eDP1.3. PSR feature allows the display to go to lower standby states
  29. * when system is idle but display is on as it eliminates display refresh
  30. * request to DDR memory completely as long as the frame buffer for that
  31. * display is unchanged.
  32. *
  33. * Panel Self Refresh must be supported by both Hardware (source) and
  34. * Panel (sink).
  35. *
  36. * PSR saves power by caching the framebuffer in the panel RFB, which allows us
  37. * to power down the link and memory controller. For DSI panels the same idea
  38. * is called "manual mode".
  39. *
  40. * The implementation uses the hardware-based PSR support which automatically
  41. * enters/exits self-refresh mode. The hardware takes care of sending the
  42. * required DP aux message and could even retrain the link (that part isn't
  43. * enabled yet though). The hardware also keeps track of any frontbuffer
  44. * changes to know when to exit self-refresh mode again. Unfortunately that
  45. * part doesn't work too well, hence why the i915 PSR support uses the
  46. * software frontbuffer tracking to make sure it doesn't miss a screen
  47. * update. For this integration intel_psr_invalidate() and intel_psr_flush()
  48. * get called by the frontbuffer tracking code. Note that because of locking
  49. * issues the self-refresh re-enable code is done from a work queue, which
  50. * must be correctly synchronized/cancelled when shutting down the pipe."
  51. */
  52. #include <drm/drmP.h>
  53. #include "intel_drv.h"
  54. #include "i915_drv.h"
  55. static bool is_edp_psr(struct intel_dp *intel_dp)
  56. {
  57. return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
  58. }
  59. static bool vlv_is_psr_active_on_pipe(struct drm_device *dev, int pipe)
  60. {
  61. struct drm_i915_private *dev_priv = dev->dev_private;
  62. uint32_t val;
  63. val = I915_READ(VLV_PSRSTAT(pipe)) &
  64. VLV_EDP_PSR_CURR_STATE_MASK;
  65. return (val == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
  66. (val == VLV_EDP_PSR_ACTIVE_SF_UPDATE);
  67. }
  68. static void intel_psr_write_vsc(struct intel_dp *intel_dp,
  69. const struct edp_vsc_psr *vsc_psr)
  70. {
  71. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  72. struct drm_device *dev = dig_port->base.base.dev;
  73. struct drm_i915_private *dev_priv = dev->dev_private;
  74. struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
  75. enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
  76. i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
  77. uint32_t *data = (uint32_t *) vsc_psr;
  78. unsigned int i;
  79. /* As per BSPec (Pipe Video Data Island Packet), we need to disable
  80. the video DIP being updated before program video DIP data buffer
  81. registers for DIP being updated. */
  82. I915_WRITE(ctl_reg, 0);
  83. POSTING_READ(ctl_reg);
  84. for (i = 0; i < sizeof(*vsc_psr); i += 4) {
  85. I915_WRITE(HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder,
  86. i >> 2), *data);
  87. data++;
  88. }
  89. for (; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4)
  90. I915_WRITE(HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder,
  91. i >> 2), 0);
  92. I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
  93. POSTING_READ(ctl_reg);
  94. }
  95. static void vlv_psr_setup_vsc(struct intel_dp *intel_dp)
  96. {
  97. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  98. struct drm_device *dev = intel_dig_port->base.base.dev;
  99. struct drm_i915_private *dev_priv = dev->dev_private;
  100. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  101. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  102. uint32_t val;
  103. /* VLV auto-generate VSC package as per EDP 1.3 spec, Table 3.10 */
  104. val = I915_READ(VLV_VSCSDP(pipe));
  105. val &= ~VLV_EDP_PSR_SDP_FREQ_MASK;
  106. val |= VLV_EDP_PSR_SDP_FREQ_EVFRAME;
  107. I915_WRITE(VLV_VSCSDP(pipe), val);
  108. }
  109. static void skl_psr_setup_su_vsc(struct intel_dp *intel_dp)
  110. {
  111. struct edp_vsc_psr psr_vsc;
  112. /* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
  113. memset(&psr_vsc, 0, sizeof(psr_vsc));
  114. psr_vsc.sdp_header.HB0 = 0;
  115. psr_vsc.sdp_header.HB1 = 0x7;
  116. psr_vsc.sdp_header.HB2 = 0x3;
  117. psr_vsc.sdp_header.HB3 = 0xb;
  118. intel_psr_write_vsc(intel_dp, &psr_vsc);
  119. }
  120. static void hsw_psr_setup_vsc(struct intel_dp *intel_dp)
  121. {
  122. struct edp_vsc_psr psr_vsc;
  123. /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
  124. memset(&psr_vsc, 0, sizeof(psr_vsc));
  125. psr_vsc.sdp_header.HB0 = 0;
  126. psr_vsc.sdp_header.HB1 = 0x7;
  127. psr_vsc.sdp_header.HB2 = 0x2;
  128. psr_vsc.sdp_header.HB3 = 0x8;
  129. intel_psr_write_vsc(intel_dp, &psr_vsc);
  130. }
  131. static void vlv_psr_enable_sink(struct intel_dp *intel_dp)
  132. {
  133. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
  134. DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
  135. }
  136. static i915_reg_t psr_aux_ctl_reg(struct drm_i915_private *dev_priv,
  137. enum port port)
  138. {
  139. if (INTEL_INFO(dev_priv)->gen >= 9)
  140. return DP_AUX_CH_CTL(port);
  141. else
  142. return EDP_PSR_AUX_CTL;
  143. }
  144. static i915_reg_t psr_aux_data_reg(struct drm_i915_private *dev_priv,
  145. enum port port, int index)
  146. {
  147. if (INTEL_INFO(dev_priv)->gen >= 9)
  148. return DP_AUX_CH_DATA(port, index);
  149. else
  150. return EDP_PSR_AUX_DATA(index);
  151. }
  152. static void hsw_psr_enable_sink(struct intel_dp *intel_dp)
  153. {
  154. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  155. struct drm_device *dev = dig_port->base.base.dev;
  156. struct drm_i915_private *dev_priv = dev->dev_private;
  157. uint32_t aux_clock_divider;
  158. i915_reg_t aux_ctl_reg;
  159. static const uint8_t aux_msg[] = {
  160. [0] = DP_AUX_NATIVE_WRITE << 4,
  161. [1] = DP_SET_POWER >> 8,
  162. [2] = DP_SET_POWER & 0xff,
  163. [3] = 1 - 1,
  164. [4] = DP_SET_POWER_D0,
  165. };
  166. enum port port = dig_port->port;
  167. u32 aux_ctl;
  168. int i;
  169. BUILD_BUG_ON(sizeof(aux_msg) > 20);
  170. aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
  171. /* Enable AUX frame sync at sink */
  172. if (dev_priv->psr.aux_frame_sync)
  173. drm_dp_dpcd_writeb(&intel_dp->aux,
  174. DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
  175. DP_AUX_FRAME_SYNC_ENABLE);
  176. if (dev_priv->psr.link_standby)
  177. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
  178. DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
  179. else
  180. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
  181. DP_PSR_ENABLE);
  182. aux_ctl_reg = psr_aux_ctl_reg(dev_priv, port);
  183. /* Setup AUX registers */
  184. for (i = 0; i < sizeof(aux_msg); i += 4)
  185. I915_WRITE(psr_aux_data_reg(dev_priv, port, i >> 2),
  186. intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
  187. aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, 0, sizeof(aux_msg),
  188. aux_clock_divider);
  189. I915_WRITE(aux_ctl_reg, aux_ctl);
  190. }
  191. static void vlv_psr_enable_source(struct intel_dp *intel_dp)
  192. {
  193. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  194. struct drm_device *dev = dig_port->base.base.dev;
  195. struct drm_i915_private *dev_priv = dev->dev_private;
  196. struct drm_crtc *crtc = dig_port->base.base.crtc;
  197. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  198. /* Transition from PSR_state 0 to PSR_state 1, i.e. PSR Inactive */
  199. I915_WRITE(VLV_PSRCTL(pipe),
  200. VLV_EDP_PSR_MODE_SW_TIMER |
  201. VLV_EDP_PSR_SRC_TRANSMITTER_STATE |
  202. VLV_EDP_PSR_ENABLE);
  203. }
  204. static void vlv_psr_activate(struct intel_dp *intel_dp)
  205. {
  206. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  207. struct drm_device *dev = dig_port->base.base.dev;
  208. struct drm_i915_private *dev_priv = dev->dev_private;
  209. struct drm_crtc *crtc = dig_port->base.base.crtc;
  210. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  211. /* Let's do the transition from PSR_state 1 to PSR_state 2
  212. * that is PSR transition to active - static frame transmission.
  213. * Then Hardware is responsible for the transition to PSR_state 3
  214. * that is PSR active - no Remote Frame Buffer (RFB) update.
  215. */
  216. I915_WRITE(VLV_PSRCTL(pipe), I915_READ(VLV_PSRCTL(pipe)) |
  217. VLV_EDP_PSR_ACTIVE_ENTRY);
  218. }
  219. static void hsw_psr_enable_source(struct intel_dp *intel_dp)
  220. {
  221. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  222. struct drm_device *dev = dig_port->base.base.dev;
  223. struct drm_i915_private *dev_priv = dev->dev_private;
  224. uint32_t max_sleep_time = 0x1f;
  225. /* Lately it was identified that depending on panel idle frame count
  226. * calculated at HW can be off by 1. So let's use what came
  227. * from VBT + 1.
  228. * There are also other cases where panel demands at least 4
  229. * but VBT is not being set. To cover these 2 cases lets use
  230. * at least 5 when VBT isn't set to be on the safest side.
  231. */
  232. uint32_t idle_frames = dev_priv->vbt.psr.idle_frames + 1;
  233. uint32_t val = EDP_PSR_ENABLE;
  234. val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
  235. val |= idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;
  236. if (IS_HASWELL(dev))
  237. val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
  238. if (dev_priv->psr.link_standby)
  239. val |= EDP_PSR_LINK_STANDBY;
  240. if (dev_priv->vbt.psr.tp1_wakeup_time > 5)
  241. val |= EDP_PSR_TP1_TIME_2500us;
  242. else if (dev_priv->vbt.psr.tp1_wakeup_time > 1)
  243. val |= EDP_PSR_TP1_TIME_500us;
  244. else if (dev_priv->vbt.psr.tp1_wakeup_time > 0)
  245. val |= EDP_PSR_TP1_TIME_100us;
  246. else
  247. val |= EDP_PSR_TP1_TIME_0us;
  248. if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
  249. val |= EDP_PSR_TP2_TP3_TIME_2500us;
  250. else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
  251. val |= EDP_PSR_TP2_TP3_TIME_500us;
  252. else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
  253. val |= EDP_PSR_TP2_TP3_TIME_100us;
  254. else
  255. val |= EDP_PSR_TP2_TP3_TIME_0us;
  256. if (intel_dp_source_supports_hbr2(intel_dp) &&
  257. drm_dp_tps3_supported(intel_dp->dpcd))
  258. val |= EDP_PSR_TP1_TP3_SEL;
  259. else
  260. val |= EDP_PSR_TP1_TP2_SEL;
  261. I915_WRITE(EDP_PSR_CTL, val);
  262. if (!dev_priv->psr.psr2_support)
  263. return;
  264. /* FIXME: selective update is probably totally broken because it doesn't
  265. * mesh at all with our frontbuffer tracking. And the hw alone isn't
  266. * good enough. */
  267. val = EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE;
  268. if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 5)
  269. val |= EDP_PSR2_TP2_TIME_2500;
  270. else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 1)
  271. val |= EDP_PSR2_TP2_TIME_500;
  272. else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time > 0)
  273. val |= EDP_PSR2_TP2_TIME_100;
  274. else
  275. val |= EDP_PSR2_TP2_TIME_50;
  276. I915_WRITE(EDP_PSR2_CTL, val);
  277. }
  278. static bool intel_psr_match_conditions(struct intel_dp *intel_dp)
  279. {
  280. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  281. struct drm_device *dev = dig_port->base.base.dev;
  282. struct drm_i915_private *dev_priv = dev->dev_private;
  283. struct drm_crtc *crtc = dig_port->base.base.crtc;
  284. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  285. lockdep_assert_held(&dev_priv->psr.lock);
  286. WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
  287. WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
  288. dev_priv->psr.source_ok = false;
  289. /*
  290. * HSW spec explicitly says PSR is tied to port A.
  291. * BDW+ platforms with DDI implementation of PSR have different
  292. * PSR registers per transcoder and we only implement transcoder EDP
  293. * ones. Since by Display design transcoder EDP is tied to port A
  294. * we can safely escape based on the port A.
  295. */
  296. if (HAS_DDI(dev) && dig_port->port != PORT_A) {
  297. DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
  298. return false;
  299. }
  300. if (!i915.enable_psr) {
  301. DRM_DEBUG_KMS("PSR disable by flag\n");
  302. return false;
  303. }
  304. if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
  305. !dev_priv->psr.link_standby) {
  306. DRM_ERROR("PSR condition failed: Link off requested but not supported on this platform\n");
  307. return false;
  308. }
  309. if (IS_HASWELL(dev) &&
  310. I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config->cpu_transcoder)) &
  311. S3D_ENABLE) {
  312. DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
  313. return false;
  314. }
  315. if (IS_HASWELL(dev) &&
  316. intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
  317. DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
  318. return false;
  319. }
  320. dev_priv->psr.source_ok = true;
  321. return true;
  322. }
  323. static void intel_psr_activate(struct intel_dp *intel_dp)
  324. {
  325. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  326. struct drm_device *dev = intel_dig_port->base.base.dev;
  327. struct drm_i915_private *dev_priv = dev->dev_private;
  328. WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
  329. WARN_ON(dev_priv->psr.active);
  330. lockdep_assert_held(&dev_priv->psr.lock);
  331. /* Enable/Re-enable PSR on the host */
  332. if (HAS_DDI(dev))
  333. /* On HSW+ after we enable PSR on source it will activate it
  334. * as soon as it match configure idle_frame count. So
  335. * we just actually enable it here on activation time.
  336. */
  337. hsw_psr_enable_source(intel_dp);
  338. else
  339. vlv_psr_activate(intel_dp);
  340. dev_priv->psr.active = true;
  341. }
  342. /**
  343. * intel_psr_enable - Enable PSR
  344. * @intel_dp: Intel DP
  345. *
  346. * This function can only be called after the pipe is fully trained and enabled.
  347. */
  348. void intel_psr_enable(struct intel_dp *intel_dp)
  349. {
  350. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  351. struct drm_device *dev = intel_dig_port->base.base.dev;
  352. struct drm_i915_private *dev_priv = dev->dev_private;
  353. struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
  354. if (!HAS_PSR(dev)) {
  355. DRM_DEBUG_KMS("PSR not supported on this platform\n");
  356. return;
  357. }
  358. if (!is_edp_psr(intel_dp)) {
  359. DRM_DEBUG_KMS("PSR not supported by this panel\n");
  360. return;
  361. }
  362. mutex_lock(&dev_priv->psr.lock);
  363. if (dev_priv->psr.enabled) {
  364. DRM_DEBUG_KMS("PSR already in use\n");
  365. goto unlock;
  366. }
  367. if (!intel_psr_match_conditions(intel_dp))
  368. goto unlock;
  369. dev_priv->psr.busy_frontbuffer_bits = 0;
  370. if (HAS_DDI(dev)) {
  371. hsw_psr_setup_vsc(intel_dp);
  372. if (dev_priv->psr.psr2_support) {
  373. /* PSR2 is restricted to work with panel resolutions upto 3200x2000 */
  374. if (crtc->config->pipe_src_w > 3200 ||
  375. crtc->config->pipe_src_h > 2000)
  376. dev_priv->psr.psr2_support = false;
  377. else
  378. skl_psr_setup_su_vsc(intel_dp);
  379. }
  380. /*
  381. * Per Spec: Avoid continuous PSR exit by masking MEMUP and HPD.
  382. * Also mask LPSP to avoid dependency on other drivers that
  383. * might block runtime_pm besides preventing other hw tracking
  384. * issues now we can rely on frontbuffer tracking.
  385. */
  386. I915_WRITE(EDP_PSR_DEBUG_CTL, EDP_PSR_DEBUG_MASK_MEMUP |
  387. EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
  388. /* Enable PSR on the panel */
  389. hsw_psr_enable_sink(intel_dp);
  390. if (INTEL_INFO(dev)->gen >= 9)
  391. intel_psr_activate(intel_dp);
  392. } else {
  393. vlv_psr_setup_vsc(intel_dp);
  394. /* Enable PSR on the panel */
  395. vlv_psr_enable_sink(intel_dp);
  396. /* On HSW+ enable_source also means go to PSR entry/active
  397. * state as soon as idle_frame achieved and here would be
  398. * to soon. However on VLV enable_source just enable PSR
  399. * but let it on inactive state. So we might do this prior
  400. * to active transition, i.e. here.
  401. */
  402. vlv_psr_enable_source(intel_dp);
  403. }
  404. /*
  405. * FIXME: Activation should happen immediately since this function
  406. * is just called after pipe is fully trained and enabled.
  407. * However on every platform we face issues when first activation
  408. * follows a modeset so quickly.
  409. * - On VLV/CHV we get bank screen on first activation
  410. * - On HSW/BDW we get a recoverable frozen screen until next
  411. * exit-activate sequence.
  412. */
  413. if (INTEL_INFO(dev)->gen < 9)
  414. schedule_delayed_work(&dev_priv->psr.work,
  415. msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
  416. dev_priv->psr.enabled = intel_dp;
  417. unlock:
  418. mutex_unlock(&dev_priv->psr.lock);
  419. }
  420. static void vlv_psr_disable(struct intel_dp *intel_dp)
  421. {
  422. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  423. struct drm_device *dev = intel_dig_port->base.base.dev;
  424. struct drm_i915_private *dev_priv = dev->dev_private;
  425. struct intel_crtc *intel_crtc =
  426. to_intel_crtc(intel_dig_port->base.base.crtc);
  427. uint32_t val;
  428. if (dev_priv->psr.active) {
  429. /* Put VLV PSR back to PSR_state 0 that is PSR Disabled. */
  430. if (wait_for((I915_READ(VLV_PSRSTAT(intel_crtc->pipe)) &
  431. VLV_EDP_PSR_IN_TRANS) == 0, 1))
  432. WARN(1, "PSR transition took longer than expected\n");
  433. val = I915_READ(VLV_PSRCTL(intel_crtc->pipe));
  434. val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
  435. val &= ~VLV_EDP_PSR_ENABLE;
  436. val &= ~VLV_EDP_PSR_MODE_MASK;
  437. I915_WRITE(VLV_PSRCTL(intel_crtc->pipe), val);
  438. dev_priv->psr.active = false;
  439. } else {
  440. WARN_ON(vlv_is_psr_active_on_pipe(dev, intel_crtc->pipe));
  441. }
  442. }
  443. static void hsw_psr_disable(struct intel_dp *intel_dp)
  444. {
  445. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  446. struct drm_device *dev = intel_dig_port->base.base.dev;
  447. struct drm_i915_private *dev_priv = dev->dev_private;
  448. if (dev_priv->psr.active) {
  449. I915_WRITE(EDP_PSR_CTL,
  450. I915_READ(EDP_PSR_CTL) & ~EDP_PSR_ENABLE);
  451. /* Wait till PSR is idle */
  452. if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL) &
  453. EDP_PSR_STATUS_STATE_MASK) == 0,
  454. 2 * USEC_PER_SEC, 10 * USEC_PER_MSEC))
  455. DRM_ERROR("Timed out waiting for PSR Idle State\n");
  456. dev_priv->psr.active = false;
  457. } else {
  458. WARN_ON(I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE);
  459. }
  460. }
  461. /**
  462. * intel_psr_disable - Disable PSR
  463. * @intel_dp: Intel DP
  464. *
  465. * This function needs to be called before disabling pipe.
  466. */
  467. void intel_psr_disable(struct intel_dp *intel_dp)
  468. {
  469. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  470. struct drm_device *dev = intel_dig_port->base.base.dev;
  471. struct drm_i915_private *dev_priv = dev->dev_private;
  472. mutex_lock(&dev_priv->psr.lock);
  473. if (!dev_priv->psr.enabled) {
  474. mutex_unlock(&dev_priv->psr.lock);
  475. return;
  476. }
  477. /* Disable PSR on Source */
  478. if (HAS_DDI(dev))
  479. hsw_psr_disable(intel_dp);
  480. else
  481. vlv_psr_disable(intel_dp);
  482. /* Disable PSR on Sink */
  483. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);
  484. dev_priv->psr.enabled = NULL;
  485. mutex_unlock(&dev_priv->psr.lock);
  486. cancel_delayed_work_sync(&dev_priv->psr.work);
  487. }
  488. static void intel_psr_work(struct work_struct *work)
  489. {
  490. struct drm_i915_private *dev_priv =
  491. container_of(work, typeof(*dev_priv), psr.work.work);
  492. struct intel_dp *intel_dp = dev_priv->psr.enabled;
  493. struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
  494. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  495. /* We have to make sure PSR is ready for re-enable
  496. * otherwise it keeps disabled until next full enable/disable cycle.
  497. * PSR might take some time to get fully disabled
  498. * and be ready for re-enable.
  499. */
  500. if (HAS_DDI(dev_priv)) {
  501. if (wait_for((I915_READ(EDP_PSR_STATUS_CTL) &
  502. EDP_PSR_STATUS_STATE_MASK) == 0, 50)) {
  503. DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
  504. return;
  505. }
  506. } else {
  507. if (wait_for((I915_READ(VLV_PSRSTAT(pipe)) &
  508. VLV_EDP_PSR_IN_TRANS) == 0, 1)) {
  509. DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
  510. return;
  511. }
  512. }
  513. mutex_lock(&dev_priv->psr.lock);
  514. intel_dp = dev_priv->psr.enabled;
  515. if (!intel_dp)
  516. goto unlock;
  517. /*
  518. * The delayed work can race with an invalidate hence we need to
  519. * recheck. Since psr_flush first clears this and then reschedules we
  520. * won't ever miss a flush when bailing out here.
  521. */
  522. if (dev_priv->psr.busy_frontbuffer_bits)
  523. goto unlock;
  524. intel_psr_activate(intel_dp);
  525. unlock:
  526. mutex_unlock(&dev_priv->psr.lock);
  527. }
  528. static void intel_psr_exit(struct drm_device *dev)
  529. {
  530. struct drm_i915_private *dev_priv = dev->dev_private;
  531. struct intel_dp *intel_dp = dev_priv->psr.enabled;
  532. struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
  533. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  534. u32 val;
  535. if (!dev_priv->psr.active)
  536. return;
  537. if (HAS_DDI(dev)) {
  538. val = I915_READ(EDP_PSR_CTL);
  539. WARN_ON(!(val & EDP_PSR_ENABLE));
  540. I915_WRITE(EDP_PSR_CTL, val & ~EDP_PSR_ENABLE);
  541. } else {
  542. val = I915_READ(VLV_PSRCTL(pipe));
  543. /* Here we do the transition from PSR_state 3 to PSR_state 5
  544. * directly once PSR State 4 that is active with single frame
  545. * update can be skipped. PSR_state 5 that is PSR exit then
  546. * Hardware is responsible to transition back to PSR_state 1
  547. * that is PSR inactive. Same state after
  548. * vlv_edp_psr_enable_source.
  549. */
  550. val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
  551. I915_WRITE(VLV_PSRCTL(pipe), val);
  552. /* Send AUX wake up - Spec says after transitioning to PSR
  553. * active we have to send AUX wake up by writing 01h in DPCD
  554. * 600h of sink device.
  555. * XXX: This might slow down the transition, but without this
  556. * HW doesn't complete the transition to PSR_state 1 and we
  557. * never get the screen updated.
  558. */
  559. drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
  560. DP_SET_POWER_D0);
  561. }
  562. dev_priv->psr.active = false;
  563. }
  564. /**
  565. * intel_psr_single_frame_update - Single Frame Update
  566. * @dev: DRM device
  567. * @frontbuffer_bits: frontbuffer plane tracking bits
  568. *
  569. * Some platforms support a single frame update feature that is used to
  570. * send and update only one frame on Remote Frame Buffer.
  571. * So far it is only implemented for Valleyview and Cherryview because
  572. * hardware requires this to be done before a page flip.
  573. */
  574. void intel_psr_single_frame_update(struct drm_device *dev,
  575. unsigned frontbuffer_bits)
  576. {
  577. struct drm_i915_private *dev_priv = dev->dev_private;
  578. struct drm_crtc *crtc;
  579. enum pipe pipe;
  580. u32 val;
  581. /*
  582. * Single frame update is already supported on BDW+ but it requires
  583. * many W/A and it isn't really needed.
  584. */
  585. if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev))
  586. return;
  587. mutex_lock(&dev_priv->psr.lock);
  588. if (!dev_priv->psr.enabled) {
  589. mutex_unlock(&dev_priv->psr.lock);
  590. return;
  591. }
  592. crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
  593. pipe = to_intel_crtc(crtc)->pipe;
  594. if (frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)) {
  595. val = I915_READ(VLV_PSRCTL(pipe));
  596. /*
  597. * We need to set this bit before writing registers for a flip.
  598. * This bit will be self-clear when it gets to the PSR active state.
  599. */
  600. I915_WRITE(VLV_PSRCTL(pipe), val | VLV_EDP_PSR_SINGLE_FRAME_UPDATE);
  601. }
  602. mutex_unlock(&dev_priv->psr.lock);
  603. }
  604. /**
  605. * intel_psr_invalidate - Invalidade PSR
  606. * @dev: DRM device
  607. * @frontbuffer_bits: frontbuffer plane tracking bits
  608. *
  609. * Since the hardware frontbuffer tracking has gaps we need to integrate
  610. * with the software frontbuffer tracking. This function gets called every
  611. * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
  612. * disabled if the frontbuffer mask contains a buffer relevant to PSR.
  613. *
  614. * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
  615. */
  616. void intel_psr_invalidate(struct drm_device *dev,
  617. unsigned frontbuffer_bits)
  618. {
  619. struct drm_i915_private *dev_priv = dev->dev_private;
  620. struct drm_crtc *crtc;
  621. enum pipe pipe;
  622. mutex_lock(&dev_priv->psr.lock);
  623. if (!dev_priv->psr.enabled) {
  624. mutex_unlock(&dev_priv->psr.lock);
  625. return;
  626. }
  627. crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
  628. pipe = to_intel_crtc(crtc)->pipe;
  629. frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
  630. dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
  631. if (frontbuffer_bits)
  632. intel_psr_exit(dev);
  633. mutex_unlock(&dev_priv->psr.lock);
  634. }
  635. /**
  636. * intel_psr_flush - Flush PSR
  637. * @dev: DRM device
  638. * @frontbuffer_bits: frontbuffer plane tracking bits
  639. * @origin: which operation caused the flush
  640. *
  641. * Since the hardware frontbuffer tracking has gaps we need to integrate
  642. * with the software frontbuffer tracking. This function gets called every
  643. * time frontbuffer rendering has completed and flushed out to memory. PSR
  644. * can be enabled again if no other frontbuffer relevant to PSR is dirty.
  645. *
  646. * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
  647. */
  648. void intel_psr_flush(struct drm_device *dev,
  649. unsigned frontbuffer_bits, enum fb_op_origin origin)
  650. {
  651. struct drm_i915_private *dev_priv = dev->dev_private;
  652. struct drm_crtc *crtc;
  653. enum pipe pipe;
  654. mutex_lock(&dev_priv->psr.lock);
  655. if (!dev_priv->psr.enabled) {
  656. mutex_unlock(&dev_priv->psr.lock);
  657. return;
  658. }
  659. crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
  660. pipe = to_intel_crtc(crtc)->pipe;
  661. frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
  662. dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
  663. /* By definition flush = invalidate + flush */
  664. if (frontbuffer_bits)
  665. intel_psr_exit(dev);
  666. if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
  667. if (!work_busy(&dev_priv->psr.work.work))
  668. schedule_delayed_work(&dev_priv->psr.work,
  669. msecs_to_jiffies(100));
  670. mutex_unlock(&dev_priv->psr.lock);
  671. }
  672. /**
  673. * intel_psr_init - Init basic PSR work and mutex.
  674. * @dev: DRM device
  675. *
  676. * This function is called only once at driver load to initialize basic
  677. * PSR stuff.
  678. */
  679. void intel_psr_init(struct drm_device *dev)
  680. {
  681. struct drm_i915_private *dev_priv = dev->dev_private;
  682. dev_priv->psr_mmio_base = IS_HASWELL(dev_priv) ?
  683. HSW_EDP_PSR_BASE : BDW_EDP_PSR_BASE;
  684. /* Per platform default */
  685. if (i915.enable_psr == -1) {
  686. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  687. i915.enable_psr = 1;
  688. else
  689. i915.enable_psr = 0;
  690. }
  691. /* Set link_standby x link_off defaults */
  692. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  693. /* HSW and BDW require workarounds that we don't implement. */
  694. dev_priv->psr.link_standby = false;
  695. else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
  696. /* On VLV and CHV only standby mode is supported. */
  697. dev_priv->psr.link_standby = true;
  698. else
  699. /* For new platforms let's respect VBT back again */
  700. dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;
  701. /* Override link_standby x link_off defaults */
  702. if (i915.enable_psr == 2 && !dev_priv->psr.link_standby) {
  703. DRM_DEBUG_KMS("PSR: Forcing link standby\n");
  704. dev_priv->psr.link_standby = true;
  705. }
  706. if (i915.enable_psr == 3 && dev_priv->psr.link_standby) {
  707. DRM_DEBUG_KMS("PSR: Forcing main link off\n");
  708. dev_priv->psr.link_standby = false;
  709. }
  710. INIT_DELAYED_WORK(&dev_priv->psr.work, intel_psr_work);
  711. mutex_init(&dev_priv->psr.lock);
  712. }