intel_hdmi.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/hdmi.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_atomic_helper.h>
  34. #include <drm/drm_crtc.h>
  35. #include <drm/drm_edid.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  40. {
  41. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  42. }
  43. static void
  44. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  45. {
  46. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  47. struct drm_i915_private *dev_priv = dev->dev_private;
  48. uint32_t enabled_bits;
  49. enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  50. WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
  51. "HDMI port enabled, expecting disabled\n");
  52. }
  53. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  54. {
  55. struct intel_digital_port *intel_dig_port =
  56. container_of(encoder, struct intel_digital_port, base.base);
  57. return &intel_dig_port->hdmi;
  58. }
  59. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  60. {
  61. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  62. }
  63. static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
  64. {
  65. switch (type) {
  66. case HDMI_INFOFRAME_TYPE_AVI:
  67. return VIDEO_DIP_SELECT_AVI;
  68. case HDMI_INFOFRAME_TYPE_SPD:
  69. return VIDEO_DIP_SELECT_SPD;
  70. case HDMI_INFOFRAME_TYPE_VENDOR:
  71. return VIDEO_DIP_SELECT_VENDOR;
  72. default:
  73. MISSING_CASE(type);
  74. return 0;
  75. }
  76. }
  77. static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
  78. {
  79. switch (type) {
  80. case HDMI_INFOFRAME_TYPE_AVI:
  81. return VIDEO_DIP_ENABLE_AVI;
  82. case HDMI_INFOFRAME_TYPE_SPD:
  83. return VIDEO_DIP_ENABLE_SPD;
  84. case HDMI_INFOFRAME_TYPE_VENDOR:
  85. return VIDEO_DIP_ENABLE_VENDOR;
  86. default:
  87. MISSING_CASE(type);
  88. return 0;
  89. }
  90. }
  91. static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
  92. {
  93. switch (type) {
  94. case HDMI_INFOFRAME_TYPE_AVI:
  95. return VIDEO_DIP_ENABLE_AVI_HSW;
  96. case HDMI_INFOFRAME_TYPE_SPD:
  97. return VIDEO_DIP_ENABLE_SPD_HSW;
  98. case HDMI_INFOFRAME_TYPE_VENDOR:
  99. return VIDEO_DIP_ENABLE_VS_HSW;
  100. default:
  101. MISSING_CASE(type);
  102. return 0;
  103. }
  104. }
  105. static i915_reg_t
  106. hsw_dip_data_reg(struct drm_i915_private *dev_priv,
  107. enum transcoder cpu_transcoder,
  108. enum hdmi_infoframe_type type,
  109. int i)
  110. {
  111. switch (type) {
  112. case HDMI_INFOFRAME_TYPE_AVI:
  113. return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
  114. case HDMI_INFOFRAME_TYPE_SPD:
  115. return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
  116. case HDMI_INFOFRAME_TYPE_VENDOR:
  117. return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
  118. default:
  119. MISSING_CASE(type);
  120. return INVALID_MMIO_REG;
  121. }
  122. }
  123. static void g4x_write_infoframe(struct drm_encoder *encoder,
  124. enum hdmi_infoframe_type type,
  125. const void *frame, ssize_t len)
  126. {
  127. const uint32_t *data = frame;
  128. struct drm_device *dev = encoder->dev;
  129. struct drm_i915_private *dev_priv = dev->dev_private;
  130. u32 val = I915_READ(VIDEO_DIP_CTL);
  131. int i;
  132. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  133. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  134. val |= g4x_infoframe_index(type);
  135. val &= ~g4x_infoframe_enable(type);
  136. I915_WRITE(VIDEO_DIP_CTL, val);
  137. mmiowb();
  138. for (i = 0; i < len; i += 4) {
  139. I915_WRITE(VIDEO_DIP_DATA, *data);
  140. data++;
  141. }
  142. /* Write every possible data byte to force correct ECC calculation. */
  143. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  144. I915_WRITE(VIDEO_DIP_DATA, 0);
  145. mmiowb();
  146. val |= g4x_infoframe_enable(type);
  147. val &= ~VIDEO_DIP_FREQ_MASK;
  148. val |= VIDEO_DIP_FREQ_VSYNC;
  149. I915_WRITE(VIDEO_DIP_CTL, val);
  150. POSTING_READ(VIDEO_DIP_CTL);
  151. }
  152. static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
  153. const struct intel_crtc_state *pipe_config)
  154. {
  155. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  156. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  157. u32 val = I915_READ(VIDEO_DIP_CTL);
  158. if ((val & VIDEO_DIP_ENABLE) == 0)
  159. return false;
  160. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  161. return false;
  162. return val & (VIDEO_DIP_ENABLE_AVI |
  163. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  164. }
  165. static void ibx_write_infoframe(struct drm_encoder *encoder,
  166. enum hdmi_infoframe_type type,
  167. const void *frame, ssize_t len)
  168. {
  169. const uint32_t *data = frame;
  170. struct drm_device *dev = encoder->dev;
  171. struct drm_i915_private *dev_priv = dev->dev_private;
  172. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  173. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  174. u32 val = I915_READ(reg);
  175. int i;
  176. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  177. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  178. val |= g4x_infoframe_index(type);
  179. val &= ~g4x_infoframe_enable(type);
  180. I915_WRITE(reg, val);
  181. mmiowb();
  182. for (i = 0; i < len; i += 4) {
  183. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  184. data++;
  185. }
  186. /* Write every possible data byte to force correct ECC calculation. */
  187. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  188. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  189. mmiowb();
  190. val |= g4x_infoframe_enable(type);
  191. val &= ~VIDEO_DIP_FREQ_MASK;
  192. val |= VIDEO_DIP_FREQ_VSYNC;
  193. I915_WRITE(reg, val);
  194. POSTING_READ(reg);
  195. }
  196. static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
  197. const struct intel_crtc_state *pipe_config)
  198. {
  199. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  200. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  201. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  202. i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
  203. u32 val = I915_READ(reg);
  204. if ((val & VIDEO_DIP_ENABLE) == 0)
  205. return false;
  206. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  207. return false;
  208. return val & (VIDEO_DIP_ENABLE_AVI |
  209. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  210. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  211. }
  212. static void cpt_write_infoframe(struct drm_encoder *encoder,
  213. enum hdmi_infoframe_type type,
  214. const void *frame, ssize_t len)
  215. {
  216. const uint32_t *data = frame;
  217. struct drm_device *dev = encoder->dev;
  218. struct drm_i915_private *dev_priv = dev->dev_private;
  219. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  220. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  221. u32 val = I915_READ(reg);
  222. int i;
  223. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  224. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  225. val |= g4x_infoframe_index(type);
  226. /* The DIP control register spec says that we need to update the AVI
  227. * infoframe without clearing its enable bit */
  228. if (type != HDMI_INFOFRAME_TYPE_AVI)
  229. val &= ~g4x_infoframe_enable(type);
  230. I915_WRITE(reg, val);
  231. mmiowb();
  232. for (i = 0; i < len; i += 4) {
  233. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  234. data++;
  235. }
  236. /* Write every possible data byte to force correct ECC calculation. */
  237. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  238. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  239. mmiowb();
  240. val |= g4x_infoframe_enable(type);
  241. val &= ~VIDEO_DIP_FREQ_MASK;
  242. val |= VIDEO_DIP_FREQ_VSYNC;
  243. I915_WRITE(reg, val);
  244. POSTING_READ(reg);
  245. }
  246. static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
  247. const struct intel_crtc_state *pipe_config)
  248. {
  249. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  250. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  251. u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
  252. if ((val & VIDEO_DIP_ENABLE) == 0)
  253. return false;
  254. return val & (VIDEO_DIP_ENABLE_AVI |
  255. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  256. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  257. }
  258. static void vlv_write_infoframe(struct drm_encoder *encoder,
  259. enum hdmi_infoframe_type type,
  260. const void *frame, ssize_t len)
  261. {
  262. const uint32_t *data = frame;
  263. struct drm_device *dev = encoder->dev;
  264. struct drm_i915_private *dev_priv = dev->dev_private;
  265. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  266. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  267. u32 val = I915_READ(reg);
  268. int i;
  269. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  270. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  271. val |= g4x_infoframe_index(type);
  272. val &= ~g4x_infoframe_enable(type);
  273. I915_WRITE(reg, val);
  274. mmiowb();
  275. for (i = 0; i < len; i += 4) {
  276. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  277. data++;
  278. }
  279. /* Write every possible data byte to force correct ECC calculation. */
  280. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  281. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  282. mmiowb();
  283. val |= g4x_infoframe_enable(type);
  284. val &= ~VIDEO_DIP_FREQ_MASK;
  285. val |= VIDEO_DIP_FREQ_VSYNC;
  286. I915_WRITE(reg, val);
  287. POSTING_READ(reg);
  288. }
  289. static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
  290. const struct intel_crtc_state *pipe_config)
  291. {
  292. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  293. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  294. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  295. u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
  296. if ((val & VIDEO_DIP_ENABLE) == 0)
  297. return false;
  298. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  299. return false;
  300. return val & (VIDEO_DIP_ENABLE_AVI |
  301. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  302. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  303. }
  304. static void hsw_write_infoframe(struct drm_encoder *encoder,
  305. enum hdmi_infoframe_type type,
  306. const void *frame, ssize_t len)
  307. {
  308. const uint32_t *data = frame;
  309. struct drm_device *dev = encoder->dev;
  310. struct drm_i915_private *dev_priv = dev->dev_private;
  311. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  312. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  313. i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
  314. i915_reg_t data_reg;
  315. int i;
  316. u32 val = I915_READ(ctl_reg);
  317. data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
  318. val &= ~hsw_infoframe_enable(type);
  319. I915_WRITE(ctl_reg, val);
  320. mmiowb();
  321. for (i = 0; i < len; i += 4) {
  322. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  323. type, i >> 2), *data);
  324. data++;
  325. }
  326. /* Write every possible data byte to force correct ECC calculation. */
  327. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  328. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  329. type, i >> 2), 0);
  330. mmiowb();
  331. val |= hsw_infoframe_enable(type);
  332. I915_WRITE(ctl_reg, val);
  333. POSTING_READ(ctl_reg);
  334. }
  335. static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
  336. const struct intel_crtc_state *pipe_config)
  337. {
  338. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  339. u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
  340. return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  341. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  342. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  343. }
  344. /*
  345. * The data we write to the DIP data buffer registers is 1 byte bigger than the
  346. * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
  347. * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
  348. * used for both technologies.
  349. *
  350. * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
  351. * DW1: DB3 | DB2 | DB1 | DB0
  352. * DW2: DB7 | DB6 | DB5 | DB4
  353. * DW3: ...
  354. *
  355. * (HB is Header Byte, DB is Data Byte)
  356. *
  357. * The hdmi pack() functions don't know about that hardware specific hole so we
  358. * trick them by giving an offset into the buffer and moving back the header
  359. * bytes by one.
  360. */
  361. static void intel_write_infoframe(struct drm_encoder *encoder,
  362. union hdmi_infoframe *frame)
  363. {
  364. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  365. uint8_t buffer[VIDEO_DIP_DATA_SIZE];
  366. ssize_t len;
  367. /* see comment above for the reason for this offset */
  368. len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
  369. if (len < 0)
  370. return;
  371. /* Insert the 'hole' (see big comment above) at position 3 */
  372. buffer[0] = buffer[1];
  373. buffer[1] = buffer[2];
  374. buffer[2] = buffer[3];
  375. buffer[3] = 0;
  376. len++;
  377. intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
  378. }
  379. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  380. const struct drm_display_mode *adjusted_mode)
  381. {
  382. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  383. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  384. union hdmi_infoframe frame;
  385. int ret;
  386. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
  387. adjusted_mode);
  388. if (ret < 0) {
  389. DRM_ERROR("couldn't fill AVI infoframe\n");
  390. return;
  391. }
  392. if (intel_hdmi->rgb_quant_range_selectable) {
  393. if (intel_crtc->config->limited_color_range)
  394. frame.avi.quantization_range =
  395. HDMI_QUANTIZATION_RANGE_LIMITED;
  396. else
  397. frame.avi.quantization_range =
  398. HDMI_QUANTIZATION_RANGE_FULL;
  399. }
  400. intel_write_infoframe(encoder, &frame);
  401. }
  402. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  403. {
  404. union hdmi_infoframe frame;
  405. int ret;
  406. ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
  407. if (ret < 0) {
  408. DRM_ERROR("couldn't fill SPD infoframe\n");
  409. return;
  410. }
  411. frame.spd.sdi = HDMI_SPD_SDI_PC;
  412. intel_write_infoframe(encoder, &frame);
  413. }
  414. static void
  415. intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
  416. const struct drm_display_mode *adjusted_mode)
  417. {
  418. union hdmi_infoframe frame;
  419. int ret;
  420. ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
  421. adjusted_mode);
  422. if (ret < 0)
  423. return;
  424. intel_write_infoframe(encoder, &frame);
  425. }
  426. static void g4x_set_infoframes(struct drm_encoder *encoder,
  427. bool enable,
  428. const struct drm_display_mode *adjusted_mode)
  429. {
  430. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  431. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  432. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  433. i915_reg_t reg = VIDEO_DIP_CTL;
  434. u32 val = I915_READ(reg);
  435. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  436. assert_hdmi_port_disabled(intel_hdmi);
  437. /* If the registers were not initialized yet, they might be zeroes,
  438. * which means we're selecting the AVI DIP and we're setting its
  439. * frequency to once. This seems to really confuse the HW and make
  440. * things stop working (the register spec says the AVI always needs to
  441. * be sent every VSync). So here we avoid writing to the register more
  442. * than we need and also explicitly select the AVI DIP and explicitly
  443. * set its frequency to every VSync. Avoiding to write it twice seems to
  444. * be enough to solve the problem, but being defensive shouldn't hurt us
  445. * either. */
  446. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  447. if (!enable) {
  448. if (!(val & VIDEO_DIP_ENABLE))
  449. return;
  450. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  451. DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
  452. (val & VIDEO_DIP_PORT_MASK) >> 29);
  453. return;
  454. }
  455. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  456. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  457. I915_WRITE(reg, val);
  458. POSTING_READ(reg);
  459. return;
  460. }
  461. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  462. if (val & VIDEO_DIP_ENABLE) {
  463. DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
  464. (val & VIDEO_DIP_PORT_MASK) >> 29);
  465. return;
  466. }
  467. val &= ~VIDEO_DIP_PORT_MASK;
  468. val |= port;
  469. }
  470. val |= VIDEO_DIP_ENABLE;
  471. val &= ~(VIDEO_DIP_ENABLE_AVI |
  472. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  473. I915_WRITE(reg, val);
  474. POSTING_READ(reg);
  475. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  476. intel_hdmi_set_spd_infoframe(encoder);
  477. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  478. }
  479. static bool hdmi_sink_is_deep_color(struct drm_encoder *encoder)
  480. {
  481. struct drm_device *dev = encoder->dev;
  482. struct drm_connector *connector;
  483. WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
  484. /*
  485. * HDMI cloning is only supported on g4x which doesn't
  486. * support deep color or GCP infoframes anyway so no
  487. * need to worry about multiple HDMI sinks here.
  488. */
  489. list_for_each_entry(connector, &dev->mode_config.connector_list, head)
  490. if (connector->encoder == encoder)
  491. return connector->display_info.bpc > 8;
  492. return false;
  493. }
  494. /*
  495. * Determine if default_phase=1 can be indicated in the GCP infoframe.
  496. *
  497. * From HDMI specification 1.4a:
  498. * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
  499. * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
  500. * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
  501. * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
  502. * phase of 0
  503. */
  504. static bool gcp_default_phase_possible(int pipe_bpp,
  505. const struct drm_display_mode *mode)
  506. {
  507. unsigned int pixels_per_group;
  508. switch (pipe_bpp) {
  509. case 30:
  510. /* 4 pixels in 5 clocks */
  511. pixels_per_group = 4;
  512. break;
  513. case 36:
  514. /* 2 pixels in 3 clocks */
  515. pixels_per_group = 2;
  516. break;
  517. case 48:
  518. /* 1 pixel in 2 clocks */
  519. pixels_per_group = 1;
  520. break;
  521. default:
  522. /* phase information not relevant for 8bpc */
  523. return false;
  524. }
  525. return mode->crtc_hdisplay % pixels_per_group == 0 &&
  526. mode->crtc_htotal % pixels_per_group == 0 &&
  527. mode->crtc_hblank_start % pixels_per_group == 0 &&
  528. mode->crtc_hblank_end % pixels_per_group == 0 &&
  529. mode->crtc_hsync_start % pixels_per_group == 0 &&
  530. mode->crtc_hsync_end % pixels_per_group == 0 &&
  531. ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
  532. mode->crtc_htotal/2 % pixels_per_group == 0);
  533. }
  534. static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder)
  535. {
  536. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  537. struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
  538. i915_reg_t reg;
  539. u32 val = 0;
  540. if (HAS_DDI(dev_priv))
  541. reg = HSW_TVIDEO_DIP_GCP(crtc->config->cpu_transcoder);
  542. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  543. reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
  544. else if (HAS_PCH_SPLIT(dev_priv))
  545. reg = TVIDEO_DIP_GCP(crtc->pipe);
  546. else
  547. return false;
  548. /* Indicate color depth whenever the sink supports deep color */
  549. if (hdmi_sink_is_deep_color(encoder))
  550. val |= GCP_COLOR_INDICATION;
  551. /* Enable default_phase whenever the display mode is suitably aligned */
  552. if (gcp_default_phase_possible(crtc->config->pipe_bpp,
  553. &crtc->config->base.adjusted_mode))
  554. val |= GCP_DEFAULT_PHASE_ENABLE;
  555. I915_WRITE(reg, val);
  556. return val != 0;
  557. }
  558. static void ibx_set_infoframes(struct drm_encoder *encoder,
  559. bool enable,
  560. const struct drm_display_mode *adjusted_mode)
  561. {
  562. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  563. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  564. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  565. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  566. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  567. u32 val = I915_READ(reg);
  568. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  569. assert_hdmi_port_disabled(intel_hdmi);
  570. /* See the big comment in g4x_set_infoframes() */
  571. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  572. if (!enable) {
  573. if (!(val & VIDEO_DIP_ENABLE))
  574. return;
  575. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  576. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  577. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  578. I915_WRITE(reg, val);
  579. POSTING_READ(reg);
  580. return;
  581. }
  582. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  583. WARN(val & VIDEO_DIP_ENABLE,
  584. "DIP already enabled on port %c\n",
  585. (val & VIDEO_DIP_PORT_MASK) >> 29);
  586. val &= ~VIDEO_DIP_PORT_MASK;
  587. val |= port;
  588. }
  589. val |= VIDEO_DIP_ENABLE;
  590. val &= ~(VIDEO_DIP_ENABLE_AVI |
  591. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  592. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  593. if (intel_hdmi_set_gcp_infoframe(encoder))
  594. val |= VIDEO_DIP_ENABLE_GCP;
  595. I915_WRITE(reg, val);
  596. POSTING_READ(reg);
  597. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  598. intel_hdmi_set_spd_infoframe(encoder);
  599. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  600. }
  601. static void cpt_set_infoframes(struct drm_encoder *encoder,
  602. bool enable,
  603. const struct drm_display_mode *adjusted_mode)
  604. {
  605. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  606. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  607. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  608. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  609. u32 val = I915_READ(reg);
  610. assert_hdmi_port_disabled(intel_hdmi);
  611. /* See the big comment in g4x_set_infoframes() */
  612. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  613. if (!enable) {
  614. if (!(val & VIDEO_DIP_ENABLE))
  615. return;
  616. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  617. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  618. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  619. I915_WRITE(reg, val);
  620. POSTING_READ(reg);
  621. return;
  622. }
  623. /* Set both together, unset both together: see the spec. */
  624. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  625. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  626. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  627. if (intel_hdmi_set_gcp_infoframe(encoder))
  628. val |= VIDEO_DIP_ENABLE_GCP;
  629. I915_WRITE(reg, val);
  630. POSTING_READ(reg);
  631. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  632. intel_hdmi_set_spd_infoframe(encoder);
  633. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  634. }
  635. static void vlv_set_infoframes(struct drm_encoder *encoder,
  636. bool enable,
  637. const struct drm_display_mode *adjusted_mode)
  638. {
  639. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  640. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  641. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  642. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  643. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  644. u32 val = I915_READ(reg);
  645. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  646. assert_hdmi_port_disabled(intel_hdmi);
  647. /* See the big comment in g4x_set_infoframes() */
  648. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  649. if (!enable) {
  650. if (!(val & VIDEO_DIP_ENABLE))
  651. return;
  652. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  653. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  654. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  655. I915_WRITE(reg, val);
  656. POSTING_READ(reg);
  657. return;
  658. }
  659. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  660. WARN(val & VIDEO_DIP_ENABLE,
  661. "DIP already enabled on port %c\n",
  662. (val & VIDEO_DIP_PORT_MASK) >> 29);
  663. val &= ~VIDEO_DIP_PORT_MASK;
  664. val |= port;
  665. }
  666. val |= VIDEO_DIP_ENABLE;
  667. val &= ~(VIDEO_DIP_ENABLE_AVI |
  668. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  669. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  670. if (intel_hdmi_set_gcp_infoframe(encoder))
  671. val |= VIDEO_DIP_ENABLE_GCP;
  672. I915_WRITE(reg, val);
  673. POSTING_READ(reg);
  674. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  675. intel_hdmi_set_spd_infoframe(encoder);
  676. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  677. }
  678. static void hsw_set_infoframes(struct drm_encoder *encoder,
  679. bool enable,
  680. const struct drm_display_mode *adjusted_mode)
  681. {
  682. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  683. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  684. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  685. i915_reg_t reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
  686. u32 val = I915_READ(reg);
  687. assert_hdmi_port_disabled(intel_hdmi);
  688. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  689. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  690. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  691. if (!enable) {
  692. I915_WRITE(reg, val);
  693. POSTING_READ(reg);
  694. return;
  695. }
  696. if (intel_hdmi_set_gcp_infoframe(encoder))
  697. val |= VIDEO_DIP_ENABLE_GCP_HSW;
  698. I915_WRITE(reg, val);
  699. POSTING_READ(reg);
  700. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  701. intel_hdmi_set_spd_infoframe(encoder);
  702. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  703. }
  704. void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable)
  705. {
  706. struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
  707. struct i2c_adapter *adapter =
  708. intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
  709. if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI)
  710. return;
  711. DRM_DEBUG_KMS("%s DP dual mode adaptor TMDS output\n",
  712. enable ? "Enabling" : "Disabling");
  713. drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type,
  714. adapter, enable);
  715. }
  716. static void intel_hdmi_prepare(struct intel_encoder *encoder)
  717. {
  718. struct drm_device *dev = encoder->base.dev;
  719. struct drm_i915_private *dev_priv = dev->dev_private;
  720. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  721. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  722. const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
  723. u32 hdmi_val;
  724. intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
  725. hdmi_val = SDVO_ENCODING_HDMI;
  726. if (!HAS_PCH_SPLIT(dev) && crtc->config->limited_color_range)
  727. hdmi_val |= HDMI_COLOR_RANGE_16_235;
  728. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  729. hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
  730. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  731. hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
  732. if (crtc->config->pipe_bpp > 24)
  733. hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
  734. else
  735. hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
  736. if (crtc->config->has_hdmi_sink)
  737. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  738. if (HAS_PCH_CPT(dev))
  739. hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
  740. else if (IS_CHERRYVIEW(dev))
  741. hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
  742. else
  743. hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
  744. I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
  745. POSTING_READ(intel_hdmi->hdmi_reg);
  746. }
  747. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  748. enum pipe *pipe)
  749. {
  750. struct drm_device *dev = encoder->base.dev;
  751. struct drm_i915_private *dev_priv = dev->dev_private;
  752. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  753. enum intel_display_power_domain power_domain;
  754. u32 tmp;
  755. bool ret;
  756. power_domain = intel_display_port_power_domain(encoder);
  757. if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
  758. return false;
  759. ret = false;
  760. tmp = I915_READ(intel_hdmi->hdmi_reg);
  761. if (!(tmp & SDVO_ENABLE))
  762. goto out;
  763. if (HAS_PCH_CPT(dev))
  764. *pipe = PORT_TO_PIPE_CPT(tmp);
  765. else if (IS_CHERRYVIEW(dev))
  766. *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
  767. else
  768. *pipe = PORT_TO_PIPE(tmp);
  769. ret = true;
  770. out:
  771. intel_display_power_put(dev_priv, power_domain);
  772. return ret;
  773. }
  774. static void intel_hdmi_get_config(struct intel_encoder *encoder,
  775. struct intel_crtc_state *pipe_config)
  776. {
  777. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  778. struct drm_device *dev = encoder->base.dev;
  779. struct drm_i915_private *dev_priv = dev->dev_private;
  780. u32 tmp, flags = 0;
  781. int dotclock;
  782. tmp = I915_READ(intel_hdmi->hdmi_reg);
  783. if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
  784. flags |= DRM_MODE_FLAG_PHSYNC;
  785. else
  786. flags |= DRM_MODE_FLAG_NHSYNC;
  787. if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
  788. flags |= DRM_MODE_FLAG_PVSYNC;
  789. else
  790. flags |= DRM_MODE_FLAG_NVSYNC;
  791. if (tmp & HDMI_MODE_SELECT_HDMI)
  792. pipe_config->has_hdmi_sink = true;
  793. if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
  794. pipe_config->has_infoframe = true;
  795. if (tmp & SDVO_AUDIO_ENABLE)
  796. pipe_config->has_audio = true;
  797. if (!HAS_PCH_SPLIT(dev) &&
  798. tmp & HDMI_COLOR_RANGE_16_235)
  799. pipe_config->limited_color_range = true;
  800. pipe_config->base.adjusted_mode.flags |= flags;
  801. if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
  802. dotclock = pipe_config->port_clock * 2 / 3;
  803. else
  804. dotclock = pipe_config->port_clock;
  805. if (pipe_config->pixel_multiplier)
  806. dotclock /= pipe_config->pixel_multiplier;
  807. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  808. pipe_config->lane_count = 4;
  809. }
  810. static void intel_enable_hdmi_audio(struct intel_encoder *encoder)
  811. {
  812. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  813. WARN_ON(!crtc->config->has_hdmi_sink);
  814. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  815. pipe_name(crtc->pipe));
  816. intel_audio_codec_enable(encoder);
  817. }
  818. static void g4x_enable_hdmi(struct intel_encoder *encoder)
  819. {
  820. struct drm_device *dev = encoder->base.dev;
  821. struct drm_i915_private *dev_priv = dev->dev_private;
  822. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  823. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  824. u32 temp;
  825. temp = I915_READ(intel_hdmi->hdmi_reg);
  826. temp |= SDVO_ENABLE;
  827. if (crtc->config->has_audio)
  828. temp |= SDVO_AUDIO_ENABLE;
  829. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  830. POSTING_READ(intel_hdmi->hdmi_reg);
  831. if (crtc->config->has_audio)
  832. intel_enable_hdmi_audio(encoder);
  833. }
  834. static void ibx_enable_hdmi(struct intel_encoder *encoder)
  835. {
  836. struct drm_device *dev = encoder->base.dev;
  837. struct drm_i915_private *dev_priv = dev->dev_private;
  838. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  839. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  840. u32 temp;
  841. temp = I915_READ(intel_hdmi->hdmi_reg);
  842. temp |= SDVO_ENABLE;
  843. if (crtc->config->has_audio)
  844. temp |= SDVO_AUDIO_ENABLE;
  845. /*
  846. * HW workaround, need to write this twice for issue
  847. * that may result in first write getting masked.
  848. */
  849. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  850. POSTING_READ(intel_hdmi->hdmi_reg);
  851. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  852. POSTING_READ(intel_hdmi->hdmi_reg);
  853. /*
  854. * HW workaround, need to toggle enable bit off and on
  855. * for 12bpc with pixel repeat.
  856. *
  857. * FIXME: BSpec says this should be done at the end of
  858. * of the modeset sequence, so not sure if this isn't too soon.
  859. */
  860. if (crtc->config->pipe_bpp > 24 &&
  861. crtc->config->pixel_multiplier > 1) {
  862. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  863. POSTING_READ(intel_hdmi->hdmi_reg);
  864. /*
  865. * HW workaround, need to write this twice for issue
  866. * that may result in first write getting masked.
  867. */
  868. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  869. POSTING_READ(intel_hdmi->hdmi_reg);
  870. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  871. POSTING_READ(intel_hdmi->hdmi_reg);
  872. }
  873. if (crtc->config->has_audio)
  874. intel_enable_hdmi_audio(encoder);
  875. }
  876. static void cpt_enable_hdmi(struct intel_encoder *encoder)
  877. {
  878. struct drm_device *dev = encoder->base.dev;
  879. struct drm_i915_private *dev_priv = dev->dev_private;
  880. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  881. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  882. enum pipe pipe = crtc->pipe;
  883. u32 temp;
  884. temp = I915_READ(intel_hdmi->hdmi_reg);
  885. temp |= SDVO_ENABLE;
  886. if (crtc->config->has_audio)
  887. temp |= SDVO_AUDIO_ENABLE;
  888. /*
  889. * WaEnableHDMI8bpcBefore12bpc:snb,ivb
  890. *
  891. * The procedure for 12bpc is as follows:
  892. * 1. disable HDMI clock gating
  893. * 2. enable HDMI with 8bpc
  894. * 3. enable HDMI with 12bpc
  895. * 4. enable HDMI clock gating
  896. */
  897. if (crtc->config->pipe_bpp > 24) {
  898. I915_WRITE(TRANS_CHICKEN1(pipe),
  899. I915_READ(TRANS_CHICKEN1(pipe)) |
  900. TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  901. temp &= ~SDVO_COLOR_FORMAT_MASK;
  902. temp |= SDVO_COLOR_FORMAT_8bpc;
  903. }
  904. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  905. POSTING_READ(intel_hdmi->hdmi_reg);
  906. if (crtc->config->pipe_bpp > 24) {
  907. temp &= ~SDVO_COLOR_FORMAT_MASK;
  908. temp |= HDMI_COLOR_FORMAT_12bpc;
  909. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  910. POSTING_READ(intel_hdmi->hdmi_reg);
  911. I915_WRITE(TRANS_CHICKEN1(pipe),
  912. I915_READ(TRANS_CHICKEN1(pipe)) &
  913. ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  914. }
  915. if (crtc->config->has_audio)
  916. intel_enable_hdmi_audio(encoder);
  917. }
  918. static void vlv_enable_hdmi(struct intel_encoder *encoder)
  919. {
  920. }
  921. static void intel_disable_hdmi(struct intel_encoder *encoder)
  922. {
  923. struct drm_device *dev = encoder->base.dev;
  924. struct drm_i915_private *dev_priv = dev->dev_private;
  925. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  926. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  927. u32 temp;
  928. temp = I915_READ(intel_hdmi->hdmi_reg);
  929. temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
  930. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  931. POSTING_READ(intel_hdmi->hdmi_reg);
  932. /*
  933. * HW workaround for IBX, we need to move the port
  934. * to transcoder A after disabling it to allow the
  935. * matching DP port to be enabled on transcoder A.
  936. */
  937. if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B) {
  938. /*
  939. * We get CPU/PCH FIFO underruns on the other pipe when
  940. * doing the workaround. Sweep them under the rug.
  941. */
  942. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  943. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  944. temp &= ~SDVO_PIPE_B_SELECT;
  945. temp |= SDVO_ENABLE;
  946. /*
  947. * HW workaround, need to write this twice for issue
  948. * that may result in first write getting masked.
  949. */
  950. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  951. POSTING_READ(intel_hdmi->hdmi_reg);
  952. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  953. POSTING_READ(intel_hdmi->hdmi_reg);
  954. temp &= ~SDVO_ENABLE;
  955. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  956. POSTING_READ(intel_hdmi->hdmi_reg);
  957. intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
  958. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  959. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  960. }
  961. intel_hdmi->set_infoframes(&encoder->base, false, NULL);
  962. intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
  963. }
  964. static void g4x_disable_hdmi(struct intel_encoder *encoder)
  965. {
  966. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  967. if (crtc->config->has_audio)
  968. intel_audio_codec_disable(encoder);
  969. intel_disable_hdmi(encoder);
  970. }
  971. static void pch_disable_hdmi(struct intel_encoder *encoder)
  972. {
  973. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  974. if (crtc->config->has_audio)
  975. intel_audio_codec_disable(encoder);
  976. }
  977. static void pch_post_disable_hdmi(struct intel_encoder *encoder)
  978. {
  979. intel_disable_hdmi(encoder);
  980. }
  981. static int intel_hdmi_source_max_tmds_clock(struct drm_i915_private *dev_priv)
  982. {
  983. if (IS_G4X(dev_priv))
  984. return 165000;
  985. else if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)
  986. return 300000;
  987. else
  988. return 225000;
  989. }
  990. static int hdmi_port_clock_limit(struct intel_hdmi *hdmi,
  991. bool respect_downstream_limits)
  992. {
  993. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  994. int max_tmds_clock = intel_hdmi_source_max_tmds_clock(to_i915(dev));
  995. if (respect_downstream_limits) {
  996. if (hdmi->dp_dual_mode.max_tmds_clock)
  997. max_tmds_clock = min(max_tmds_clock,
  998. hdmi->dp_dual_mode.max_tmds_clock);
  999. if (!hdmi->has_hdmi_sink)
  1000. max_tmds_clock = min(max_tmds_clock, 165000);
  1001. }
  1002. return max_tmds_clock;
  1003. }
  1004. static enum drm_mode_status
  1005. hdmi_port_clock_valid(struct intel_hdmi *hdmi,
  1006. int clock, bool respect_downstream_limits)
  1007. {
  1008. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  1009. if (clock < 25000)
  1010. return MODE_CLOCK_LOW;
  1011. if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits))
  1012. return MODE_CLOCK_HIGH;
  1013. /* BXT DPLL can't generate 223-240 MHz */
  1014. if (IS_BROXTON(dev) && clock > 223333 && clock < 240000)
  1015. return MODE_CLOCK_RANGE;
  1016. /* CHV DPLL can't generate 216-240 MHz */
  1017. if (IS_CHERRYVIEW(dev) && clock > 216000 && clock < 240000)
  1018. return MODE_CLOCK_RANGE;
  1019. return MODE_OK;
  1020. }
  1021. static enum drm_mode_status
  1022. intel_hdmi_mode_valid(struct drm_connector *connector,
  1023. struct drm_display_mode *mode)
  1024. {
  1025. struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
  1026. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  1027. enum drm_mode_status status;
  1028. int clock;
  1029. int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
  1030. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1031. return MODE_NO_DBLESCAN;
  1032. clock = mode->clock;
  1033. if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
  1034. clock *= 2;
  1035. if (clock > max_dotclk)
  1036. return MODE_CLOCK_HIGH;
  1037. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  1038. clock *= 2;
  1039. /* check if we can do 8bpc */
  1040. status = hdmi_port_clock_valid(hdmi, clock, true);
  1041. /* if we can't do 8bpc we may still be able to do 12bpc */
  1042. if (!HAS_GMCH_DISPLAY(dev) && status != MODE_OK)
  1043. status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true);
  1044. return status;
  1045. }
  1046. static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
  1047. {
  1048. struct drm_device *dev = crtc_state->base.crtc->dev;
  1049. struct drm_atomic_state *state;
  1050. struct intel_encoder *encoder;
  1051. struct drm_connector *connector;
  1052. struct drm_connector_state *connector_state;
  1053. int count = 0, count_hdmi = 0;
  1054. int i;
  1055. if (HAS_GMCH_DISPLAY(dev))
  1056. return false;
  1057. state = crtc_state->base.state;
  1058. for_each_connector_in_state(state, connector, connector_state, i) {
  1059. if (connector_state->crtc != crtc_state->base.crtc)
  1060. continue;
  1061. encoder = to_intel_encoder(connector_state->best_encoder);
  1062. count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
  1063. count++;
  1064. }
  1065. /*
  1066. * HDMI 12bpc affects the clocks, so it's only possible
  1067. * when not cloning with other encoder types.
  1068. */
  1069. return count_hdmi > 0 && count_hdmi == count;
  1070. }
  1071. bool intel_hdmi_compute_config(struct intel_encoder *encoder,
  1072. struct intel_crtc_state *pipe_config)
  1073. {
  1074. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1075. struct drm_device *dev = encoder->base.dev;
  1076. struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  1077. int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
  1078. int clock_12bpc = clock_8bpc * 3 / 2;
  1079. int desired_bpp;
  1080. pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
  1081. if (pipe_config->has_hdmi_sink)
  1082. pipe_config->has_infoframe = true;
  1083. if (intel_hdmi->color_range_auto) {
  1084. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  1085. pipe_config->limited_color_range =
  1086. pipe_config->has_hdmi_sink &&
  1087. drm_match_cea_mode(adjusted_mode) > 1;
  1088. } else {
  1089. pipe_config->limited_color_range =
  1090. intel_hdmi->limited_color_range;
  1091. }
  1092. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
  1093. pipe_config->pixel_multiplier = 2;
  1094. clock_8bpc *= 2;
  1095. clock_12bpc *= 2;
  1096. }
  1097. if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
  1098. pipe_config->has_pch_encoder = true;
  1099. if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
  1100. pipe_config->has_audio = true;
  1101. /*
  1102. * HDMI is either 12 or 8, so if the display lets 10bpc sneak
  1103. * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
  1104. * outputs. We also need to check that the higher clock still fits
  1105. * within limits.
  1106. */
  1107. if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
  1108. hdmi_port_clock_valid(intel_hdmi, clock_12bpc, true) == MODE_OK &&
  1109. hdmi_12bpc_possible(pipe_config)) {
  1110. DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
  1111. desired_bpp = 12*3;
  1112. /* Need to adjust the port link by 1.5x for 12bpc. */
  1113. pipe_config->port_clock = clock_12bpc;
  1114. } else {
  1115. DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
  1116. desired_bpp = 8*3;
  1117. pipe_config->port_clock = clock_8bpc;
  1118. }
  1119. if (!pipe_config->bw_constrained) {
  1120. DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
  1121. pipe_config->pipe_bpp = desired_bpp;
  1122. }
  1123. if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
  1124. false) != MODE_OK) {
  1125. DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
  1126. return false;
  1127. }
  1128. /* Set user selected PAR to incoming mode's member */
  1129. adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;
  1130. pipe_config->lane_count = 4;
  1131. return true;
  1132. }
  1133. static void
  1134. intel_hdmi_unset_edid(struct drm_connector *connector)
  1135. {
  1136. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1137. intel_hdmi->has_hdmi_sink = false;
  1138. intel_hdmi->has_audio = false;
  1139. intel_hdmi->rgb_quant_range_selectable = false;
  1140. intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE;
  1141. intel_hdmi->dp_dual_mode.max_tmds_clock = 0;
  1142. kfree(to_intel_connector(connector)->detect_edid);
  1143. to_intel_connector(connector)->detect_edid = NULL;
  1144. }
  1145. static void
  1146. intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid)
  1147. {
  1148. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1149. struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
  1150. enum port port = hdmi_to_dig_port(hdmi)->port;
  1151. struct i2c_adapter *adapter =
  1152. intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
  1153. enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter);
  1154. /*
  1155. * Type 1 DVI adaptors are not required to implement any
  1156. * registers, so we can't always detect their presence.
  1157. * Ideally we should be able to check the state of the
  1158. * CONFIG1 pin, but no such luck on our hardware.
  1159. *
  1160. * The only method left to us is to check the VBT to see
  1161. * if the port is a dual mode capable DP port. But let's
  1162. * only do that when we sucesfully read the EDID, to avoid
  1163. * confusing log messages about DP dual mode adaptors when
  1164. * there's nothing connected to the port.
  1165. */
  1166. if (type == DRM_DP_DUAL_MODE_UNKNOWN) {
  1167. if (has_edid &&
  1168. intel_bios_is_port_dp_dual_mode(dev_priv, port)) {
  1169. DRM_DEBUG_KMS("Assuming DP dual mode adaptor presence based on VBT\n");
  1170. type = DRM_DP_DUAL_MODE_TYPE1_DVI;
  1171. } else {
  1172. type = DRM_DP_DUAL_MODE_NONE;
  1173. }
  1174. }
  1175. if (type == DRM_DP_DUAL_MODE_NONE)
  1176. return;
  1177. hdmi->dp_dual_mode.type = type;
  1178. hdmi->dp_dual_mode.max_tmds_clock =
  1179. drm_dp_dual_mode_max_tmds_clock(type, adapter);
  1180. DRM_DEBUG_KMS("DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n",
  1181. drm_dp_get_dual_mode_type_name(type),
  1182. hdmi->dp_dual_mode.max_tmds_clock);
  1183. }
  1184. static bool
  1185. intel_hdmi_set_edid(struct drm_connector *connector, bool force)
  1186. {
  1187. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1188. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1189. struct edid *edid = NULL;
  1190. bool connected = false;
  1191. if (force) {
  1192. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1193. edid = drm_get_edid(connector,
  1194. intel_gmbus_get_adapter(dev_priv,
  1195. intel_hdmi->ddc_bus));
  1196. intel_hdmi_dp_dual_mode_detect(connector, edid != NULL);
  1197. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1198. }
  1199. to_intel_connector(connector)->detect_edid = edid;
  1200. if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
  1201. intel_hdmi->rgb_quant_range_selectable =
  1202. drm_rgb_quant_range_selectable(edid);
  1203. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  1204. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  1205. intel_hdmi->has_audio =
  1206. intel_hdmi->force_audio == HDMI_AUDIO_ON;
  1207. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  1208. intel_hdmi->has_hdmi_sink =
  1209. drm_detect_hdmi_monitor(edid);
  1210. connected = true;
  1211. }
  1212. return connected;
  1213. }
  1214. static enum drm_connector_status
  1215. intel_hdmi_detect(struct drm_connector *connector, bool force)
  1216. {
  1217. enum drm_connector_status status;
  1218. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1219. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1220. bool live_status = false;
  1221. unsigned int try;
  1222. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1223. connector->base.id, connector->name);
  1224. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1225. for (try = 0; !live_status && try < 9; try++) {
  1226. if (try)
  1227. msleep(10);
  1228. live_status = intel_digital_port_connected(dev_priv,
  1229. hdmi_to_dig_port(intel_hdmi));
  1230. }
  1231. if (!live_status) {
  1232. DRM_DEBUG_KMS("HDMI live status down\n");
  1233. /*
  1234. * Live status register is not reliable on all intel platforms.
  1235. * So consider live_status only for certain platforms, for
  1236. * others, read EDID to determine presence of sink.
  1237. */
  1238. if (INTEL_INFO(dev_priv)->gen < 7 || IS_IVYBRIDGE(dev_priv))
  1239. live_status = true;
  1240. }
  1241. intel_hdmi_unset_edid(connector);
  1242. if (intel_hdmi_set_edid(connector, live_status)) {
  1243. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1244. hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
  1245. status = connector_status_connected;
  1246. } else
  1247. status = connector_status_disconnected;
  1248. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1249. return status;
  1250. }
  1251. static void
  1252. intel_hdmi_force(struct drm_connector *connector)
  1253. {
  1254. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1255. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1256. connector->base.id, connector->name);
  1257. intel_hdmi_unset_edid(connector);
  1258. if (connector->status != connector_status_connected)
  1259. return;
  1260. intel_hdmi_set_edid(connector, true);
  1261. hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
  1262. }
  1263. static int intel_hdmi_get_modes(struct drm_connector *connector)
  1264. {
  1265. struct edid *edid;
  1266. edid = to_intel_connector(connector)->detect_edid;
  1267. if (edid == NULL)
  1268. return 0;
  1269. return intel_connector_update_modes(connector, edid);
  1270. }
  1271. static bool
  1272. intel_hdmi_detect_audio(struct drm_connector *connector)
  1273. {
  1274. bool has_audio = false;
  1275. struct edid *edid;
  1276. edid = to_intel_connector(connector)->detect_edid;
  1277. if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
  1278. has_audio = drm_detect_monitor_audio(edid);
  1279. return has_audio;
  1280. }
  1281. static int
  1282. intel_hdmi_set_property(struct drm_connector *connector,
  1283. struct drm_property *property,
  1284. uint64_t val)
  1285. {
  1286. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1287. struct intel_digital_port *intel_dig_port =
  1288. hdmi_to_dig_port(intel_hdmi);
  1289. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  1290. int ret;
  1291. ret = drm_object_property_set_value(&connector->base, property, val);
  1292. if (ret)
  1293. return ret;
  1294. if (property == dev_priv->force_audio_property) {
  1295. enum hdmi_force_audio i = val;
  1296. bool has_audio;
  1297. if (i == intel_hdmi->force_audio)
  1298. return 0;
  1299. intel_hdmi->force_audio = i;
  1300. if (i == HDMI_AUDIO_AUTO)
  1301. has_audio = intel_hdmi_detect_audio(connector);
  1302. else
  1303. has_audio = (i == HDMI_AUDIO_ON);
  1304. if (i == HDMI_AUDIO_OFF_DVI)
  1305. intel_hdmi->has_hdmi_sink = 0;
  1306. intel_hdmi->has_audio = has_audio;
  1307. goto done;
  1308. }
  1309. if (property == dev_priv->broadcast_rgb_property) {
  1310. bool old_auto = intel_hdmi->color_range_auto;
  1311. bool old_range = intel_hdmi->limited_color_range;
  1312. switch (val) {
  1313. case INTEL_BROADCAST_RGB_AUTO:
  1314. intel_hdmi->color_range_auto = true;
  1315. break;
  1316. case INTEL_BROADCAST_RGB_FULL:
  1317. intel_hdmi->color_range_auto = false;
  1318. intel_hdmi->limited_color_range = false;
  1319. break;
  1320. case INTEL_BROADCAST_RGB_LIMITED:
  1321. intel_hdmi->color_range_auto = false;
  1322. intel_hdmi->limited_color_range = true;
  1323. break;
  1324. default:
  1325. return -EINVAL;
  1326. }
  1327. if (old_auto == intel_hdmi->color_range_auto &&
  1328. old_range == intel_hdmi->limited_color_range)
  1329. return 0;
  1330. goto done;
  1331. }
  1332. if (property == connector->dev->mode_config.aspect_ratio_property) {
  1333. switch (val) {
  1334. case DRM_MODE_PICTURE_ASPECT_NONE:
  1335. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  1336. break;
  1337. case DRM_MODE_PICTURE_ASPECT_4_3:
  1338. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
  1339. break;
  1340. case DRM_MODE_PICTURE_ASPECT_16_9:
  1341. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
  1342. break;
  1343. default:
  1344. return -EINVAL;
  1345. }
  1346. goto done;
  1347. }
  1348. return -EINVAL;
  1349. done:
  1350. if (intel_dig_port->base.base.crtc)
  1351. intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
  1352. return 0;
  1353. }
  1354. static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
  1355. {
  1356. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1357. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  1358. const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
  1359. intel_hdmi_prepare(encoder);
  1360. intel_hdmi->set_infoframes(&encoder->base,
  1361. intel_crtc->config->has_hdmi_sink,
  1362. adjusted_mode);
  1363. }
  1364. static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
  1365. {
  1366. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1367. struct intel_hdmi *intel_hdmi = &dport->hdmi;
  1368. struct drm_device *dev = encoder->base.dev;
  1369. struct drm_i915_private *dev_priv = dev->dev_private;
  1370. struct intel_crtc *intel_crtc =
  1371. to_intel_crtc(encoder->base.crtc);
  1372. const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
  1373. vlv_phy_pre_encoder_enable(encoder);
  1374. /* HDMI 1.0V-2dB */
  1375. vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a,
  1376. 0x2b247878);
  1377. intel_hdmi->set_infoframes(&encoder->base,
  1378. intel_crtc->config->has_hdmi_sink,
  1379. adjusted_mode);
  1380. g4x_enable_hdmi(encoder);
  1381. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1382. }
  1383. static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
  1384. {
  1385. intel_hdmi_prepare(encoder);
  1386. vlv_phy_pre_pll_enable(encoder);
  1387. }
  1388. static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
  1389. {
  1390. intel_hdmi_prepare(encoder);
  1391. chv_phy_pre_pll_enable(encoder);
  1392. }
  1393. static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder)
  1394. {
  1395. chv_phy_post_pll_disable(encoder);
  1396. }
  1397. static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
  1398. {
  1399. /* Reset lanes to avoid HDMI flicker (VLV w/a) */
  1400. vlv_phy_reset_lanes(encoder);
  1401. }
  1402. static void chv_hdmi_post_disable(struct intel_encoder *encoder)
  1403. {
  1404. struct drm_device *dev = encoder->base.dev;
  1405. struct drm_i915_private *dev_priv = dev->dev_private;
  1406. mutex_lock(&dev_priv->sb_lock);
  1407. /* Assert data lane reset */
  1408. chv_data_lane_soft_reset(encoder, true);
  1409. mutex_unlock(&dev_priv->sb_lock);
  1410. }
  1411. static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
  1412. {
  1413. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1414. struct intel_hdmi *intel_hdmi = &dport->hdmi;
  1415. struct drm_device *dev = encoder->base.dev;
  1416. struct drm_i915_private *dev_priv = dev->dev_private;
  1417. struct intel_crtc *intel_crtc =
  1418. to_intel_crtc(encoder->base.crtc);
  1419. const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
  1420. chv_phy_pre_encoder_enable(encoder);
  1421. /* FIXME: Program the support xxx V-dB */
  1422. /* Use 800mV-0dB */
  1423. chv_set_phy_signal_level(encoder, 128, 102, false);
  1424. intel_hdmi->set_infoframes(&encoder->base,
  1425. intel_crtc->config->has_hdmi_sink,
  1426. adjusted_mode);
  1427. g4x_enable_hdmi(encoder);
  1428. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1429. /* Second common lane will stay alive on its own now */
  1430. chv_phy_release_cl2_override(encoder);
  1431. }
  1432. static void intel_hdmi_destroy(struct drm_connector *connector)
  1433. {
  1434. kfree(to_intel_connector(connector)->detect_edid);
  1435. drm_connector_cleanup(connector);
  1436. kfree(connector);
  1437. }
  1438. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  1439. .dpms = drm_atomic_helper_connector_dpms,
  1440. .detect = intel_hdmi_detect,
  1441. .force = intel_hdmi_force,
  1442. .fill_modes = drm_helper_probe_single_connector_modes,
  1443. .set_property = intel_hdmi_set_property,
  1444. .atomic_get_property = intel_connector_atomic_get_property,
  1445. .destroy = intel_hdmi_destroy,
  1446. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1447. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  1448. };
  1449. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  1450. .get_modes = intel_hdmi_get_modes,
  1451. .mode_valid = intel_hdmi_mode_valid,
  1452. .best_encoder = intel_best_encoder,
  1453. };
  1454. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  1455. .destroy = intel_encoder_destroy,
  1456. };
  1457. static void
  1458. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  1459. {
  1460. intel_attach_force_audio_property(connector);
  1461. intel_attach_broadcast_rgb_property(connector);
  1462. intel_hdmi->color_range_auto = true;
  1463. intel_attach_aspect_ratio_property(connector);
  1464. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  1465. }
  1466. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  1467. struct intel_connector *intel_connector)
  1468. {
  1469. struct drm_connector *connector = &intel_connector->base;
  1470. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  1471. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  1472. struct drm_device *dev = intel_encoder->base.dev;
  1473. struct drm_i915_private *dev_priv = dev->dev_private;
  1474. enum port port = intel_dig_port->port;
  1475. uint8_t alternate_ddc_pin;
  1476. if (WARN(intel_dig_port->max_lanes < 4,
  1477. "Not enough lanes (%d) for HDMI on port %c\n",
  1478. intel_dig_port->max_lanes, port_name(port)))
  1479. return;
  1480. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  1481. DRM_MODE_CONNECTOR_HDMIA);
  1482. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  1483. connector->interlace_allowed = 1;
  1484. connector->doublescan_allowed = 0;
  1485. connector->stereo_allowed = 1;
  1486. switch (port) {
  1487. case PORT_B:
  1488. if (IS_BROXTON(dev_priv))
  1489. intel_hdmi->ddc_bus = GMBUS_PIN_1_BXT;
  1490. else
  1491. intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
  1492. /*
  1493. * On BXT A0/A1, sw needs to activate DDIA HPD logic and
  1494. * interrupts to check the external panel connection.
  1495. */
  1496. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  1497. intel_encoder->hpd_pin = HPD_PORT_A;
  1498. else
  1499. intel_encoder->hpd_pin = HPD_PORT_B;
  1500. break;
  1501. case PORT_C:
  1502. if (IS_BROXTON(dev_priv))
  1503. intel_hdmi->ddc_bus = GMBUS_PIN_2_BXT;
  1504. else
  1505. intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
  1506. intel_encoder->hpd_pin = HPD_PORT_C;
  1507. break;
  1508. case PORT_D:
  1509. if (WARN_ON(IS_BROXTON(dev_priv)))
  1510. intel_hdmi->ddc_bus = GMBUS_PIN_DISABLED;
  1511. else if (IS_CHERRYVIEW(dev_priv))
  1512. intel_hdmi->ddc_bus = GMBUS_PIN_DPD_CHV;
  1513. else
  1514. intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
  1515. intel_encoder->hpd_pin = HPD_PORT_D;
  1516. break;
  1517. case PORT_E:
  1518. /* On SKL PORT E doesn't have seperate GMBUS pin
  1519. * We rely on VBT to set a proper alternate GMBUS pin. */
  1520. alternate_ddc_pin =
  1521. dev_priv->vbt.ddi_port_info[PORT_E].alternate_ddc_pin;
  1522. switch (alternate_ddc_pin) {
  1523. case DDC_PIN_B:
  1524. intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
  1525. break;
  1526. case DDC_PIN_C:
  1527. intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
  1528. break;
  1529. case DDC_PIN_D:
  1530. intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
  1531. break;
  1532. default:
  1533. MISSING_CASE(alternate_ddc_pin);
  1534. }
  1535. intel_encoder->hpd_pin = HPD_PORT_E;
  1536. break;
  1537. case PORT_A:
  1538. intel_encoder->hpd_pin = HPD_PORT_A;
  1539. /* Internal port only for eDP. */
  1540. default:
  1541. BUG();
  1542. }
  1543. if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
  1544. intel_hdmi->write_infoframe = vlv_write_infoframe;
  1545. intel_hdmi->set_infoframes = vlv_set_infoframes;
  1546. intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
  1547. } else if (IS_G4X(dev)) {
  1548. intel_hdmi->write_infoframe = g4x_write_infoframe;
  1549. intel_hdmi->set_infoframes = g4x_set_infoframes;
  1550. intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
  1551. } else if (HAS_DDI(dev)) {
  1552. intel_hdmi->write_infoframe = hsw_write_infoframe;
  1553. intel_hdmi->set_infoframes = hsw_set_infoframes;
  1554. intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
  1555. } else if (HAS_PCH_IBX(dev)) {
  1556. intel_hdmi->write_infoframe = ibx_write_infoframe;
  1557. intel_hdmi->set_infoframes = ibx_set_infoframes;
  1558. intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
  1559. } else {
  1560. intel_hdmi->write_infoframe = cpt_write_infoframe;
  1561. intel_hdmi->set_infoframes = cpt_set_infoframes;
  1562. intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
  1563. }
  1564. if (HAS_DDI(dev))
  1565. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  1566. else
  1567. intel_connector->get_hw_state = intel_connector_get_hw_state;
  1568. intel_connector->unregister = intel_connector_unregister;
  1569. intel_hdmi_add_properties(intel_hdmi, connector);
  1570. intel_connector_attach_encoder(intel_connector, intel_encoder);
  1571. drm_connector_register(connector);
  1572. intel_hdmi->attached_connector = intel_connector;
  1573. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1574. * 0xd. Failure to do so will result in spurious interrupts being
  1575. * generated on the port when a cable is not attached.
  1576. */
  1577. if (IS_G4X(dev) && !IS_GM45(dev)) {
  1578. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1579. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1580. }
  1581. }
  1582. void intel_hdmi_init(struct drm_device *dev,
  1583. i915_reg_t hdmi_reg, enum port port)
  1584. {
  1585. struct intel_digital_port *intel_dig_port;
  1586. struct intel_encoder *intel_encoder;
  1587. struct intel_connector *intel_connector;
  1588. intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
  1589. if (!intel_dig_port)
  1590. return;
  1591. intel_connector = intel_connector_alloc();
  1592. if (!intel_connector) {
  1593. kfree(intel_dig_port);
  1594. return;
  1595. }
  1596. intel_encoder = &intel_dig_port->base;
  1597. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  1598. DRM_MODE_ENCODER_TMDS, "HDMI %c", port_name(port));
  1599. intel_encoder->compute_config = intel_hdmi_compute_config;
  1600. if (HAS_PCH_SPLIT(dev)) {
  1601. intel_encoder->disable = pch_disable_hdmi;
  1602. intel_encoder->post_disable = pch_post_disable_hdmi;
  1603. } else {
  1604. intel_encoder->disable = g4x_disable_hdmi;
  1605. }
  1606. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  1607. intel_encoder->get_config = intel_hdmi_get_config;
  1608. if (IS_CHERRYVIEW(dev)) {
  1609. intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
  1610. intel_encoder->pre_enable = chv_hdmi_pre_enable;
  1611. intel_encoder->enable = vlv_enable_hdmi;
  1612. intel_encoder->post_disable = chv_hdmi_post_disable;
  1613. intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
  1614. } else if (IS_VALLEYVIEW(dev)) {
  1615. intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
  1616. intel_encoder->pre_enable = vlv_hdmi_pre_enable;
  1617. intel_encoder->enable = vlv_enable_hdmi;
  1618. intel_encoder->post_disable = vlv_hdmi_post_disable;
  1619. } else {
  1620. intel_encoder->pre_enable = intel_hdmi_pre_enable;
  1621. if (HAS_PCH_CPT(dev))
  1622. intel_encoder->enable = cpt_enable_hdmi;
  1623. else if (HAS_PCH_IBX(dev))
  1624. intel_encoder->enable = ibx_enable_hdmi;
  1625. else
  1626. intel_encoder->enable = g4x_enable_hdmi;
  1627. }
  1628. intel_encoder->type = INTEL_OUTPUT_HDMI;
  1629. if (IS_CHERRYVIEW(dev)) {
  1630. if (port == PORT_D)
  1631. intel_encoder->crtc_mask = 1 << 2;
  1632. else
  1633. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  1634. } else {
  1635. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  1636. }
  1637. intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
  1638. /*
  1639. * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
  1640. * to work on real hardware. And since g4x can send infoframes to
  1641. * only one port anyway, nothing is lost by allowing it.
  1642. */
  1643. if (IS_G4X(dev))
  1644. intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
  1645. intel_dig_port->port = port;
  1646. intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
  1647. intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
  1648. intel_dig_port->max_lanes = 4;
  1649. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  1650. }