exynos_drm_fimd.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/component.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/regmap.h>
  24. #include <video/of_display_timing.h>
  25. #include <video/of_videomode.h>
  26. #include <video/samsung_fimd.h>
  27. #include <drm/exynos_drm.h>
  28. #include "exynos_drm_drv.h"
  29. #include "exynos_drm_fb.h"
  30. #include "exynos_drm_fbdev.h"
  31. #include "exynos_drm_crtc.h"
  32. #include "exynos_drm_plane.h"
  33. #include "exynos_drm_iommu.h"
  34. /*
  35. * FIMD stands for Fully Interactive Mobile Display and
  36. * as a display controller, it transfers contents drawn on memory
  37. * to a LCD Panel through Display Interfaces such as RGB or
  38. * CPU Interface.
  39. */
  40. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  41. /* position control register for hardware window 0, 2 ~ 4.*/
  42. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  43. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  44. /*
  45. * size control register for hardware windows 0 and alpha control register
  46. * for hardware windows 1 ~ 4
  47. */
  48. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  49. /* size control register for hardware windows 1 ~ 2. */
  50. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  51. #define VIDWnALPHA0(win) (VIDW_ALPHA + 0x00 + (win) * 8)
  52. #define VIDWnALPHA1(win) (VIDW_ALPHA + 0x04 + (win) * 8)
  53. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  54. #define VIDWx_BUF_START_S(win, buf) (VIDW_BUF_START_S(buf) + (win) * 8)
  55. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  56. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  57. /* color key control register for hardware window 1 ~ 4. */
  58. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  59. /* color key value register for hardware window 1 ~ 4. */
  60. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  61. /* I80 trigger control register */
  62. #define TRIGCON 0x1A4
  63. #define TRGMODE_ENABLE (1 << 0)
  64. #define SWTRGCMD_ENABLE (1 << 1)
  65. /* Exynos3250, 3472, 4415, 5260 5410, 5420 and 5422 only supported. */
  66. #define HWTRGEN_ENABLE (1 << 3)
  67. #define HWTRGMASK_ENABLE (1 << 4)
  68. /* Exynos3250, 3472, 4415, 5260, 5420 and 5422 only supported. */
  69. #define HWTRIGEN_PER_ENABLE (1 << 31)
  70. /* display mode change control register except exynos4 */
  71. #define VIDOUT_CON 0x000
  72. #define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
  73. /* I80 interface control for main LDI register */
  74. #define I80IFCONFAx(x) (0x1B0 + (x) * 4)
  75. #define I80IFCONFBx(x) (0x1B8 + (x) * 4)
  76. #define LCD_CS_SETUP(x) ((x) << 16)
  77. #define LCD_WR_SETUP(x) ((x) << 12)
  78. #define LCD_WR_ACTIVE(x) ((x) << 8)
  79. #define LCD_WR_HOLD(x) ((x) << 4)
  80. #define I80IFEN_ENABLE (1 << 0)
  81. /* FIMD has totally five hardware windows. */
  82. #define WINDOWS_NR 5
  83. /* HW trigger flag on i80 panel. */
  84. #define I80_HW_TRG (1 << 1)
  85. struct fimd_driver_data {
  86. unsigned int timing_base;
  87. unsigned int lcdblk_offset;
  88. unsigned int lcdblk_vt_shift;
  89. unsigned int lcdblk_bypass_shift;
  90. unsigned int lcdblk_mic_bypass_shift;
  91. unsigned int trg_type;
  92. unsigned int has_shadowcon:1;
  93. unsigned int has_clksel:1;
  94. unsigned int has_limited_fmt:1;
  95. unsigned int has_vidoutcon:1;
  96. unsigned int has_vtsel:1;
  97. unsigned int has_mic_bypass:1;
  98. unsigned int has_dp_clk:1;
  99. unsigned int has_hw_trigger:1;
  100. unsigned int has_trigger_per_te:1;
  101. };
  102. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  103. .timing_base = 0x0,
  104. .has_clksel = 1,
  105. .has_limited_fmt = 1,
  106. .has_hw_trigger = 1,
  107. };
  108. static struct fimd_driver_data exynos3_fimd_driver_data = {
  109. .timing_base = 0x20000,
  110. .lcdblk_offset = 0x210,
  111. .lcdblk_bypass_shift = 1,
  112. .trg_type = I80_HW_TRG,
  113. .has_shadowcon = 1,
  114. .has_vidoutcon = 1,
  115. .has_trigger_per_te = 1,
  116. };
  117. static struct fimd_driver_data exynos4_fimd_driver_data = {
  118. .timing_base = 0x0,
  119. .lcdblk_offset = 0x210,
  120. .lcdblk_vt_shift = 10,
  121. .lcdblk_bypass_shift = 1,
  122. .has_shadowcon = 1,
  123. .has_vtsel = 1,
  124. };
  125. static struct fimd_driver_data exynos4415_fimd_driver_data = {
  126. .timing_base = 0x20000,
  127. .lcdblk_offset = 0x210,
  128. .lcdblk_vt_shift = 10,
  129. .lcdblk_bypass_shift = 1,
  130. .trg_type = I80_HW_TRG,
  131. .has_shadowcon = 1,
  132. .has_vidoutcon = 1,
  133. .has_vtsel = 1,
  134. .has_trigger_per_te = 1,
  135. };
  136. static struct fimd_driver_data exynos5_fimd_driver_data = {
  137. .timing_base = 0x20000,
  138. .lcdblk_offset = 0x214,
  139. .lcdblk_vt_shift = 24,
  140. .lcdblk_bypass_shift = 15,
  141. .has_shadowcon = 1,
  142. .has_vidoutcon = 1,
  143. .has_vtsel = 1,
  144. .has_dp_clk = 1,
  145. };
  146. static struct fimd_driver_data exynos5420_fimd_driver_data = {
  147. .timing_base = 0x20000,
  148. .lcdblk_offset = 0x214,
  149. .lcdblk_vt_shift = 24,
  150. .lcdblk_bypass_shift = 15,
  151. .lcdblk_mic_bypass_shift = 11,
  152. .trg_type = I80_HW_TRG,
  153. .has_shadowcon = 1,
  154. .has_vidoutcon = 1,
  155. .has_vtsel = 1,
  156. .has_mic_bypass = 1,
  157. .has_dp_clk = 1,
  158. .has_hw_trigger = 1,
  159. .has_trigger_per_te = 1,
  160. };
  161. struct fimd_context {
  162. struct device *dev;
  163. struct drm_device *drm_dev;
  164. struct exynos_drm_crtc *crtc;
  165. struct exynos_drm_plane planes[WINDOWS_NR];
  166. struct exynos_drm_plane_config configs[WINDOWS_NR];
  167. struct clk *bus_clk;
  168. struct clk *lcd_clk;
  169. void __iomem *regs;
  170. struct regmap *sysreg;
  171. unsigned long irq_flags;
  172. u32 vidcon0;
  173. u32 vidcon1;
  174. u32 vidout_con;
  175. u32 i80ifcon;
  176. bool i80_if;
  177. bool suspended;
  178. int pipe;
  179. wait_queue_head_t wait_vsync_queue;
  180. atomic_t wait_vsync_event;
  181. atomic_t win_updated;
  182. atomic_t triggering;
  183. const struct fimd_driver_data *driver_data;
  184. struct drm_encoder *encoder;
  185. struct exynos_drm_clk dp_clk;
  186. };
  187. static const struct of_device_id fimd_driver_dt_match[] = {
  188. { .compatible = "samsung,s3c6400-fimd",
  189. .data = &s3c64xx_fimd_driver_data },
  190. { .compatible = "samsung,exynos3250-fimd",
  191. .data = &exynos3_fimd_driver_data },
  192. { .compatible = "samsung,exynos4210-fimd",
  193. .data = &exynos4_fimd_driver_data },
  194. { .compatible = "samsung,exynos4415-fimd",
  195. .data = &exynos4415_fimd_driver_data },
  196. { .compatible = "samsung,exynos5250-fimd",
  197. .data = &exynos5_fimd_driver_data },
  198. { .compatible = "samsung,exynos5420-fimd",
  199. .data = &exynos5420_fimd_driver_data },
  200. {},
  201. };
  202. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  203. static const enum drm_plane_type fimd_win_types[WINDOWS_NR] = {
  204. DRM_PLANE_TYPE_PRIMARY,
  205. DRM_PLANE_TYPE_OVERLAY,
  206. DRM_PLANE_TYPE_OVERLAY,
  207. DRM_PLANE_TYPE_OVERLAY,
  208. DRM_PLANE_TYPE_CURSOR,
  209. };
  210. static const uint32_t fimd_formats[] = {
  211. DRM_FORMAT_C8,
  212. DRM_FORMAT_XRGB1555,
  213. DRM_FORMAT_RGB565,
  214. DRM_FORMAT_XRGB8888,
  215. DRM_FORMAT_ARGB8888,
  216. };
  217. static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
  218. {
  219. struct fimd_context *ctx = crtc->ctx;
  220. u32 val;
  221. if (ctx->suspended)
  222. return -EPERM;
  223. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  224. val = readl(ctx->regs + VIDINTCON0);
  225. val |= VIDINTCON0_INT_ENABLE;
  226. if (ctx->i80_if) {
  227. val |= VIDINTCON0_INT_I80IFDONE;
  228. val |= VIDINTCON0_INT_SYSMAINCON;
  229. val &= ~VIDINTCON0_INT_SYSSUBCON;
  230. } else {
  231. val |= VIDINTCON0_INT_FRAME;
  232. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  233. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  234. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  235. val |= VIDINTCON0_FRAMESEL1_NONE;
  236. }
  237. writel(val, ctx->regs + VIDINTCON0);
  238. }
  239. return 0;
  240. }
  241. static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
  242. {
  243. struct fimd_context *ctx = crtc->ctx;
  244. u32 val;
  245. if (ctx->suspended)
  246. return;
  247. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  248. val = readl(ctx->regs + VIDINTCON0);
  249. val &= ~VIDINTCON0_INT_ENABLE;
  250. if (ctx->i80_if) {
  251. val &= ~VIDINTCON0_INT_I80IFDONE;
  252. val &= ~VIDINTCON0_INT_SYSMAINCON;
  253. val &= ~VIDINTCON0_INT_SYSSUBCON;
  254. } else
  255. val &= ~VIDINTCON0_INT_FRAME;
  256. writel(val, ctx->regs + VIDINTCON0);
  257. }
  258. }
  259. static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
  260. {
  261. struct fimd_context *ctx = crtc->ctx;
  262. if (ctx->suspended)
  263. return;
  264. atomic_set(&ctx->wait_vsync_event, 1);
  265. /*
  266. * wait for FIMD to signal VSYNC interrupt or return after
  267. * timeout which is set to 50ms (refresh rate of 20).
  268. */
  269. if (!wait_event_timeout(ctx->wait_vsync_queue,
  270. !atomic_read(&ctx->wait_vsync_event),
  271. HZ/20))
  272. DRM_DEBUG_KMS("vblank wait timed out.\n");
  273. }
  274. static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
  275. bool enable)
  276. {
  277. u32 val = readl(ctx->regs + WINCON(win));
  278. if (enable)
  279. val |= WINCONx_ENWIN;
  280. else
  281. val &= ~WINCONx_ENWIN;
  282. writel(val, ctx->regs + WINCON(win));
  283. }
  284. static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
  285. unsigned int win,
  286. bool enable)
  287. {
  288. u32 val = readl(ctx->regs + SHADOWCON);
  289. if (enable)
  290. val |= SHADOWCON_CHx_ENABLE(win);
  291. else
  292. val &= ~SHADOWCON_CHx_ENABLE(win);
  293. writel(val, ctx->regs + SHADOWCON);
  294. }
  295. static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
  296. {
  297. struct fimd_context *ctx = crtc->ctx;
  298. unsigned int win, ch_enabled = 0;
  299. DRM_DEBUG_KMS("%s\n", __FILE__);
  300. /* Hardware is in unknown state, so ensure it gets enabled properly */
  301. pm_runtime_get_sync(ctx->dev);
  302. clk_prepare_enable(ctx->bus_clk);
  303. clk_prepare_enable(ctx->lcd_clk);
  304. /* Check if any channel is enabled. */
  305. for (win = 0; win < WINDOWS_NR; win++) {
  306. u32 val = readl(ctx->regs + WINCON(win));
  307. if (val & WINCONx_ENWIN) {
  308. fimd_enable_video_output(ctx, win, false);
  309. if (ctx->driver_data->has_shadowcon)
  310. fimd_enable_shadow_channel_path(ctx, win,
  311. false);
  312. ch_enabled = 1;
  313. }
  314. }
  315. /* Wait for vsync, as disable channel takes effect at next vsync */
  316. if (ch_enabled) {
  317. int pipe = ctx->pipe;
  318. /* ensure that vblank interrupt won't be reported to core */
  319. ctx->suspended = false;
  320. ctx->pipe = -1;
  321. fimd_enable_vblank(ctx->crtc);
  322. fimd_wait_for_vblank(ctx->crtc);
  323. fimd_disable_vblank(ctx->crtc);
  324. ctx->suspended = true;
  325. ctx->pipe = pipe;
  326. }
  327. clk_disable_unprepare(ctx->lcd_clk);
  328. clk_disable_unprepare(ctx->bus_clk);
  329. pm_runtime_put(ctx->dev);
  330. }
  331. static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
  332. const struct drm_display_mode *mode)
  333. {
  334. unsigned long ideal_clk;
  335. u32 clkdiv;
  336. if (mode->clock == 0) {
  337. DRM_ERROR("Mode has zero clock value.\n");
  338. return 0xff;
  339. }
  340. ideal_clk = mode->clock * 1000;
  341. if (ctx->i80_if) {
  342. /*
  343. * The frame done interrupt should be occurred prior to the
  344. * next TE signal.
  345. */
  346. ideal_clk *= 2;
  347. }
  348. /* Find the clock divider value that gets us closest to ideal_clk */
  349. clkdiv = DIV_ROUND_CLOSEST(clk_get_rate(ctx->lcd_clk), ideal_clk);
  350. return (clkdiv < 0x100) ? clkdiv : 0xff;
  351. }
  352. static void fimd_setup_trigger(struct fimd_context *ctx)
  353. {
  354. void __iomem *timing_base = ctx->regs + ctx->driver_data->timing_base;
  355. u32 trg_type = ctx->driver_data->trg_type;
  356. u32 val = readl(timing_base + TRIGCON);
  357. val &= ~(TRGMODE_ENABLE);
  358. if (trg_type == I80_HW_TRG) {
  359. if (ctx->driver_data->has_hw_trigger)
  360. val |= HWTRGEN_ENABLE | HWTRGMASK_ENABLE;
  361. if (ctx->driver_data->has_trigger_per_te)
  362. val |= HWTRIGEN_PER_ENABLE;
  363. } else {
  364. val |= TRGMODE_ENABLE;
  365. }
  366. writel(val, timing_base + TRIGCON);
  367. }
  368. static void fimd_commit(struct exynos_drm_crtc *crtc)
  369. {
  370. struct fimd_context *ctx = crtc->ctx;
  371. struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
  372. const struct fimd_driver_data *driver_data = ctx->driver_data;
  373. void *timing_base = ctx->regs + driver_data->timing_base;
  374. u32 val, clkdiv;
  375. if (ctx->suspended)
  376. return;
  377. /* nothing to do if we haven't set the mode yet */
  378. if (mode->htotal == 0 || mode->vtotal == 0)
  379. return;
  380. if (ctx->i80_if) {
  381. val = ctx->i80ifcon | I80IFEN_ENABLE;
  382. writel(val, timing_base + I80IFCONFAx(0));
  383. /* disable auto frame rate */
  384. writel(0, timing_base + I80IFCONFBx(0));
  385. /* set video type selection to I80 interface */
  386. if (driver_data->has_vtsel && ctx->sysreg &&
  387. regmap_update_bits(ctx->sysreg,
  388. driver_data->lcdblk_offset,
  389. 0x3 << driver_data->lcdblk_vt_shift,
  390. 0x1 << driver_data->lcdblk_vt_shift)) {
  391. DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
  392. return;
  393. }
  394. } else {
  395. int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
  396. u32 vidcon1;
  397. /* setup polarity values */
  398. vidcon1 = ctx->vidcon1;
  399. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  400. vidcon1 |= VIDCON1_INV_VSYNC;
  401. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  402. vidcon1 |= VIDCON1_INV_HSYNC;
  403. writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  404. /* setup vertical timing values. */
  405. vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  406. vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
  407. vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
  408. val = VIDTCON0_VBPD(vbpd - 1) |
  409. VIDTCON0_VFPD(vfpd - 1) |
  410. VIDTCON0_VSPW(vsync_len - 1);
  411. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  412. /* setup horizontal timing values. */
  413. hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  414. hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
  415. hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
  416. val = VIDTCON1_HBPD(hbpd - 1) |
  417. VIDTCON1_HFPD(hfpd - 1) |
  418. VIDTCON1_HSPW(hsync_len - 1);
  419. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  420. }
  421. if (driver_data->has_vidoutcon)
  422. writel(ctx->vidout_con, timing_base + VIDOUT_CON);
  423. /* set bypass selection */
  424. if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
  425. driver_data->lcdblk_offset,
  426. 0x1 << driver_data->lcdblk_bypass_shift,
  427. 0x1 << driver_data->lcdblk_bypass_shift)) {
  428. DRM_ERROR("Failed to update sysreg for bypass setting.\n");
  429. return;
  430. }
  431. /* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
  432. * bit should be cleared.
  433. */
  434. if (driver_data->has_mic_bypass && ctx->sysreg &&
  435. regmap_update_bits(ctx->sysreg,
  436. driver_data->lcdblk_offset,
  437. 0x1 << driver_data->lcdblk_mic_bypass_shift,
  438. 0x1 << driver_data->lcdblk_mic_bypass_shift)) {
  439. DRM_ERROR("Failed to update sysreg for bypass mic.\n");
  440. return;
  441. }
  442. /* setup horizontal and vertical display size. */
  443. val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
  444. VIDTCON2_HOZVAL(mode->hdisplay - 1) |
  445. VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
  446. VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
  447. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  448. fimd_setup_trigger(ctx);
  449. /*
  450. * fields of register with prefix '_F' would be updated
  451. * at vsync(same as dma start)
  452. */
  453. val = ctx->vidcon0;
  454. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  455. if (ctx->driver_data->has_clksel)
  456. val |= VIDCON0_CLKSEL_LCD;
  457. clkdiv = fimd_calc_clkdiv(ctx, mode);
  458. if (clkdiv > 1)
  459. val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
  460. writel(val, ctx->regs + VIDCON0);
  461. }
  462. static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
  463. uint32_t pixel_format, int width)
  464. {
  465. unsigned long val;
  466. val = WINCONx_ENWIN;
  467. /*
  468. * In case of s3c64xx, window 0 doesn't support alpha channel.
  469. * So the request format is ARGB8888 then change it to XRGB8888.
  470. */
  471. if (ctx->driver_data->has_limited_fmt && !win) {
  472. if (pixel_format == DRM_FORMAT_ARGB8888)
  473. pixel_format = DRM_FORMAT_XRGB8888;
  474. }
  475. switch (pixel_format) {
  476. case DRM_FORMAT_C8:
  477. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  478. val |= WINCONx_BURSTLEN_8WORD;
  479. val |= WINCONx_BYTSWP;
  480. break;
  481. case DRM_FORMAT_XRGB1555:
  482. val |= WINCON0_BPPMODE_16BPP_1555;
  483. val |= WINCONx_HAWSWP;
  484. val |= WINCONx_BURSTLEN_16WORD;
  485. break;
  486. case DRM_FORMAT_RGB565:
  487. val |= WINCON0_BPPMODE_16BPP_565;
  488. val |= WINCONx_HAWSWP;
  489. val |= WINCONx_BURSTLEN_16WORD;
  490. break;
  491. case DRM_FORMAT_XRGB8888:
  492. val |= WINCON0_BPPMODE_24BPP_888;
  493. val |= WINCONx_WSWP;
  494. val |= WINCONx_BURSTLEN_16WORD;
  495. break;
  496. case DRM_FORMAT_ARGB8888:
  497. val |= WINCON1_BPPMODE_25BPP_A1888
  498. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  499. val |= WINCONx_WSWP;
  500. val |= WINCONx_BURSTLEN_16WORD;
  501. break;
  502. default:
  503. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  504. val |= WINCON0_BPPMODE_24BPP_888;
  505. val |= WINCONx_WSWP;
  506. val |= WINCONx_BURSTLEN_16WORD;
  507. break;
  508. }
  509. /*
  510. * Setting dma-burst to 16Word causes permanent tearing for very small
  511. * buffers, e.g. cursor buffer. Burst Mode switching which based on
  512. * plane size is not recommended as plane size varies alot towards the
  513. * end of the screen and rapid movement causes unstable DMA, but it is
  514. * still better to change dma-burst than displaying garbage.
  515. */
  516. if (width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  517. val &= ~WINCONx_BURSTLEN_MASK;
  518. val |= WINCONx_BURSTLEN_4WORD;
  519. }
  520. writel(val, ctx->regs + WINCON(win));
  521. /* hardware window 0 doesn't support alpha channel. */
  522. if (win != 0) {
  523. /* OSD alpha */
  524. val = VIDISD14C_ALPHA0_R(0xf) |
  525. VIDISD14C_ALPHA0_G(0xf) |
  526. VIDISD14C_ALPHA0_B(0xf) |
  527. VIDISD14C_ALPHA1_R(0xf) |
  528. VIDISD14C_ALPHA1_G(0xf) |
  529. VIDISD14C_ALPHA1_B(0xf);
  530. writel(val, ctx->regs + VIDOSD_C(win));
  531. val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
  532. VIDW_ALPHA_G(0xf);
  533. writel(val, ctx->regs + VIDWnALPHA0(win));
  534. writel(val, ctx->regs + VIDWnALPHA1(win));
  535. }
  536. }
  537. static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
  538. {
  539. unsigned int keycon0 = 0, keycon1 = 0;
  540. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  541. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  542. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  543. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  544. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  545. }
  546. /**
  547. * shadow_protect_win() - disable updating values from shadow registers at vsync
  548. *
  549. * @win: window to protect registers for
  550. * @protect: 1 to protect (disable updates)
  551. */
  552. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  553. unsigned int win, bool protect)
  554. {
  555. u32 reg, bits, val;
  556. /*
  557. * SHADOWCON/PRTCON register is used for enabling timing.
  558. *
  559. * for example, once only width value of a register is set,
  560. * if the dma is started then fimd hardware could malfunction so
  561. * with protect window setting, the register fields with prefix '_F'
  562. * wouldn't be updated at vsync also but updated once unprotect window
  563. * is set.
  564. */
  565. if (ctx->driver_data->has_shadowcon) {
  566. reg = SHADOWCON;
  567. bits = SHADOWCON_WINx_PROTECT(win);
  568. } else {
  569. reg = PRTCON;
  570. bits = PRTCON_PROTECT;
  571. }
  572. val = readl(ctx->regs + reg);
  573. if (protect)
  574. val |= bits;
  575. else
  576. val &= ~bits;
  577. writel(val, ctx->regs + reg);
  578. }
  579. static void fimd_atomic_begin(struct exynos_drm_crtc *crtc)
  580. {
  581. struct fimd_context *ctx = crtc->ctx;
  582. int i;
  583. if (ctx->suspended)
  584. return;
  585. for (i = 0; i < WINDOWS_NR; i++)
  586. fimd_shadow_protect_win(ctx, i, true);
  587. }
  588. static void fimd_atomic_flush(struct exynos_drm_crtc *crtc)
  589. {
  590. struct fimd_context *ctx = crtc->ctx;
  591. int i;
  592. if (ctx->suspended)
  593. return;
  594. for (i = 0; i < WINDOWS_NR; i++)
  595. fimd_shadow_protect_win(ctx, i, false);
  596. }
  597. static void fimd_update_plane(struct exynos_drm_crtc *crtc,
  598. struct exynos_drm_plane *plane)
  599. {
  600. struct exynos_drm_plane_state *state =
  601. to_exynos_plane_state(plane->base.state);
  602. struct fimd_context *ctx = crtc->ctx;
  603. struct drm_framebuffer *fb = state->base.fb;
  604. dma_addr_t dma_addr;
  605. unsigned long val, size, offset;
  606. unsigned int last_x, last_y, buf_offsize, line_size;
  607. unsigned int win = plane->index;
  608. unsigned int bpp = fb->bits_per_pixel >> 3;
  609. unsigned int pitch = fb->pitches[0];
  610. if (ctx->suspended)
  611. return;
  612. offset = state->src.x * bpp;
  613. offset += state->src.y * pitch;
  614. /* buffer start address */
  615. dma_addr = exynos_drm_fb_dma_addr(fb, 0) + offset;
  616. val = (unsigned long)dma_addr;
  617. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  618. /* buffer end address */
  619. size = pitch * state->crtc.h;
  620. val = (unsigned long)(dma_addr + size);
  621. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  622. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  623. (unsigned long)dma_addr, val, size);
  624. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  625. state->crtc.w, state->crtc.h);
  626. /* buffer size */
  627. buf_offsize = pitch - (state->crtc.w * bpp);
  628. line_size = state->crtc.w * bpp;
  629. val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
  630. VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
  631. VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
  632. VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
  633. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  634. /* OSD position */
  635. val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
  636. VIDOSDxA_TOPLEFT_Y(state->crtc.y) |
  637. VIDOSDxA_TOPLEFT_X_E(state->crtc.x) |
  638. VIDOSDxA_TOPLEFT_Y_E(state->crtc.y);
  639. writel(val, ctx->regs + VIDOSD_A(win));
  640. last_x = state->crtc.x + state->crtc.w;
  641. if (last_x)
  642. last_x--;
  643. last_y = state->crtc.y + state->crtc.h;
  644. if (last_y)
  645. last_y--;
  646. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  647. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  648. writel(val, ctx->regs + VIDOSD_B(win));
  649. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  650. state->crtc.x, state->crtc.y, last_x, last_y);
  651. /* OSD size */
  652. if (win != 3 && win != 4) {
  653. u32 offset = VIDOSD_D(win);
  654. if (win == 0)
  655. offset = VIDOSD_C(win);
  656. val = state->crtc.w * state->crtc.h;
  657. writel(val, ctx->regs + offset);
  658. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  659. }
  660. fimd_win_set_pixfmt(ctx, win, fb->pixel_format, state->src.w);
  661. /* hardware window 0 doesn't support color key. */
  662. if (win != 0)
  663. fimd_win_set_colkey(ctx, win);
  664. fimd_enable_video_output(ctx, win, true);
  665. if (ctx->driver_data->has_shadowcon)
  666. fimd_enable_shadow_channel_path(ctx, win, true);
  667. if (ctx->i80_if)
  668. atomic_set(&ctx->win_updated, 1);
  669. }
  670. static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
  671. struct exynos_drm_plane *plane)
  672. {
  673. struct fimd_context *ctx = crtc->ctx;
  674. unsigned int win = plane->index;
  675. if (ctx->suspended)
  676. return;
  677. fimd_enable_video_output(ctx, win, false);
  678. if (ctx->driver_data->has_shadowcon)
  679. fimd_enable_shadow_channel_path(ctx, win, false);
  680. }
  681. static void fimd_enable(struct exynos_drm_crtc *crtc)
  682. {
  683. struct fimd_context *ctx = crtc->ctx;
  684. if (!ctx->suspended)
  685. return;
  686. ctx->suspended = false;
  687. pm_runtime_get_sync(ctx->dev);
  688. /* if vblank was enabled status, enable it again. */
  689. if (test_and_clear_bit(0, &ctx->irq_flags))
  690. fimd_enable_vblank(ctx->crtc);
  691. fimd_commit(ctx->crtc);
  692. }
  693. static void fimd_disable(struct exynos_drm_crtc *crtc)
  694. {
  695. struct fimd_context *ctx = crtc->ctx;
  696. int i;
  697. if (ctx->suspended)
  698. return;
  699. /*
  700. * We need to make sure that all windows are disabled before we
  701. * suspend that connector. Otherwise we might try to scan from
  702. * a destroyed buffer later.
  703. */
  704. for (i = 0; i < WINDOWS_NR; i++)
  705. fimd_disable_plane(crtc, &ctx->planes[i]);
  706. fimd_enable_vblank(crtc);
  707. fimd_wait_for_vblank(crtc);
  708. fimd_disable_vblank(crtc);
  709. writel(0, ctx->regs + VIDCON0);
  710. pm_runtime_put_sync(ctx->dev);
  711. ctx->suspended = true;
  712. }
  713. static void fimd_trigger(struct device *dev)
  714. {
  715. struct fimd_context *ctx = dev_get_drvdata(dev);
  716. const struct fimd_driver_data *driver_data = ctx->driver_data;
  717. void *timing_base = ctx->regs + driver_data->timing_base;
  718. u32 reg;
  719. /*
  720. * Skips triggering if in triggering state, because multiple triggering
  721. * requests can cause panel reset.
  722. */
  723. if (atomic_read(&ctx->triggering))
  724. return;
  725. /* Enters triggering mode */
  726. atomic_set(&ctx->triggering, 1);
  727. reg = readl(timing_base + TRIGCON);
  728. reg |= (TRGMODE_ENABLE | SWTRGCMD_ENABLE);
  729. writel(reg, timing_base + TRIGCON);
  730. /*
  731. * Exits triggering mode if vblank is not enabled yet, because when the
  732. * VIDINTCON0 register is not set, it can not exit from triggering mode.
  733. */
  734. if (!test_bit(0, &ctx->irq_flags))
  735. atomic_set(&ctx->triggering, 0);
  736. }
  737. static void fimd_te_handler(struct exynos_drm_crtc *crtc)
  738. {
  739. struct fimd_context *ctx = crtc->ctx;
  740. u32 trg_type = ctx->driver_data->trg_type;
  741. /* Checks the crtc is detached already from encoder */
  742. if (ctx->pipe < 0 || !ctx->drm_dev)
  743. return;
  744. if (trg_type == I80_HW_TRG)
  745. goto out;
  746. /*
  747. * If there is a page flip request, triggers and handles the page flip
  748. * event so that current fb can be updated into panel GRAM.
  749. */
  750. if (atomic_add_unless(&ctx->win_updated, -1, 0))
  751. fimd_trigger(ctx->dev);
  752. out:
  753. /* Wakes up vsync event queue */
  754. if (atomic_read(&ctx->wait_vsync_event)) {
  755. atomic_set(&ctx->wait_vsync_event, 0);
  756. wake_up(&ctx->wait_vsync_queue);
  757. }
  758. if (test_bit(0, &ctx->irq_flags))
  759. drm_crtc_handle_vblank(&ctx->crtc->base);
  760. }
  761. static void fimd_dp_clock_enable(struct exynos_drm_clk *clk, bool enable)
  762. {
  763. struct fimd_context *ctx = container_of(clk, struct fimd_context,
  764. dp_clk);
  765. u32 val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
  766. writel(val, ctx->regs + DP_MIE_CLKCON);
  767. }
  768. static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
  769. .enable = fimd_enable,
  770. .disable = fimd_disable,
  771. .commit = fimd_commit,
  772. .enable_vblank = fimd_enable_vblank,
  773. .disable_vblank = fimd_disable_vblank,
  774. .atomic_begin = fimd_atomic_begin,
  775. .update_plane = fimd_update_plane,
  776. .disable_plane = fimd_disable_plane,
  777. .atomic_flush = fimd_atomic_flush,
  778. .te_handler = fimd_te_handler,
  779. };
  780. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  781. {
  782. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  783. u32 val, clear_bit, start, start_s;
  784. int win;
  785. val = readl(ctx->regs + VIDINTCON1);
  786. clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
  787. if (val & clear_bit)
  788. writel(clear_bit, ctx->regs + VIDINTCON1);
  789. /* check the crtc is detached already from encoder */
  790. if (ctx->pipe < 0 || !ctx->drm_dev)
  791. goto out;
  792. if (!ctx->i80_if)
  793. drm_crtc_handle_vblank(&ctx->crtc->base);
  794. for (win = 0 ; win < WINDOWS_NR ; win++) {
  795. struct exynos_drm_plane *plane = &ctx->planes[win];
  796. if (!plane->pending_fb)
  797. continue;
  798. start = readl(ctx->regs + VIDWx_BUF_START(win, 0));
  799. start_s = readl(ctx->regs + VIDWx_BUF_START_S(win, 0));
  800. if (start == start_s)
  801. exynos_drm_crtc_finish_update(ctx->crtc, plane);
  802. }
  803. if (ctx->i80_if) {
  804. /* Exits triggering mode */
  805. atomic_set(&ctx->triggering, 0);
  806. } else {
  807. /* set wait vsync event to zero and wake up queue. */
  808. if (atomic_read(&ctx->wait_vsync_event)) {
  809. atomic_set(&ctx->wait_vsync_event, 0);
  810. wake_up(&ctx->wait_vsync_queue);
  811. }
  812. }
  813. out:
  814. return IRQ_HANDLED;
  815. }
  816. static int fimd_bind(struct device *dev, struct device *master, void *data)
  817. {
  818. struct fimd_context *ctx = dev_get_drvdata(dev);
  819. struct drm_device *drm_dev = data;
  820. struct exynos_drm_private *priv = drm_dev->dev_private;
  821. struct exynos_drm_plane *exynos_plane;
  822. unsigned int i;
  823. int ret;
  824. ctx->drm_dev = drm_dev;
  825. ctx->pipe = priv->pipe++;
  826. for (i = 0; i < WINDOWS_NR; i++) {
  827. ctx->configs[i].pixel_formats = fimd_formats;
  828. ctx->configs[i].num_pixel_formats = ARRAY_SIZE(fimd_formats);
  829. ctx->configs[i].zpos = i;
  830. ctx->configs[i].type = fimd_win_types[i];
  831. ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
  832. 1 << ctx->pipe, &ctx->configs[i]);
  833. if (ret)
  834. return ret;
  835. }
  836. exynos_plane = &ctx->planes[DEFAULT_WIN];
  837. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  838. ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
  839. &fimd_crtc_ops, ctx);
  840. if (IS_ERR(ctx->crtc))
  841. return PTR_ERR(ctx->crtc);
  842. if (ctx->driver_data->has_dp_clk) {
  843. ctx->dp_clk.enable = fimd_dp_clock_enable;
  844. ctx->crtc->pipe_clk = &ctx->dp_clk;
  845. }
  846. if (ctx->encoder)
  847. exynos_dpi_bind(drm_dev, ctx->encoder);
  848. if (is_drm_iommu_supported(drm_dev))
  849. fimd_clear_channels(ctx->crtc);
  850. ret = drm_iommu_attach_device(drm_dev, dev);
  851. if (ret)
  852. priv->pipe--;
  853. return ret;
  854. }
  855. static void fimd_unbind(struct device *dev, struct device *master,
  856. void *data)
  857. {
  858. struct fimd_context *ctx = dev_get_drvdata(dev);
  859. fimd_disable(ctx->crtc);
  860. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  861. if (ctx->encoder)
  862. exynos_dpi_remove(ctx->encoder);
  863. }
  864. static const struct component_ops fimd_component_ops = {
  865. .bind = fimd_bind,
  866. .unbind = fimd_unbind,
  867. };
  868. static int fimd_probe(struct platform_device *pdev)
  869. {
  870. struct device *dev = &pdev->dev;
  871. struct fimd_context *ctx;
  872. struct device_node *i80_if_timings;
  873. struct resource *res;
  874. int ret;
  875. if (!dev->of_node)
  876. return -ENODEV;
  877. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  878. if (!ctx)
  879. return -ENOMEM;
  880. ctx->dev = dev;
  881. ctx->suspended = true;
  882. ctx->driver_data = of_device_get_match_data(dev);
  883. if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
  884. ctx->vidcon1 |= VIDCON1_INV_VDEN;
  885. if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
  886. ctx->vidcon1 |= VIDCON1_INV_VCLK;
  887. i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
  888. if (i80_if_timings) {
  889. u32 val;
  890. ctx->i80_if = true;
  891. if (ctx->driver_data->has_vidoutcon)
  892. ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
  893. else
  894. ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
  895. /*
  896. * The user manual describes that this "DSI_EN" bit is required
  897. * to enable I80 24-bit data interface.
  898. */
  899. ctx->vidcon0 |= VIDCON0_DSI_EN;
  900. if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
  901. val = 0;
  902. ctx->i80ifcon = LCD_CS_SETUP(val);
  903. if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
  904. val = 0;
  905. ctx->i80ifcon |= LCD_WR_SETUP(val);
  906. if (of_property_read_u32(i80_if_timings, "wr-active", &val))
  907. val = 1;
  908. ctx->i80ifcon |= LCD_WR_ACTIVE(val);
  909. if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
  910. val = 0;
  911. ctx->i80ifcon |= LCD_WR_HOLD(val);
  912. }
  913. of_node_put(i80_if_timings);
  914. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  915. "samsung,sysreg");
  916. if (IS_ERR(ctx->sysreg)) {
  917. dev_warn(dev, "failed to get system register.\n");
  918. ctx->sysreg = NULL;
  919. }
  920. ctx->bus_clk = devm_clk_get(dev, "fimd");
  921. if (IS_ERR(ctx->bus_clk)) {
  922. dev_err(dev, "failed to get bus clock\n");
  923. return PTR_ERR(ctx->bus_clk);
  924. }
  925. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  926. if (IS_ERR(ctx->lcd_clk)) {
  927. dev_err(dev, "failed to get lcd clock\n");
  928. return PTR_ERR(ctx->lcd_clk);
  929. }
  930. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  931. ctx->regs = devm_ioremap_resource(dev, res);
  932. if (IS_ERR(ctx->regs))
  933. return PTR_ERR(ctx->regs);
  934. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  935. ctx->i80_if ? "lcd_sys" : "vsync");
  936. if (!res) {
  937. dev_err(dev, "irq request failed.\n");
  938. return -ENXIO;
  939. }
  940. ret = devm_request_irq(dev, res->start, fimd_irq_handler,
  941. 0, "drm_fimd", ctx);
  942. if (ret) {
  943. dev_err(dev, "irq request failed.\n");
  944. return ret;
  945. }
  946. init_waitqueue_head(&ctx->wait_vsync_queue);
  947. atomic_set(&ctx->wait_vsync_event, 0);
  948. platform_set_drvdata(pdev, ctx);
  949. ctx->encoder = exynos_dpi_probe(dev);
  950. if (IS_ERR(ctx->encoder))
  951. return PTR_ERR(ctx->encoder);
  952. pm_runtime_enable(dev);
  953. ret = component_add(dev, &fimd_component_ops);
  954. if (ret)
  955. goto err_disable_pm_runtime;
  956. return ret;
  957. err_disable_pm_runtime:
  958. pm_runtime_disable(dev);
  959. return ret;
  960. }
  961. static int fimd_remove(struct platform_device *pdev)
  962. {
  963. pm_runtime_disable(&pdev->dev);
  964. component_del(&pdev->dev, &fimd_component_ops);
  965. return 0;
  966. }
  967. #ifdef CONFIG_PM
  968. static int exynos_fimd_suspend(struct device *dev)
  969. {
  970. struct fimd_context *ctx = dev_get_drvdata(dev);
  971. clk_disable_unprepare(ctx->lcd_clk);
  972. clk_disable_unprepare(ctx->bus_clk);
  973. return 0;
  974. }
  975. static int exynos_fimd_resume(struct device *dev)
  976. {
  977. struct fimd_context *ctx = dev_get_drvdata(dev);
  978. int ret;
  979. ret = clk_prepare_enable(ctx->bus_clk);
  980. if (ret < 0) {
  981. DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
  982. return ret;
  983. }
  984. ret = clk_prepare_enable(ctx->lcd_clk);
  985. if (ret < 0) {
  986. DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
  987. return ret;
  988. }
  989. return 0;
  990. }
  991. #endif
  992. static const struct dev_pm_ops exynos_fimd_pm_ops = {
  993. SET_RUNTIME_PM_OPS(exynos_fimd_suspend, exynos_fimd_resume, NULL)
  994. };
  995. struct platform_driver fimd_driver = {
  996. .probe = fimd_probe,
  997. .remove = fimd_remove,
  998. .driver = {
  999. .name = "exynos4-fb",
  1000. .owner = THIS_MODULE,
  1001. .pm = &exynos_fimd_pm_ops,
  1002. .of_match_table = fimd_driver_dt_match,
  1003. },
  1004. };