analogix_dp_reg.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320
  1. /*
  2. * Analogix DP (Display port) core register interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/device.h>
  13. #include <linux/io.h>
  14. #include <linux/delay.h>
  15. #include <linux/gpio.h>
  16. #include <drm/bridge/analogix_dp.h>
  17. #include "analogix_dp_core.h"
  18. #include "analogix_dp_reg.h"
  19. #define COMMON_INT_MASK_1 0
  20. #define COMMON_INT_MASK_2 0
  21. #define COMMON_INT_MASK_3 0
  22. #define COMMON_INT_MASK_4 (HOTPLUG_CHG | HPD_LOST | PLUG)
  23. #define INT_STA_MASK INT_HPD
  24. void analogix_dp_enable_video_mute(struct analogix_dp_device *dp, bool enable)
  25. {
  26. u32 reg;
  27. if (enable) {
  28. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  29. reg |= HDCP_VIDEO_MUTE;
  30. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  31. } else {
  32. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  33. reg &= ~HDCP_VIDEO_MUTE;
  34. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  35. }
  36. }
  37. void analogix_dp_stop_video(struct analogix_dp_device *dp)
  38. {
  39. u32 reg;
  40. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  41. reg &= ~VIDEO_EN;
  42. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  43. }
  44. void analogix_dp_lane_swap(struct analogix_dp_device *dp, bool enable)
  45. {
  46. u32 reg;
  47. if (enable)
  48. reg = LANE3_MAP_LOGIC_LANE_0 | LANE2_MAP_LOGIC_LANE_1 |
  49. LANE1_MAP_LOGIC_LANE_2 | LANE0_MAP_LOGIC_LANE_3;
  50. else
  51. reg = LANE3_MAP_LOGIC_LANE_3 | LANE2_MAP_LOGIC_LANE_2 |
  52. LANE1_MAP_LOGIC_LANE_1 | LANE0_MAP_LOGIC_LANE_0;
  53. writel(reg, dp->reg_base + ANALOGIX_DP_LANE_MAP);
  54. }
  55. void analogix_dp_init_analog_param(struct analogix_dp_device *dp)
  56. {
  57. u32 reg;
  58. reg = TX_TERMINAL_CTRL_50_OHM;
  59. writel(reg, dp->reg_base + ANALOGIX_DP_ANALOG_CTL_1);
  60. reg = SEL_24M | TX_DVDD_BIT_1_0625V;
  61. writel(reg, dp->reg_base + ANALOGIX_DP_ANALOG_CTL_2);
  62. if (dp->plat_data && (dp->plat_data->dev_type == RK3288_DP)) {
  63. writel(REF_CLK_24M, dp->reg_base + ANALOGIX_DP_PLL_REG_1);
  64. writel(0x95, dp->reg_base + ANALOGIX_DP_PLL_REG_2);
  65. writel(0x40, dp->reg_base + ANALOGIX_DP_PLL_REG_3);
  66. writel(0x58, dp->reg_base + ANALOGIX_DP_PLL_REG_4);
  67. writel(0x22, dp->reg_base + ANALOGIX_DP_PLL_REG_5);
  68. }
  69. reg = DRIVE_DVDD_BIT_1_0625V | VCO_BIT_600_MICRO;
  70. writel(reg, dp->reg_base + ANALOGIX_DP_ANALOG_CTL_3);
  71. reg = PD_RING_OSC | AUX_TERMINAL_CTRL_50_OHM |
  72. TX_CUR1_2X | TX_CUR_16_MA;
  73. writel(reg, dp->reg_base + ANALOGIX_DP_PLL_FILTER_CTL_1);
  74. reg = CH3_AMP_400_MV | CH2_AMP_400_MV |
  75. CH1_AMP_400_MV | CH0_AMP_400_MV;
  76. writel(reg, dp->reg_base + ANALOGIX_DP_TX_AMP_TUNING_CTL);
  77. }
  78. void analogix_dp_init_interrupt(struct analogix_dp_device *dp)
  79. {
  80. /* Set interrupt pin assertion polarity as high */
  81. writel(INT_POL1 | INT_POL0, dp->reg_base + ANALOGIX_DP_INT_CTL);
  82. /* Clear pending regisers */
  83. writel(0xff, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_1);
  84. writel(0x4f, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_2);
  85. writel(0xe0, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_3);
  86. writel(0xe7, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_4);
  87. writel(0x63, dp->reg_base + ANALOGIX_DP_INT_STA);
  88. /* 0:mask,1: unmask */
  89. writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_1);
  90. writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_2);
  91. writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_3);
  92. writel(0x00, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  93. writel(0x00, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  94. }
  95. void analogix_dp_reset(struct analogix_dp_device *dp)
  96. {
  97. u32 reg;
  98. analogix_dp_stop_video(dp);
  99. analogix_dp_enable_video_mute(dp, 0);
  100. reg = MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N |
  101. AUD_FIFO_FUNC_EN_N | AUD_FUNC_EN_N |
  102. HDCP_FUNC_EN_N | SW_FUNC_EN_N;
  103. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  104. reg = SSC_FUNC_EN_N | AUX_FUNC_EN_N |
  105. SERDES_FIFO_FUNC_EN_N |
  106. LS_CLK_DOMAIN_FUNC_EN_N;
  107. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  108. usleep_range(20, 30);
  109. analogix_dp_lane_swap(dp, 0);
  110. writel(0x0, dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  111. writel(0x40, dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  112. writel(0x0, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  113. writel(0x0, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  114. writel(0x0, dp->reg_base + ANALOGIX_DP_PKT_SEND_CTL);
  115. writel(0x0, dp->reg_base + ANALOGIX_DP_HDCP_CTL);
  116. writel(0x5e, dp->reg_base + ANALOGIX_DP_HPD_DEGLITCH_L);
  117. writel(0x1a, dp->reg_base + ANALOGIX_DP_HPD_DEGLITCH_H);
  118. writel(0x10, dp->reg_base + ANALOGIX_DP_LINK_DEBUG_CTL);
  119. writel(0x0, dp->reg_base + ANALOGIX_DP_PHY_TEST);
  120. writel(0x0, dp->reg_base + ANALOGIX_DP_VIDEO_FIFO_THRD);
  121. writel(0x20, dp->reg_base + ANALOGIX_DP_AUDIO_MARGIN);
  122. writel(0x4, dp->reg_base + ANALOGIX_DP_M_VID_GEN_FILTER_TH);
  123. writel(0x2, dp->reg_base + ANALOGIX_DP_M_AUD_GEN_FILTER_TH);
  124. writel(0x00000101, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  125. }
  126. void analogix_dp_swreset(struct analogix_dp_device *dp)
  127. {
  128. writel(RESET_DP_TX, dp->reg_base + ANALOGIX_DP_TX_SW_RESET);
  129. }
  130. void analogix_dp_config_interrupt(struct analogix_dp_device *dp)
  131. {
  132. u32 reg;
  133. /* 0: mask, 1: unmask */
  134. reg = COMMON_INT_MASK_1;
  135. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_1);
  136. reg = COMMON_INT_MASK_2;
  137. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_2);
  138. reg = COMMON_INT_MASK_3;
  139. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_3);
  140. reg = COMMON_INT_MASK_4;
  141. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  142. reg = INT_STA_MASK;
  143. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  144. }
  145. void analogix_dp_mute_hpd_interrupt(struct analogix_dp_device *dp)
  146. {
  147. u32 reg;
  148. /* 0: mask, 1: unmask */
  149. reg = readl(dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  150. reg &= ~COMMON_INT_MASK_4;
  151. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  152. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  153. reg &= ~INT_STA_MASK;
  154. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  155. }
  156. void analogix_dp_unmute_hpd_interrupt(struct analogix_dp_device *dp)
  157. {
  158. u32 reg;
  159. /* 0: mask, 1: unmask */
  160. reg = COMMON_INT_MASK_4;
  161. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_MASK_4);
  162. reg = INT_STA_MASK;
  163. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA_MASK);
  164. }
  165. enum pll_status analogix_dp_get_pll_lock_status(struct analogix_dp_device *dp)
  166. {
  167. u32 reg;
  168. reg = readl(dp->reg_base + ANALOGIX_DP_DEBUG_CTL);
  169. if (reg & PLL_LOCK)
  170. return PLL_LOCKED;
  171. else
  172. return PLL_UNLOCKED;
  173. }
  174. void analogix_dp_set_pll_power_down(struct analogix_dp_device *dp, bool enable)
  175. {
  176. u32 reg;
  177. if (enable) {
  178. reg = readl(dp->reg_base + ANALOGIX_DP_PLL_CTL);
  179. reg |= DP_PLL_PD;
  180. writel(reg, dp->reg_base + ANALOGIX_DP_PLL_CTL);
  181. } else {
  182. reg = readl(dp->reg_base + ANALOGIX_DP_PLL_CTL);
  183. reg &= ~DP_PLL_PD;
  184. writel(reg, dp->reg_base + ANALOGIX_DP_PLL_CTL);
  185. }
  186. }
  187. void analogix_dp_set_analog_power_down(struct analogix_dp_device *dp,
  188. enum analog_power_block block,
  189. bool enable)
  190. {
  191. u32 reg;
  192. u32 phy_pd_addr = ANALOGIX_DP_PHY_PD;
  193. if (dp->plat_data && (dp->plat_data->dev_type == RK3288_DP))
  194. phy_pd_addr = ANALOGIX_DP_PD;
  195. switch (block) {
  196. case AUX_BLOCK:
  197. if (enable) {
  198. reg = readl(dp->reg_base + phy_pd_addr);
  199. reg |= AUX_PD;
  200. writel(reg, dp->reg_base + phy_pd_addr);
  201. } else {
  202. reg = readl(dp->reg_base + phy_pd_addr);
  203. reg &= ~AUX_PD;
  204. writel(reg, dp->reg_base + phy_pd_addr);
  205. }
  206. break;
  207. case CH0_BLOCK:
  208. if (enable) {
  209. reg = readl(dp->reg_base + phy_pd_addr);
  210. reg |= CH0_PD;
  211. writel(reg, dp->reg_base + phy_pd_addr);
  212. } else {
  213. reg = readl(dp->reg_base + phy_pd_addr);
  214. reg &= ~CH0_PD;
  215. writel(reg, dp->reg_base + phy_pd_addr);
  216. }
  217. break;
  218. case CH1_BLOCK:
  219. if (enable) {
  220. reg = readl(dp->reg_base + phy_pd_addr);
  221. reg |= CH1_PD;
  222. writel(reg, dp->reg_base + phy_pd_addr);
  223. } else {
  224. reg = readl(dp->reg_base + phy_pd_addr);
  225. reg &= ~CH1_PD;
  226. writel(reg, dp->reg_base + phy_pd_addr);
  227. }
  228. break;
  229. case CH2_BLOCK:
  230. if (enable) {
  231. reg = readl(dp->reg_base + phy_pd_addr);
  232. reg |= CH2_PD;
  233. writel(reg, dp->reg_base + phy_pd_addr);
  234. } else {
  235. reg = readl(dp->reg_base + phy_pd_addr);
  236. reg &= ~CH2_PD;
  237. writel(reg, dp->reg_base + phy_pd_addr);
  238. }
  239. break;
  240. case CH3_BLOCK:
  241. if (enable) {
  242. reg = readl(dp->reg_base + phy_pd_addr);
  243. reg |= CH3_PD;
  244. writel(reg, dp->reg_base + phy_pd_addr);
  245. } else {
  246. reg = readl(dp->reg_base + phy_pd_addr);
  247. reg &= ~CH3_PD;
  248. writel(reg, dp->reg_base + phy_pd_addr);
  249. }
  250. break;
  251. case ANALOG_TOTAL:
  252. if (enable) {
  253. reg = readl(dp->reg_base + phy_pd_addr);
  254. reg |= DP_PHY_PD;
  255. writel(reg, dp->reg_base + phy_pd_addr);
  256. } else {
  257. reg = readl(dp->reg_base + phy_pd_addr);
  258. reg &= ~DP_PHY_PD;
  259. writel(reg, dp->reg_base + phy_pd_addr);
  260. }
  261. break;
  262. case POWER_ALL:
  263. if (enable) {
  264. reg = DP_PHY_PD | AUX_PD | CH3_PD | CH2_PD |
  265. CH1_PD | CH0_PD;
  266. writel(reg, dp->reg_base + phy_pd_addr);
  267. } else {
  268. writel(0x00, dp->reg_base + phy_pd_addr);
  269. }
  270. break;
  271. default:
  272. break;
  273. }
  274. }
  275. void analogix_dp_init_analog_func(struct analogix_dp_device *dp)
  276. {
  277. u32 reg;
  278. int timeout_loop = 0;
  279. analogix_dp_set_analog_power_down(dp, POWER_ALL, 0);
  280. reg = PLL_LOCK_CHG;
  281. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_1);
  282. reg = readl(dp->reg_base + ANALOGIX_DP_DEBUG_CTL);
  283. reg &= ~(F_PLL_LOCK | PLL_LOCK_CTRL);
  284. writel(reg, dp->reg_base + ANALOGIX_DP_DEBUG_CTL);
  285. /* Power up PLL */
  286. if (analogix_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  287. analogix_dp_set_pll_power_down(dp, 0);
  288. while (analogix_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  289. timeout_loop++;
  290. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  291. dev_err(dp->dev, "failed to get pll lock status\n");
  292. return;
  293. }
  294. usleep_range(10, 20);
  295. }
  296. }
  297. /* Enable Serdes FIFO function and Link symbol clock domain module */
  298. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  299. reg &= ~(SERDES_FIFO_FUNC_EN_N | LS_CLK_DOMAIN_FUNC_EN_N
  300. | AUX_FUNC_EN_N);
  301. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  302. }
  303. void analogix_dp_clear_hotplug_interrupts(struct analogix_dp_device *dp)
  304. {
  305. u32 reg;
  306. if (gpio_is_valid(dp->hpd_gpio))
  307. return;
  308. reg = HOTPLUG_CHG | HPD_LOST | PLUG;
  309. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_4);
  310. reg = INT_HPD;
  311. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA);
  312. }
  313. void analogix_dp_init_hpd(struct analogix_dp_device *dp)
  314. {
  315. u32 reg;
  316. if (gpio_is_valid(dp->hpd_gpio))
  317. return;
  318. analogix_dp_clear_hotplug_interrupts(dp);
  319. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  320. reg &= ~(F_HPD | HPD_CTRL);
  321. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  322. }
  323. void analogix_dp_force_hpd(struct analogix_dp_device *dp)
  324. {
  325. u32 reg;
  326. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  327. reg = (F_HPD | HPD_CTRL);
  328. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  329. }
  330. enum dp_irq_type analogix_dp_get_irq_type(struct analogix_dp_device *dp)
  331. {
  332. u32 reg;
  333. if (gpio_is_valid(dp->hpd_gpio)) {
  334. reg = gpio_get_value(dp->hpd_gpio);
  335. if (reg)
  336. return DP_IRQ_TYPE_HP_CABLE_IN;
  337. else
  338. return DP_IRQ_TYPE_HP_CABLE_OUT;
  339. } else {
  340. /* Parse hotplug interrupt status register */
  341. reg = readl(dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_4);
  342. if (reg & PLUG)
  343. return DP_IRQ_TYPE_HP_CABLE_IN;
  344. if (reg & HPD_LOST)
  345. return DP_IRQ_TYPE_HP_CABLE_OUT;
  346. if (reg & HOTPLUG_CHG)
  347. return DP_IRQ_TYPE_HP_CHANGE;
  348. return DP_IRQ_TYPE_UNKNOWN;
  349. }
  350. }
  351. void analogix_dp_reset_aux(struct analogix_dp_device *dp)
  352. {
  353. u32 reg;
  354. /* Disable AUX channel module */
  355. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  356. reg |= AUX_FUNC_EN_N;
  357. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  358. }
  359. void analogix_dp_init_aux(struct analogix_dp_device *dp)
  360. {
  361. u32 reg;
  362. /* Clear inerrupts related to AUX channel */
  363. reg = RPLY_RECEIV | AUX_ERR;
  364. writel(reg, dp->reg_base + ANALOGIX_DP_INT_STA);
  365. analogix_dp_reset_aux(dp);
  366. /* Disable AUX transaction H/W retry */
  367. if (dp->plat_data && (dp->plat_data->dev_type == RK3288_DP))
  368. reg = AUX_BIT_PERIOD_EXPECTED_DELAY(0) |
  369. AUX_HW_RETRY_COUNT_SEL(3) |
  370. AUX_HW_RETRY_INTERVAL_600_MICROSECONDS;
  371. else
  372. reg = AUX_BIT_PERIOD_EXPECTED_DELAY(3) |
  373. AUX_HW_RETRY_COUNT_SEL(0) |
  374. AUX_HW_RETRY_INTERVAL_600_MICROSECONDS;
  375. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_HW_RETRY_CTL);
  376. /* Receive AUX Channel DEFER commands equal to DEFFER_COUNT*64 */
  377. reg = DEFER_CTRL_EN | DEFER_COUNT(1);
  378. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_DEFER_CTL);
  379. /* Enable AUX channel module */
  380. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  381. reg &= ~AUX_FUNC_EN_N;
  382. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_2);
  383. }
  384. int analogix_dp_get_plug_in_status(struct analogix_dp_device *dp)
  385. {
  386. u32 reg;
  387. if (gpio_is_valid(dp->hpd_gpio)) {
  388. if (gpio_get_value(dp->hpd_gpio))
  389. return 0;
  390. } else {
  391. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  392. if (reg & HPD_STATUS)
  393. return 0;
  394. }
  395. return -EINVAL;
  396. }
  397. void analogix_dp_enable_sw_function(struct analogix_dp_device *dp)
  398. {
  399. u32 reg;
  400. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  401. reg &= ~SW_FUNC_EN_N;
  402. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  403. }
  404. int analogix_dp_start_aux_transaction(struct analogix_dp_device *dp)
  405. {
  406. int reg;
  407. int retval = 0;
  408. int timeout_loop = 0;
  409. /* Enable AUX CH operation */
  410. reg = readl(dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_2);
  411. reg |= AUX_EN;
  412. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_2);
  413. /* Is AUX CH command reply received? */
  414. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA);
  415. while (!(reg & RPLY_RECEIV)) {
  416. timeout_loop++;
  417. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  418. dev_err(dp->dev, "AUX CH command reply failed!\n");
  419. return -ETIMEDOUT;
  420. }
  421. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA);
  422. usleep_range(10, 11);
  423. }
  424. /* Clear interrupt source for AUX CH command reply */
  425. writel(RPLY_RECEIV, dp->reg_base + ANALOGIX_DP_INT_STA);
  426. /* Clear interrupt source for AUX CH access error */
  427. reg = readl(dp->reg_base + ANALOGIX_DP_INT_STA);
  428. if (reg & AUX_ERR) {
  429. writel(AUX_ERR, dp->reg_base + ANALOGIX_DP_INT_STA);
  430. return -EREMOTEIO;
  431. }
  432. /* Check AUX CH error access status */
  433. reg = readl(dp->reg_base + ANALOGIX_DP_AUX_CH_STA);
  434. if ((reg & AUX_STATUS_MASK) != 0) {
  435. dev_err(dp->dev, "AUX CH error happens: %d\n\n",
  436. reg & AUX_STATUS_MASK);
  437. return -EREMOTEIO;
  438. }
  439. return retval;
  440. }
  441. int analogix_dp_write_byte_to_dpcd(struct analogix_dp_device *dp,
  442. unsigned int reg_addr,
  443. unsigned char data)
  444. {
  445. u32 reg;
  446. int i;
  447. int retval;
  448. for (i = 0; i < 3; i++) {
  449. /* Clear AUX CH data buffer */
  450. reg = BUF_CLR;
  451. writel(reg, dp->reg_base + ANALOGIX_DP_BUFFER_DATA_CTL);
  452. /* Select DPCD device address */
  453. reg = AUX_ADDR_7_0(reg_addr);
  454. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_7_0);
  455. reg = AUX_ADDR_15_8(reg_addr);
  456. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_15_8);
  457. reg = AUX_ADDR_19_16(reg_addr);
  458. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_19_16);
  459. /* Write data buffer */
  460. reg = (unsigned int)data;
  461. writel(reg, dp->reg_base + ANALOGIX_DP_BUF_DATA_0);
  462. /*
  463. * Set DisplayPort transaction and write 1 byte
  464. * If bit 3 is 1, DisplayPort transaction.
  465. * If Bit 3 is 0, I2C transaction.
  466. */
  467. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  468. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_1);
  469. /* Start AUX transaction */
  470. retval = analogix_dp_start_aux_transaction(dp);
  471. if (retval == 0)
  472. break;
  473. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n", __func__);
  474. }
  475. return retval;
  476. }
  477. int analogix_dp_read_byte_from_dpcd(struct analogix_dp_device *dp,
  478. unsigned int reg_addr,
  479. unsigned char *data)
  480. {
  481. u32 reg;
  482. int i;
  483. int retval;
  484. for (i = 0; i < 3; i++) {
  485. /* Clear AUX CH data buffer */
  486. reg = BUF_CLR;
  487. writel(reg, dp->reg_base + ANALOGIX_DP_BUFFER_DATA_CTL);
  488. /* Select DPCD device address */
  489. reg = AUX_ADDR_7_0(reg_addr);
  490. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_7_0);
  491. reg = AUX_ADDR_15_8(reg_addr);
  492. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_15_8);
  493. reg = AUX_ADDR_19_16(reg_addr);
  494. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_19_16);
  495. /*
  496. * Set DisplayPort transaction and read 1 byte
  497. * If bit 3 is 1, DisplayPort transaction.
  498. * If Bit 3 is 0, I2C transaction.
  499. */
  500. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  501. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_1);
  502. /* Start AUX transaction */
  503. retval = analogix_dp_start_aux_transaction(dp);
  504. if (retval == 0)
  505. break;
  506. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n", __func__);
  507. }
  508. /* Read data buffer */
  509. reg = readl(dp->reg_base + ANALOGIX_DP_BUF_DATA_0);
  510. *data = (unsigned char)(reg & 0xff);
  511. return retval;
  512. }
  513. int analogix_dp_write_bytes_to_dpcd(struct analogix_dp_device *dp,
  514. unsigned int reg_addr,
  515. unsigned int count,
  516. unsigned char data[])
  517. {
  518. u32 reg;
  519. unsigned int start_offset;
  520. unsigned int cur_data_count;
  521. unsigned int cur_data_idx;
  522. int i;
  523. int retval = 0;
  524. /* Clear AUX CH data buffer */
  525. reg = BUF_CLR;
  526. writel(reg, dp->reg_base + ANALOGIX_DP_BUFFER_DATA_CTL);
  527. start_offset = 0;
  528. while (start_offset < count) {
  529. /* Buffer size of AUX CH is 16 * 4bytes */
  530. if ((count - start_offset) > 16)
  531. cur_data_count = 16;
  532. else
  533. cur_data_count = count - start_offset;
  534. for (i = 0; i < 3; i++) {
  535. /* Select DPCD device address */
  536. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  537. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_7_0);
  538. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  539. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_15_8);
  540. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  541. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_19_16);
  542. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  543. cur_data_idx++) {
  544. reg = data[start_offset + cur_data_idx];
  545. writel(reg, dp->reg_base +
  546. ANALOGIX_DP_BUF_DATA_0 +
  547. 4 * cur_data_idx);
  548. }
  549. /*
  550. * Set DisplayPort transaction and write
  551. * If bit 3 is 1, DisplayPort transaction.
  552. * If Bit 3 is 0, I2C transaction.
  553. */
  554. reg = AUX_LENGTH(cur_data_count) |
  555. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  556. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_1);
  557. /* Start AUX transaction */
  558. retval = analogix_dp_start_aux_transaction(dp);
  559. if (retval == 0)
  560. break;
  561. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  562. __func__);
  563. }
  564. start_offset += cur_data_count;
  565. }
  566. return retval;
  567. }
  568. int analogix_dp_read_bytes_from_dpcd(struct analogix_dp_device *dp,
  569. unsigned int reg_addr,
  570. unsigned int count,
  571. unsigned char data[])
  572. {
  573. u32 reg;
  574. unsigned int start_offset;
  575. unsigned int cur_data_count;
  576. unsigned int cur_data_idx;
  577. int i;
  578. int retval = 0;
  579. /* Clear AUX CH data buffer */
  580. reg = BUF_CLR;
  581. writel(reg, dp->reg_base + ANALOGIX_DP_BUFFER_DATA_CTL);
  582. start_offset = 0;
  583. while (start_offset < count) {
  584. /* Buffer size of AUX CH is 16 * 4bytes */
  585. if ((count - start_offset) > 16)
  586. cur_data_count = 16;
  587. else
  588. cur_data_count = count - start_offset;
  589. /* AUX CH Request Transaction process */
  590. for (i = 0; i < 3; i++) {
  591. /* Select DPCD device address */
  592. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  593. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_7_0);
  594. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  595. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_15_8);
  596. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  597. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_19_16);
  598. /*
  599. * Set DisplayPort transaction and read
  600. * If bit 3 is 1, DisplayPort transaction.
  601. * If Bit 3 is 0, I2C transaction.
  602. */
  603. reg = AUX_LENGTH(cur_data_count) |
  604. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  605. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_1);
  606. /* Start AUX transaction */
  607. retval = analogix_dp_start_aux_transaction(dp);
  608. if (retval == 0)
  609. break;
  610. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  611. __func__);
  612. }
  613. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  614. cur_data_idx++) {
  615. reg = readl(dp->reg_base + ANALOGIX_DP_BUF_DATA_0
  616. + 4 * cur_data_idx);
  617. data[start_offset + cur_data_idx] =
  618. (unsigned char)reg;
  619. }
  620. start_offset += cur_data_count;
  621. }
  622. return retval;
  623. }
  624. int analogix_dp_select_i2c_device(struct analogix_dp_device *dp,
  625. unsigned int device_addr,
  626. unsigned int reg_addr)
  627. {
  628. u32 reg;
  629. int retval;
  630. /* Set EDID device address */
  631. reg = device_addr;
  632. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_ADDR_7_0);
  633. writel(0x0, dp->reg_base + ANALOGIX_DP_AUX_ADDR_15_8);
  634. writel(0x0, dp->reg_base + ANALOGIX_DP_AUX_ADDR_19_16);
  635. /* Set offset from base address of EDID device */
  636. writel(reg_addr, dp->reg_base + ANALOGIX_DP_BUF_DATA_0);
  637. /*
  638. * Set I2C transaction and write address
  639. * If bit 3 is 1, DisplayPort transaction.
  640. * If Bit 3 is 0, I2C transaction.
  641. */
  642. reg = AUX_TX_COMM_I2C_TRANSACTION | AUX_TX_COMM_MOT |
  643. AUX_TX_COMM_WRITE;
  644. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_1);
  645. /* Start AUX transaction */
  646. retval = analogix_dp_start_aux_transaction(dp);
  647. if (retval != 0)
  648. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n", __func__);
  649. return retval;
  650. }
  651. int analogix_dp_read_byte_from_i2c(struct analogix_dp_device *dp,
  652. unsigned int device_addr,
  653. unsigned int reg_addr,
  654. unsigned int *data)
  655. {
  656. u32 reg;
  657. int i;
  658. int retval;
  659. for (i = 0; i < 3; i++) {
  660. /* Clear AUX CH data buffer */
  661. reg = BUF_CLR;
  662. writel(reg, dp->reg_base + ANALOGIX_DP_BUFFER_DATA_CTL);
  663. /* Select EDID device */
  664. retval = analogix_dp_select_i2c_device(dp, device_addr,
  665. reg_addr);
  666. if (retval != 0)
  667. continue;
  668. /*
  669. * Set I2C transaction and read data
  670. * If bit 3 is 1, DisplayPort transaction.
  671. * If Bit 3 is 0, I2C transaction.
  672. */
  673. reg = AUX_TX_COMM_I2C_TRANSACTION |
  674. AUX_TX_COMM_READ;
  675. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_1);
  676. /* Start AUX transaction */
  677. retval = analogix_dp_start_aux_transaction(dp);
  678. if (retval == 0)
  679. break;
  680. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n", __func__);
  681. }
  682. /* Read data */
  683. if (retval == 0)
  684. *data = readl(dp->reg_base + ANALOGIX_DP_BUF_DATA_0);
  685. return retval;
  686. }
  687. int analogix_dp_read_bytes_from_i2c(struct analogix_dp_device *dp,
  688. unsigned int device_addr,
  689. unsigned int reg_addr,
  690. unsigned int count,
  691. unsigned char edid[])
  692. {
  693. u32 reg;
  694. unsigned int i, j;
  695. unsigned int cur_data_idx;
  696. unsigned int defer = 0;
  697. int retval = 0;
  698. for (i = 0; i < count; i += 16) {
  699. for (j = 0; j < 3; j++) {
  700. /* Clear AUX CH data buffer */
  701. reg = BUF_CLR;
  702. writel(reg, dp->reg_base + ANALOGIX_DP_BUFFER_DATA_CTL);
  703. /* Set normal AUX CH command */
  704. reg = readl(dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_2);
  705. reg &= ~ADDR_ONLY;
  706. writel(reg, dp->reg_base + ANALOGIX_DP_AUX_CH_CTL_2);
  707. /*
  708. * If Rx sends defer, Tx sends only reads
  709. * request without sending address
  710. */
  711. if (!defer)
  712. retval = analogix_dp_select_i2c_device(dp,
  713. device_addr, reg_addr + i);
  714. else
  715. defer = 0;
  716. if (retval == 0) {
  717. /*
  718. * Set I2C transaction and write data
  719. * If bit 3 is 1, DisplayPort transaction.
  720. * If Bit 3 is 0, I2C transaction.
  721. */
  722. reg = AUX_LENGTH(16) |
  723. AUX_TX_COMM_I2C_TRANSACTION |
  724. AUX_TX_COMM_READ;
  725. writel(reg, dp->reg_base +
  726. ANALOGIX_DP_AUX_CH_CTL_1);
  727. /* Start AUX transaction */
  728. retval = analogix_dp_start_aux_transaction(dp);
  729. if (retval == 0)
  730. break;
  731. dev_dbg(dp->dev, "%s: Aux Transaction fail!\n",
  732. __func__);
  733. }
  734. /* Check if Rx sends defer */
  735. reg = readl(dp->reg_base + ANALOGIX_DP_AUX_RX_COMM);
  736. if (reg == AUX_RX_COMM_AUX_DEFER ||
  737. reg == AUX_RX_COMM_I2C_DEFER) {
  738. dev_err(dp->dev, "Defer: %d\n\n", reg);
  739. defer = 1;
  740. }
  741. }
  742. for (cur_data_idx = 0; cur_data_idx < 16; cur_data_idx++) {
  743. reg = readl(dp->reg_base + ANALOGIX_DP_BUF_DATA_0
  744. + 4 * cur_data_idx);
  745. edid[i + cur_data_idx] = (unsigned char)reg;
  746. }
  747. }
  748. return retval;
  749. }
  750. void analogix_dp_set_link_bandwidth(struct analogix_dp_device *dp, u32 bwtype)
  751. {
  752. u32 reg;
  753. reg = bwtype;
  754. if ((bwtype == DP_LINK_BW_2_7) || (bwtype == DP_LINK_BW_1_62))
  755. writel(reg, dp->reg_base + ANALOGIX_DP_LINK_BW_SET);
  756. }
  757. void analogix_dp_get_link_bandwidth(struct analogix_dp_device *dp, u32 *bwtype)
  758. {
  759. u32 reg;
  760. reg = readl(dp->reg_base + ANALOGIX_DP_LINK_BW_SET);
  761. *bwtype = reg;
  762. }
  763. void analogix_dp_set_lane_count(struct analogix_dp_device *dp, u32 count)
  764. {
  765. u32 reg;
  766. reg = count;
  767. writel(reg, dp->reg_base + ANALOGIX_DP_LANE_COUNT_SET);
  768. }
  769. void analogix_dp_get_lane_count(struct analogix_dp_device *dp, u32 *count)
  770. {
  771. u32 reg;
  772. reg = readl(dp->reg_base + ANALOGIX_DP_LANE_COUNT_SET);
  773. *count = reg;
  774. }
  775. void analogix_dp_enable_enhanced_mode(struct analogix_dp_device *dp,
  776. bool enable)
  777. {
  778. u32 reg;
  779. if (enable) {
  780. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  781. reg |= ENHANCED;
  782. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  783. } else {
  784. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  785. reg &= ~ENHANCED;
  786. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  787. }
  788. }
  789. void analogix_dp_set_training_pattern(struct analogix_dp_device *dp,
  790. enum pattern_set pattern)
  791. {
  792. u32 reg;
  793. switch (pattern) {
  794. case PRBS7:
  795. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_PRBS7;
  796. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  797. break;
  798. case D10_2:
  799. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_D10_2;
  800. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  801. break;
  802. case TRAINING_PTN1:
  803. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN1;
  804. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  805. break;
  806. case TRAINING_PTN2:
  807. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN2;
  808. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  809. break;
  810. case DP_NONE:
  811. reg = SCRAMBLING_ENABLE |
  812. LINK_QUAL_PATTERN_SET_DISABLE |
  813. SW_TRAINING_PATTERN_SET_NORMAL;
  814. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  815. break;
  816. default:
  817. break;
  818. }
  819. }
  820. void analogix_dp_set_lane0_pre_emphasis(struct analogix_dp_device *dp,
  821. u32 level)
  822. {
  823. u32 reg;
  824. reg = readl(dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
  825. reg &= ~PRE_EMPHASIS_SET_MASK;
  826. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  827. writel(reg, dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
  828. }
  829. void analogix_dp_set_lane1_pre_emphasis(struct analogix_dp_device *dp,
  830. u32 level)
  831. {
  832. u32 reg;
  833. reg = readl(dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
  834. reg &= ~PRE_EMPHASIS_SET_MASK;
  835. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  836. writel(reg, dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
  837. }
  838. void analogix_dp_set_lane2_pre_emphasis(struct analogix_dp_device *dp,
  839. u32 level)
  840. {
  841. u32 reg;
  842. reg = readl(dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
  843. reg &= ~PRE_EMPHASIS_SET_MASK;
  844. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  845. writel(reg, dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
  846. }
  847. void analogix_dp_set_lane3_pre_emphasis(struct analogix_dp_device *dp,
  848. u32 level)
  849. {
  850. u32 reg;
  851. reg = readl(dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
  852. reg &= ~PRE_EMPHASIS_SET_MASK;
  853. reg |= level << PRE_EMPHASIS_SET_SHIFT;
  854. writel(reg, dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
  855. }
  856. void analogix_dp_set_lane0_link_training(struct analogix_dp_device *dp,
  857. u32 training_lane)
  858. {
  859. u32 reg;
  860. reg = training_lane;
  861. writel(reg, dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
  862. }
  863. void analogix_dp_set_lane1_link_training(struct analogix_dp_device *dp,
  864. u32 training_lane)
  865. {
  866. u32 reg;
  867. reg = training_lane;
  868. writel(reg, dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
  869. }
  870. void analogix_dp_set_lane2_link_training(struct analogix_dp_device *dp,
  871. u32 training_lane)
  872. {
  873. u32 reg;
  874. reg = training_lane;
  875. writel(reg, dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
  876. }
  877. void analogix_dp_set_lane3_link_training(struct analogix_dp_device *dp,
  878. u32 training_lane)
  879. {
  880. u32 reg;
  881. reg = training_lane;
  882. writel(reg, dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
  883. }
  884. u32 analogix_dp_get_lane0_link_training(struct analogix_dp_device *dp)
  885. {
  886. u32 reg;
  887. reg = readl(dp->reg_base + ANALOGIX_DP_LN0_LINK_TRAINING_CTL);
  888. return reg;
  889. }
  890. u32 analogix_dp_get_lane1_link_training(struct analogix_dp_device *dp)
  891. {
  892. u32 reg;
  893. reg = readl(dp->reg_base + ANALOGIX_DP_LN1_LINK_TRAINING_CTL);
  894. return reg;
  895. }
  896. u32 analogix_dp_get_lane2_link_training(struct analogix_dp_device *dp)
  897. {
  898. u32 reg;
  899. reg = readl(dp->reg_base + ANALOGIX_DP_LN2_LINK_TRAINING_CTL);
  900. return reg;
  901. }
  902. u32 analogix_dp_get_lane3_link_training(struct analogix_dp_device *dp)
  903. {
  904. u32 reg;
  905. reg = readl(dp->reg_base + ANALOGIX_DP_LN3_LINK_TRAINING_CTL);
  906. return reg;
  907. }
  908. void analogix_dp_reset_macro(struct analogix_dp_device *dp)
  909. {
  910. u32 reg;
  911. reg = readl(dp->reg_base + ANALOGIX_DP_PHY_TEST);
  912. reg |= MACRO_RST;
  913. writel(reg, dp->reg_base + ANALOGIX_DP_PHY_TEST);
  914. /* 10 us is the minimum reset time. */
  915. usleep_range(10, 20);
  916. reg &= ~MACRO_RST;
  917. writel(reg, dp->reg_base + ANALOGIX_DP_PHY_TEST);
  918. }
  919. void analogix_dp_init_video(struct analogix_dp_device *dp)
  920. {
  921. u32 reg;
  922. reg = VSYNC_DET | VID_FORMAT_CHG | VID_CLK_CHG;
  923. writel(reg, dp->reg_base + ANALOGIX_DP_COMMON_INT_STA_1);
  924. reg = 0x0;
  925. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  926. reg = CHA_CRI(4) | CHA_CTRL;
  927. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  928. reg = 0x0;
  929. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  930. reg = VID_HRES_TH(2) | VID_VRES_TH(0);
  931. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_8);
  932. }
  933. void analogix_dp_set_video_color_format(struct analogix_dp_device *dp)
  934. {
  935. u32 reg;
  936. /* Configure the input color depth, color space, dynamic range */
  937. reg = (dp->video_info.dynamic_range << IN_D_RANGE_SHIFT) |
  938. (dp->video_info.color_depth << IN_BPC_SHIFT) |
  939. (dp->video_info.color_space << IN_COLOR_F_SHIFT);
  940. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_2);
  941. /* Set Input Color YCbCr Coefficients to ITU601 or ITU709 */
  942. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_3);
  943. reg &= ~IN_YC_COEFFI_MASK;
  944. if (dp->video_info.ycbcr_coeff)
  945. reg |= IN_YC_COEFFI_ITU709;
  946. else
  947. reg |= IN_YC_COEFFI_ITU601;
  948. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_3);
  949. }
  950. int analogix_dp_is_slave_video_stream_clock_on(struct analogix_dp_device *dp)
  951. {
  952. u32 reg;
  953. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  954. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  955. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_1);
  956. if (!(reg & DET_STA)) {
  957. dev_dbg(dp->dev, "Input stream clock not detected.\n");
  958. return -EINVAL;
  959. }
  960. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  961. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  962. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_2);
  963. dev_dbg(dp->dev, "wait SYS_CTL_2.\n");
  964. if (reg & CHA_STA) {
  965. dev_dbg(dp->dev, "Input stream clk is changing\n");
  966. return -EINVAL;
  967. }
  968. return 0;
  969. }
  970. void analogix_dp_set_video_cr_mn(struct analogix_dp_device *dp,
  971. enum clock_recovery_m_value_type type,
  972. u32 m_value, u32 n_value)
  973. {
  974. u32 reg;
  975. if (type == REGISTER_M) {
  976. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  977. reg |= FIX_M_VID;
  978. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  979. reg = m_value & 0xff;
  980. writel(reg, dp->reg_base + ANALOGIX_DP_M_VID_0);
  981. reg = (m_value >> 8) & 0xff;
  982. writel(reg, dp->reg_base + ANALOGIX_DP_M_VID_1);
  983. reg = (m_value >> 16) & 0xff;
  984. writel(reg, dp->reg_base + ANALOGIX_DP_M_VID_2);
  985. reg = n_value & 0xff;
  986. writel(reg, dp->reg_base + ANALOGIX_DP_N_VID_0);
  987. reg = (n_value >> 8) & 0xff;
  988. writel(reg, dp->reg_base + ANALOGIX_DP_N_VID_1);
  989. reg = (n_value >> 16) & 0xff;
  990. writel(reg, dp->reg_base + ANALOGIX_DP_N_VID_2);
  991. } else {
  992. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  993. reg &= ~FIX_M_VID;
  994. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_4);
  995. writel(0x00, dp->reg_base + ANALOGIX_DP_N_VID_0);
  996. writel(0x80, dp->reg_base + ANALOGIX_DP_N_VID_1);
  997. writel(0x00, dp->reg_base + ANALOGIX_DP_N_VID_2);
  998. }
  999. }
  1000. void analogix_dp_set_video_timing_mode(struct analogix_dp_device *dp, u32 type)
  1001. {
  1002. u32 reg;
  1003. if (type == VIDEO_TIMING_FROM_CAPTURE) {
  1004. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1005. reg &= ~FORMAT_SEL;
  1006. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1007. } else {
  1008. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1009. reg |= FORMAT_SEL;
  1010. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1011. }
  1012. }
  1013. void analogix_dp_enable_video_master(struct analogix_dp_device *dp, bool enable)
  1014. {
  1015. u32 reg;
  1016. if (enable) {
  1017. reg = readl(dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  1018. reg &= ~VIDEO_MODE_MASK;
  1019. reg |= VIDEO_MASTER_MODE_EN | VIDEO_MODE_MASTER_MODE;
  1020. writel(reg, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  1021. } else {
  1022. reg = readl(dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  1023. reg &= ~VIDEO_MODE_MASK;
  1024. reg |= VIDEO_MODE_SLAVE_MODE;
  1025. writel(reg, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  1026. }
  1027. }
  1028. void analogix_dp_start_video(struct analogix_dp_device *dp)
  1029. {
  1030. u32 reg;
  1031. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  1032. reg |= VIDEO_EN;
  1033. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_1);
  1034. }
  1035. int analogix_dp_is_video_stream_on(struct analogix_dp_device *dp)
  1036. {
  1037. u32 reg;
  1038. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  1039. writel(reg, dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  1040. reg = readl(dp->reg_base + ANALOGIX_DP_SYS_CTL_3);
  1041. if (!(reg & STRM_VALID)) {
  1042. dev_dbg(dp->dev, "Input video stream is not detected.\n");
  1043. return -EINVAL;
  1044. }
  1045. return 0;
  1046. }
  1047. void analogix_dp_config_video_slave_mode(struct analogix_dp_device *dp)
  1048. {
  1049. u32 reg;
  1050. reg = readl(dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  1051. reg &= ~(MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N);
  1052. reg |= MASTER_VID_FUNC_EN_N;
  1053. writel(reg, dp->reg_base + ANALOGIX_DP_FUNC_EN_1);
  1054. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1055. reg &= ~INTERACE_SCAN_CFG;
  1056. reg |= (dp->video_info.interlaced << 2);
  1057. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1058. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1059. reg &= ~VSYNC_POLARITY_CFG;
  1060. reg |= (dp->video_info.v_sync_polarity << 1);
  1061. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1062. reg = readl(dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1063. reg &= ~HSYNC_POLARITY_CFG;
  1064. reg |= (dp->video_info.h_sync_polarity << 0);
  1065. writel(reg, dp->reg_base + ANALOGIX_DP_VIDEO_CTL_10);
  1066. reg = AUDIO_MODE_SPDIF_MODE | VIDEO_MODE_SLAVE_MODE;
  1067. writel(reg, dp->reg_base + ANALOGIX_DP_SOC_GENERAL_CTL);
  1068. }
  1069. void analogix_dp_enable_scrambling(struct analogix_dp_device *dp)
  1070. {
  1071. u32 reg;
  1072. reg = readl(dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  1073. reg &= ~SCRAMBLING_DISABLE;
  1074. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  1075. }
  1076. void analogix_dp_disable_scrambling(struct analogix_dp_device *dp)
  1077. {
  1078. u32 reg;
  1079. reg = readl(dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  1080. reg |= SCRAMBLING_DISABLE;
  1081. writel(reg, dp->reg_base + ANALOGIX_DP_TRAINING_PTN_SET);
  1082. }