amdgpu_drv.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205
  1. /*
  2. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/amdgpu_drm.h>
  26. #include <drm/drm_gem.h>
  27. #include "amdgpu_drv.h"
  28. #include <drm/drm_pciids.h>
  29. #include <linux/console.h>
  30. #include <linux/module.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include "amdgpu.h"
  35. #include "amdgpu_irq.h"
  36. #include "amdgpu_amdkfd.h"
  37. /*
  38. * KMS wrapper.
  39. * - 3.0.0 - initial driver
  40. * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
  41. * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
  42. * at the end of IBs.
  43. * - 3.3.0 - Add VM support for UVD on supported hardware.
  44. * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
  45. * - 3.5.0 - Add support for new UVD_NO_OP register.
  46. * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
  47. * - 3.7.0 - Add support for VCE clock list packet
  48. * - 3.8.0 - Add support raster config init in the kernel
  49. * - 3.9.0 - Add support for memory query info about VRAM and GTT.
  50. * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
  51. * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
  52. * - 3.12.0 - Add query for double offchip LDS buffers
  53. * - 3.13.0 - Add PRT support
  54. * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
  55. * - 3.15.0 - Export more gpu info for gfx9
  56. * - 3.16.0 - Add reserved vmid support
  57. * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
  58. * - 3.18.0 - Export gpu always on cu bitmap
  59. * - 3.19.0 - Add support for UVD MJPEG decode
  60. * - 3.20.0 - Add support for local BOs
  61. * - 3.21.0 - Add DRM_AMDGPU_FENCE_TO_HANDLE ioctl
  62. * - 3.22.0 - Add DRM_AMDGPU_SCHED ioctl
  63. * - 3.23.0 - Add query for VRAM lost counter
  64. * - 3.24.0 - Add high priority compute support for gfx9
  65. * - 3.25.0 - Add support for sensor query info (stable pstate sclk/mclk).
  66. * - 3.26.0 - GFX9: Process AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE.
  67. * - 3.27.0 - Add new chunk to to AMDGPU_CS to enable BO_LIST creation.
  68. */
  69. #define KMS_DRIVER_MAJOR 3
  70. #define KMS_DRIVER_MINOR 27
  71. #define KMS_DRIVER_PATCHLEVEL 0
  72. int amdgpu_vram_limit = 0;
  73. int amdgpu_vis_vram_limit = 0;
  74. int amdgpu_gart_size = -1; /* auto */
  75. int amdgpu_gtt_size = -1; /* auto */
  76. int amdgpu_moverate = -1; /* auto */
  77. int amdgpu_benchmarking = 0;
  78. int amdgpu_testing = 0;
  79. int amdgpu_audio = -1;
  80. int amdgpu_disp_priority = 0;
  81. int amdgpu_hw_i2c = 0;
  82. int amdgpu_pcie_gen2 = -1;
  83. int amdgpu_msi = -1;
  84. int amdgpu_lockup_timeout = 10000;
  85. int amdgpu_dpm = -1;
  86. int amdgpu_fw_load_type = -1;
  87. int amdgpu_aspm = -1;
  88. int amdgpu_runtime_pm = -1;
  89. uint amdgpu_ip_block_mask = 0xffffffff;
  90. int amdgpu_bapm = -1;
  91. int amdgpu_deep_color = 0;
  92. int amdgpu_vm_size = -1;
  93. int amdgpu_vm_fragment_size = -1;
  94. int amdgpu_vm_block_size = -1;
  95. int amdgpu_vm_fault_stop = 0;
  96. int amdgpu_vm_debug = 0;
  97. int amdgpu_vram_page_split = 512;
  98. int amdgpu_vm_update_mode = -1;
  99. int amdgpu_exp_hw_support = 0;
  100. int amdgpu_dc = -1;
  101. int amdgpu_sched_jobs = 32;
  102. int amdgpu_sched_hw_submission = 2;
  103. uint amdgpu_pcie_gen_cap = 0;
  104. uint amdgpu_pcie_lane_cap = 0;
  105. uint amdgpu_cg_mask = 0xffffffff;
  106. uint amdgpu_pg_mask = 0xffffffff;
  107. uint amdgpu_sdma_phase_quantum = 32;
  108. char *amdgpu_disable_cu = NULL;
  109. char *amdgpu_virtual_display = NULL;
  110. /* OverDrive(bit 14),gfxoff(bit 15),stutter mode(bit 17) disabled by default*/
  111. uint amdgpu_pp_feature_mask = 0xfffd3fff;
  112. int amdgpu_ngg = 0;
  113. int amdgpu_prim_buf_per_se = 0;
  114. int amdgpu_pos_buf_per_se = 0;
  115. int amdgpu_cntl_sb_buf_per_se = 0;
  116. int amdgpu_param_buf_per_se = 0;
  117. int amdgpu_job_hang_limit = 0;
  118. int amdgpu_lbpw = -1;
  119. int amdgpu_compute_multipipe = -1;
  120. int amdgpu_gpu_recovery = -1; /* auto */
  121. int amdgpu_emu_mode = 0;
  122. uint amdgpu_smu_memory_pool_size = 0;
  123. /**
  124. * DOC: vramlimit (int)
  125. * Restrict the total amount of VRAM in MiB for testing. The default is 0 (Use full VRAM).
  126. */
  127. MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
  128. module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
  129. /**
  130. * DOC: vis_vramlimit (int)
  131. * Restrict the amount of CPU visible VRAM in MiB for testing. The default is 0 (Use full CPU visible VRAM).
  132. */
  133. MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes");
  134. module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444);
  135. /**
  136. * DOC: gartsize (uint)
  137. * Restrict the size of GART in Mib (32, 64, etc.) for testing. The default is -1 (The size depends on asic).
  138. */
  139. MODULE_PARM_DESC(gartsize, "Size of GART to setup in megabytes (32, 64, etc., -1=auto)");
  140. module_param_named(gartsize, amdgpu_gart_size, uint, 0600);
  141. /**
  142. * DOC: gttsize (int)
  143. * Restrict the size of GTT domain in MiB for testing. The default is -1 (It's VRAM size if 3GB < VRAM < 3/4 RAM,
  144. * otherwise 3/4 RAM size).
  145. */
  146. MODULE_PARM_DESC(gttsize, "Size of the GTT domain in megabytes (-1 = auto)");
  147. module_param_named(gttsize, amdgpu_gtt_size, int, 0600);
  148. /**
  149. * DOC: moverate (int)
  150. * Set maximum buffer migration rate in MB/s. The default is -1 (8 MB/s).
  151. */
  152. MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
  153. module_param_named(moverate, amdgpu_moverate, int, 0600);
  154. /**
  155. * DOC: benchmark (int)
  156. * Run benchmarks. The default is 0 (Skip benchmarks).
  157. */
  158. MODULE_PARM_DESC(benchmark, "Run benchmark");
  159. module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
  160. /**
  161. * DOC: test (int)
  162. * Test BO GTT->VRAM and VRAM->GTT GPU copies. The default is 0 (Skip test, only set 1 to run test).
  163. */
  164. MODULE_PARM_DESC(test, "Run tests");
  165. module_param_named(test, amdgpu_testing, int, 0444);
  166. /**
  167. * DOC: audio (int)
  168. * Set HDMI/DPAudio. Only affects non-DC display handling. The default is -1 (Enabled), set 0 to disabled it.
  169. */
  170. MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
  171. module_param_named(audio, amdgpu_audio, int, 0444);
  172. /**
  173. * DOC: disp_priority (int)
  174. * Set display Priority (1 = normal, 2 = high). Only affects non-DC display handling. The default is 0 (auto).
  175. */
  176. MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
  177. module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
  178. /**
  179. * DOC: hw_i2c (int)
  180. * To enable hw i2c engine. Only affects non-DC display handling. The default is 0 (Disabled).
  181. */
  182. MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
  183. module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
  184. /**
  185. * DOC: pcie_gen2 (int)
  186. * To disable PCIE Gen2/3 mode (0 = disable, 1 = enable). The default is -1 (auto, enabled).
  187. */
  188. MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
  189. module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
  190. /**
  191. * DOC: msi (int)
  192. * To disable Message Signaled Interrupts (MSI) functionality (1 = enable, 0 = disable). The default is -1 (auto, enabled).
  193. */
  194. MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
  195. module_param_named(msi, amdgpu_msi, int, 0444);
  196. /**
  197. * DOC: lockup_timeout (int)
  198. * Set GPU scheduler timeout value in ms. Value 0 is invalidated, will be adjusted to 10000.
  199. * Negative values mean 'infinite timeout' (MAX_JIFFY_OFFSET). The default is 10000.
  200. */
  201. MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms > 0 (default 10000)");
  202. module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
  203. /**
  204. * DOC: dpm (int)
  205. * Override for dynamic power management setting (1 = enable, 0 = disable). The default is -1 (auto).
  206. */
  207. MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
  208. module_param_named(dpm, amdgpu_dpm, int, 0444);
  209. /**
  210. * DOC: fw_load_type (int)
  211. * Set different firmware loading type for debugging (0 = direct, 1 = SMU, 2 = PSP). The default is -1 (auto).
  212. */
  213. MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
  214. module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
  215. /**
  216. * DOC: aspm (int)
  217. * To disable ASPM (1 = enable, 0 = disable). The default is -1 (auto, enabled).
  218. */
  219. MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
  220. module_param_named(aspm, amdgpu_aspm, int, 0444);
  221. /**
  222. * DOC: runpm (int)
  223. * Override for runtime power management control for dGPUs in PX/HG laptops. The amdgpu driver can dynamically power down
  224. * the dGPU on PX/HG laptops when it is idle. The default is -1 (auto enable). Setting the value to 0 disables this functionality.
  225. */
  226. MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
  227. module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
  228. /**
  229. * DOC: ip_block_mask (uint)
  230. * Override what IP blocks are enabled on the GPU. Each GPU is a collection of IP blocks (gfx, display, video, etc.).
  231. * Use this parameter to disable specific blocks. Note that the IP blocks do not have a fixed index. Some asics may not have
  232. * some IPs or may include multiple instances of an IP so the ordering various from asic to asic. See the driver output in
  233. * the kernel log for the list of IPs on the asic. The default is 0xffffffff (enable all blocks on a device).
  234. */
  235. MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
  236. module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
  237. /**
  238. * DOC: bapm (int)
  239. * Bidirectional Application Power Management (BAPM) used to dynamically share TDP between CPU and GPU. Set value 0 to disable it.
  240. * The default -1 (auto, enabled)
  241. */
  242. MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
  243. module_param_named(bapm, amdgpu_bapm, int, 0444);
  244. /**
  245. * DOC: deep_color (int)
  246. * Set 1 to enable Deep Color support. Only affects non-DC display handling. The default is 0 (disabled).
  247. */
  248. MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
  249. module_param_named(deep_color, amdgpu_deep_color, int, 0444);
  250. /**
  251. * DOC: vm_size (int)
  252. * Override the size of the GPU's per client virtual address space in GiB. The default is -1 (automatic for each asic).
  253. */
  254. MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
  255. module_param_named(vm_size, amdgpu_vm_size, int, 0444);
  256. /**
  257. * DOC: vm_fragment_size (int)
  258. * Override VM fragment size in bits (4, 5, etc. 4 = 64K, 9 = 2M). The default is -1 (automatic for each asic).
  259. */
  260. MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)");
  261. module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444);
  262. /**
  263. * DOC: vm_block_size (int)
  264. * Override VM page table size in bits (default depending on vm_size and hw setup). The default is -1 (automatic for each asic).
  265. */
  266. MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
  267. module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
  268. /**
  269. * DOC: vm_fault_stop (int)
  270. * Stop on VM fault for debugging (0 = never, 1 = print first, 2 = always). The default is 0 (No stop).
  271. */
  272. MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
  273. module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
  274. /**
  275. * DOC: vm_debug (int)
  276. * Debug VM handling (0 = disabled, 1 = enabled). The default is 0 (Disabled).
  277. */
  278. MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
  279. module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
  280. /**
  281. * DOC: vm_update_mode (int)
  282. * Override VM update mode. VM updated by using CPU (0 = never, 1 = Graphics only, 2 = Compute only, 3 = Both). The default
  283. * is -1 (Only in large BAR(LB) systems Compute VM tables will be updated by CPU, otherwise 0, never).
  284. */
  285. MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both");
  286. module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444);
  287. /**
  288. * DOC: vram_page_split (int)
  289. * Override the number of pages after we split VRAM allocations (default 512, -1 = disable). The default is 512.
  290. */
  291. MODULE_PARM_DESC(vram_page_split, "Number of pages after we split VRAM allocations (default 512, -1 = disable)");
  292. module_param_named(vram_page_split, amdgpu_vram_page_split, int, 0444);
  293. /**
  294. * DOC: exp_hw_support (int)
  295. * Enable experimental hw support (1 = enable). The default is 0 (disabled).
  296. */
  297. MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
  298. module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
  299. /**
  300. * DOC: dc (int)
  301. * Disable/Enable Display Core driver for debugging (1 = enable, 0 = disable). The default is -1 (automatic for each asic).
  302. */
  303. MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))");
  304. module_param_named(dc, amdgpu_dc, int, 0444);
  305. /**
  306. * DOC: sched_jobs (int)
  307. * Override the max number of jobs supported in the sw queue. The default is 32.
  308. */
  309. MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
  310. module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
  311. /**
  312. * DOC: sched_hw_submission (int)
  313. * Override the max number of HW submissions. The default is 2.
  314. */
  315. MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
  316. module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
  317. /**
  318. * DOC: ppfeaturemask (uint)
  319. * Override power features enabled. See enum PP_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
  320. * The default is the current set of stable power features.
  321. */
  322. MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
  323. module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, uint, 0444);
  324. /**
  325. * DOC: pcie_gen_cap (uint)
  326. * Override PCIE gen speed capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
  327. * The default is 0 (automatic for each asic).
  328. */
  329. MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
  330. module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
  331. /**
  332. * DOC: pcie_lane_cap (uint)
  333. * Override PCIE lanes capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
  334. * The default is 0 (automatic for each asic).
  335. */
  336. MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
  337. module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
  338. /**
  339. * DOC: cg_mask (uint)
  340. * Override Clockgating features enabled on GPU (0 = disable clock gating). See the AMD_CG_SUPPORT flags in
  341. * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
  342. */
  343. MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
  344. module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
  345. /**
  346. * DOC: pg_mask (uint)
  347. * Override Powergating features enabled on GPU (0 = disable power gating). See the AMD_PG_SUPPORT flags in
  348. * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
  349. */
  350. MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
  351. module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
  352. /**
  353. * DOC: sdma_phase_quantum (uint)
  354. * Override SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change). The default is 32.
  355. */
  356. MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))");
  357. module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444);
  358. /**
  359. * DOC: disable_cu (charp)
  360. * Set to disable CUs (It's set like se.sh.cu,...). The default is NULL.
  361. */
  362. MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
  363. module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
  364. /**
  365. * DOC: virtual_display (charp)
  366. * Set to enable virtual display feature. This feature provides a virtual display hardware on headless boards
  367. * or in virtualized environments. It will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x. It's the pci address of
  368. * the device, plus the number of crtcs to expose. E.g., 0000:26:00.0,4 would enable 4 virtual crtcs on the pci
  369. * device at 26:00.0. The default is NULL.
  370. */
  371. MODULE_PARM_DESC(virtual_display,
  372. "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
  373. module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
  374. /**
  375. * DOC: ngg (int)
  376. * Set to enable Next Generation Graphics (1 = enable). The default is 0 (disabled).
  377. */
  378. MODULE_PARM_DESC(ngg, "Next Generation Graphics (1 = enable, 0 = disable(default depending on gfx))");
  379. module_param_named(ngg, amdgpu_ngg, int, 0444);
  380. /**
  381. * DOC: prim_buf_per_se (int)
  382. * Override the size of Primitive Buffer per Shader Engine in Byte. The default is 0 (depending on gfx).
  383. */
  384. MODULE_PARM_DESC(prim_buf_per_se, "the size of Primitive Buffer per Shader Engine (default depending on gfx)");
  385. module_param_named(prim_buf_per_se, amdgpu_prim_buf_per_se, int, 0444);
  386. /**
  387. * DOC: pos_buf_per_se (int)
  388. * Override the size of Position Buffer per Shader Engine in Byte. The default is 0 (depending on gfx).
  389. */
  390. MODULE_PARM_DESC(pos_buf_per_se, "the size of Position Buffer per Shader Engine (default depending on gfx)");
  391. module_param_named(pos_buf_per_se, amdgpu_pos_buf_per_se, int, 0444);
  392. /**
  393. * DOC: cntl_sb_buf_per_se (int)
  394. * Override the size of Control Sideband per Shader Engine in Byte. The default is 0 (depending on gfx).
  395. */
  396. MODULE_PARM_DESC(cntl_sb_buf_per_se, "the size of Control Sideband per Shader Engine (default depending on gfx)");
  397. module_param_named(cntl_sb_buf_per_se, amdgpu_cntl_sb_buf_per_se, int, 0444);
  398. /**
  399. * DOC: param_buf_per_se (int)
  400. * Override the size of Off-Chip Pramater Cache per Shader Engine in Byte. The default is 0 (depending on gfx).
  401. */
  402. MODULE_PARM_DESC(param_buf_per_se, "the size of Off-Chip Pramater Cache per Shader Engine (default depending on gfx)");
  403. module_param_named(param_buf_per_se, amdgpu_param_buf_per_se, int, 0444);
  404. /**
  405. * DOC: job_hang_limit (int)
  406. * Set how much time allow a job hang and not drop it. The default is 0.
  407. */
  408. MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
  409. module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
  410. /**
  411. * DOC: lbpw (int)
  412. * Override Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable). The default is -1 (auto, enabled).
  413. */
  414. MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)");
  415. module_param_named(lbpw, amdgpu_lbpw, int, 0444);
  416. MODULE_PARM_DESC(compute_multipipe, "Force compute queues to be spread across pipes (1 = enable, 0 = disable, -1 = auto)");
  417. module_param_named(compute_multipipe, amdgpu_compute_multipipe, int, 0444);
  418. /**
  419. * DOC: gpu_recovery (int)
  420. * Set to enable GPU recovery mechanism (1 = enable, 0 = disable). The default is -1 (auto, disabled except SRIOV).
  421. */
  422. MODULE_PARM_DESC(gpu_recovery, "Enable GPU recovery mechanism, (1 = enable, 0 = disable, -1 = auto)");
  423. module_param_named(gpu_recovery, amdgpu_gpu_recovery, int, 0444);
  424. /**
  425. * DOC: emu_mode (int)
  426. * Set value 1 to enable emulation mode. This is only needed when running on an emulator. The default is 0 (disabled).
  427. */
  428. MODULE_PARM_DESC(emu_mode, "Emulation mode, (1 = enable, 0 = disable)");
  429. module_param_named(emu_mode, amdgpu_emu_mode, int, 0444);
  430. /**
  431. * DOC: si_support (int)
  432. * Set SI support driver. This parameter works after set config CONFIG_DRM_AMDGPU_SI. For SI asic, when radeon driver is enabled,
  433. * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
  434. * otherwise using amdgpu driver.
  435. */
  436. #ifdef CONFIG_DRM_AMDGPU_SI
  437. #if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
  438. int amdgpu_si_support = 0;
  439. MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))");
  440. #else
  441. int amdgpu_si_support = 1;
  442. MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
  443. #endif
  444. module_param_named(si_support, amdgpu_si_support, int, 0444);
  445. #endif
  446. /**
  447. * DOC: cik_support (int)
  448. * Set CIK support driver. This parameter works after set config CONFIG_DRM_AMDGPU_CIK. For CIK asic, when radeon driver is enabled,
  449. * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
  450. * otherwise using amdgpu driver.
  451. */
  452. #ifdef CONFIG_DRM_AMDGPU_CIK
  453. #if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
  454. int amdgpu_cik_support = 0;
  455. MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))");
  456. #else
  457. int amdgpu_cik_support = 1;
  458. MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
  459. #endif
  460. module_param_named(cik_support, amdgpu_cik_support, int, 0444);
  461. #endif
  462. /**
  463. * DOC: smu_memory_pool_size (uint)
  464. * It is used to reserve gtt for smu debug usage, setting value 0 to disable it. The actual size is value * 256MiB.
  465. * E.g. 0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte. The default is 0 (disabled).
  466. */
  467. MODULE_PARM_DESC(smu_memory_pool_size,
  468. "reserve gtt for smu debug usage, 0 = disable,"
  469. "0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte");
  470. module_param_named(smu_memory_pool_size, amdgpu_smu_memory_pool_size, uint, 0444);
  471. static const struct pci_device_id pciidlist[] = {
  472. #ifdef CONFIG_DRM_AMDGPU_SI
  473. {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  474. {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  475. {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  476. {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  477. {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  478. {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  479. {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  480. {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  481. {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  482. {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  483. {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  484. {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  485. {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  486. {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  487. {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  488. {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  489. {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  490. {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  491. {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  492. {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  493. {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  494. {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  495. {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  496. {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  497. {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  498. {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  499. {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  500. {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  501. {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  502. {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  503. {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  504. {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  505. {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  506. {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  507. {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  508. {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  509. {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  510. {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  511. {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  512. {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  513. {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  514. {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  515. {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  516. {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  517. {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  518. {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  519. {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  520. {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  521. {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  522. {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  523. {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  524. {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  525. {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  526. {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  527. {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  528. {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  529. {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  530. {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  531. {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  532. {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  533. {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  534. {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  535. {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  536. {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  537. {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  538. {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  539. {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  540. {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  541. {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  542. {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  543. {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  544. {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  545. #endif
  546. #ifdef CONFIG_DRM_AMDGPU_CIK
  547. /* Kaveri */
  548. {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  549. {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  550. {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  551. {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  552. {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  553. {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  554. {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  555. {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  556. {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  557. {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  558. {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  559. {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  560. {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  561. {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  562. {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  563. {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  564. {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  565. {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  566. {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  567. {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  568. {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  569. {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  570. /* Bonaire */
  571. {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  572. {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  573. {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  574. {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  575. {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  576. {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  577. {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  578. {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  579. {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  580. {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  581. {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  582. /* Hawaii */
  583. {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  584. {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  585. {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  586. {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  587. {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  588. {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  589. {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  590. {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  591. {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  592. {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  593. {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  594. {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  595. /* Kabini */
  596. {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  597. {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  598. {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  599. {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  600. {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  601. {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  602. {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  603. {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  604. {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  605. {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  606. {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  607. {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  608. {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  609. {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  610. {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  611. {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  612. /* mullins */
  613. {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  614. {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  615. {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  616. {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  617. {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  618. {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  619. {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  620. {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  621. {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  622. {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  623. {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  624. {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  625. {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  626. {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  627. {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  628. {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  629. #endif
  630. /* topaz */
  631. {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  632. {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  633. {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  634. {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  635. {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  636. /* tonga */
  637. {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  638. {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  639. {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  640. {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  641. {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  642. {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  643. {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  644. {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  645. {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  646. /* fiji */
  647. {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
  648. {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
  649. /* carrizo */
  650. {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  651. {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  652. {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  653. {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  654. {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  655. /* stoney */
  656. {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
  657. /* Polaris11 */
  658. {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  659. {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  660. {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  661. {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  662. {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  663. {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  664. {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  665. {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  666. {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  667. /* Polaris10 */
  668. {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  669. {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  670. {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  671. {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  672. {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  673. {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  674. {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  675. {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  676. {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  677. {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  678. {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  679. {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  680. {0x1002, 0x6FDF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  681. /* Polaris12 */
  682. {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  683. {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  684. {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  685. {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  686. {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  687. {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  688. {0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  689. {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  690. /* VEGAM */
  691. {0x1002, 0x694C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
  692. {0x1002, 0x694E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
  693. /* Vega 10 */
  694. {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  695. {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  696. {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  697. {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  698. {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  699. {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  700. {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  701. {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  702. {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  703. /* Vega 12 */
  704. {0x1002, 0x69A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  705. {0x1002, 0x69A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  706. {0x1002, 0x69A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  707. {0x1002, 0x69A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  708. {0x1002, 0x69AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  709. /* Vega 20 */
  710. {0x1002, 0x66A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
  711. {0x1002, 0x66A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
  712. {0x1002, 0x66A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
  713. {0x1002, 0x66A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
  714. {0x1002, 0x66A7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
  715. {0x1002, 0x66AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
  716. /* Raven */
  717. {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
  718. {0, 0, 0}
  719. };
  720. MODULE_DEVICE_TABLE(pci, pciidlist);
  721. static struct drm_driver kms_driver;
  722. static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
  723. {
  724. struct apertures_struct *ap;
  725. bool primary = false;
  726. ap = alloc_apertures(1);
  727. if (!ap)
  728. return -ENOMEM;
  729. ap->ranges[0].base = pci_resource_start(pdev, 0);
  730. ap->ranges[0].size = pci_resource_len(pdev, 0);
  731. #ifdef CONFIG_X86
  732. primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  733. #endif
  734. drm_fb_helper_remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
  735. kfree(ap);
  736. return 0;
  737. }
  738. static int amdgpu_pci_probe(struct pci_dev *pdev,
  739. const struct pci_device_id *ent)
  740. {
  741. struct drm_device *dev;
  742. unsigned long flags = ent->driver_data;
  743. int ret, retry = 0;
  744. bool supports_atomic = false;
  745. if (!amdgpu_virtual_display &&
  746. amdgpu_device_asic_has_dc_support(flags & AMD_ASIC_MASK))
  747. supports_atomic = true;
  748. if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
  749. DRM_INFO("This hardware requires experimental hardware support.\n"
  750. "See modparam exp_hw_support\n");
  751. return -ENODEV;
  752. }
  753. /*
  754. * Initialize amdkfd before starting radeon. If it was not loaded yet,
  755. * defer radeon probing
  756. */
  757. ret = amdgpu_amdkfd_init();
  758. if (ret == -EPROBE_DEFER)
  759. return ret;
  760. /* Get rid of things like offb */
  761. ret = amdgpu_kick_out_firmware_fb(pdev);
  762. if (ret)
  763. return ret;
  764. /* warn the user if they mix atomic and non-atomic capable GPUs */
  765. if ((kms_driver.driver_features & DRIVER_ATOMIC) && !supports_atomic)
  766. DRM_ERROR("Mixing atomic and non-atomic capable GPUs!\n");
  767. /* support atomic early so the atomic debugfs stuff gets created */
  768. if (supports_atomic)
  769. kms_driver.driver_features |= DRIVER_ATOMIC;
  770. dev = drm_dev_alloc(&kms_driver, &pdev->dev);
  771. if (IS_ERR(dev))
  772. return PTR_ERR(dev);
  773. ret = pci_enable_device(pdev);
  774. if (ret)
  775. goto err_free;
  776. dev->pdev = pdev;
  777. pci_set_drvdata(pdev, dev);
  778. retry_init:
  779. ret = drm_dev_register(dev, ent->driver_data);
  780. if (ret == -EAGAIN && ++retry <= 3) {
  781. DRM_INFO("retry init %d\n", retry);
  782. /* Don't request EX mode too frequently which is attacking */
  783. msleep(5000);
  784. goto retry_init;
  785. } else if (ret)
  786. goto err_pci;
  787. return 0;
  788. err_pci:
  789. pci_disable_device(pdev);
  790. err_free:
  791. drm_dev_put(dev);
  792. return ret;
  793. }
  794. static void
  795. amdgpu_pci_remove(struct pci_dev *pdev)
  796. {
  797. struct drm_device *dev = pci_get_drvdata(pdev);
  798. drm_dev_unregister(dev);
  799. drm_dev_put(dev);
  800. pci_disable_device(pdev);
  801. pci_set_drvdata(pdev, NULL);
  802. }
  803. static void
  804. amdgpu_pci_shutdown(struct pci_dev *pdev)
  805. {
  806. struct drm_device *dev = pci_get_drvdata(pdev);
  807. struct amdgpu_device *adev = dev->dev_private;
  808. /* if we are running in a VM, make sure the device
  809. * torn down properly on reboot/shutdown.
  810. * unfortunately we can't detect certain
  811. * hypervisors so just do this all the time.
  812. */
  813. amdgpu_device_ip_suspend(adev);
  814. }
  815. static int amdgpu_pmops_suspend(struct device *dev)
  816. {
  817. struct pci_dev *pdev = to_pci_dev(dev);
  818. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  819. return amdgpu_device_suspend(drm_dev, true, true);
  820. }
  821. static int amdgpu_pmops_resume(struct device *dev)
  822. {
  823. struct pci_dev *pdev = to_pci_dev(dev);
  824. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  825. /* GPU comes up enabled by the bios on resume */
  826. if (amdgpu_device_is_px(drm_dev)) {
  827. pm_runtime_disable(dev);
  828. pm_runtime_set_active(dev);
  829. pm_runtime_enable(dev);
  830. }
  831. return amdgpu_device_resume(drm_dev, true, true);
  832. }
  833. static int amdgpu_pmops_freeze(struct device *dev)
  834. {
  835. struct pci_dev *pdev = to_pci_dev(dev);
  836. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  837. return amdgpu_device_suspend(drm_dev, false, true);
  838. }
  839. static int amdgpu_pmops_thaw(struct device *dev)
  840. {
  841. struct pci_dev *pdev = to_pci_dev(dev);
  842. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  843. return amdgpu_device_resume(drm_dev, false, true);
  844. }
  845. static int amdgpu_pmops_poweroff(struct device *dev)
  846. {
  847. struct pci_dev *pdev = to_pci_dev(dev);
  848. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  849. return amdgpu_device_suspend(drm_dev, true, true);
  850. }
  851. static int amdgpu_pmops_restore(struct device *dev)
  852. {
  853. struct pci_dev *pdev = to_pci_dev(dev);
  854. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  855. return amdgpu_device_resume(drm_dev, false, true);
  856. }
  857. static int amdgpu_pmops_runtime_suspend(struct device *dev)
  858. {
  859. struct pci_dev *pdev = to_pci_dev(dev);
  860. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  861. int ret;
  862. if (!amdgpu_device_is_px(drm_dev)) {
  863. pm_runtime_forbid(dev);
  864. return -EBUSY;
  865. }
  866. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  867. drm_kms_helper_poll_disable(drm_dev);
  868. ret = amdgpu_device_suspend(drm_dev, false, false);
  869. pci_save_state(pdev);
  870. pci_disable_device(pdev);
  871. pci_ignore_hotplug(pdev);
  872. if (amdgpu_is_atpx_hybrid())
  873. pci_set_power_state(pdev, PCI_D3cold);
  874. else if (!amdgpu_has_atpx_dgpu_power_cntl())
  875. pci_set_power_state(pdev, PCI_D3hot);
  876. drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
  877. return 0;
  878. }
  879. static int amdgpu_pmops_runtime_resume(struct device *dev)
  880. {
  881. struct pci_dev *pdev = to_pci_dev(dev);
  882. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  883. int ret;
  884. if (!amdgpu_device_is_px(drm_dev))
  885. return -EINVAL;
  886. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  887. if (amdgpu_is_atpx_hybrid() ||
  888. !amdgpu_has_atpx_dgpu_power_cntl())
  889. pci_set_power_state(pdev, PCI_D0);
  890. pci_restore_state(pdev);
  891. ret = pci_enable_device(pdev);
  892. if (ret)
  893. return ret;
  894. pci_set_master(pdev);
  895. ret = amdgpu_device_resume(drm_dev, false, false);
  896. drm_kms_helper_poll_enable(drm_dev);
  897. drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
  898. return 0;
  899. }
  900. static int amdgpu_pmops_runtime_idle(struct device *dev)
  901. {
  902. struct pci_dev *pdev = to_pci_dev(dev);
  903. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  904. struct drm_crtc *crtc;
  905. if (!amdgpu_device_is_px(drm_dev)) {
  906. pm_runtime_forbid(dev);
  907. return -EBUSY;
  908. }
  909. list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
  910. if (crtc->enabled) {
  911. DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
  912. return -EBUSY;
  913. }
  914. }
  915. pm_runtime_mark_last_busy(dev);
  916. pm_runtime_autosuspend(dev);
  917. /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
  918. return 1;
  919. }
  920. long amdgpu_drm_ioctl(struct file *filp,
  921. unsigned int cmd, unsigned long arg)
  922. {
  923. struct drm_file *file_priv = filp->private_data;
  924. struct drm_device *dev;
  925. long ret;
  926. dev = file_priv->minor->dev;
  927. ret = pm_runtime_get_sync(dev->dev);
  928. if (ret < 0)
  929. return ret;
  930. ret = drm_ioctl(filp, cmd, arg);
  931. pm_runtime_mark_last_busy(dev->dev);
  932. pm_runtime_put_autosuspend(dev->dev);
  933. return ret;
  934. }
  935. static const struct dev_pm_ops amdgpu_pm_ops = {
  936. .suspend = amdgpu_pmops_suspend,
  937. .resume = amdgpu_pmops_resume,
  938. .freeze = amdgpu_pmops_freeze,
  939. .thaw = amdgpu_pmops_thaw,
  940. .poweroff = amdgpu_pmops_poweroff,
  941. .restore = amdgpu_pmops_restore,
  942. .runtime_suspend = amdgpu_pmops_runtime_suspend,
  943. .runtime_resume = amdgpu_pmops_runtime_resume,
  944. .runtime_idle = amdgpu_pmops_runtime_idle,
  945. };
  946. static int amdgpu_flush(struct file *f, fl_owner_t id)
  947. {
  948. struct drm_file *file_priv = f->private_data;
  949. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  950. amdgpu_ctx_mgr_entity_flush(&fpriv->ctx_mgr);
  951. return 0;
  952. }
  953. static const struct file_operations amdgpu_driver_kms_fops = {
  954. .owner = THIS_MODULE,
  955. .open = drm_open,
  956. .flush = amdgpu_flush,
  957. .release = drm_release,
  958. .unlocked_ioctl = amdgpu_drm_ioctl,
  959. .mmap = amdgpu_mmap,
  960. .poll = drm_poll,
  961. .read = drm_read,
  962. #ifdef CONFIG_COMPAT
  963. .compat_ioctl = amdgpu_kms_compat_ioctl,
  964. #endif
  965. };
  966. static bool
  967. amdgpu_get_crtc_scanout_position(struct drm_device *dev, unsigned int pipe,
  968. bool in_vblank_irq, int *vpos, int *hpos,
  969. ktime_t *stime, ktime_t *etime,
  970. const struct drm_display_mode *mode)
  971. {
  972. return amdgpu_display_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
  973. stime, etime, mode);
  974. }
  975. static struct drm_driver kms_driver = {
  976. .driver_features =
  977. DRIVER_USE_AGP |
  978. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
  979. DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ,
  980. .load = amdgpu_driver_load_kms,
  981. .open = amdgpu_driver_open_kms,
  982. .postclose = amdgpu_driver_postclose_kms,
  983. .lastclose = amdgpu_driver_lastclose_kms,
  984. .unload = amdgpu_driver_unload_kms,
  985. .get_vblank_counter = amdgpu_get_vblank_counter_kms,
  986. .enable_vblank = amdgpu_enable_vblank_kms,
  987. .disable_vblank = amdgpu_disable_vblank_kms,
  988. .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
  989. .get_scanout_position = amdgpu_get_crtc_scanout_position,
  990. .irq_handler = amdgpu_irq_handler,
  991. .ioctls = amdgpu_ioctls_kms,
  992. .gem_free_object_unlocked = amdgpu_gem_object_free,
  993. .gem_open_object = amdgpu_gem_object_open,
  994. .gem_close_object = amdgpu_gem_object_close,
  995. .dumb_create = amdgpu_mode_dumb_create,
  996. .dumb_map_offset = amdgpu_mode_dumb_mmap,
  997. .fops = &amdgpu_driver_kms_fops,
  998. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  999. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  1000. .gem_prime_export = amdgpu_gem_prime_export,
  1001. .gem_prime_import = amdgpu_gem_prime_import,
  1002. .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
  1003. .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
  1004. .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
  1005. .gem_prime_vmap = amdgpu_gem_prime_vmap,
  1006. .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
  1007. .gem_prime_mmap = amdgpu_gem_prime_mmap,
  1008. .name = DRIVER_NAME,
  1009. .desc = DRIVER_DESC,
  1010. .date = DRIVER_DATE,
  1011. .major = KMS_DRIVER_MAJOR,
  1012. .minor = KMS_DRIVER_MINOR,
  1013. .patchlevel = KMS_DRIVER_PATCHLEVEL,
  1014. };
  1015. static struct drm_driver *driver;
  1016. static struct pci_driver *pdriver;
  1017. static struct pci_driver amdgpu_kms_pci_driver = {
  1018. .name = DRIVER_NAME,
  1019. .id_table = pciidlist,
  1020. .probe = amdgpu_pci_probe,
  1021. .remove = amdgpu_pci_remove,
  1022. .shutdown = amdgpu_pci_shutdown,
  1023. .driver.pm = &amdgpu_pm_ops,
  1024. };
  1025. static int __init amdgpu_init(void)
  1026. {
  1027. int r;
  1028. if (vgacon_text_force()) {
  1029. DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
  1030. return -EINVAL;
  1031. }
  1032. r = amdgpu_sync_init();
  1033. if (r)
  1034. goto error_sync;
  1035. r = amdgpu_fence_slab_init();
  1036. if (r)
  1037. goto error_fence;
  1038. DRM_INFO("amdgpu kernel modesetting enabled.\n");
  1039. driver = &kms_driver;
  1040. pdriver = &amdgpu_kms_pci_driver;
  1041. driver->num_ioctls = amdgpu_max_kms_ioctl;
  1042. amdgpu_register_atpx_handler();
  1043. /* let modprobe override vga console setting */
  1044. return pci_register_driver(pdriver);
  1045. error_fence:
  1046. amdgpu_sync_fini();
  1047. error_sync:
  1048. return r;
  1049. }
  1050. static void __exit amdgpu_exit(void)
  1051. {
  1052. amdgpu_amdkfd_fini();
  1053. pci_unregister_driver(pdriver);
  1054. amdgpu_unregister_atpx_handler();
  1055. amdgpu_sync_fini();
  1056. amdgpu_fence_slab_fini();
  1057. }
  1058. module_init(amdgpu_init);
  1059. module_exit(amdgpu_exit);
  1060. MODULE_AUTHOR(DRIVER_AUTHOR);
  1061. MODULE_DESCRIPTION(DRIVER_DESC);
  1062. MODULE_LICENSE("GPL and additional rights");