gmc_v7_0.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "cikd.h"
  27. #include "cik.h"
  28. #include "gmc_v7_0.h"
  29. #include "amdgpu_ucode.h"
  30. #include "bif/bif_4_1_d.h"
  31. #include "bif/bif_4_1_sh_mask.h"
  32. #include "gmc/gmc_7_1_d.h"
  33. #include "gmc/gmc_7_1_sh_mask.h"
  34. #include "oss/oss_2_0_d.h"
  35. #include "oss/oss_2_0_sh_mask.h"
  36. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev);
  37. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  38. MODULE_FIRMWARE("radeon/bonaire_mc.bin");
  39. MODULE_FIRMWARE("radeon/hawaii_mc.bin");
  40. /**
  41. * gmc8_mc_wait_for_idle - wait for MC idle callback.
  42. *
  43. * @adev: amdgpu_device pointer
  44. *
  45. * Wait for the MC (memory controller) to be idle.
  46. * (evergreen+).
  47. * Returns 0 if the MC is idle, -1 if not.
  48. */
  49. int gmc_v7_0_mc_wait_for_idle(struct amdgpu_device *adev)
  50. {
  51. unsigned i;
  52. u32 tmp;
  53. for (i = 0; i < adev->usec_timeout; i++) {
  54. /* read MC_STATUS */
  55. tmp = RREG32(mmSRBM_STATUS) & 0x1F00;
  56. if (!tmp)
  57. return 0;
  58. udelay(1);
  59. }
  60. return -1;
  61. }
  62. void gmc_v7_0_mc_stop(struct amdgpu_device *adev,
  63. struct amdgpu_mode_mc_save *save)
  64. {
  65. u32 blackout;
  66. if (adev->mode_info.num_crtc)
  67. amdgpu_display_stop_mc_access(adev, save);
  68. amdgpu_asic_wait_for_mc_idle(adev);
  69. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  70. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  71. /* Block CPU access */
  72. WREG32(mmBIF_FB_EN, 0);
  73. /* blackout the MC */
  74. blackout = REG_SET_FIELD(blackout,
  75. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  76. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  77. }
  78. /* wait for the MC to settle */
  79. udelay(100);
  80. }
  81. void gmc_v7_0_mc_resume(struct amdgpu_device *adev,
  82. struct amdgpu_mode_mc_save *save)
  83. {
  84. u32 tmp;
  85. /* unblackout the MC */
  86. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  87. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  88. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  89. /* allow CPU access */
  90. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  91. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  92. WREG32(mmBIF_FB_EN, tmp);
  93. if (adev->mode_info.num_crtc)
  94. amdgpu_display_resume_mc_access(adev, save);
  95. }
  96. /**
  97. * gmc_v7_0_init_microcode - load ucode images from disk
  98. *
  99. * @adev: amdgpu_device pointer
  100. *
  101. * Use the firmware interface to load the ucode images into
  102. * the driver (not loaded into hw).
  103. * Returns 0 on success, error on failure.
  104. */
  105. static int gmc_v7_0_init_microcode(struct amdgpu_device *adev)
  106. {
  107. const char *chip_name;
  108. char fw_name[30];
  109. int err;
  110. DRM_DEBUG("\n");
  111. switch (adev->asic_type) {
  112. case CHIP_BONAIRE:
  113. chip_name = "bonaire";
  114. break;
  115. case CHIP_HAWAII:
  116. chip_name = "hawaii";
  117. break;
  118. case CHIP_KAVERI:
  119. case CHIP_KABINI:
  120. return 0;
  121. default: BUG();
  122. }
  123. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  124. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  125. if (err)
  126. goto out;
  127. err = amdgpu_ucode_validate(adev->mc.fw);
  128. out:
  129. if (err) {
  130. printk(KERN_ERR
  131. "cik_mc: Failed to load firmware \"%s\"\n",
  132. fw_name);
  133. release_firmware(adev->mc.fw);
  134. adev->mc.fw = NULL;
  135. }
  136. return err;
  137. }
  138. /**
  139. * gmc_v7_0_mc_load_microcode - load MC ucode into the hw
  140. *
  141. * @adev: amdgpu_device pointer
  142. *
  143. * Load the GDDR MC ucode into the hw (CIK).
  144. * Returns 0 on success, error on failure.
  145. */
  146. static int gmc_v7_0_mc_load_microcode(struct amdgpu_device *adev)
  147. {
  148. const struct mc_firmware_header_v1_0 *hdr;
  149. const __le32 *fw_data = NULL;
  150. const __le32 *io_mc_regs = NULL;
  151. u32 running, blackout = 0;
  152. int i, ucode_size, regs_size;
  153. if (!adev->mc.fw)
  154. return -EINVAL;
  155. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  156. amdgpu_ucode_print_mc_hdr(&hdr->header);
  157. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  158. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  159. io_mc_regs = (const __le32 *)
  160. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  161. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  162. fw_data = (const __le32 *)
  163. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  164. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  165. if (running == 0) {
  166. if (running) {
  167. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  168. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  169. }
  170. /* reset the engine and set to writable */
  171. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  172. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  173. /* load mc io regs */
  174. for (i = 0; i < regs_size; i++) {
  175. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  176. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  177. }
  178. /* load the MC ucode */
  179. for (i = 0; i < ucode_size; i++)
  180. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  181. /* put the engine back into the active state */
  182. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  183. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  184. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  185. /* wait for training to complete */
  186. for (i = 0; i < adev->usec_timeout; i++) {
  187. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  188. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  189. break;
  190. udelay(1);
  191. }
  192. for (i = 0; i < adev->usec_timeout; i++) {
  193. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  194. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  195. break;
  196. udelay(1);
  197. }
  198. if (running)
  199. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  200. }
  201. return 0;
  202. }
  203. static void gmc_v7_0_vram_gtt_location(struct amdgpu_device *adev,
  204. struct amdgpu_mc *mc)
  205. {
  206. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  207. /* leave room for at least 1024M GTT */
  208. dev_warn(adev->dev, "limiting VRAM\n");
  209. mc->real_vram_size = 0xFFC0000000ULL;
  210. mc->mc_vram_size = 0xFFC0000000ULL;
  211. }
  212. amdgpu_vram_location(adev, &adev->mc, 0);
  213. adev->mc.gtt_base_align = 0;
  214. amdgpu_gtt_location(adev, mc);
  215. }
  216. /**
  217. * gmc_v7_0_mc_program - program the GPU memory controller
  218. *
  219. * @adev: amdgpu_device pointer
  220. *
  221. * Set the location of vram, gart, and AGP in the GPU's
  222. * physical address space (CIK).
  223. */
  224. static void gmc_v7_0_mc_program(struct amdgpu_device *adev)
  225. {
  226. struct amdgpu_mode_mc_save save;
  227. u32 tmp;
  228. int i, j;
  229. /* Initialize HDP */
  230. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  231. WREG32((0xb05 + j), 0x00000000);
  232. WREG32((0xb06 + j), 0x00000000);
  233. WREG32((0xb07 + j), 0x00000000);
  234. WREG32((0xb08 + j), 0x00000000);
  235. WREG32((0xb09 + j), 0x00000000);
  236. }
  237. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  238. if (adev->mode_info.num_crtc)
  239. amdgpu_display_set_vga_render_state(adev, false);
  240. gmc_v7_0_mc_stop(adev, &save);
  241. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  242. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  243. }
  244. /* Update configuration */
  245. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  246. adev->mc.vram_start >> 12);
  247. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  248. adev->mc.vram_end >> 12);
  249. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  250. adev->vram_scratch.gpu_addr >> 12);
  251. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  252. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  253. WREG32(mmMC_VM_FB_LOCATION, tmp);
  254. /* XXX double check these! */
  255. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  256. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  257. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  258. WREG32(mmMC_VM_AGP_BASE, 0);
  259. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  260. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  261. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  262. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  263. }
  264. gmc_v7_0_mc_resume(adev, &save);
  265. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  266. tmp = RREG32(mmHDP_MISC_CNTL);
  267. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 1);
  268. WREG32(mmHDP_MISC_CNTL, tmp);
  269. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  270. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  271. }
  272. /**
  273. * gmc_v7_0_mc_init - initialize the memory controller driver params
  274. *
  275. * @adev: amdgpu_device pointer
  276. *
  277. * Look up the amount of vram, vram width, and decide how to place
  278. * vram and gart within the GPU's physical address space (CIK).
  279. * Returns 0 for success.
  280. */
  281. static int gmc_v7_0_mc_init(struct amdgpu_device *adev)
  282. {
  283. u32 tmp;
  284. int chansize, numchan;
  285. /* Get VRAM informations */
  286. tmp = RREG32(mmMC_ARB_RAMCFG);
  287. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  288. chansize = 64;
  289. } else {
  290. chansize = 32;
  291. }
  292. tmp = RREG32(mmMC_SHARED_CHMAP);
  293. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  294. case 0:
  295. default:
  296. numchan = 1;
  297. break;
  298. case 1:
  299. numchan = 2;
  300. break;
  301. case 2:
  302. numchan = 4;
  303. break;
  304. case 3:
  305. numchan = 8;
  306. break;
  307. case 4:
  308. numchan = 3;
  309. break;
  310. case 5:
  311. numchan = 6;
  312. break;
  313. case 6:
  314. numchan = 10;
  315. break;
  316. case 7:
  317. numchan = 12;
  318. break;
  319. case 8:
  320. numchan = 16;
  321. break;
  322. }
  323. adev->mc.vram_width = numchan * chansize;
  324. /* Could aper size report 0 ? */
  325. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  326. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  327. /* size in MB on si */
  328. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  329. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  330. adev->mc.visible_vram_size = adev->mc.aper_size;
  331. /* unless the user had overridden it, set the gart
  332. * size equal to the 1024 or vram, whichever is larger.
  333. */
  334. if (amdgpu_gart_size == -1)
  335. adev->mc.gtt_size = max((1024ULL << 20), adev->mc.mc_vram_size);
  336. else
  337. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  338. gmc_v7_0_vram_gtt_location(adev, &adev->mc);
  339. return 0;
  340. }
  341. /*
  342. * GART
  343. * VMID 0 is the physical GPU addresses as used by the kernel.
  344. * VMIDs 1-15 are used for userspace clients and are handled
  345. * by the amdgpu vm/hsa code.
  346. */
  347. /**
  348. * gmc_v7_0_gart_flush_gpu_tlb - gart tlb flush callback
  349. *
  350. * @adev: amdgpu_device pointer
  351. * @vmid: vm instance to flush
  352. *
  353. * Flush the TLB for the requested page table (CIK).
  354. */
  355. static void gmc_v7_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  356. uint32_t vmid)
  357. {
  358. /* flush hdp cache */
  359. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  360. /* bits 0-15 are the VM contexts0-15 */
  361. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  362. }
  363. /**
  364. * gmc_v7_0_gart_set_pte_pde - update the page tables using MMIO
  365. *
  366. * @adev: amdgpu_device pointer
  367. * @cpu_pt_addr: cpu address of the page table
  368. * @gpu_page_idx: entry in the page table to update
  369. * @addr: dst addr to write into pte/pde
  370. * @flags: access flags
  371. *
  372. * Update the page tables using the CPU.
  373. */
  374. static int gmc_v7_0_gart_set_pte_pde(struct amdgpu_device *adev,
  375. void *cpu_pt_addr,
  376. uint32_t gpu_page_idx,
  377. uint64_t addr,
  378. uint32_t flags)
  379. {
  380. void __iomem *ptr = (void *)cpu_pt_addr;
  381. uint64_t value;
  382. value = addr & 0xFFFFFFFFFFFFF000ULL;
  383. value |= flags;
  384. writeq(value, ptr + (gpu_page_idx * 8));
  385. return 0;
  386. }
  387. /**
  388. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  389. *
  390. * @adev: amdgpu_device pointer
  391. * @value: true redirects VM faults to the default page
  392. */
  393. static void gmc_v7_0_set_fault_enable_default(struct amdgpu_device *adev,
  394. bool value)
  395. {
  396. u32 tmp;
  397. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  398. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  399. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  400. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  401. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  402. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  403. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  404. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  405. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  406. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  407. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  408. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  409. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  410. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  411. }
  412. /**
  413. * gmc_v7_0_gart_enable - gart enable
  414. *
  415. * @adev: amdgpu_device pointer
  416. *
  417. * This sets up the TLBs, programs the page tables for VMID0,
  418. * sets up the hw for VMIDs 1-15 which are allocated on
  419. * demand, and sets up the global locations for the LDS, GDS,
  420. * and GPUVM for FSA64 clients (CIK).
  421. * Returns 0 for success, errors for failure.
  422. */
  423. static int gmc_v7_0_gart_enable(struct amdgpu_device *adev)
  424. {
  425. int r, i;
  426. u32 tmp;
  427. if (adev->gart.robj == NULL) {
  428. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  429. return -EINVAL;
  430. }
  431. r = amdgpu_gart_table_vram_pin(adev);
  432. if (r)
  433. return r;
  434. /* Setup TLB control */
  435. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  436. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  437. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  438. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  439. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  440. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  441. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  442. /* Setup L2 cache */
  443. tmp = RREG32(mmVM_L2_CNTL);
  444. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  445. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  446. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  447. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  448. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  449. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  450. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  451. WREG32(mmVM_L2_CNTL, tmp);
  452. tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  453. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  454. WREG32(mmVM_L2_CNTL2, tmp);
  455. tmp = RREG32(mmVM_L2_CNTL3);
  456. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  457. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  458. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  459. WREG32(mmVM_L2_CNTL3, tmp);
  460. /* setup context0 */
  461. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  462. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  463. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  464. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  465. (u32)(adev->dummy_page.addr >> 12));
  466. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  467. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  468. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  469. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  470. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  471. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  472. WREG32(0x575, 0);
  473. WREG32(0x576, 0);
  474. WREG32(0x577, 0);
  475. /* empty context1-15 */
  476. /* FIXME start with 4G, once using 2 level pt switch to full
  477. * vm size space
  478. */
  479. /* set vm size, must be a multiple of 4 */
  480. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  481. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  482. for (i = 1; i < 16; i++) {
  483. if (i < 8)
  484. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  485. adev->gart.table_addr >> 12);
  486. else
  487. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  488. adev->gart.table_addr >> 12);
  489. }
  490. /* enable context1-15 */
  491. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  492. (u32)(adev->dummy_page.addr >> 12));
  493. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  494. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  495. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  496. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  497. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  498. amdgpu_vm_block_size - 9);
  499. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  500. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  501. gmc_v7_0_set_fault_enable_default(adev, false);
  502. else
  503. gmc_v7_0_set_fault_enable_default(adev, true);
  504. if (adev->asic_type == CHIP_KAVERI) {
  505. tmp = RREG32(mmCHUB_CONTROL);
  506. tmp &= ~BYPASS_VM;
  507. WREG32(mmCHUB_CONTROL, tmp);
  508. }
  509. gmc_v7_0_gart_flush_gpu_tlb(adev, 0);
  510. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  511. (unsigned)(adev->mc.gtt_size >> 20),
  512. (unsigned long long)adev->gart.table_addr);
  513. adev->gart.ready = true;
  514. return 0;
  515. }
  516. static int gmc_v7_0_gart_init(struct amdgpu_device *adev)
  517. {
  518. int r;
  519. if (adev->gart.robj) {
  520. WARN(1, "R600 PCIE GART already initialized\n");
  521. return 0;
  522. }
  523. /* Initialize common gart structure */
  524. r = amdgpu_gart_init(adev);
  525. if (r)
  526. return r;
  527. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  528. return amdgpu_gart_table_vram_alloc(adev);
  529. }
  530. /**
  531. * gmc_v7_0_gart_disable - gart disable
  532. *
  533. * @adev: amdgpu_device pointer
  534. *
  535. * This disables all VM page table (CIK).
  536. */
  537. static void gmc_v7_0_gart_disable(struct amdgpu_device *adev)
  538. {
  539. u32 tmp;
  540. /* Disable all tables */
  541. WREG32(mmVM_CONTEXT0_CNTL, 0);
  542. WREG32(mmVM_CONTEXT1_CNTL, 0);
  543. /* Setup TLB control */
  544. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  545. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  546. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  547. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  548. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  549. /* Setup L2 cache */
  550. tmp = RREG32(mmVM_L2_CNTL);
  551. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  552. WREG32(mmVM_L2_CNTL, tmp);
  553. WREG32(mmVM_L2_CNTL2, 0);
  554. amdgpu_gart_table_vram_unpin(adev);
  555. }
  556. /**
  557. * gmc_v7_0_gart_fini - vm fini callback
  558. *
  559. * @adev: amdgpu_device pointer
  560. *
  561. * Tears down the driver GART/VM setup (CIK).
  562. */
  563. static void gmc_v7_0_gart_fini(struct amdgpu_device *adev)
  564. {
  565. amdgpu_gart_table_vram_free(adev);
  566. amdgpu_gart_fini(adev);
  567. }
  568. /*
  569. * vm
  570. * VMID 0 is the physical GPU addresses as used by the kernel.
  571. * VMIDs 1-15 are used for userspace clients and are handled
  572. * by the amdgpu vm/hsa code.
  573. */
  574. /**
  575. * gmc_v7_0_vm_init - cik vm init callback
  576. *
  577. * @adev: amdgpu_device pointer
  578. *
  579. * Inits cik specific vm parameters (number of VMs, base of vram for
  580. * VMIDs 1-15) (CIK).
  581. * Returns 0 for success.
  582. */
  583. static int gmc_v7_0_vm_init(struct amdgpu_device *adev)
  584. {
  585. /*
  586. * number of VMs
  587. * VMID 0 is reserved for System
  588. * amdgpu graphics/compute will use VMIDs 1-7
  589. * amdkfd will use VMIDs 8-15
  590. */
  591. adev->vm_manager.nvm = AMDGPU_NUM_OF_VMIDS;
  592. /* base offset of vram pages */
  593. if (adev->flags & AMD_IS_APU) {
  594. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  595. tmp <<= 22;
  596. adev->vm_manager.vram_base_offset = tmp;
  597. } else
  598. adev->vm_manager.vram_base_offset = 0;
  599. return 0;
  600. }
  601. /**
  602. * gmc_v7_0_vm_fini - cik vm fini callback
  603. *
  604. * @adev: amdgpu_device pointer
  605. *
  606. * Tear down any asic specific VM setup (CIK).
  607. */
  608. static void gmc_v7_0_vm_fini(struct amdgpu_device *adev)
  609. {
  610. }
  611. /**
  612. * gmc_v7_0_vm_decode_fault - print human readable fault info
  613. *
  614. * @adev: amdgpu_device pointer
  615. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  616. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  617. *
  618. * Print human readable fault information (CIK).
  619. */
  620. static void gmc_v7_0_vm_decode_fault(struct amdgpu_device *adev,
  621. u32 status, u32 addr, u32 mc_client)
  622. {
  623. u32 mc_id;
  624. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  625. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  626. PROTECTIONS);
  627. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  628. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  629. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  630. MEMORY_CLIENT_ID);
  631. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  632. protections, vmid, addr,
  633. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  634. MEMORY_CLIENT_RW) ?
  635. "write" : "read", block, mc_client, mc_id);
  636. }
  637. static const u32 mc_cg_registers[] = {
  638. mmMC_HUB_MISC_HUB_CG,
  639. mmMC_HUB_MISC_SIP_CG,
  640. mmMC_HUB_MISC_VM_CG,
  641. mmMC_XPB_CLK_GAT,
  642. mmATC_MISC_CG,
  643. mmMC_CITF_MISC_WR_CG,
  644. mmMC_CITF_MISC_RD_CG,
  645. mmMC_CITF_MISC_VM_CG,
  646. mmVM_L2_CG,
  647. };
  648. static const u32 mc_cg_ls_en[] = {
  649. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  650. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  651. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  652. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  653. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  654. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  655. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  656. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  657. VM_L2_CG__MEM_LS_ENABLE_MASK,
  658. };
  659. static const u32 mc_cg_en[] = {
  660. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  661. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  662. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  663. MC_XPB_CLK_GAT__ENABLE_MASK,
  664. ATC_MISC_CG__ENABLE_MASK,
  665. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  666. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  667. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  668. VM_L2_CG__ENABLE_MASK,
  669. };
  670. static void gmc_v7_0_enable_mc_ls(struct amdgpu_device *adev,
  671. bool enable)
  672. {
  673. int i;
  674. u32 orig, data;
  675. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  676. orig = data = RREG32(mc_cg_registers[i]);
  677. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_LS))
  678. data |= mc_cg_ls_en[i];
  679. else
  680. data &= ~mc_cg_ls_en[i];
  681. if (data != orig)
  682. WREG32(mc_cg_registers[i], data);
  683. }
  684. }
  685. static void gmc_v7_0_enable_mc_mgcg(struct amdgpu_device *adev,
  686. bool enable)
  687. {
  688. int i;
  689. u32 orig, data;
  690. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  691. orig = data = RREG32(mc_cg_registers[i]);
  692. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_MGCG))
  693. data |= mc_cg_en[i];
  694. else
  695. data &= ~mc_cg_en[i];
  696. if (data != orig)
  697. WREG32(mc_cg_registers[i], data);
  698. }
  699. }
  700. static void gmc_v7_0_enable_bif_mgls(struct amdgpu_device *adev,
  701. bool enable)
  702. {
  703. u32 orig, data;
  704. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  705. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_BIF_LS)) {
  706. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  707. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  708. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  709. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  710. } else {
  711. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  712. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  713. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  714. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  715. }
  716. if (orig != data)
  717. WREG32_PCIE(ixPCIE_CNTL2, data);
  718. }
  719. static void gmc_v7_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  720. bool enable)
  721. {
  722. u32 orig, data;
  723. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  724. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_MGCG))
  725. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  726. else
  727. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  728. if (orig != data)
  729. WREG32(mmHDP_HOST_PATH_CNTL, data);
  730. }
  731. static void gmc_v7_0_enable_hdp_ls(struct amdgpu_device *adev,
  732. bool enable)
  733. {
  734. u32 orig, data;
  735. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  736. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_LS))
  737. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  738. else
  739. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  740. if (orig != data)
  741. WREG32(mmHDP_MEM_POWER_LS, data);
  742. }
  743. static int gmc_v7_0_convert_vram_type(int mc_seq_vram_type)
  744. {
  745. switch (mc_seq_vram_type) {
  746. case MC_SEQ_MISC0__MT__GDDR1:
  747. return AMDGPU_VRAM_TYPE_GDDR1;
  748. case MC_SEQ_MISC0__MT__DDR2:
  749. return AMDGPU_VRAM_TYPE_DDR2;
  750. case MC_SEQ_MISC0__MT__GDDR3:
  751. return AMDGPU_VRAM_TYPE_GDDR3;
  752. case MC_SEQ_MISC0__MT__GDDR4:
  753. return AMDGPU_VRAM_TYPE_GDDR4;
  754. case MC_SEQ_MISC0__MT__GDDR5:
  755. return AMDGPU_VRAM_TYPE_GDDR5;
  756. case MC_SEQ_MISC0__MT__HBM:
  757. return AMDGPU_VRAM_TYPE_HBM;
  758. case MC_SEQ_MISC0__MT__DDR3:
  759. return AMDGPU_VRAM_TYPE_DDR3;
  760. default:
  761. return AMDGPU_VRAM_TYPE_UNKNOWN;
  762. }
  763. }
  764. static int gmc_v7_0_early_init(void *handle)
  765. {
  766. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  767. gmc_v7_0_set_gart_funcs(adev);
  768. gmc_v7_0_set_irq_funcs(adev);
  769. if (adev->flags & AMD_IS_APU) {
  770. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  771. } else {
  772. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  773. tmp &= MC_SEQ_MISC0__MT__MASK;
  774. adev->mc.vram_type = gmc_v7_0_convert_vram_type(tmp);
  775. }
  776. return 0;
  777. }
  778. static int gmc_v7_0_late_init(void *handle)
  779. {
  780. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  781. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  782. }
  783. static int gmc_v7_0_sw_init(void *handle)
  784. {
  785. int r;
  786. int dma_bits;
  787. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  788. r = amdgpu_gem_init(adev);
  789. if (r)
  790. return r;
  791. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  792. if (r)
  793. return r;
  794. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  795. if (r)
  796. return r;
  797. /* Adjust VM size here.
  798. * Currently set to 4GB ((1 << 20) 4k pages).
  799. * Max GPUVM size for cayman and SI is 40 bits.
  800. */
  801. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  802. /* Set the internal MC address mask
  803. * This is the max address of the GPU's
  804. * internal address space.
  805. */
  806. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  807. /* set DMA mask + need_dma32 flags.
  808. * PCIE - can handle 40-bits.
  809. * IGP - can handle 40-bits
  810. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  811. */
  812. adev->need_dma32 = false;
  813. dma_bits = adev->need_dma32 ? 32 : 40;
  814. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  815. if (r) {
  816. adev->need_dma32 = true;
  817. dma_bits = 32;
  818. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  819. }
  820. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  821. if (r) {
  822. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  823. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  824. }
  825. r = gmc_v7_0_init_microcode(adev);
  826. if (r) {
  827. DRM_ERROR("Failed to load mc firmware!\n");
  828. return r;
  829. }
  830. r = gmc_v7_0_mc_init(adev);
  831. if (r)
  832. return r;
  833. /* Memory manager */
  834. r = amdgpu_bo_init(adev);
  835. if (r)
  836. return r;
  837. r = gmc_v7_0_gart_init(adev);
  838. if (r)
  839. return r;
  840. if (!adev->vm_manager.enabled) {
  841. r = gmc_v7_0_vm_init(adev);
  842. if (r) {
  843. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  844. return r;
  845. }
  846. adev->vm_manager.enabled = true;
  847. }
  848. return r;
  849. }
  850. static int gmc_v7_0_sw_fini(void *handle)
  851. {
  852. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  853. if (adev->vm_manager.enabled) {
  854. amdgpu_vm_manager_fini(adev);
  855. gmc_v7_0_vm_fini(adev);
  856. adev->vm_manager.enabled = false;
  857. }
  858. gmc_v7_0_gart_fini(adev);
  859. amdgpu_gem_fini(adev);
  860. amdgpu_bo_fini(adev);
  861. return 0;
  862. }
  863. static int gmc_v7_0_hw_init(void *handle)
  864. {
  865. int r;
  866. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  867. gmc_v7_0_mc_program(adev);
  868. if (!(adev->flags & AMD_IS_APU)) {
  869. r = gmc_v7_0_mc_load_microcode(adev);
  870. if (r) {
  871. DRM_ERROR("Failed to load MC firmware!\n");
  872. return r;
  873. }
  874. }
  875. r = gmc_v7_0_gart_enable(adev);
  876. if (r)
  877. return r;
  878. return r;
  879. }
  880. static int gmc_v7_0_hw_fini(void *handle)
  881. {
  882. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  883. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  884. gmc_v7_0_gart_disable(adev);
  885. return 0;
  886. }
  887. static int gmc_v7_0_suspend(void *handle)
  888. {
  889. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  890. if (adev->vm_manager.enabled) {
  891. amdgpu_vm_manager_fini(adev);
  892. gmc_v7_0_vm_fini(adev);
  893. adev->vm_manager.enabled = false;
  894. }
  895. gmc_v7_0_hw_fini(adev);
  896. return 0;
  897. }
  898. static int gmc_v7_0_resume(void *handle)
  899. {
  900. int r;
  901. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  902. r = gmc_v7_0_hw_init(adev);
  903. if (r)
  904. return r;
  905. if (!adev->vm_manager.enabled) {
  906. r = gmc_v7_0_vm_init(adev);
  907. if (r) {
  908. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  909. return r;
  910. }
  911. adev->vm_manager.enabled = true;
  912. }
  913. return r;
  914. }
  915. static bool gmc_v7_0_is_idle(void *handle)
  916. {
  917. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  918. u32 tmp = RREG32(mmSRBM_STATUS);
  919. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  920. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  921. return false;
  922. return true;
  923. }
  924. static int gmc_v7_0_wait_for_idle(void *handle)
  925. {
  926. unsigned i;
  927. u32 tmp;
  928. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  929. for (i = 0; i < adev->usec_timeout; i++) {
  930. /* read MC_STATUS */
  931. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  932. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  933. SRBM_STATUS__MCC_BUSY_MASK |
  934. SRBM_STATUS__MCD_BUSY_MASK |
  935. SRBM_STATUS__VMC_BUSY_MASK);
  936. if (!tmp)
  937. return 0;
  938. udelay(1);
  939. }
  940. return -ETIMEDOUT;
  941. }
  942. static void gmc_v7_0_print_status(void *handle)
  943. {
  944. int i, j;
  945. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  946. dev_info(adev->dev, "GMC 8.x registers\n");
  947. dev_info(adev->dev, " SRBM_STATUS=0x%08X\n",
  948. RREG32(mmSRBM_STATUS));
  949. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  950. RREG32(mmSRBM_STATUS2));
  951. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  952. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR));
  953. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  954. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS));
  955. dev_info(adev->dev, " MC_VM_MX_L1_TLB_CNTL=0x%08X\n",
  956. RREG32(mmMC_VM_MX_L1_TLB_CNTL));
  957. dev_info(adev->dev, " VM_L2_CNTL=0x%08X\n",
  958. RREG32(mmVM_L2_CNTL));
  959. dev_info(adev->dev, " VM_L2_CNTL2=0x%08X\n",
  960. RREG32(mmVM_L2_CNTL2));
  961. dev_info(adev->dev, " VM_L2_CNTL3=0x%08X\n",
  962. RREG32(mmVM_L2_CNTL3));
  963. dev_info(adev->dev, " VM_CONTEXT0_PAGE_TABLE_START_ADDR=0x%08X\n",
  964. RREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR));
  965. dev_info(adev->dev, " VM_CONTEXT0_PAGE_TABLE_END_ADDR=0x%08X\n",
  966. RREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR));
  967. dev_info(adev->dev, " VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR=0x%08X\n",
  968. RREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR));
  969. dev_info(adev->dev, " VM_CONTEXT0_CNTL2=0x%08X\n",
  970. RREG32(mmVM_CONTEXT0_CNTL2));
  971. dev_info(adev->dev, " VM_CONTEXT0_CNTL=0x%08X\n",
  972. RREG32(mmVM_CONTEXT0_CNTL));
  973. dev_info(adev->dev, " 0x15D4=0x%08X\n",
  974. RREG32(0x575));
  975. dev_info(adev->dev, " 0x15D8=0x%08X\n",
  976. RREG32(0x576));
  977. dev_info(adev->dev, " 0x15DC=0x%08X\n",
  978. RREG32(0x577));
  979. dev_info(adev->dev, " VM_CONTEXT1_PAGE_TABLE_START_ADDR=0x%08X\n",
  980. RREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR));
  981. dev_info(adev->dev, " VM_CONTEXT1_PAGE_TABLE_END_ADDR=0x%08X\n",
  982. RREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR));
  983. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR=0x%08X\n",
  984. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR));
  985. dev_info(adev->dev, " VM_CONTEXT1_CNTL2=0x%08X\n",
  986. RREG32(mmVM_CONTEXT1_CNTL2));
  987. dev_info(adev->dev, " VM_CONTEXT1_CNTL=0x%08X\n",
  988. RREG32(mmVM_CONTEXT1_CNTL));
  989. for (i = 0; i < 16; i++) {
  990. if (i < 8)
  991. dev_info(adev->dev, " VM_CONTEXT%d_PAGE_TABLE_BASE_ADDR=0x%08X\n",
  992. i, RREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i));
  993. else
  994. dev_info(adev->dev, " VM_CONTEXT%d_PAGE_TABLE_BASE_ADDR=0x%08X\n",
  995. i, RREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8));
  996. }
  997. dev_info(adev->dev, " MC_VM_SYSTEM_APERTURE_LOW_ADDR=0x%08X\n",
  998. RREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR));
  999. dev_info(adev->dev, " MC_VM_SYSTEM_APERTURE_HIGH_ADDR=0x%08X\n",
  1000. RREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR));
  1001. dev_info(adev->dev, " MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR=0x%08X\n",
  1002. RREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR));
  1003. dev_info(adev->dev, " MC_VM_FB_LOCATION=0x%08X\n",
  1004. RREG32(mmMC_VM_FB_LOCATION));
  1005. dev_info(adev->dev, " MC_VM_AGP_BASE=0x%08X\n",
  1006. RREG32(mmMC_VM_AGP_BASE));
  1007. dev_info(adev->dev, " MC_VM_AGP_TOP=0x%08X\n",
  1008. RREG32(mmMC_VM_AGP_TOP));
  1009. dev_info(adev->dev, " MC_VM_AGP_BOT=0x%08X\n",
  1010. RREG32(mmMC_VM_AGP_BOT));
  1011. if (adev->asic_type == CHIP_KAVERI) {
  1012. dev_info(adev->dev, " CHUB_CONTROL=0x%08X\n",
  1013. RREG32(mmCHUB_CONTROL));
  1014. }
  1015. dev_info(adev->dev, " HDP_REG_COHERENCY_FLUSH_CNTL=0x%08X\n",
  1016. RREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL));
  1017. dev_info(adev->dev, " HDP_NONSURFACE_BASE=0x%08X\n",
  1018. RREG32(mmHDP_NONSURFACE_BASE));
  1019. dev_info(adev->dev, " HDP_NONSURFACE_INFO=0x%08X\n",
  1020. RREG32(mmHDP_NONSURFACE_INFO));
  1021. dev_info(adev->dev, " HDP_NONSURFACE_SIZE=0x%08X\n",
  1022. RREG32(mmHDP_NONSURFACE_SIZE));
  1023. dev_info(adev->dev, " HDP_MISC_CNTL=0x%08X\n",
  1024. RREG32(mmHDP_MISC_CNTL));
  1025. dev_info(adev->dev, " HDP_HOST_PATH_CNTL=0x%08X\n",
  1026. RREG32(mmHDP_HOST_PATH_CNTL));
  1027. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  1028. dev_info(adev->dev, " %d:\n", i);
  1029. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  1030. 0xb05 + j, RREG32(0xb05 + j));
  1031. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  1032. 0xb06 + j, RREG32(0xb06 + j));
  1033. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  1034. 0xb07 + j, RREG32(0xb07 + j));
  1035. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  1036. 0xb08 + j, RREG32(0xb08 + j));
  1037. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  1038. 0xb09 + j, RREG32(0xb09 + j));
  1039. }
  1040. dev_info(adev->dev, " BIF_FB_EN=0x%08X\n",
  1041. RREG32(mmBIF_FB_EN));
  1042. }
  1043. static int gmc_v7_0_soft_reset(void *handle)
  1044. {
  1045. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1046. struct amdgpu_mode_mc_save save;
  1047. u32 srbm_soft_reset = 0;
  1048. u32 tmp = RREG32(mmSRBM_STATUS);
  1049. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  1050. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1051. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  1052. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1053. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1054. if (!(adev->flags & AMD_IS_APU))
  1055. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1056. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1057. }
  1058. if (srbm_soft_reset) {
  1059. gmc_v7_0_print_status((void *)adev);
  1060. gmc_v7_0_mc_stop(adev, &save);
  1061. if (gmc_v7_0_wait_for_idle(adev)) {
  1062. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1063. }
  1064. tmp = RREG32(mmSRBM_SOFT_RESET);
  1065. tmp |= srbm_soft_reset;
  1066. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1067. WREG32(mmSRBM_SOFT_RESET, tmp);
  1068. tmp = RREG32(mmSRBM_SOFT_RESET);
  1069. udelay(50);
  1070. tmp &= ~srbm_soft_reset;
  1071. WREG32(mmSRBM_SOFT_RESET, tmp);
  1072. tmp = RREG32(mmSRBM_SOFT_RESET);
  1073. /* Wait a little for things to settle down */
  1074. udelay(50);
  1075. gmc_v7_0_mc_resume(adev, &save);
  1076. udelay(50);
  1077. gmc_v7_0_print_status((void *)adev);
  1078. }
  1079. return 0;
  1080. }
  1081. static int gmc_v7_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1082. struct amdgpu_irq_src *src,
  1083. unsigned type,
  1084. enum amdgpu_interrupt_state state)
  1085. {
  1086. u32 tmp;
  1087. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1088. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1089. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1090. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1091. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1092. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1093. switch (state) {
  1094. case AMDGPU_IRQ_STATE_DISABLE:
  1095. /* system context */
  1096. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1097. tmp &= ~bits;
  1098. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1099. /* VMs */
  1100. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1101. tmp &= ~bits;
  1102. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1103. break;
  1104. case AMDGPU_IRQ_STATE_ENABLE:
  1105. /* system context */
  1106. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1107. tmp |= bits;
  1108. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1109. /* VMs */
  1110. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1111. tmp |= bits;
  1112. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1113. break;
  1114. default:
  1115. break;
  1116. }
  1117. return 0;
  1118. }
  1119. static int gmc_v7_0_process_interrupt(struct amdgpu_device *adev,
  1120. struct amdgpu_irq_src *source,
  1121. struct amdgpu_iv_entry *entry)
  1122. {
  1123. u32 addr, status, mc_client;
  1124. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1125. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1126. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1127. /* reset addr and status */
  1128. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1129. if (!addr && !status)
  1130. return 0;
  1131. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1132. gmc_v7_0_set_fault_enable_default(adev, false);
  1133. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1134. entry->src_id, entry->src_data);
  1135. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1136. addr);
  1137. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1138. status);
  1139. gmc_v7_0_vm_decode_fault(adev, status, addr, mc_client);
  1140. return 0;
  1141. }
  1142. static int gmc_v7_0_set_clockgating_state(void *handle,
  1143. enum amd_clockgating_state state)
  1144. {
  1145. bool gate = false;
  1146. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1147. if (state == AMD_CG_STATE_GATE)
  1148. gate = true;
  1149. if (!(adev->flags & AMD_IS_APU)) {
  1150. gmc_v7_0_enable_mc_mgcg(adev, gate);
  1151. gmc_v7_0_enable_mc_ls(adev, gate);
  1152. }
  1153. gmc_v7_0_enable_bif_mgls(adev, gate);
  1154. gmc_v7_0_enable_hdp_mgcg(adev, gate);
  1155. gmc_v7_0_enable_hdp_ls(adev, gate);
  1156. return 0;
  1157. }
  1158. static int gmc_v7_0_set_powergating_state(void *handle,
  1159. enum amd_powergating_state state)
  1160. {
  1161. return 0;
  1162. }
  1163. const struct amd_ip_funcs gmc_v7_0_ip_funcs = {
  1164. .early_init = gmc_v7_0_early_init,
  1165. .late_init = gmc_v7_0_late_init,
  1166. .sw_init = gmc_v7_0_sw_init,
  1167. .sw_fini = gmc_v7_0_sw_fini,
  1168. .hw_init = gmc_v7_0_hw_init,
  1169. .hw_fini = gmc_v7_0_hw_fini,
  1170. .suspend = gmc_v7_0_suspend,
  1171. .resume = gmc_v7_0_resume,
  1172. .is_idle = gmc_v7_0_is_idle,
  1173. .wait_for_idle = gmc_v7_0_wait_for_idle,
  1174. .soft_reset = gmc_v7_0_soft_reset,
  1175. .print_status = gmc_v7_0_print_status,
  1176. .set_clockgating_state = gmc_v7_0_set_clockgating_state,
  1177. .set_powergating_state = gmc_v7_0_set_powergating_state,
  1178. };
  1179. static const struct amdgpu_gart_funcs gmc_v7_0_gart_funcs = {
  1180. .flush_gpu_tlb = gmc_v7_0_gart_flush_gpu_tlb,
  1181. .set_pte_pde = gmc_v7_0_gart_set_pte_pde,
  1182. };
  1183. static const struct amdgpu_irq_src_funcs gmc_v7_0_irq_funcs = {
  1184. .set = gmc_v7_0_vm_fault_interrupt_state,
  1185. .process = gmc_v7_0_process_interrupt,
  1186. };
  1187. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev)
  1188. {
  1189. if (adev->gart.gart_funcs == NULL)
  1190. adev->gart.gart_funcs = &gmc_v7_0_gart_funcs;
  1191. }
  1192. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1193. {
  1194. adev->mc.vm_fault.num_types = 1;
  1195. adev->mc.vm_fault.funcs = &gmc_v7_0_irq_funcs;
  1196. }