ipu-dc.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. /*
  2. * Copyright (c) 2010 Sascha Hauer <s.hauer@pengutronix.de>
  3. * Copyright (C) 2005-2009 Freescale Semiconductor, Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  12. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  13. * for more details.
  14. */
  15. #include <linux/export.h>
  16. #include <linux/module.h>
  17. #include <linux/types.h>
  18. #include <linux/errno.h>
  19. #include <linux/delay.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/io.h>
  22. #include <video/imx-ipu-v3.h>
  23. #include "ipu-prv.h"
  24. #define DC_MAP_CONF_PTR(n) (0x108 + ((n) & ~0x1) * 2)
  25. #define DC_MAP_CONF_VAL(n) (0x144 + ((n) & ~0x1) * 2)
  26. #define DC_EVT_NF 0
  27. #define DC_EVT_NL 1
  28. #define DC_EVT_EOF 2
  29. #define DC_EVT_NFIELD 3
  30. #define DC_EVT_EOL 4
  31. #define DC_EVT_EOFIELD 5
  32. #define DC_EVT_NEW_ADDR 6
  33. #define DC_EVT_NEW_CHAN 7
  34. #define DC_EVT_NEW_DATA 8
  35. #define DC_EVT_NEW_ADDR_W_0 0
  36. #define DC_EVT_NEW_ADDR_W_1 1
  37. #define DC_EVT_NEW_CHAN_W_0 2
  38. #define DC_EVT_NEW_CHAN_W_1 3
  39. #define DC_EVT_NEW_DATA_W_0 4
  40. #define DC_EVT_NEW_DATA_W_1 5
  41. #define DC_EVT_NEW_ADDR_R_0 6
  42. #define DC_EVT_NEW_ADDR_R_1 7
  43. #define DC_EVT_NEW_CHAN_R_0 8
  44. #define DC_EVT_NEW_CHAN_R_1 9
  45. #define DC_EVT_NEW_DATA_R_0 10
  46. #define DC_EVT_NEW_DATA_R_1 11
  47. #define DC_WR_CH_CONF 0x0
  48. #define DC_WR_CH_ADDR 0x4
  49. #define DC_RL_CH(evt) (8 + ((evt) & ~0x1) * 2)
  50. #define DC_GEN 0xd4
  51. #define DC_DISP_CONF1(disp) (0xd8 + (disp) * 4)
  52. #define DC_DISP_CONF2(disp) (0xe8 + (disp) * 4)
  53. #define DC_STAT 0x1c8
  54. #define WROD(lf) (0x18 | ((lf) << 1))
  55. #define WRG 0x01
  56. #define WCLK 0xc9
  57. #define SYNC_WAVE 0
  58. #define NULL_WAVE (-1)
  59. #define DC_GEN_SYNC_1_6_SYNC (2 << 1)
  60. #define DC_GEN_SYNC_PRIORITY_1 (1 << 7)
  61. #define DC_WR_CH_CONF_WORD_SIZE_8 (0 << 0)
  62. #define DC_WR_CH_CONF_WORD_SIZE_16 (1 << 0)
  63. #define DC_WR_CH_CONF_WORD_SIZE_24 (2 << 0)
  64. #define DC_WR_CH_CONF_WORD_SIZE_32 (3 << 0)
  65. #define DC_WR_CH_CONF_DISP_ID_PARALLEL(i) (((i) & 0x1) << 3)
  66. #define DC_WR_CH_CONF_DISP_ID_SERIAL (2 << 3)
  67. #define DC_WR_CH_CONF_DISP_ID_ASYNC (3 << 4)
  68. #define DC_WR_CH_CONF_FIELD_MODE (1 << 9)
  69. #define DC_WR_CH_CONF_PROG_TYPE_NORMAL (4 << 5)
  70. #define DC_WR_CH_CONF_PROG_TYPE_MASK (7 << 5)
  71. #define DC_WR_CH_CONF_PROG_DI_ID (1 << 2)
  72. #define DC_WR_CH_CONF_PROG_DISP_ID(i) (((i) & 0x1) << 3)
  73. #define IPU_DC_NUM_CHANNELS 10
  74. struct ipu_dc_priv;
  75. enum ipu_dc_map {
  76. IPU_DC_MAP_RGB24,
  77. IPU_DC_MAP_RGB565,
  78. IPU_DC_MAP_GBR24, /* TVEv2 */
  79. IPU_DC_MAP_BGR666,
  80. IPU_DC_MAP_LVDS666,
  81. IPU_DC_MAP_BGR24,
  82. };
  83. struct ipu_dc {
  84. /* The display interface number assigned to this dc channel */
  85. unsigned int di;
  86. void __iomem *base;
  87. struct ipu_dc_priv *priv;
  88. int chno;
  89. bool in_use;
  90. };
  91. struct ipu_dc_priv {
  92. void __iomem *dc_reg;
  93. void __iomem *dc_tmpl_reg;
  94. struct ipu_soc *ipu;
  95. struct device *dev;
  96. struct ipu_dc channels[IPU_DC_NUM_CHANNELS];
  97. struct mutex mutex;
  98. struct completion comp;
  99. int dc_irq;
  100. int dp_irq;
  101. int use_count;
  102. };
  103. static void dc_link_event(struct ipu_dc *dc, int event, int addr, int priority)
  104. {
  105. u32 reg;
  106. reg = readl(dc->base + DC_RL_CH(event));
  107. reg &= ~(0xffff << (16 * (event & 0x1)));
  108. reg |= ((addr << 8) | priority) << (16 * (event & 0x1));
  109. writel(reg, dc->base + DC_RL_CH(event));
  110. }
  111. static void dc_write_tmpl(struct ipu_dc *dc, int word, u32 opcode, u32 operand,
  112. int map, int wave, int glue, int sync, int stop)
  113. {
  114. struct ipu_dc_priv *priv = dc->priv;
  115. u32 reg1, reg2;
  116. if (opcode == WCLK) {
  117. reg1 = (operand << 20) & 0xfff00000;
  118. reg2 = operand >> 12 | opcode << 1 | stop << 9;
  119. } else if (opcode == WRG) {
  120. reg1 = sync | glue << 4 | ++wave << 11 | ((operand << 15) & 0xffff8000);
  121. reg2 = operand >> 17 | opcode << 7 | stop << 9;
  122. } else {
  123. reg1 = sync | glue << 4 | ++wave << 11 | ++map << 15 | ((operand << 20) & 0xfff00000);
  124. reg2 = operand >> 12 | opcode << 4 | stop << 9;
  125. }
  126. writel(reg1, priv->dc_tmpl_reg + word * 8);
  127. writel(reg2, priv->dc_tmpl_reg + word * 8 + 4);
  128. }
  129. static int ipu_bus_format_to_map(u32 fmt)
  130. {
  131. switch (fmt) {
  132. case MEDIA_BUS_FMT_RGB888_1X24:
  133. return IPU_DC_MAP_RGB24;
  134. case MEDIA_BUS_FMT_RGB565_1X16:
  135. return IPU_DC_MAP_RGB565;
  136. case MEDIA_BUS_FMT_GBR888_1X24:
  137. return IPU_DC_MAP_GBR24;
  138. case MEDIA_BUS_FMT_RGB666_1X18:
  139. return IPU_DC_MAP_BGR666;
  140. case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
  141. return IPU_DC_MAP_LVDS666;
  142. case MEDIA_BUS_FMT_BGR888_1X24:
  143. return IPU_DC_MAP_BGR24;
  144. default:
  145. return -EINVAL;
  146. }
  147. }
  148. int ipu_dc_init_sync(struct ipu_dc *dc, struct ipu_di *di, bool interlaced,
  149. u32 bus_format, u32 width)
  150. {
  151. struct ipu_dc_priv *priv = dc->priv;
  152. int addr, sync;
  153. u32 reg = 0;
  154. int map;
  155. dc->di = ipu_di_get_num(di);
  156. map = ipu_bus_format_to_map(bus_format);
  157. if (map < 0) {
  158. dev_dbg(priv->dev, "IPU_DISP: No MAP\n");
  159. return map;
  160. }
  161. /*
  162. * In interlaced mode we need more counters to create the asymmetric
  163. * per-field VSYNC signals. The pixel active signal synchronising DC
  164. * to DI moves to signal generator #6 (see ipu-di.c). In progressive
  165. * mode counter #5 is used.
  166. */
  167. sync = interlaced ? 6 : 5;
  168. /* Reserve 5 microcode template words for each DI */
  169. if (dc->di)
  170. addr = 5;
  171. else
  172. addr = 0;
  173. if (interlaced) {
  174. dc_link_event(dc, DC_EVT_NL, addr, 3);
  175. dc_link_event(dc, DC_EVT_EOL, addr, 2);
  176. dc_link_event(dc, DC_EVT_NEW_DATA, addr, 1);
  177. /* Init template microcode */
  178. dc_write_tmpl(dc, addr, WROD(0), 0, map, SYNC_WAVE, 0, sync, 1);
  179. } else {
  180. dc_link_event(dc, DC_EVT_NL, addr + 2, 3);
  181. dc_link_event(dc, DC_EVT_EOL, addr + 3, 2);
  182. dc_link_event(dc, DC_EVT_NEW_DATA, addr + 1, 1);
  183. /* Init template microcode */
  184. dc_write_tmpl(dc, addr + 2, WROD(0), 0, map, SYNC_WAVE, 8, sync, 1);
  185. dc_write_tmpl(dc, addr + 3, WROD(0), 0, map, SYNC_WAVE, 4, sync, 0);
  186. dc_write_tmpl(dc, addr + 4, WRG, 0, map, NULL_WAVE, 0, 0, 1);
  187. dc_write_tmpl(dc, addr + 1, WROD(0), 0, map, SYNC_WAVE, 0, sync, 1);
  188. }
  189. dc_link_event(dc, DC_EVT_NF, 0, 0);
  190. dc_link_event(dc, DC_EVT_NFIELD, 0, 0);
  191. dc_link_event(dc, DC_EVT_EOF, 0, 0);
  192. dc_link_event(dc, DC_EVT_EOFIELD, 0, 0);
  193. dc_link_event(dc, DC_EVT_NEW_CHAN, 0, 0);
  194. dc_link_event(dc, DC_EVT_NEW_ADDR, 0, 0);
  195. reg = readl(dc->base + DC_WR_CH_CONF);
  196. if (interlaced)
  197. reg |= DC_WR_CH_CONF_FIELD_MODE;
  198. else
  199. reg &= ~DC_WR_CH_CONF_FIELD_MODE;
  200. writel(reg, dc->base + DC_WR_CH_CONF);
  201. writel(0x0, dc->base + DC_WR_CH_ADDR);
  202. writel(width, priv->dc_reg + DC_DISP_CONF2(dc->di));
  203. return 0;
  204. }
  205. EXPORT_SYMBOL_GPL(ipu_dc_init_sync);
  206. void ipu_dc_enable(struct ipu_soc *ipu)
  207. {
  208. struct ipu_dc_priv *priv = ipu->dc_priv;
  209. mutex_lock(&priv->mutex);
  210. if (!priv->use_count)
  211. ipu_module_enable(priv->ipu, IPU_CONF_DC_EN);
  212. priv->use_count++;
  213. mutex_unlock(&priv->mutex);
  214. }
  215. EXPORT_SYMBOL_GPL(ipu_dc_enable);
  216. void ipu_dc_enable_channel(struct ipu_dc *dc)
  217. {
  218. int di;
  219. u32 reg;
  220. di = dc->di;
  221. reg = readl(dc->base + DC_WR_CH_CONF);
  222. reg |= DC_WR_CH_CONF_PROG_TYPE_NORMAL;
  223. writel(reg, dc->base + DC_WR_CH_CONF);
  224. }
  225. EXPORT_SYMBOL_GPL(ipu_dc_enable_channel);
  226. static irqreturn_t dc_irq_handler(int irq, void *dev_id)
  227. {
  228. struct ipu_dc *dc = dev_id;
  229. u32 reg;
  230. reg = readl(dc->base + DC_WR_CH_CONF);
  231. reg &= ~DC_WR_CH_CONF_PROG_TYPE_MASK;
  232. writel(reg, dc->base + DC_WR_CH_CONF);
  233. /* The Freescale BSP kernel clears DIx_COUNTER_RELEASE here */
  234. complete(&dc->priv->comp);
  235. return IRQ_HANDLED;
  236. }
  237. void ipu_dc_disable_channel(struct ipu_dc *dc)
  238. {
  239. struct ipu_dc_priv *priv = dc->priv;
  240. int irq;
  241. unsigned long ret;
  242. u32 val;
  243. /* TODO: Handle MEM_FG_SYNC differently from MEM_BG_SYNC */
  244. if (dc->chno == 1)
  245. irq = priv->dc_irq;
  246. else if (dc->chno == 5)
  247. irq = priv->dp_irq;
  248. else
  249. return;
  250. init_completion(&priv->comp);
  251. enable_irq(irq);
  252. ret = wait_for_completion_timeout(&priv->comp, msecs_to_jiffies(50));
  253. disable_irq(irq);
  254. if (ret == 0) {
  255. dev_warn(priv->dev, "DC stop timeout after 50 ms\n");
  256. val = readl(dc->base + DC_WR_CH_CONF);
  257. val &= ~DC_WR_CH_CONF_PROG_TYPE_MASK;
  258. writel(val, dc->base + DC_WR_CH_CONF);
  259. }
  260. }
  261. EXPORT_SYMBOL_GPL(ipu_dc_disable_channel);
  262. void ipu_dc_disable(struct ipu_soc *ipu)
  263. {
  264. struct ipu_dc_priv *priv = ipu->dc_priv;
  265. mutex_lock(&priv->mutex);
  266. priv->use_count--;
  267. if (!priv->use_count)
  268. ipu_module_disable(priv->ipu, IPU_CONF_DC_EN);
  269. if (priv->use_count < 0)
  270. priv->use_count = 0;
  271. mutex_unlock(&priv->mutex);
  272. }
  273. EXPORT_SYMBOL_GPL(ipu_dc_disable);
  274. static void ipu_dc_map_config(struct ipu_dc_priv *priv, enum ipu_dc_map map,
  275. int byte_num, int offset, int mask)
  276. {
  277. int ptr = map * 3 + byte_num;
  278. u32 reg;
  279. reg = readl(priv->dc_reg + DC_MAP_CONF_VAL(ptr));
  280. reg &= ~(0xffff << (16 * (ptr & 0x1)));
  281. reg |= ((offset << 8) | mask) << (16 * (ptr & 0x1));
  282. writel(reg, priv->dc_reg + DC_MAP_CONF_VAL(ptr));
  283. reg = readl(priv->dc_reg + DC_MAP_CONF_PTR(map));
  284. reg &= ~(0x1f << ((16 * (map & 0x1)) + (5 * byte_num)));
  285. reg |= ptr << ((16 * (map & 0x1)) + (5 * byte_num));
  286. writel(reg, priv->dc_reg + DC_MAP_CONF_PTR(map));
  287. }
  288. static void ipu_dc_map_clear(struct ipu_dc_priv *priv, int map)
  289. {
  290. u32 reg = readl(priv->dc_reg + DC_MAP_CONF_PTR(map));
  291. writel(reg & ~(0xffff << (16 * (map & 0x1))),
  292. priv->dc_reg + DC_MAP_CONF_PTR(map));
  293. }
  294. struct ipu_dc *ipu_dc_get(struct ipu_soc *ipu, int channel)
  295. {
  296. struct ipu_dc_priv *priv = ipu->dc_priv;
  297. struct ipu_dc *dc;
  298. if (channel >= IPU_DC_NUM_CHANNELS)
  299. return ERR_PTR(-ENODEV);
  300. dc = &priv->channels[channel];
  301. mutex_lock(&priv->mutex);
  302. if (dc->in_use) {
  303. mutex_unlock(&priv->mutex);
  304. return ERR_PTR(-EBUSY);
  305. }
  306. dc->in_use = true;
  307. mutex_unlock(&priv->mutex);
  308. return dc;
  309. }
  310. EXPORT_SYMBOL_GPL(ipu_dc_get);
  311. void ipu_dc_put(struct ipu_dc *dc)
  312. {
  313. struct ipu_dc_priv *priv = dc->priv;
  314. mutex_lock(&priv->mutex);
  315. dc->in_use = false;
  316. mutex_unlock(&priv->mutex);
  317. }
  318. EXPORT_SYMBOL_GPL(ipu_dc_put);
  319. int ipu_dc_init(struct ipu_soc *ipu, struct device *dev,
  320. unsigned long base, unsigned long template_base)
  321. {
  322. struct ipu_dc_priv *priv;
  323. static int channel_offsets[] = { 0, 0x1c, 0x38, 0x54, 0x58, 0x5c,
  324. 0x78, 0, 0x94, 0xb4};
  325. int i, ret;
  326. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  327. if (!priv)
  328. return -ENOMEM;
  329. mutex_init(&priv->mutex);
  330. priv->dev = dev;
  331. priv->ipu = ipu;
  332. priv->dc_reg = devm_ioremap(dev, base, PAGE_SIZE);
  333. priv->dc_tmpl_reg = devm_ioremap(dev, template_base, PAGE_SIZE);
  334. if (!priv->dc_reg || !priv->dc_tmpl_reg)
  335. return -ENOMEM;
  336. for (i = 0; i < IPU_DC_NUM_CHANNELS; i++) {
  337. priv->channels[i].chno = i;
  338. priv->channels[i].priv = priv;
  339. priv->channels[i].base = priv->dc_reg + channel_offsets[i];
  340. }
  341. priv->dc_irq = ipu_map_irq(ipu, IPU_IRQ_DC_FC_1);
  342. if (!priv->dc_irq)
  343. return -EINVAL;
  344. ret = devm_request_irq(dev, priv->dc_irq, dc_irq_handler, 0, NULL,
  345. &priv->channels[1]);
  346. if (ret < 0)
  347. return ret;
  348. disable_irq(priv->dc_irq);
  349. priv->dp_irq = ipu_map_irq(ipu, IPU_IRQ_DP_SF_END);
  350. if (!priv->dp_irq)
  351. return -EINVAL;
  352. ret = devm_request_irq(dev, priv->dp_irq, dc_irq_handler, 0, NULL,
  353. &priv->channels[5]);
  354. if (ret < 0)
  355. return ret;
  356. disable_irq(priv->dp_irq);
  357. writel(DC_WR_CH_CONF_WORD_SIZE_24 | DC_WR_CH_CONF_DISP_ID_PARALLEL(1) |
  358. DC_WR_CH_CONF_PROG_DI_ID,
  359. priv->channels[1].base + DC_WR_CH_CONF);
  360. writel(DC_WR_CH_CONF_WORD_SIZE_24 | DC_WR_CH_CONF_DISP_ID_PARALLEL(0),
  361. priv->channels[5].base + DC_WR_CH_CONF);
  362. writel(DC_GEN_SYNC_1_6_SYNC | DC_GEN_SYNC_PRIORITY_1,
  363. priv->dc_reg + DC_GEN);
  364. ipu->dc_priv = priv;
  365. dev_dbg(dev, "DC base: 0x%08lx template base: 0x%08lx\n",
  366. base, template_base);
  367. /* rgb24 */
  368. ipu_dc_map_clear(priv, IPU_DC_MAP_RGB24);
  369. ipu_dc_map_config(priv, IPU_DC_MAP_RGB24, 0, 7, 0xff); /* blue */
  370. ipu_dc_map_config(priv, IPU_DC_MAP_RGB24, 1, 15, 0xff); /* green */
  371. ipu_dc_map_config(priv, IPU_DC_MAP_RGB24, 2, 23, 0xff); /* red */
  372. /* rgb565 */
  373. ipu_dc_map_clear(priv, IPU_DC_MAP_RGB565);
  374. ipu_dc_map_config(priv, IPU_DC_MAP_RGB565, 0, 4, 0xf8); /* blue */
  375. ipu_dc_map_config(priv, IPU_DC_MAP_RGB565, 1, 10, 0xfc); /* green */
  376. ipu_dc_map_config(priv, IPU_DC_MAP_RGB565, 2, 15, 0xf8); /* red */
  377. /* gbr24 */
  378. ipu_dc_map_clear(priv, IPU_DC_MAP_GBR24);
  379. ipu_dc_map_config(priv, IPU_DC_MAP_GBR24, 2, 15, 0xff); /* green */
  380. ipu_dc_map_config(priv, IPU_DC_MAP_GBR24, 1, 7, 0xff); /* blue */
  381. ipu_dc_map_config(priv, IPU_DC_MAP_GBR24, 0, 23, 0xff); /* red */
  382. /* bgr666 */
  383. ipu_dc_map_clear(priv, IPU_DC_MAP_BGR666);
  384. ipu_dc_map_config(priv, IPU_DC_MAP_BGR666, 0, 5, 0xfc); /* blue */
  385. ipu_dc_map_config(priv, IPU_DC_MAP_BGR666, 1, 11, 0xfc); /* green */
  386. ipu_dc_map_config(priv, IPU_DC_MAP_BGR666, 2, 17, 0xfc); /* red */
  387. /* lvds666 */
  388. ipu_dc_map_clear(priv, IPU_DC_MAP_LVDS666);
  389. ipu_dc_map_config(priv, IPU_DC_MAP_LVDS666, 0, 5, 0xfc); /* blue */
  390. ipu_dc_map_config(priv, IPU_DC_MAP_LVDS666, 1, 13, 0xfc); /* green */
  391. ipu_dc_map_config(priv, IPU_DC_MAP_LVDS666, 2, 21, 0xfc); /* red */
  392. /* bgr24 */
  393. ipu_dc_map_clear(priv, IPU_DC_MAP_BGR24);
  394. ipu_dc_map_config(priv, IPU_DC_MAP_BGR24, 2, 7, 0xff); /* red */
  395. ipu_dc_map_config(priv, IPU_DC_MAP_BGR24, 1, 15, 0xff); /* green */
  396. ipu_dc_map_config(priv, IPU_DC_MAP_BGR24, 0, 23, 0xff); /* blue */
  397. return 0;
  398. }
  399. void ipu_dc_exit(struct ipu_soc *ipu)
  400. {
  401. }