tilcdc_drv.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736
  1. /*
  2. * Copyright (C) 2012 Texas Instruments
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. /* LCDC DRM driver, based on da8xx-fb */
  18. #include <linux/component.h>
  19. #include <linux/pinctrl/consumer.h>
  20. #include <linux/suspend.h>
  21. #include "tilcdc_drv.h"
  22. #include "tilcdc_regs.h"
  23. #include "tilcdc_tfp410.h"
  24. #include "tilcdc_panel.h"
  25. #include "tilcdc_external.h"
  26. #include "drm_fb_helper.h"
  27. static LIST_HEAD(module_list);
  28. void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
  29. const struct tilcdc_module_ops *funcs)
  30. {
  31. mod->name = name;
  32. mod->funcs = funcs;
  33. INIT_LIST_HEAD(&mod->list);
  34. list_add(&mod->list, &module_list);
  35. }
  36. void tilcdc_module_cleanup(struct tilcdc_module *mod)
  37. {
  38. list_del(&mod->list);
  39. }
  40. static struct of_device_id tilcdc_of_match[];
  41. static struct drm_framebuffer *tilcdc_fb_create(struct drm_device *dev,
  42. struct drm_file *file_priv, const struct drm_mode_fb_cmd2 *mode_cmd)
  43. {
  44. return drm_fb_cma_create(dev, file_priv, mode_cmd);
  45. }
  46. static void tilcdc_fb_output_poll_changed(struct drm_device *dev)
  47. {
  48. struct tilcdc_drm_private *priv = dev->dev_private;
  49. drm_fbdev_cma_hotplug_event(priv->fbdev);
  50. }
  51. static const struct drm_mode_config_funcs mode_config_funcs = {
  52. .fb_create = tilcdc_fb_create,
  53. .output_poll_changed = tilcdc_fb_output_poll_changed,
  54. };
  55. static int modeset_init(struct drm_device *dev)
  56. {
  57. struct tilcdc_drm_private *priv = dev->dev_private;
  58. struct tilcdc_module *mod;
  59. drm_mode_config_init(dev);
  60. priv->crtc = tilcdc_crtc_create(dev);
  61. list_for_each_entry(mod, &module_list, list) {
  62. DBG("loading module: %s", mod->name);
  63. mod->funcs->modeset_init(mod, dev);
  64. }
  65. dev->mode_config.min_width = 0;
  66. dev->mode_config.min_height = 0;
  67. dev->mode_config.max_width = tilcdc_crtc_max_width(priv->crtc);
  68. dev->mode_config.max_height = 2048;
  69. dev->mode_config.funcs = &mode_config_funcs;
  70. return 0;
  71. }
  72. #ifdef CONFIG_CPU_FREQ
  73. static int cpufreq_transition(struct notifier_block *nb,
  74. unsigned long val, void *data)
  75. {
  76. struct tilcdc_drm_private *priv = container_of(nb,
  77. struct tilcdc_drm_private, freq_transition);
  78. if (val == CPUFREQ_POSTCHANGE) {
  79. if (priv->lcd_fck_rate != clk_get_rate(priv->clk)) {
  80. priv->lcd_fck_rate = clk_get_rate(priv->clk);
  81. tilcdc_crtc_update_clk(priv->crtc);
  82. }
  83. }
  84. return 0;
  85. }
  86. #endif
  87. /*
  88. * DRM operations:
  89. */
  90. static int tilcdc_unload(struct drm_device *dev)
  91. {
  92. struct tilcdc_drm_private *priv = dev->dev_private;
  93. tilcdc_crtc_dpms(priv->crtc, DRM_MODE_DPMS_OFF);
  94. tilcdc_remove_external_encoders(dev);
  95. drm_fbdev_cma_fini(priv->fbdev);
  96. drm_kms_helper_poll_fini(dev);
  97. drm_mode_config_cleanup(dev);
  98. drm_vblank_cleanup(dev);
  99. pm_runtime_get_sync(dev->dev);
  100. drm_irq_uninstall(dev);
  101. pm_runtime_put_sync(dev->dev);
  102. #ifdef CONFIG_CPU_FREQ
  103. cpufreq_unregister_notifier(&priv->freq_transition,
  104. CPUFREQ_TRANSITION_NOTIFIER);
  105. #endif
  106. if (priv->clk)
  107. clk_put(priv->clk);
  108. if (priv->mmio)
  109. iounmap(priv->mmio);
  110. flush_workqueue(priv->wq);
  111. destroy_workqueue(priv->wq);
  112. dev->dev_private = NULL;
  113. pm_runtime_disable(dev->dev);
  114. return 0;
  115. }
  116. static size_t tilcdc_num_regs(void);
  117. static int tilcdc_load(struct drm_device *dev, unsigned long flags)
  118. {
  119. struct platform_device *pdev = dev->platformdev;
  120. struct device_node *node = pdev->dev.of_node;
  121. struct tilcdc_drm_private *priv;
  122. struct tilcdc_module *mod;
  123. struct resource *res;
  124. u32 bpp = 0;
  125. int ret;
  126. priv = devm_kzalloc(dev->dev, sizeof(*priv), GFP_KERNEL);
  127. if (priv)
  128. priv->saved_register =
  129. devm_kcalloc(dev->dev, tilcdc_num_regs(),
  130. sizeof(*priv->saved_register), GFP_KERNEL);
  131. if (!priv || !priv->saved_register) {
  132. dev_err(dev->dev, "failed to allocate private data\n");
  133. return -ENOMEM;
  134. }
  135. dev->dev_private = priv;
  136. priv->is_componentized =
  137. tilcdc_get_external_components(dev->dev, NULL) > 0;
  138. priv->wq = alloc_ordered_workqueue("tilcdc", 0);
  139. if (!priv->wq) {
  140. ret = -ENOMEM;
  141. goto fail_unset_priv;
  142. }
  143. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  144. if (!res) {
  145. dev_err(dev->dev, "failed to get memory resource\n");
  146. ret = -EINVAL;
  147. goto fail_free_wq;
  148. }
  149. priv->mmio = ioremap_nocache(res->start, resource_size(res));
  150. if (!priv->mmio) {
  151. dev_err(dev->dev, "failed to ioremap\n");
  152. ret = -ENOMEM;
  153. goto fail_free_wq;
  154. }
  155. priv->clk = clk_get(dev->dev, "fck");
  156. if (IS_ERR(priv->clk)) {
  157. dev_err(dev->dev, "failed to get functional clock\n");
  158. ret = -ENODEV;
  159. goto fail_iounmap;
  160. }
  161. #ifdef CONFIG_CPU_FREQ
  162. priv->lcd_fck_rate = clk_get_rate(priv->clk);
  163. priv->freq_transition.notifier_call = cpufreq_transition;
  164. ret = cpufreq_register_notifier(&priv->freq_transition,
  165. CPUFREQ_TRANSITION_NOTIFIER);
  166. if (ret) {
  167. dev_err(dev->dev, "failed to register cpufreq notifier\n");
  168. goto fail_put_clk;
  169. }
  170. #endif
  171. if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth))
  172. priv->max_bandwidth = TILCDC_DEFAULT_MAX_BANDWIDTH;
  173. DBG("Maximum Bandwidth Value %d", priv->max_bandwidth);
  174. if (of_property_read_u32(node, "ti,max-width", &priv->max_width))
  175. priv->max_width = TILCDC_DEFAULT_MAX_WIDTH;
  176. DBG("Maximum Horizontal Pixel Width Value %dpixels", priv->max_width);
  177. if (of_property_read_u32(node, "ti,max-pixelclock",
  178. &priv->max_pixelclock))
  179. priv->max_pixelclock = TILCDC_DEFAULT_MAX_PIXELCLOCK;
  180. DBG("Maximum Pixel Clock Value %dKHz", priv->max_pixelclock);
  181. pm_runtime_enable(dev->dev);
  182. /* Determine LCD IP Version */
  183. pm_runtime_get_sync(dev->dev);
  184. switch (tilcdc_read(dev, LCDC_PID_REG)) {
  185. case 0x4c100102:
  186. priv->rev = 1;
  187. break;
  188. case 0x4f200800:
  189. case 0x4f201000:
  190. priv->rev = 2;
  191. break;
  192. default:
  193. dev_warn(dev->dev, "Unknown PID Reg value 0x%08x, "
  194. "defaulting to LCD revision 1\n",
  195. tilcdc_read(dev, LCDC_PID_REG));
  196. priv->rev = 1;
  197. break;
  198. }
  199. pm_runtime_put_sync(dev->dev);
  200. ret = modeset_init(dev);
  201. if (ret < 0) {
  202. dev_err(dev->dev, "failed to initialize mode setting\n");
  203. goto fail_cpufreq_unregister;
  204. }
  205. platform_set_drvdata(pdev, dev);
  206. if (priv->is_componentized) {
  207. ret = component_bind_all(dev->dev, dev);
  208. if (ret < 0)
  209. goto fail_mode_config_cleanup;
  210. ret = tilcdc_add_external_encoders(dev, &bpp);
  211. if (ret < 0)
  212. goto fail_component_cleanup;
  213. }
  214. if ((priv->num_encoders == 0) || (priv->num_connectors == 0)) {
  215. dev_err(dev->dev, "no encoders/connectors found\n");
  216. ret = -ENXIO;
  217. goto fail_external_cleanup;
  218. }
  219. ret = drm_vblank_init(dev, 1);
  220. if (ret < 0) {
  221. dev_err(dev->dev, "failed to initialize vblank\n");
  222. goto fail_external_cleanup;
  223. }
  224. pm_runtime_get_sync(dev->dev);
  225. ret = drm_irq_install(dev, platform_get_irq(dev->platformdev, 0));
  226. pm_runtime_put_sync(dev->dev);
  227. if (ret < 0) {
  228. dev_err(dev->dev, "failed to install IRQ handler\n");
  229. goto fail_vblank_cleanup;
  230. }
  231. list_for_each_entry(mod, &module_list, list) {
  232. DBG("%s: preferred_bpp: %d", mod->name, mod->preferred_bpp);
  233. bpp = mod->preferred_bpp;
  234. if (bpp > 0)
  235. break;
  236. }
  237. drm_helper_disable_unused_functions(dev);
  238. priv->fbdev = drm_fbdev_cma_init(dev, bpp,
  239. dev->mode_config.num_crtc,
  240. dev->mode_config.num_connector);
  241. if (IS_ERR(priv->fbdev)) {
  242. ret = PTR_ERR(priv->fbdev);
  243. goto fail_irq_uninstall;
  244. }
  245. drm_kms_helper_poll_init(dev);
  246. return 0;
  247. fail_irq_uninstall:
  248. pm_runtime_get_sync(dev->dev);
  249. drm_irq_uninstall(dev);
  250. pm_runtime_put_sync(dev->dev);
  251. fail_vblank_cleanup:
  252. drm_vblank_cleanup(dev);
  253. fail_mode_config_cleanup:
  254. drm_mode_config_cleanup(dev);
  255. fail_component_cleanup:
  256. if (priv->is_componentized)
  257. component_unbind_all(dev->dev, dev);
  258. fail_external_cleanup:
  259. tilcdc_remove_external_encoders(dev);
  260. fail_cpufreq_unregister:
  261. pm_runtime_disable(dev->dev);
  262. #ifdef CONFIG_CPU_FREQ
  263. cpufreq_unregister_notifier(&priv->freq_transition,
  264. CPUFREQ_TRANSITION_NOTIFIER);
  265. fail_put_clk:
  266. #endif
  267. clk_put(priv->clk);
  268. fail_iounmap:
  269. iounmap(priv->mmio);
  270. fail_free_wq:
  271. flush_workqueue(priv->wq);
  272. destroy_workqueue(priv->wq);
  273. fail_unset_priv:
  274. dev->dev_private = NULL;
  275. return ret;
  276. }
  277. static void tilcdc_lastclose(struct drm_device *dev)
  278. {
  279. struct tilcdc_drm_private *priv = dev->dev_private;
  280. drm_fbdev_cma_restore_mode(priv->fbdev);
  281. }
  282. static irqreturn_t tilcdc_irq(int irq, void *arg)
  283. {
  284. struct drm_device *dev = arg;
  285. struct tilcdc_drm_private *priv = dev->dev_private;
  286. return tilcdc_crtc_irq(priv->crtc);
  287. }
  288. static void tilcdc_irq_preinstall(struct drm_device *dev)
  289. {
  290. tilcdc_clear_irqstatus(dev, 0xffffffff);
  291. }
  292. static int tilcdc_irq_postinstall(struct drm_device *dev)
  293. {
  294. struct tilcdc_drm_private *priv = dev->dev_private;
  295. /* enable FIFO underflow irq: */
  296. if (priv->rev == 1) {
  297. tilcdc_set(dev, LCDC_RASTER_CTRL_REG, LCDC_V1_UNDERFLOW_INT_ENA);
  298. } else {
  299. tilcdc_write(dev, LCDC_INT_ENABLE_SET_REG,
  300. LCDC_V2_UNDERFLOW_INT_ENA |
  301. LCDC_V2_END_OF_FRAME0_INT_ENA |
  302. LCDC_FRAME_DONE | LCDC_SYNC_LOST);
  303. }
  304. return 0;
  305. }
  306. static void tilcdc_irq_uninstall(struct drm_device *dev)
  307. {
  308. struct tilcdc_drm_private *priv = dev->dev_private;
  309. /* disable irqs that we might have enabled: */
  310. if (priv->rev == 1) {
  311. tilcdc_clear(dev, LCDC_RASTER_CTRL_REG,
  312. LCDC_V1_UNDERFLOW_INT_ENA | LCDC_V1_PL_INT_ENA);
  313. tilcdc_clear(dev, LCDC_DMA_CTRL_REG, LCDC_V1_END_OF_FRAME_INT_ENA);
  314. } else {
  315. tilcdc_write(dev, LCDC_INT_ENABLE_CLR_REG,
  316. LCDC_V2_UNDERFLOW_INT_ENA | LCDC_V2_PL_INT_ENA |
  317. LCDC_V2_END_OF_FRAME0_INT_ENA |
  318. LCDC_FRAME_DONE | LCDC_SYNC_LOST);
  319. }
  320. }
  321. static int tilcdc_enable_vblank(struct drm_device *dev, unsigned int pipe)
  322. {
  323. return 0;
  324. }
  325. static void tilcdc_disable_vblank(struct drm_device *dev, unsigned int pipe)
  326. {
  327. return;
  328. }
  329. #if defined(CONFIG_DEBUG_FS) || defined(CONFIG_PM_SLEEP)
  330. static const struct {
  331. const char *name;
  332. uint8_t rev;
  333. uint8_t save;
  334. uint32_t reg;
  335. } registers[] = {
  336. #define REG(rev, save, reg) { #reg, rev, save, reg }
  337. /* exists in revision 1: */
  338. REG(1, false, LCDC_PID_REG),
  339. REG(1, true, LCDC_CTRL_REG),
  340. REG(1, false, LCDC_STAT_REG),
  341. REG(1, true, LCDC_RASTER_CTRL_REG),
  342. REG(1, true, LCDC_RASTER_TIMING_0_REG),
  343. REG(1, true, LCDC_RASTER_TIMING_1_REG),
  344. REG(1, true, LCDC_RASTER_TIMING_2_REG),
  345. REG(1, true, LCDC_DMA_CTRL_REG),
  346. REG(1, true, LCDC_DMA_FB_BASE_ADDR_0_REG),
  347. REG(1, true, LCDC_DMA_FB_CEILING_ADDR_0_REG),
  348. REG(1, true, LCDC_DMA_FB_BASE_ADDR_1_REG),
  349. REG(1, true, LCDC_DMA_FB_CEILING_ADDR_1_REG),
  350. /* new in revision 2: */
  351. REG(2, false, LCDC_RAW_STAT_REG),
  352. REG(2, false, LCDC_MASKED_STAT_REG),
  353. REG(2, true, LCDC_INT_ENABLE_SET_REG),
  354. REG(2, false, LCDC_INT_ENABLE_CLR_REG),
  355. REG(2, false, LCDC_END_OF_INT_IND_REG),
  356. REG(2, true, LCDC_CLK_ENABLE_REG),
  357. #undef REG
  358. };
  359. static size_t tilcdc_num_regs(void)
  360. {
  361. return ARRAY_SIZE(registers);
  362. }
  363. #else
  364. static size_t tilcdc_num_regs(void)
  365. {
  366. return 0;
  367. }
  368. #endif
  369. #ifdef CONFIG_DEBUG_FS
  370. static int tilcdc_regs_show(struct seq_file *m, void *arg)
  371. {
  372. struct drm_info_node *node = (struct drm_info_node *) m->private;
  373. struct drm_device *dev = node->minor->dev;
  374. struct tilcdc_drm_private *priv = dev->dev_private;
  375. unsigned i;
  376. pm_runtime_get_sync(dev->dev);
  377. seq_printf(m, "revision: %d\n", priv->rev);
  378. for (i = 0; i < ARRAY_SIZE(registers); i++)
  379. if (priv->rev >= registers[i].rev)
  380. seq_printf(m, "%s:\t %08x\n", registers[i].name,
  381. tilcdc_read(dev, registers[i].reg));
  382. pm_runtime_put_sync(dev->dev);
  383. return 0;
  384. }
  385. static int tilcdc_mm_show(struct seq_file *m, void *arg)
  386. {
  387. struct drm_info_node *node = (struct drm_info_node *) m->private;
  388. struct drm_device *dev = node->minor->dev;
  389. return drm_mm_dump_table(m, &dev->vma_offset_manager->vm_addr_space_mm);
  390. }
  391. static struct drm_info_list tilcdc_debugfs_list[] = {
  392. { "regs", tilcdc_regs_show, 0 },
  393. { "mm", tilcdc_mm_show, 0 },
  394. { "fb", drm_fb_cma_debugfs_show, 0 },
  395. };
  396. static int tilcdc_debugfs_init(struct drm_minor *minor)
  397. {
  398. struct drm_device *dev = minor->dev;
  399. struct tilcdc_module *mod;
  400. int ret;
  401. ret = drm_debugfs_create_files(tilcdc_debugfs_list,
  402. ARRAY_SIZE(tilcdc_debugfs_list),
  403. minor->debugfs_root, minor);
  404. list_for_each_entry(mod, &module_list, list)
  405. if (mod->funcs->debugfs_init)
  406. mod->funcs->debugfs_init(mod, minor);
  407. if (ret) {
  408. dev_err(dev->dev, "could not install tilcdc_debugfs_list\n");
  409. return ret;
  410. }
  411. return ret;
  412. }
  413. static void tilcdc_debugfs_cleanup(struct drm_minor *minor)
  414. {
  415. struct tilcdc_module *mod;
  416. drm_debugfs_remove_files(tilcdc_debugfs_list,
  417. ARRAY_SIZE(tilcdc_debugfs_list), minor);
  418. list_for_each_entry(mod, &module_list, list)
  419. if (mod->funcs->debugfs_cleanup)
  420. mod->funcs->debugfs_cleanup(mod, minor);
  421. }
  422. #endif
  423. static const struct file_operations fops = {
  424. .owner = THIS_MODULE,
  425. .open = drm_open,
  426. .release = drm_release,
  427. .unlocked_ioctl = drm_ioctl,
  428. #ifdef CONFIG_COMPAT
  429. .compat_ioctl = drm_compat_ioctl,
  430. #endif
  431. .poll = drm_poll,
  432. .read = drm_read,
  433. .llseek = no_llseek,
  434. .mmap = drm_gem_cma_mmap,
  435. };
  436. static struct drm_driver tilcdc_driver = {
  437. .driver_features = (DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET |
  438. DRIVER_PRIME),
  439. .load = tilcdc_load,
  440. .unload = tilcdc_unload,
  441. .lastclose = tilcdc_lastclose,
  442. .set_busid = drm_platform_set_busid,
  443. .irq_handler = tilcdc_irq,
  444. .irq_preinstall = tilcdc_irq_preinstall,
  445. .irq_postinstall = tilcdc_irq_postinstall,
  446. .irq_uninstall = tilcdc_irq_uninstall,
  447. .get_vblank_counter = drm_vblank_no_hw_counter,
  448. .enable_vblank = tilcdc_enable_vblank,
  449. .disable_vblank = tilcdc_disable_vblank,
  450. .gem_free_object = drm_gem_cma_free_object,
  451. .gem_vm_ops = &drm_gem_cma_vm_ops,
  452. .dumb_create = drm_gem_cma_dumb_create,
  453. .dumb_map_offset = drm_gem_cma_dumb_map_offset,
  454. .dumb_destroy = drm_gem_dumb_destroy,
  455. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  456. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  457. .gem_prime_import = drm_gem_prime_import,
  458. .gem_prime_export = drm_gem_prime_export,
  459. .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
  460. .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
  461. .gem_prime_vmap = drm_gem_cma_prime_vmap,
  462. .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
  463. .gem_prime_mmap = drm_gem_cma_prime_mmap,
  464. #ifdef CONFIG_DEBUG_FS
  465. .debugfs_init = tilcdc_debugfs_init,
  466. .debugfs_cleanup = tilcdc_debugfs_cleanup,
  467. #endif
  468. .fops = &fops,
  469. .name = "tilcdc",
  470. .desc = "TI LCD Controller DRM",
  471. .date = "20121205",
  472. .major = 1,
  473. .minor = 0,
  474. };
  475. /*
  476. * Power management:
  477. */
  478. #ifdef CONFIG_PM_SLEEP
  479. static int tilcdc_pm_suspend(struct device *dev)
  480. {
  481. struct drm_device *ddev = dev_get_drvdata(dev);
  482. struct tilcdc_drm_private *priv = ddev->dev_private;
  483. unsigned i, n = 0;
  484. drm_kms_helper_poll_disable(ddev);
  485. /* Select sleep pin state */
  486. pinctrl_pm_select_sleep_state(dev);
  487. if (pm_runtime_suspended(dev)) {
  488. priv->ctx_valid = false;
  489. return 0;
  490. }
  491. /* Disable the LCDC controller, to avoid locking up the PRCM */
  492. tilcdc_crtc_dpms(priv->crtc, DRM_MODE_DPMS_OFF);
  493. /* Save register state: */
  494. for (i = 0; i < ARRAY_SIZE(registers); i++)
  495. if (registers[i].save && (priv->rev >= registers[i].rev))
  496. priv->saved_register[n++] = tilcdc_read(ddev, registers[i].reg);
  497. priv->ctx_valid = true;
  498. return 0;
  499. }
  500. static int tilcdc_pm_resume(struct device *dev)
  501. {
  502. struct drm_device *ddev = dev_get_drvdata(dev);
  503. struct tilcdc_drm_private *priv = ddev->dev_private;
  504. unsigned i, n = 0;
  505. /* Select default pin state */
  506. pinctrl_pm_select_default_state(dev);
  507. if (priv->ctx_valid == true) {
  508. /* Restore register state: */
  509. for (i = 0; i < ARRAY_SIZE(registers); i++)
  510. if (registers[i].save &&
  511. (priv->rev >= registers[i].rev))
  512. tilcdc_write(ddev, registers[i].reg,
  513. priv->saved_register[n++]);
  514. }
  515. drm_kms_helper_poll_enable(ddev);
  516. return 0;
  517. }
  518. #endif
  519. static const struct dev_pm_ops tilcdc_pm_ops = {
  520. SET_SYSTEM_SLEEP_PM_OPS(tilcdc_pm_suspend, tilcdc_pm_resume)
  521. };
  522. /*
  523. * Platform driver:
  524. */
  525. static int tilcdc_bind(struct device *dev)
  526. {
  527. return drm_platform_init(&tilcdc_driver, to_platform_device(dev));
  528. }
  529. static void tilcdc_unbind(struct device *dev)
  530. {
  531. drm_put_dev(dev_get_drvdata(dev));
  532. }
  533. static const struct component_master_ops tilcdc_comp_ops = {
  534. .bind = tilcdc_bind,
  535. .unbind = tilcdc_unbind,
  536. };
  537. static int tilcdc_pdev_probe(struct platform_device *pdev)
  538. {
  539. struct component_match *match = NULL;
  540. int ret;
  541. /* bail out early if no DT data: */
  542. if (!pdev->dev.of_node) {
  543. dev_err(&pdev->dev, "device-tree data is missing\n");
  544. return -ENXIO;
  545. }
  546. ret = tilcdc_get_external_components(&pdev->dev, &match);
  547. if (ret < 0)
  548. return ret;
  549. else if (ret == 0)
  550. return drm_platform_init(&tilcdc_driver, pdev);
  551. else
  552. return component_master_add_with_match(&pdev->dev,
  553. &tilcdc_comp_ops,
  554. match);
  555. }
  556. static int tilcdc_pdev_remove(struct platform_device *pdev)
  557. {
  558. struct drm_device *ddev = dev_get_drvdata(&pdev->dev);
  559. struct tilcdc_drm_private *priv = ddev->dev_private;
  560. /* Check if a subcomponent has already triggered the unloading. */
  561. if (!priv)
  562. return 0;
  563. if (priv->is_componentized)
  564. component_master_del(&pdev->dev, &tilcdc_comp_ops);
  565. else
  566. drm_put_dev(platform_get_drvdata(pdev));
  567. return 0;
  568. }
  569. static struct of_device_id tilcdc_of_match[] = {
  570. { .compatible = "ti,am33xx-tilcdc", },
  571. { },
  572. };
  573. MODULE_DEVICE_TABLE(of, tilcdc_of_match);
  574. static struct platform_driver tilcdc_platform_driver = {
  575. .probe = tilcdc_pdev_probe,
  576. .remove = tilcdc_pdev_remove,
  577. .driver = {
  578. .name = "tilcdc",
  579. .pm = &tilcdc_pm_ops,
  580. .of_match_table = tilcdc_of_match,
  581. },
  582. };
  583. static int __init tilcdc_drm_init(void)
  584. {
  585. DBG("init");
  586. tilcdc_tfp410_init();
  587. tilcdc_panel_init();
  588. return platform_driver_register(&tilcdc_platform_driver);
  589. }
  590. static void __exit tilcdc_drm_fini(void)
  591. {
  592. DBG("fini");
  593. platform_driver_unregister(&tilcdc_platform_driver);
  594. tilcdc_panel_fini();
  595. tilcdc_tfp410_fini();
  596. }
  597. module_init(tilcdc_drm_init);
  598. module_exit(tilcdc_drm_fini);
  599. MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
  600. MODULE_DESCRIPTION("TI LCD Controller DRM Driver");
  601. MODULE_LICENSE("GPL");