sun4i_backend.c 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364
  1. /*
  2. * Copyright (C) 2015 Free Electrons
  3. * Copyright (C) 2015 NextThing Co
  4. *
  5. * Maxime Ripard <maxime.ripard@free-electrons.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. */
  12. #include <drm/drmP.h>
  13. #include <drm/drm_atomic_helper.h>
  14. #include <drm/drm_crtc.h>
  15. #include <drm/drm_crtc_helper.h>
  16. #include <drm/drm_fb_cma_helper.h>
  17. #include <drm/drm_gem_cma_helper.h>
  18. #include <drm/drm_plane_helper.h>
  19. #include <linux/component.h>
  20. #include <linux/reset.h>
  21. #include "sun4i_backend.h"
  22. #include "sun4i_drv.h"
  23. static u32 sunxi_rgb2yuv_coef[12] = {
  24. 0x00000107, 0x00000204, 0x00000064, 0x00000108,
  25. 0x00003f69, 0x00003ed6, 0x000001c1, 0x00000808,
  26. 0x000001c1, 0x00003e88, 0x00003fb8, 0x00000808
  27. };
  28. void sun4i_backend_apply_color_correction(struct sun4i_backend *backend)
  29. {
  30. int i;
  31. DRM_DEBUG_DRIVER("Applying RGB to YUV color correction\n");
  32. /* Set color correction */
  33. regmap_write(backend->regs, SUN4I_BACKEND_OCCTL_REG,
  34. SUN4I_BACKEND_OCCTL_ENABLE);
  35. for (i = 0; i < 12; i++)
  36. regmap_write(backend->regs, SUN4I_BACKEND_OCRCOEF_REG(i),
  37. sunxi_rgb2yuv_coef[i]);
  38. }
  39. EXPORT_SYMBOL(sun4i_backend_apply_color_correction);
  40. void sun4i_backend_disable_color_correction(struct sun4i_backend *backend)
  41. {
  42. DRM_DEBUG_DRIVER("Disabling color correction\n");
  43. /* Disable color correction */
  44. regmap_update_bits(backend->regs, SUN4I_BACKEND_OCCTL_REG,
  45. SUN4I_BACKEND_OCCTL_ENABLE, 0);
  46. }
  47. EXPORT_SYMBOL(sun4i_backend_disable_color_correction);
  48. void sun4i_backend_commit(struct sun4i_backend *backend)
  49. {
  50. DRM_DEBUG_DRIVER("Committing changes\n");
  51. regmap_write(backend->regs, SUN4I_BACKEND_REGBUFFCTL_REG,
  52. SUN4I_BACKEND_REGBUFFCTL_AUTOLOAD_DIS |
  53. SUN4I_BACKEND_REGBUFFCTL_LOADCTL);
  54. }
  55. EXPORT_SYMBOL(sun4i_backend_commit);
  56. void sun4i_backend_layer_enable(struct sun4i_backend *backend,
  57. int layer, bool enable)
  58. {
  59. u32 val;
  60. DRM_DEBUG_DRIVER("Enabling layer %d\n", layer);
  61. if (enable)
  62. val = SUN4I_BACKEND_MODCTL_LAY_EN(layer);
  63. else
  64. val = 0;
  65. regmap_update_bits(backend->regs, SUN4I_BACKEND_MODCTL_REG,
  66. SUN4I_BACKEND_MODCTL_LAY_EN(layer), val);
  67. }
  68. EXPORT_SYMBOL(sun4i_backend_layer_enable);
  69. static int sun4i_backend_drm_format_to_layer(u32 format, u32 *mode)
  70. {
  71. switch (format) {
  72. case DRM_FORMAT_ARGB8888:
  73. *mode = SUN4I_BACKEND_LAY_FBFMT_ARGB8888;
  74. break;
  75. case DRM_FORMAT_XRGB8888:
  76. *mode = SUN4I_BACKEND_LAY_FBFMT_XRGB8888;
  77. break;
  78. case DRM_FORMAT_RGB888:
  79. *mode = SUN4I_BACKEND_LAY_FBFMT_RGB888;
  80. break;
  81. default:
  82. return -EINVAL;
  83. }
  84. return 0;
  85. }
  86. int sun4i_backend_update_layer_coord(struct sun4i_backend *backend,
  87. int layer, struct drm_plane *plane)
  88. {
  89. struct drm_plane_state *state = plane->state;
  90. struct drm_framebuffer *fb = state->fb;
  91. DRM_DEBUG_DRIVER("Updating layer %d\n", layer);
  92. if (plane->type == DRM_PLANE_TYPE_PRIMARY) {
  93. DRM_DEBUG_DRIVER("Primary layer, updating global size W: %u H: %u\n",
  94. state->crtc_w, state->crtc_h);
  95. regmap_write(backend->regs, SUN4I_BACKEND_DISSIZE_REG,
  96. SUN4I_BACKEND_DISSIZE(state->crtc_w,
  97. state->crtc_h));
  98. }
  99. /* Set the line width */
  100. DRM_DEBUG_DRIVER("Layer line width: %d bits\n", fb->pitches[0] * 8);
  101. regmap_write(backend->regs, SUN4I_BACKEND_LAYLINEWIDTH_REG(layer),
  102. fb->pitches[0] * 8);
  103. /* Set height and width */
  104. DRM_DEBUG_DRIVER("Layer size W: %u H: %u\n",
  105. state->crtc_w, state->crtc_h);
  106. regmap_write(backend->regs, SUN4I_BACKEND_LAYSIZE_REG(layer),
  107. SUN4I_BACKEND_LAYSIZE(state->crtc_w,
  108. state->crtc_h));
  109. /* Set base coordinates */
  110. DRM_DEBUG_DRIVER("Layer coordinates X: %d Y: %d\n",
  111. state->crtc_x, state->crtc_y);
  112. regmap_write(backend->regs, SUN4I_BACKEND_LAYCOOR_REG(layer),
  113. SUN4I_BACKEND_LAYCOOR(state->crtc_x,
  114. state->crtc_y));
  115. return 0;
  116. }
  117. EXPORT_SYMBOL(sun4i_backend_update_layer_coord);
  118. int sun4i_backend_update_layer_formats(struct sun4i_backend *backend,
  119. int layer, struct drm_plane *plane)
  120. {
  121. struct drm_plane_state *state = plane->state;
  122. struct drm_framebuffer *fb = state->fb;
  123. bool interlaced = false;
  124. u32 val;
  125. int ret;
  126. if (plane->state->crtc)
  127. interlaced = plane->state->crtc->state->adjusted_mode.flags
  128. & DRM_MODE_FLAG_INTERLACE;
  129. regmap_update_bits(backend->regs, SUN4I_BACKEND_MODCTL_REG,
  130. SUN4I_BACKEND_MODCTL_ITLMOD_EN,
  131. interlaced ? SUN4I_BACKEND_MODCTL_ITLMOD_EN : 0);
  132. DRM_DEBUG_DRIVER("Switching display backend interlaced mode %s\n",
  133. interlaced ? "on" : "off");
  134. ret = sun4i_backend_drm_format_to_layer(fb->pixel_format, &val);
  135. if (ret) {
  136. DRM_DEBUG_DRIVER("Invalid format\n");
  137. return val;
  138. }
  139. regmap_update_bits(backend->regs, SUN4I_BACKEND_ATTCTL_REG1(layer),
  140. SUN4I_BACKEND_ATTCTL_REG1_LAY_FBFMT, val);
  141. return 0;
  142. }
  143. EXPORT_SYMBOL(sun4i_backend_update_layer_formats);
  144. int sun4i_backend_update_layer_buffer(struct sun4i_backend *backend,
  145. int layer, struct drm_plane *plane)
  146. {
  147. struct drm_plane_state *state = plane->state;
  148. struct drm_framebuffer *fb = state->fb;
  149. struct drm_gem_cma_object *gem;
  150. u32 lo_paddr, hi_paddr;
  151. dma_addr_t paddr;
  152. int bpp;
  153. /* Get the physical address of the buffer in memory */
  154. gem = drm_fb_cma_get_gem_obj(fb, 0);
  155. DRM_DEBUG_DRIVER("Using GEM @ 0x%x\n", gem->paddr);
  156. /* Compute the start of the displayed memory */
  157. bpp = drm_format_plane_cpp(fb->pixel_format, 0);
  158. paddr = gem->paddr + fb->offsets[0];
  159. paddr += (state->src_x >> 16) * bpp;
  160. paddr += (state->src_y >> 16) * fb->pitches[0];
  161. DRM_DEBUG_DRIVER("Setting buffer address to 0x%x\n", paddr);
  162. /* Write the 32 lower bits of the address (in bits) */
  163. lo_paddr = paddr << 3;
  164. DRM_DEBUG_DRIVER("Setting address lower bits to 0x%x\n", lo_paddr);
  165. regmap_write(backend->regs, SUN4I_BACKEND_LAYFB_L32ADD_REG(layer),
  166. lo_paddr);
  167. /* And the upper bits */
  168. hi_paddr = paddr >> 29;
  169. DRM_DEBUG_DRIVER("Setting address high bits to 0x%x\n", hi_paddr);
  170. regmap_update_bits(backend->regs, SUN4I_BACKEND_LAYFB_H4ADD_REG,
  171. SUN4I_BACKEND_LAYFB_H4ADD_MSK(layer),
  172. SUN4I_BACKEND_LAYFB_H4ADD(layer, hi_paddr));
  173. return 0;
  174. }
  175. EXPORT_SYMBOL(sun4i_backend_update_layer_buffer);
  176. static struct regmap_config sun4i_backend_regmap_config = {
  177. .reg_bits = 32,
  178. .val_bits = 32,
  179. .reg_stride = 4,
  180. .max_register = 0x5800,
  181. };
  182. static int sun4i_backend_bind(struct device *dev, struct device *master,
  183. void *data)
  184. {
  185. struct platform_device *pdev = to_platform_device(dev);
  186. struct drm_device *drm = data;
  187. struct sun4i_drv *drv = drm->dev_private;
  188. struct sun4i_backend *backend;
  189. struct resource *res;
  190. void __iomem *regs;
  191. int i, ret;
  192. backend = devm_kzalloc(dev, sizeof(*backend), GFP_KERNEL);
  193. if (!backend)
  194. return -ENOMEM;
  195. dev_set_drvdata(dev, backend);
  196. drv->backend = backend;
  197. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  198. regs = devm_ioremap_resource(dev, res);
  199. if (IS_ERR(regs)) {
  200. dev_err(dev, "Couldn't map the backend registers\n");
  201. return PTR_ERR(regs);
  202. }
  203. backend->regs = devm_regmap_init_mmio(dev, regs,
  204. &sun4i_backend_regmap_config);
  205. if (IS_ERR(backend->regs)) {
  206. dev_err(dev, "Couldn't create the backend0 regmap\n");
  207. return PTR_ERR(backend->regs);
  208. }
  209. backend->reset = devm_reset_control_get(dev, NULL);
  210. if (IS_ERR(backend->reset)) {
  211. dev_err(dev, "Couldn't get our reset line\n");
  212. return PTR_ERR(backend->reset);
  213. }
  214. ret = reset_control_deassert(backend->reset);
  215. if (ret) {
  216. dev_err(dev, "Couldn't deassert our reset line\n");
  217. return ret;
  218. }
  219. backend->bus_clk = devm_clk_get(dev, "ahb");
  220. if (IS_ERR(backend->bus_clk)) {
  221. dev_err(dev, "Couldn't get the backend bus clock\n");
  222. ret = PTR_ERR(backend->bus_clk);
  223. goto err_assert_reset;
  224. }
  225. clk_prepare_enable(backend->bus_clk);
  226. backend->mod_clk = devm_clk_get(dev, "mod");
  227. if (IS_ERR(backend->mod_clk)) {
  228. dev_err(dev, "Couldn't get the backend module clock\n");
  229. ret = PTR_ERR(backend->mod_clk);
  230. goto err_disable_bus_clk;
  231. }
  232. clk_prepare_enable(backend->mod_clk);
  233. backend->ram_clk = devm_clk_get(dev, "ram");
  234. if (IS_ERR(backend->ram_clk)) {
  235. dev_err(dev, "Couldn't get the backend RAM clock\n");
  236. ret = PTR_ERR(backend->ram_clk);
  237. goto err_disable_mod_clk;
  238. }
  239. clk_prepare_enable(backend->ram_clk);
  240. /* Reset the registers */
  241. for (i = 0x800; i < 0x1000; i += 4)
  242. regmap_write(backend->regs, i, 0);
  243. /* Disable registers autoloading */
  244. regmap_write(backend->regs, SUN4I_BACKEND_REGBUFFCTL_REG,
  245. SUN4I_BACKEND_REGBUFFCTL_AUTOLOAD_DIS);
  246. /* Enable the backend */
  247. regmap_write(backend->regs, SUN4I_BACKEND_MODCTL_REG,
  248. SUN4I_BACKEND_MODCTL_DEBE_EN |
  249. SUN4I_BACKEND_MODCTL_START_CTL);
  250. return 0;
  251. err_disable_mod_clk:
  252. clk_disable_unprepare(backend->mod_clk);
  253. err_disable_bus_clk:
  254. clk_disable_unprepare(backend->bus_clk);
  255. err_assert_reset:
  256. reset_control_assert(backend->reset);
  257. return ret;
  258. }
  259. static void sun4i_backend_unbind(struct device *dev, struct device *master,
  260. void *data)
  261. {
  262. struct sun4i_backend *backend = dev_get_drvdata(dev);
  263. clk_disable_unprepare(backend->ram_clk);
  264. clk_disable_unprepare(backend->mod_clk);
  265. clk_disable_unprepare(backend->bus_clk);
  266. reset_control_assert(backend->reset);
  267. }
  268. static struct component_ops sun4i_backend_ops = {
  269. .bind = sun4i_backend_bind,
  270. .unbind = sun4i_backend_unbind,
  271. };
  272. static int sun4i_backend_probe(struct platform_device *pdev)
  273. {
  274. return component_add(&pdev->dev, &sun4i_backend_ops);
  275. }
  276. static int sun4i_backend_remove(struct platform_device *pdev)
  277. {
  278. component_del(&pdev->dev, &sun4i_backend_ops);
  279. return 0;
  280. }
  281. static const struct of_device_id sun4i_backend_of_table[] = {
  282. { .compatible = "allwinner,sun5i-a13-display-backend" },
  283. { }
  284. };
  285. MODULE_DEVICE_TABLE(of, sun4i_backend_of_table);
  286. static struct platform_driver sun4i_backend_platform_driver = {
  287. .probe = sun4i_backend_probe,
  288. .remove = sun4i_backend_remove,
  289. .driver = {
  290. .name = "sun4i-backend",
  291. .of_match_table = sun4i_backend_of_table,
  292. },
  293. };
  294. module_platform_driver(sun4i_backend_platform_driver);
  295. MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>");
  296. MODULE_DESCRIPTION("Allwinner A10 Display Backend Driver");
  297. MODULE_LICENSE("GPL");