msm_drv.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include "msm_drv.h"
  18. #include "msm_debugfs.h"
  19. #include "msm_fence.h"
  20. #include "msm_gpu.h"
  21. #include "msm_kms.h"
  22. static void msm_fb_output_poll_changed(struct drm_device *dev)
  23. {
  24. struct msm_drm_private *priv = dev->dev_private;
  25. if (priv->fbdev)
  26. drm_fb_helper_hotplug_event(priv->fbdev);
  27. }
  28. static const struct drm_mode_config_funcs mode_config_funcs = {
  29. .fb_create = msm_framebuffer_create,
  30. .output_poll_changed = msm_fb_output_poll_changed,
  31. .atomic_check = msm_atomic_check,
  32. .atomic_commit = msm_atomic_commit,
  33. };
  34. int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu)
  35. {
  36. struct msm_drm_private *priv = dev->dev_private;
  37. int idx = priv->num_mmus++;
  38. if (WARN_ON(idx >= ARRAY_SIZE(priv->mmus)))
  39. return -EINVAL;
  40. priv->mmus[idx] = mmu;
  41. return idx;
  42. }
  43. #ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
  44. static bool reglog = false;
  45. MODULE_PARM_DESC(reglog, "Enable register read/write logging");
  46. module_param(reglog, bool, 0600);
  47. #else
  48. #define reglog 0
  49. #endif
  50. #ifdef CONFIG_DRM_FBDEV_EMULATION
  51. static bool fbdev = true;
  52. MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
  53. module_param(fbdev, bool, 0600);
  54. #endif
  55. static char *vram = "16m";
  56. MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
  57. module_param(vram, charp, 0);
  58. /*
  59. * Util/helpers:
  60. */
  61. void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
  62. const char *dbgname)
  63. {
  64. struct resource *res;
  65. unsigned long size;
  66. void __iomem *ptr;
  67. if (name)
  68. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
  69. else
  70. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  71. if (!res) {
  72. dev_err(&pdev->dev, "failed to get memory resource: %s\n", name);
  73. return ERR_PTR(-EINVAL);
  74. }
  75. size = resource_size(res);
  76. ptr = devm_ioremap_nocache(&pdev->dev, res->start, size);
  77. if (!ptr) {
  78. dev_err(&pdev->dev, "failed to ioremap: %s\n", name);
  79. return ERR_PTR(-ENOMEM);
  80. }
  81. if (reglog)
  82. printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
  83. return ptr;
  84. }
  85. void msm_writel(u32 data, void __iomem *addr)
  86. {
  87. if (reglog)
  88. printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
  89. writel(data, addr);
  90. }
  91. u32 msm_readl(const void __iomem *addr)
  92. {
  93. u32 val = readl(addr);
  94. if (reglog)
  95. printk(KERN_ERR "IO:R %p %08x\n", addr, val);
  96. return val;
  97. }
  98. struct vblank_event {
  99. struct list_head node;
  100. int crtc_id;
  101. bool enable;
  102. };
  103. static void vblank_ctrl_worker(struct work_struct *work)
  104. {
  105. struct msm_vblank_ctrl *vbl_ctrl = container_of(work,
  106. struct msm_vblank_ctrl, work);
  107. struct msm_drm_private *priv = container_of(vbl_ctrl,
  108. struct msm_drm_private, vblank_ctrl);
  109. struct msm_kms *kms = priv->kms;
  110. struct vblank_event *vbl_ev, *tmp;
  111. unsigned long flags;
  112. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  113. list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
  114. list_del(&vbl_ev->node);
  115. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  116. if (vbl_ev->enable)
  117. kms->funcs->enable_vblank(kms,
  118. priv->crtcs[vbl_ev->crtc_id]);
  119. else
  120. kms->funcs->disable_vblank(kms,
  121. priv->crtcs[vbl_ev->crtc_id]);
  122. kfree(vbl_ev);
  123. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  124. }
  125. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  126. }
  127. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  128. int crtc_id, bool enable)
  129. {
  130. struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
  131. struct vblank_event *vbl_ev;
  132. unsigned long flags;
  133. vbl_ev = kzalloc(sizeof(*vbl_ev), GFP_ATOMIC);
  134. if (!vbl_ev)
  135. return -ENOMEM;
  136. vbl_ev->crtc_id = crtc_id;
  137. vbl_ev->enable = enable;
  138. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  139. list_add_tail(&vbl_ev->node, &vbl_ctrl->event_list);
  140. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  141. queue_work(priv->wq, &vbl_ctrl->work);
  142. return 0;
  143. }
  144. static int msm_drm_uninit(struct device *dev)
  145. {
  146. struct platform_device *pdev = to_platform_device(dev);
  147. struct drm_device *ddev = platform_get_drvdata(pdev);
  148. struct msm_drm_private *priv = ddev->dev_private;
  149. struct msm_kms *kms = priv->kms;
  150. struct msm_gpu *gpu = priv->gpu;
  151. struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
  152. struct vblank_event *vbl_ev, *tmp;
  153. /* We must cancel and cleanup any pending vblank enable/disable
  154. * work before drm_irq_uninstall() to avoid work re-enabling an
  155. * irq after uninstall has disabled it.
  156. */
  157. cancel_work_sync(&vbl_ctrl->work);
  158. list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
  159. list_del(&vbl_ev->node);
  160. kfree(vbl_ev);
  161. }
  162. drm_kms_helper_poll_fini(ddev);
  163. drm_connector_unregister_all(ddev);
  164. drm_dev_unregister(ddev);
  165. #ifdef CONFIG_DRM_FBDEV_EMULATION
  166. if (fbdev && priv->fbdev)
  167. msm_fbdev_free(ddev);
  168. #endif
  169. drm_mode_config_cleanup(ddev);
  170. pm_runtime_get_sync(dev);
  171. drm_irq_uninstall(ddev);
  172. pm_runtime_put_sync(dev);
  173. flush_workqueue(priv->wq);
  174. destroy_workqueue(priv->wq);
  175. flush_workqueue(priv->atomic_wq);
  176. destroy_workqueue(priv->atomic_wq);
  177. if (kms) {
  178. pm_runtime_disable(dev);
  179. kms->funcs->destroy(kms);
  180. }
  181. if (gpu) {
  182. mutex_lock(&ddev->struct_mutex);
  183. gpu->funcs->pm_suspend(gpu);
  184. mutex_unlock(&ddev->struct_mutex);
  185. gpu->funcs->destroy(gpu);
  186. }
  187. if (priv->vram.paddr) {
  188. DEFINE_DMA_ATTRS(attrs);
  189. dma_set_attr(DMA_ATTR_NO_KERNEL_MAPPING, &attrs);
  190. drm_mm_takedown(&priv->vram.mm);
  191. dma_free_attrs(dev, priv->vram.size, NULL,
  192. priv->vram.paddr, &attrs);
  193. }
  194. component_unbind_all(dev, ddev);
  195. ddev->dev_private = NULL;
  196. drm_dev_unref(ddev);
  197. kfree(priv);
  198. return 0;
  199. }
  200. static int get_mdp_ver(struct platform_device *pdev)
  201. {
  202. struct device *dev = &pdev->dev;
  203. return (int) (unsigned long) of_device_get_match_data(dev);
  204. }
  205. #include <linux/of_address.h>
  206. static int msm_init_vram(struct drm_device *dev)
  207. {
  208. struct msm_drm_private *priv = dev->dev_private;
  209. struct device_node *node;
  210. unsigned long size = 0;
  211. int ret = 0;
  212. /* In the device-tree world, we could have a 'memory-region'
  213. * phandle, which gives us a link to our "vram". Allocating
  214. * is all nicely abstracted behind the dma api, but we need
  215. * to know the entire size to allocate it all in one go. There
  216. * are two cases:
  217. * 1) device with no IOMMU, in which case we need exclusive
  218. * access to a VRAM carveout big enough for all gpu
  219. * buffers
  220. * 2) device with IOMMU, but where the bootloader puts up
  221. * a splash screen. In this case, the VRAM carveout
  222. * need only be large enough for fbdev fb. But we need
  223. * exclusive access to the buffer to avoid the kernel
  224. * using those pages for other purposes (which appears
  225. * as corruption on screen before we have a chance to
  226. * load and do initial modeset)
  227. */
  228. node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
  229. if (node) {
  230. struct resource r;
  231. ret = of_address_to_resource(node, 0, &r);
  232. if (ret)
  233. return ret;
  234. size = r.end - r.start;
  235. DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
  236. /* if we have no IOMMU, then we need to use carveout allocator.
  237. * Grab the entire CMA chunk carved out in early startup in
  238. * mach-msm:
  239. */
  240. } else if (!iommu_present(&platform_bus_type)) {
  241. DRM_INFO("using %s VRAM carveout\n", vram);
  242. size = memparse(vram, NULL);
  243. }
  244. if (size) {
  245. DEFINE_DMA_ATTRS(attrs);
  246. void *p;
  247. priv->vram.size = size;
  248. drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
  249. dma_set_attr(DMA_ATTR_NO_KERNEL_MAPPING, &attrs);
  250. dma_set_attr(DMA_ATTR_WRITE_COMBINE, &attrs);
  251. /* note that for no-kernel-mapping, the vaddr returned
  252. * is bogus, but non-null if allocation succeeded:
  253. */
  254. p = dma_alloc_attrs(dev->dev, size,
  255. &priv->vram.paddr, GFP_KERNEL, &attrs);
  256. if (!p) {
  257. dev_err(dev->dev, "failed to allocate VRAM\n");
  258. priv->vram.paddr = 0;
  259. return -ENOMEM;
  260. }
  261. dev_info(dev->dev, "VRAM: %08x->%08x\n",
  262. (uint32_t)priv->vram.paddr,
  263. (uint32_t)(priv->vram.paddr + size));
  264. }
  265. return ret;
  266. }
  267. static int msm_drm_init(struct device *dev, struct drm_driver *drv)
  268. {
  269. struct platform_device *pdev = to_platform_device(dev);
  270. struct drm_device *ddev;
  271. struct msm_drm_private *priv;
  272. struct msm_kms *kms;
  273. int ret;
  274. ddev = drm_dev_alloc(drv, dev);
  275. if (!ddev) {
  276. dev_err(dev, "failed to allocate drm_device\n");
  277. return -ENOMEM;
  278. }
  279. platform_set_drvdata(pdev, ddev);
  280. ddev->platformdev = pdev;
  281. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  282. if (!priv) {
  283. drm_dev_unref(ddev);
  284. return -ENOMEM;
  285. }
  286. ddev->dev_private = priv;
  287. priv->wq = alloc_ordered_workqueue("msm", 0);
  288. priv->atomic_wq = alloc_ordered_workqueue("msm:atomic", 0);
  289. init_waitqueue_head(&priv->pending_crtcs_event);
  290. INIT_LIST_HEAD(&priv->inactive_list);
  291. INIT_LIST_HEAD(&priv->vblank_ctrl.event_list);
  292. INIT_WORK(&priv->vblank_ctrl.work, vblank_ctrl_worker);
  293. spin_lock_init(&priv->vblank_ctrl.lock);
  294. drm_mode_config_init(ddev);
  295. /* Bind all our sub-components: */
  296. ret = component_bind_all(dev, ddev);
  297. if (ret) {
  298. kfree(priv);
  299. drm_dev_unref(ddev);
  300. return ret;
  301. }
  302. ret = msm_init_vram(ddev);
  303. if (ret)
  304. goto fail;
  305. switch (get_mdp_ver(pdev)) {
  306. case 4:
  307. kms = mdp4_kms_init(ddev);
  308. break;
  309. case 5:
  310. kms = mdp5_kms_init(ddev);
  311. break;
  312. default:
  313. kms = ERR_PTR(-ENODEV);
  314. break;
  315. }
  316. if (IS_ERR(kms)) {
  317. /*
  318. * NOTE: once we have GPU support, having no kms should not
  319. * be considered fatal.. ideally we would still support gpu
  320. * and (for example) use dmabuf/prime to share buffers with
  321. * imx drm driver on iMX5
  322. */
  323. dev_err(dev, "failed to load kms\n");
  324. ret = PTR_ERR(kms);
  325. goto fail;
  326. }
  327. priv->kms = kms;
  328. if (kms) {
  329. pm_runtime_enable(dev);
  330. ret = kms->funcs->hw_init(kms);
  331. if (ret) {
  332. dev_err(dev, "kms hw init failed: %d\n", ret);
  333. goto fail;
  334. }
  335. }
  336. ddev->mode_config.funcs = &mode_config_funcs;
  337. ret = drm_vblank_init(ddev, priv->num_crtcs);
  338. if (ret < 0) {
  339. dev_err(dev, "failed to initialize vblank\n");
  340. goto fail;
  341. }
  342. pm_runtime_get_sync(dev);
  343. ret = drm_irq_install(ddev, platform_get_irq(pdev, 0));
  344. pm_runtime_put_sync(dev);
  345. if (ret < 0) {
  346. dev_err(dev, "failed to install IRQ handler\n");
  347. goto fail;
  348. }
  349. ret = drm_dev_register(ddev, 0);
  350. if (ret)
  351. goto fail;
  352. ret = drm_connector_register_all(ddev);
  353. if (ret) {
  354. dev_err(dev, "failed to register connectors\n");
  355. goto fail;
  356. }
  357. drm_mode_config_reset(ddev);
  358. #ifdef CONFIG_DRM_FBDEV_EMULATION
  359. if (fbdev)
  360. priv->fbdev = msm_fbdev_init(ddev);
  361. #endif
  362. ret = msm_debugfs_late_init(ddev);
  363. if (ret)
  364. goto fail;
  365. drm_kms_helper_poll_init(ddev);
  366. return 0;
  367. fail:
  368. msm_drm_uninit(dev);
  369. return ret;
  370. }
  371. /*
  372. * DRM operations:
  373. */
  374. static void load_gpu(struct drm_device *dev)
  375. {
  376. static DEFINE_MUTEX(init_lock);
  377. struct msm_drm_private *priv = dev->dev_private;
  378. mutex_lock(&init_lock);
  379. if (!priv->gpu)
  380. priv->gpu = adreno_load_gpu(dev);
  381. mutex_unlock(&init_lock);
  382. }
  383. static int msm_open(struct drm_device *dev, struct drm_file *file)
  384. {
  385. struct msm_file_private *ctx;
  386. /* For now, load gpu on open.. to avoid the requirement of having
  387. * firmware in the initrd.
  388. */
  389. load_gpu(dev);
  390. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  391. if (!ctx)
  392. return -ENOMEM;
  393. file->driver_priv = ctx;
  394. return 0;
  395. }
  396. static void msm_preclose(struct drm_device *dev, struct drm_file *file)
  397. {
  398. struct msm_drm_private *priv = dev->dev_private;
  399. struct msm_file_private *ctx = file->driver_priv;
  400. mutex_lock(&dev->struct_mutex);
  401. if (ctx == priv->lastctx)
  402. priv->lastctx = NULL;
  403. mutex_unlock(&dev->struct_mutex);
  404. kfree(ctx);
  405. }
  406. static void msm_lastclose(struct drm_device *dev)
  407. {
  408. struct msm_drm_private *priv = dev->dev_private;
  409. if (priv->fbdev)
  410. drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
  411. }
  412. static irqreturn_t msm_irq(int irq, void *arg)
  413. {
  414. struct drm_device *dev = arg;
  415. struct msm_drm_private *priv = dev->dev_private;
  416. struct msm_kms *kms = priv->kms;
  417. BUG_ON(!kms);
  418. return kms->funcs->irq(kms);
  419. }
  420. static void msm_irq_preinstall(struct drm_device *dev)
  421. {
  422. struct msm_drm_private *priv = dev->dev_private;
  423. struct msm_kms *kms = priv->kms;
  424. BUG_ON(!kms);
  425. kms->funcs->irq_preinstall(kms);
  426. }
  427. static int msm_irq_postinstall(struct drm_device *dev)
  428. {
  429. struct msm_drm_private *priv = dev->dev_private;
  430. struct msm_kms *kms = priv->kms;
  431. BUG_ON(!kms);
  432. return kms->funcs->irq_postinstall(kms);
  433. }
  434. static void msm_irq_uninstall(struct drm_device *dev)
  435. {
  436. struct msm_drm_private *priv = dev->dev_private;
  437. struct msm_kms *kms = priv->kms;
  438. BUG_ON(!kms);
  439. kms->funcs->irq_uninstall(kms);
  440. }
  441. static int msm_enable_vblank(struct drm_device *dev, unsigned int pipe)
  442. {
  443. struct msm_drm_private *priv = dev->dev_private;
  444. struct msm_kms *kms = priv->kms;
  445. if (!kms)
  446. return -ENXIO;
  447. DBG("dev=%p, crtc=%u", dev, pipe);
  448. return vblank_ctrl_queue_work(priv, pipe, true);
  449. }
  450. static void msm_disable_vblank(struct drm_device *dev, unsigned int pipe)
  451. {
  452. struct msm_drm_private *priv = dev->dev_private;
  453. struct msm_kms *kms = priv->kms;
  454. if (!kms)
  455. return;
  456. DBG("dev=%p, crtc=%u", dev, pipe);
  457. vblank_ctrl_queue_work(priv, pipe, false);
  458. }
  459. /*
  460. * DRM ioctls:
  461. */
  462. static int msm_ioctl_get_param(struct drm_device *dev, void *data,
  463. struct drm_file *file)
  464. {
  465. struct msm_drm_private *priv = dev->dev_private;
  466. struct drm_msm_param *args = data;
  467. struct msm_gpu *gpu;
  468. /* for now, we just have 3d pipe.. eventually this would need to
  469. * be more clever to dispatch to appropriate gpu module:
  470. */
  471. if (args->pipe != MSM_PIPE_3D0)
  472. return -EINVAL;
  473. gpu = priv->gpu;
  474. if (!gpu)
  475. return -ENXIO;
  476. return gpu->funcs->get_param(gpu, args->param, &args->value);
  477. }
  478. static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
  479. struct drm_file *file)
  480. {
  481. struct drm_msm_gem_new *args = data;
  482. if (args->flags & ~MSM_BO_FLAGS) {
  483. DRM_ERROR("invalid flags: %08x\n", args->flags);
  484. return -EINVAL;
  485. }
  486. return msm_gem_new_handle(dev, file, args->size,
  487. args->flags, &args->handle);
  488. }
  489. static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
  490. {
  491. return ktime_set(timeout.tv_sec, timeout.tv_nsec);
  492. }
  493. static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
  494. struct drm_file *file)
  495. {
  496. struct drm_msm_gem_cpu_prep *args = data;
  497. struct drm_gem_object *obj;
  498. ktime_t timeout = to_ktime(args->timeout);
  499. int ret;
  500. if (args->op & ~MSM_PREP_FLAGS) {
  501. DRM_ERROR("invalid op: %08x\n", args->op);
  502. return -EINVAL;
  503. }
  504. obj = drm_gem_object_lookup(file, args->handle);
  505. if (!obj)
  506. return -ENOENT;
  507. ret = msm_gem_cpu_prep(obj, args->op, &timeout);
  508. drm_gem_object_unreference_unlocked(obj);
  509. return ret;
  510. }
  511. static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
  512. struct drm_file *file)
  513. {
  514. struct drm_msm_gem_cpu_fini *args = data;
  515. struct drm_gem_object *obj;
  516. int ret;
  517. obj = drm_gem_object_lookup(file, args->handle);
  518. if (!obj)
  519. return -ENOENT;
  520. ret = msm_gem_cpu_fini(obj);
  521. drm_gem_object_unreference_unlocked(obj);
  522. return ret;
  523. }
  524. static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
  525. struct drm_file *file)
  526. {
  527. struct drm_msm_gem_info *args = data;
  528. struct drm_gem_object *obj;
  529. int ret = 0;
  530. if (args->pad)
  531. return -EINVAL;
  532. obj = drm_gem_object_lookup(file, args->handle);
  533. if (!obj)
  534. return -ENOENT;
  535. args->offset = msm_gem_mmap_offset(obj);
  536. drm_gem_object_unreference_unlocked(obj);
  537. return ret;
  538. }
  539. static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
  540. struct drm_file *file)
  541. {
  542. struct msm_drm_private *priv = dev->dev_private;
  543. struct drm_msm_wait_fence *args = data;
  544. ktime_t timeout = to_ktime(args->timeout);
  545. if (args->pad) {
  546. DRM_ERROR("invalid pad: %08x\n", args->pad);
  547. return -EINVAL;
  548. }
  549. if (!priv->gpu)
  550. return 0;
  551. return msm_wait_fence(priv->gpu->fctx, args->fence, &timeout, true);
  552. }
  553. static const struct drm_ioctl_desc msm_ioctls[] = {
  554. DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_AUTH|DRM_RENDER_ALLOW),
  555. DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_AUTH|DRM_RENDER_ALLOW),
  556. DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_AUTH|DRM_RENDER_ALLOW),
  557. DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_AUTH|DRM_RENDER_ALLOW),
  558. DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_AUTH|DRM_RENDER_ALLOW),
  559. DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_AUTH|DRM_RENDER_ALLOW),
  560. DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_AUTH|DRM_RENDER_ALLOW),
  561. };
  562. static const struct vm_operations_struct vm_ops = {
  563. .fault = msm_gem_fault,
  564. .open = drm_gem_vm_open,
  565. .close = drm_gem_vm_close,
  566. };
  567. static const struct file_operations fops = {
  568. .owner = THIS_MODULE,
  569. .open = drm_open,
  570. .release = drm_release,
  571. .unlocked_ioctl = drm_ioctl,
  572. #ifdef CONFIG_COMPAT
  573. .compat_ioctl = drm_compat_ioctl,
  574. #endif
  575. .poll = drm_poll,
  576. .read = drm_read,
  577. .llseek = no_llseek,
  578. .mmap = msm_gem_mmap,
  579. };
  580. static struct drm_driver msm_driver = {
  581. .driver_features = DRIVER_HAVE_IRQ |
  582. DRIVER_GEM |
  583. DRIVER_PRIME |
  584. DRIVER_RENDER |
  585. DRIVER_ATOMIC |
  586. DRIVER_MODESET,
  587. .open = msm_open,
  588. .preclose = msm_preclose,
  589. .lastclose = msm_lastclose,
  590. .set_busid = drm_platform_set_busid,
  591. .irq_handler = msm_irq,
  592. .irq_preinstall = msm_irq_preinstall,
  593. .irq_postinstall = msm_irq_postinstall,
  594. .irq_uninstall = msm_irq_uninstall,
  595. .get_vblank_counter = drm_vblank_no_hw_counter,
  596. .enable_vblank = msm_enable_vblank,
  597. .disable_vblank = msm_disable_vblank,
  598. .gem_free_object = msm_gem_free_object,
  599. .gem_vm_ops = &vm_ops,
  600. .dumb_create = msm_gem_dumb_create,
  601. .dumb_map_offset = msm_gem_dumb_map_offset,
  602. .dumb_destroy = drm_gem_dumb_destroy,
  603. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  604. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  605. .gem_prime_export = drm_gem_prime_export,
  606. .gem_prime_import = drm_gem_prime_import,
  607. .gem_prime_pin = msm_gem_prime_pin,
  608. .gem_prime_unpin = msm_gem_prime_unpin,
  609. .gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
  610. .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
  611. .gem_prime_vmap = msm_gem_prime_vmap,
  612. .gem_prime_vunmap = msm_gem_prime_vunmap,
  613. .gem_prime_mmap = msm_gem_prime_mmap,
  614. #ifdef CONFIG_DEBUG_FS
  615. .debugfs_init = msm_debugfs_init,
  616. .debugfs_cleanup = msm_debugfs_cleanup,
  617. #endif
  618. .ioctls = msm_ioctls,
  619. .num_ioctls = DRM_MSM_NUM_IOCTLS,
  620. .fops = &fops,
  621. .name = "msm",
  622. .desc = "MSM Snapdragon DRM",
  623. .date = "20130625",
  624. .major = 1,
  625. .minor = 0,
  626. };
  627. #ifdef CONFIG_PM_SLEEP
  628. static int msm_pm_suspend(struct device *dev)
  629. {
  630. struct drm_device *ddev = dev_get_drvdata(dev);
  631. drm_kms_helper_poll_disable(ddev);
  632. return 0;
  633. }
  634. static int msm_pm_resume(struct device *dev)
  635. {
  636. struct drm_device *ddev = dev_get_drvdata(dev);
  637. drm_kms_helper_poll_enable(ddev);
  638. return 0;
  639. }
  640. #endif
  641. static const struct dev_pm_ops msm_pm_ops = {
  642. SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
  643. };
  644. /*
  645. * Componentized driver support:
  646. */
  647. /*
  648. * NOTE: duplication of the same code as exynos or imx (or probably any other).
  649. * so probably some room for some helpers
  650. */
  651. static int compare_of(struct device *dev, void *data)
  652. {
  653. return dev->of_node == data;
  654. }
  655. static int add_components(struct device *dev, struct component_match **matchptr,
  656. const char *name)
  657. {
  658. struct device_node *np = dev->of_node;
  659. unsigned i;
  660. for (i = 0; ; i++) {
  661. struct device_node *node;
  662. node = of_parse_phandle(np, name, i);
  663. if (!node)
  664. break;
  665. component_match_add(dev, matchptr, compare_of, node);
  666. }
  667. return 0;
  668. }
  669. static int msm_drm_bind(struct device *dev)
  670. {
  671. return msm_drm_init(dev, &msm_driver);
  672. }
  673. static void msm_drm_unbind(struct device *dev)
  674. {
  675. msm_drm_uninit(dev);
  676. }
  677. static const struct component_master_ops msm_drm_ops = {
  678. .bind = msm_drm_bind,
  679. .unbind = msm_drm_unbind,
  680. };
  681. /*
  682. * Platform driver:
  683. */
  684. static int msm_pdev_probe(struct platform_device *pdev)
  685. {
  686. struct component_match *match = NULL;
  687. add_components(&pdev->dev, &match, "connectors");
  688. add_components(&pdev->dev, &match, "gpus");
  689. pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
  690. return component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
  691. }
  692. static int msm_pdev_remove(struct platform_device *pdev)
  693. {
  694. component_master_del(&pdev->dev, &msm_drm_ops);
  695. return 0;
  696. }
  697. static const struct platform_device_id msm_id[] = {
  698. { "mdp", 0 },
  699. { }
  700. };
  701. static const struct of_device_id dt_match[] = {
  702. { .compatible = "qcom,mdp4", .data = (void *) 4 }, /* mdp4 */
  703. { .compatible = "qcom,mdp5", .data = (void *) 5 }, /* mdp5 */
  704. /* to support downstream DT files */
  705. { .compatible = "qcom,mdss_mdp", .data = (void *) 5 }, /* mdp5 */
  706. {}
  707. };
  708. MODULE_DEVICE_TABLE(of, dt_match);
  709. static struct platform_driver msm_platform_driver = {
  710. .probe = msm_pdev_probe,
  711. .remove = msm_pdev_remove,
  712. .driver = {
  713. .name = "msm",
  714. .of_match_table = dt_match,
  715. .pm = &msm_pm_ops,
  716. },
  717. .id_table = msm_id,
  718. };
  719. static int __init msm_drm_register(void)
  720. {
  721. DBG("init");
  722. msm_dsi_register();
  723. msm_edp_register();
  724. msm_hdmi_register();
  725. adreno_register();
  726. return platform_driver_register(&msm_platform_driver);
  727. }
  728. static void __exit msm_drm_unregister(void)
  729. {
  730. DBG("fini");
  731. platform_driver_unregister(&msm_platform_driver);
  732. msm_hdmi_unregister();
  733. adreno_unregister();
  734. msm_edp_unregister();
  735. msm_dsi_unregister();
  736. }
  737. module_init(msm_drm_register);
  738. module_exit(msm_drm_unregister);
  739. MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
  740. MODULE_DESCRIPTION("MSM DRM Driver");
  741. MODULE_LICENSE("GPL");