mdp5_kms.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <robdclark@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include "msm_drv.h"
  19. #include "msm_mmu.h"
  20. #include "mdp5_kms.h"
  21. static const char *iommu_ports[] = {
  22. "mdp_0",
  23. };
  24. static int mdp5_hw_init(struct msm_kms *kms)
  25. {
  26. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  27. struct drm_device *dev = mdp5_kms->dev;
  28. unsigned long flags;
  29. pm_runtime_get_sync(dev->dev);
  30. /* Magic unknown register writes:
  31. *
  32. * W VBIF:0x004 00000001 (mdss_mdp.c:839)
  33. * W MDP5:0x2e0 0xe9 (mdss_mdp.c:839)
  34. * W MDP5:0x2e4 0x55 (mdss_mdp.c:839)
  35. * W MDP5:0x3ac 0xc0000ccc (mdss_mdp.c:839)
  36. * W MDP5:0x3b4 0xc0000ccc (mdss_mdp.c:839)
  37. * W MDP5:0x3bc 0xcccccc (mdss_mdp.c:839)
  38. * W MDP5:0x4a8 0xcccc0c0 (mdss_mdp.c:839)
  39. * W MDP5:0x4b0 0xccccc0c0 (mdss_mdp.c:839)
  40. * W MDP5:0x4b8 0xccccc000 (mdss_mdp.c:839)
  41. *
  42. * Downstream fbdev driver gets these register offsets/values
  43. * from DT.. not really sure what these registers are or if
  44. * different values for different boards/SoC's, etc. I guess
  45. * they are the golden registers.
  46. *
  47. * Not setting these does not seem to cause any problem. But
  48. * we may be getting lucky with the bootloader initializing
  49. * them for us. OTOH, if we can always count on the bootloader
  50. * setting the golden registers, then perhaps we don't need to
  51. * care.
  52. */
  53. spin_lock_irqsave(&mdp5_kms->resource_lock, flags);
  54. mdp5_write(mdp5_kms, REG_MDP5_MDP_DISP_INTF_SEL(0), 0);
  55. spin_unlock_irqrestore(&mdp5_kms->resource_lock, flags);
  56. mdp5_ctlm_hw_reset(mdp5_kms->ctlm);
  57. pm_runtime_put_sync(dev->dev);
  58. return 0;
  59. }
  60. static void mdp5_prepare_commit(struct msm_kms *kms, struct drm_atomic_state *state)
  61. {
  62. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  63. mdp5_enable(mdp5_kms);
  64. }
  65. static void mdp5_complete_commit(struct msm_kms *kms, struct drm_atomic_state *state)
  66. {
  67. int i;
  68. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  69. int nplanes = mdp5_kms->dev->mode_config.num_total_plane;
  70. for (i = 0; i < nplanes; i++) {
  71. struct drm_plane *plane = state->planes[i];
  72. struct drm_plane_state *plane_state = state->plane_states[i];
  73. if (!plane)
  74. continue;
  75. mdp5_plane_complete_commit(plane, plane_state);
  76. }
  77. mdp5_disable(mdp5_kms);
  78. }
  79. static void mdp5_wait_for_crtc_commit_done(struct msm_kms *kms,
  80. struct drm_crtc *crtc)
  81. {
  82. mdp5_crtc_wait_for_commit_done(crtc);
  83. }
  84. static long mdp5_round_pixclk(struct msm_kms *kms, unsigned long rate,
  85. struct drm_encoder *encoder)
  86. {
  87. return rate;
  88. }
  89. static int mdp5_set_split_display(struct msm_kms *kms,
  90. struct drm_encoder *encoder,
  91. struct drm_encoder *slave_encoder,
  92. bool is_cmd_mode)
  93. {
  94. if (is_cmd_mode)
  95. return mdp5_cmd_encoder_set_split_display(encoder,
  96. slave_encoder);
  97. else
  98. return mdp5_encoder_set_split_display(encoder, slave_encoder);
  99. }
  100. static void mdp5_destroy(struct msm_kms *kms)
  101. {
  102. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  103. struct msm_mmu *mmu = mdp5_kms->mmu;
  104. mdp5_irq_domain_fini(mdp5_kms);
  105. if (mmu) {
  106. mmu->funcs->detach(mmu, iommu_ports, ARRAY_SIZE(iommu_ports));
  107. mmu->funcs->destroy(mmu);
  108. }
  109. if (mdp5_kms->ctlm)
  110. mdp5_ctlm_destroy(mdp5_kms->ctlm);
  111. if (mdp5_kms->smp)
  112. mdp5_smp_destroy(mdp5_kms->smp);
  113. if (mdp5_kms->cfg)
  114. mdp5_cfg_destroy(mdp5_kms->cfg);
  115. kfree(mdp5_kms);
  116. }
  117. static const struct mdp_kms_funcs kms_funcs = {
  118. .base = {
  119. .hw_init = mdp5_hw_init,
  120. .irq_preinstall = mdp5_irq_preinstall,
  121. .irq_postinstall = mdp5_irq_postinstall,
  122. .irq_uninstall = mdp5_irq_uninstall,
  123. .irq = mdp5_irq,
  124. .enable_vblank = mdp5_enable_vblank,
  125. .disable_vblank = mdp5_disable_vblank,
  126. .prepare_commit = mdp5_prepare_commit,
  127. .complete_commit = mdp5_complete_commit,
  128. .wait_for_crtc_commit_done = mdp5_wait_for_crtc_commit_done,
  129. .get_format = mdp_get_format,
  130. .round_pixclk = mdp5_round_pixclk,
  131. .set_split_display = mdp5_set_split_display,
  132. .destroy = mdp5_destroy,
  133. },
  134. .set_irqmask = mdp5_set_irqmask,
  135. };
  136. int mdp5_disable(struct mdp5_kms *mdp5_kms)
  137. {
  138. DBG("");
  139. clk_disable_unprepare(mdp5_kms->ahb_clk);
  140. clk_disable_unprepare(mdp5_kms->axi_clk);
  141. clk_disable_unprepare(mdp5_kms->core_clk);
  142. if (mdp5_kms->lut_clk)
  143. clk_disable_unprepare(mdp5_kms->lut_clk);
  144. return 0;
  145. }
  146. int mdp5_enable(struct mdp5_kms *mdp5_kms)
  147. {
  148. DBG("");
  149. clk_prepare_enable(mdp5_kms->ahb_clk);
  150. clk_prepare_enable(mdp5_kms->axi_clk);
  151. clk_prepare_enable(mdp5_kms->core_clk);
  152. if (mdp5_kms->lut_clk)
  153. clk_prepare_enable(mdp5_kms->lut_clk);
  154. return 0;
  155. }
  156. static struct drm_encoder *construct_encoder(struct mdp5_kms *mdp5_kms,
  157. enum mdp5_intf_type intf_type, int intf_num,
  158. enum mdp5_intf_mode intf_mode, struct mdp5_ctl *ctl)
  159. {
  160. struct drm_device *dev = mdp5_kms->dev;
  161. struct msm_drm_private *priv = dev->dev_private;
  162. struct drm_encoder *encoder;
  163. struct mdp5_interface intf = {
  164. .num = intf_num,
  165. .type = intf_type,
  166. .mode = intf_mode,
  167. };
  168. if ((intf_type == INTF_DSI) &&
  169. (intf_mode == MDP5_INTF_DSI_MODE_COMMAND))
  170. encoder = mdp5_cmd_encoder_init(dev, &intf, ctl);
  171. else
  172. encoder = mdp5_encoder_init(dev, &intf, ctl);
  173. if (IS_ERR(encoder)) {
  174. dev_err(dev->dev, "failed to construct encoder\n");
  175. return encoder;
  176. }
  177. encoder->possible_crtcs = (1 << priv->num_crtcs) - 1;
  178. priv->encoders[priv->num_encoders++] = encoder;
  179. return encoder;
  180. }
  181. static int get_dsi_id_from_intf(const struct mdp5_cfg_hw *hw_cfg, int intf_num)
  182. {
  183. const enum mdp5_intf_type *intfs = hw_cfg->intf.connect;
  184. const int intf_cnt = ARRAY_SIZE(hw_cfg->intf.connect);
  185. int id = 0, i;
  186. for (i = 0; i < intf_cnt; i++) {
  187. if (intfs[i] == INTF_DSI) {
  188. if (intf_num == i)
  189. return id;
  190. id++;
  191. }
  192. }
  193. return -EINVAL;
  194. }
  195. static int modeset_init_intf(struct mdp5_kms *mdp5_kms, int intf_num)
  196. {
  197. struct drm_device *dev = mdp5_kms->dev;
  198. struct msm_drm_private *priv = dev->dev_private;
  199. const struct mdp5_cfg_hw *hw_cfg =
  200. mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  201. enum mdp5_intf_type intf_type = hw_cfg->intf.connect[intf_num];
  202. struct mdp5_ctl_manager *ctlm = mdp5_kms->ctlm;
  203. struct mdp5_ctl *ctl;
  204. struct drm_encoder *encoder;
  205. int ret = 0;
  206. switch (intf_type) {
  207. case INTF_DISABLED:
  208. break;
  209. case INTF_eDP:
  210. if (!priv->edp)
  211. break;
  212. ctl = mdp5_ctlm_request(ctlm, intf_num);
  213. if (!ctl) {
  214. ret = -EINVAL;
  215. break;
  216. }
  217. encoder = construct_encoder(mdp5_kms, INTF_eDP, intf_num,
  218. MDP5_INTF_MODE_NONE, ctl);
  219. if (IS_ERR(encoder)) {
  220. ret = PTR_ERR(encoder);
  221. break;
  222. }
  223. ret = msm_edp_modeset_init(priv->edp, dev, encoder);
  224. break;
  225. case INTF_HDMI:
  226. if (!priv->hdmi)
  227. break;
  228. ctl = mdp5_ctlm_request(ctlm, intf_num);
  229. if (!ctl) {
  230. ret = -EINVAL;
  231. break;
  232. }
  233. encoder = construct_encoder(mdp5_kms, INTF_HDMI, intf_num,
  234. MDP5_INTF_MODE_NONE, ctl);
  235. if (IS_ERR(encoder)) {
  236. ret = PTR_ERR(encoder);
  237. break;
  238. }
  239. ret = msm_hdmi_modeset_init(priv->hdmi, dev, encoder);
  240. break;
  241. case INTF_DSI:
  242. {
  243. int dsi_id = get_dsi_id_from_intf(hw_cfg, intf_num);
  244. struct drm_encoder *dsi_encs[MSM_DSI_ENCODER_NUM];
  245. enum mdp5_intf_mode mode;
  246. int i;
  247. if ((dsi_id >= ARRAY_SIZE(priv->dsi)) || (dsi_id < 0)) {
  248. dev_err(dev->dev, "failed to find dsi from intf %d\n",
  249. intf_num);
  250. ret = -EINVAL;
  251. break;
  252. }
  253. if (!priv->dsi[dsi_id])
  254. break;
  255. ctl = mdp5_ctlm_request(ctlm, intf_num);
  256. if (!ctl) {
  257. ret = -EINVAL;
  258. break;
  259. }
  260. for (i = 0; i < MSM_DSI_ENCODER_NUM; i++) {
  261. mode = (i == MSM_DSI_CMD_ENCODER_ID) ?
  262. MDP5_INTF_DSI_MODE_COMMAND :
  263. MDP5_INTF_DSI_MODE_VIDEO;
  264. dsi_encs[i] = construct_encoder(mdp5_kms, INTF_DSI,
  265. intf_num, mode, ctl);
  266. if (IS_ERR(dsi_encs[i])) {
  267. ret = PTR_ERR(dsi_encs[i]);
  268. break;
  269. }
  270. }
  271. ret = msm_dsi_modeset_init(priv->dsi[dsi_id], dev, dsi_encs);
  272. break;
  273. }
  274. default:
  275. dev_err(dev->dev, "unknown intf: %d\n", intf_type);
  276. ret = -EINVAL;
  277. break;
  278. }
  279. return ret;
  280. }
  281. static int modeset_init(struct mdp5_kms *mdp5_kms)
  282. {
  283. static const enum mdp5_pipe crtcs[] = {
  284. SSPP_RGB0, SSPP_RGB1, SSPP_RGB2, SSPP_RGB3,
  285. };
  286. static const enum mdp5_pipe vig_planes[] = {
  287. SSPP_VIG0, SSPP_VIG1, SSPP_VIG2, SSPP_VIG3,
  288. };
  289. static const enum mdp5_pipe dma_planes[] = {
  290. SSPP_DMA0, SSPP_DMA1,
  291. };
  292. struct drm_device *dev = mdp5_kms->dev;
  293. struct msm_drm_private *priv = dev->dev_private;
  294. const struct mdp5_cfg_hw *hw_cfg;
  295. int i, ret;
  296. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  297. /* register our interrupt-controller for hdmi/eDP/dsi/etc
  298. * to use for irqs routed through mdp:
  299. */
  300. ret = mdp5_irq_domain_init(mdp5_kms);
  301. if (ret)
  302. goto fail;
  303. /* construct CRTCs and their private planes: */
  304. for (i = 0; i < hw_cfg->pipe_rgb.count; i++) {
  305. struct drm_plane *plane;
  306. struct drm_crtc *crtc;
  307. plane = mdp5_plane_init(dev, crtcs[i], true,
  308. hw_cfg->pipe_rgb.base[i], hw_cfg->pipe_rgb.caps);
  309. if (IS_ERR(plane)) {
  310. ret = PTR_ERR(plane);
  311. dev_err(dev->dev, "failed to construct plane for %s (%d)\n",
  312. pipe2name(crtcs[i]), ret);
  313. goto fail;
  314. }
  315. crtc = mdp5_crtc_init(dev, plane, i);
  316. if (IS_ERR(crtc)) {
  317. ret = PTR_ERR(crtc);
  318. dev_err(dev->dev, "failed to construct crtc for %s (%d)\n",
  319. pipe2name(crtcs[i]), ret);
  320. goto fail;
  321. }
  322. priv->crtcs[priv->num_crtcs++] = crtc;
  323. }
  324. /* Construct video planes: */
  325. for (i = 0; i < hw_cfg->pipe_vig.count; i++) {
  326. struct drm_plane *plane;
  327. plane = mdp5_plane_init(dev, vig_planes[i], false,
  328. hw_cfg->pipe_vig.base[i], hw_cfg->pipe_vig.caps);
  329. if (IS_ERR(plane)) {
  330. ret = PTR_ERR(plane);
  331. dev_err(dev->dev, "failed to construct %s plane: %d\n",
  332. pipe2name(vig_planes[i]), ret);
  333. goto fail;
  334. }
  335. }
  336. /* DMA planes */
  337. for (i = 0; i < hw_cfg->pipe_dma.count; i++) {
  338. struct drm_plane *plane;
  339. plane = mdp5_plane_init(dev, dma_planes[i], false,
  340. hw_cfg->pipe_dma.base[i], hw_cfg->pipe_dma.caps);
  341. if (IS_ERR(plane)) {
  342. ret = PTR_ERR(plane);
  343. dev_err(dev->dev, "failed to construct %s plane: %d\n",
  344. pipe2name(dma_planes[i]), ret);
  345. goto fail;
  346. }
  347. }
  348. /* Construct encoders and modeset initialize connector devices
  349. * for each external display interface.
  350. */
  351. for (i = 0; i < ARRAY_SIZE(hw_cfg->intf.connect); i++) {
  352. ret = modeset_init_intf(mdp5_kms, i);
  353. if (ret)
  354. goto fail;
  355. }
  356. return 0;
  357. fail:
  358. return ret;
  359. }
  360. static void read_hw_revision(struct mdp5_kms *mdp5_kms,
  361. uint32_t *major, uint32_t *minor)
  362. {
  363. uint32_t version;
  364. mdp5_enable(mdp5_kms);
  365. version = mdp5_read(mdp5_kms, REG_MDSS_HW_VERSION);
  366. mdp5_disable(mdp5_kms);
  367. *major = FIELD(version, MDSS_HW_VERSION_MAJOR);
  368. *minor = FIELD(version, MDSS_HW_VERSION_MINOR);
  369. DBG("MDP5 version v%d.%d", *major, *minor);
  370. }
  371. static int get_clk(struct platform_device *pdev, struct clk **clkp,
  372. const char *name, bool mandatory)
  373. {
  374. struct device *dev = &pdev->dev;
  375. struct clk *clk = devm_clk_get(dev, name);
  376. if (IS_ERR(clk) && mandatory) {
  377. dev_err(dev, "failed to get %s (%ld)\n", name, PTR_ERR(clk));
  378. return PTR_ERR(clk);
  379. }
  380. if (IS_ERR(clk))
  381. DBG("skipping %s", name);
  382. else
  383. *clkp = clk;
  384. return 0;
  385. }
  386. static struct drm_encoder *get_encoder_from_crtc(struct drm_crtc *crtc)
  387. {
  388. struct drm_device *dev = crtc->dev;
  389. struct drm_encoder *encoder;
  390. drm_for_each_encoder(encoder, dev)
  391. if (encoder->crtc == crtc)
  392. return encoder;
  393. return NULL;
  394. }
  395. static int mdp5_get_scanoutpos(struct drm_device *dev, unsigned int pipe,
  396. unsigned int flags, int *vpos, int *hpos,
  397. ktime_t *stime, ktime_t *etime,
  398. const struct drm_display_mode *mode)
  399. {
  400. struct msm_drm_private *priv = dev->dev_private;
  401. struct drm_crtc *crtc;
  402. struct drm_encoder *encoder;
  403. int line, vsw, vbp, vactive_start, vactive_end, vfp_end;
  404. int ret = 0;
  405. crtc = priv->crtcs[pipe];
  406. if (!crtc) {
  407. DRM_ERROR("Invalid crtc %d\n", pipe);
  408. return 0;
  409. }
  410. encoder = get_encoder_from_crtc(crtc);
  411. if (!encoder) {
  412. DRM_ERROR("no encoder found for crtc %d\n", pipe);
  413. return 0;
  414. }
  415. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  416. vsw = mode->crtc_vsync_end - mode->crtc_vsync_start;
  417. vbp = mode->crtc_vtotal - mode->crtc_vsync_end;
  418. /*
  419. * the line counter is 1 at the start of the VSYNC pulse and VTOTAL at
  420. * the end of VFP. Translate the porch values relative to the line
  421. * counter positions.
  422. */
  423. vactive_start = vsw + vbp + 1;
  424. vactive_end = vactive_start + mode->crtc_vdisplay;
  425. /* last scan line before VSYNC */
  426. vfp_end = mode->crtc_vtotal;
  427. if (stime)
  428. *stime = ktime_get();
  429. line = mdp5_encoder_get_linecount(encoder);
  430. if (line < vactive_start) {
  431. line -= vactive_start;
  432. ret |= DRM_SCANOUTPOS_IN_VBLANK;
  433. } else if (line > vactive_end) {
  434. line = line - vfp_end - vactive_start;
  435. ret |= DRM_SCANOUTPOS_IN_VBLANK;
  436. } else {
  437. line -= vactive_start;
  438. }
  439. *vpos = line;
  440. *hpos = 0;
  441. if (etime)
  442. *etime = ktime_get();
  443. return ret;
  444. }
  445. static int mdp5_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
  446. int *max_error,
  447. struct timeval *vblank_time,
  448. unsigned flags)
  449. {
  450. struct msm_drm_private *priv = dev->dev_private;
  451. struct drm_crtc *crtc;
  452. if (pipe < 0 || pipe >= priv->num_crtcs) {
  453. DRM_ERROR("Invalid crtc %d\n", pipe);
  454. return -EINVAL;
  455. }
  456. crtc = priv->crtcs[pipe];
  457. if (!crtc) {
  458. DRM_ERROR("Invalid crtc %d\n", pipe);
  459. return -EINVAL;
  460. }
  461. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  462. vblank_time, flags,
  463. &crtc->mode);
  464. }
  465. static u32 mdp5_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  466. {
  467. struct msm_drm_private *priv = dev->dev_private;
  468. struct drm_crtc *crtc;
  469. struct drm_encoder *encoder;
  470. if (pipe < 0 || pipe >= priv->num_crtcs)
  471. return 0;
  472. crtc = priv->crtcs[pipe];
  473. if (!crtc)
  474. return 0;
  475. encoder = get_encoder_from_crtc(crtc);
  476. if (!encoder)
  477. return 0;
  478. return mdp5_encoder_get_framecount(encoder);
  479. }
  480. struct msm_kms *mdp5_kms_init(struct drm_device *dev)
  481. {
  482. struct platform_device *pdev = dev->platformdev;
  483. struct mdp5_cfg *config;
  484. struct mdp5_kms *mdp5_kms;
  485. struct msm_kms *kms = NULL;
  486. struct msm_mmu *mmu;
  487. uint32_t major, minor;
  488. int i, ret;
  489. mdp5_kms = kzalloc(sizeof(*mdp5_kms), GFP_KERNEL);
  490. if (!mdp5_kms) {
  491. dev_err(dev->dev, "failed to allocate kms\n");
  492. ret = -ENOMEM;
  493. goto fail;
  494. }
  495. spin_lock_init(&mdp5_kms->resource_lock);
  496. mdp_kms_init(&mdp5_kms->base, &kms_funcs);
  497. kms = &mdp5_kms->base.base;
  498. mdp5_kms->dev = dev;
  499. /* mdp5_kms->mmio actually represents the MDSS base address */
  500. mdp5_kms->mmio = msm_ioremap(pdev, "mdp_phys", "MDP5");
  501. if (IS_ERR(mdp5_kms->mmio)) {
  502. ret = PTR_ERR(mdp5_kms->mmio);
  503. goto fail;
  504. }
  505. mdp5_kms->vbif = msm_ioremap(pdev, "vbif_phys", "VBIF");
  506. if (IS_ERR(mdp5_kms->vbif)) {
  507. ret = PTR_ERR(mdp5_kms->vbif);
  508. goto fail;
  509. }
  510. mdp5_kms->vdd = devm_regulator_get(&pdev->dev, "vdd");
  511. if (IS_ERR(mdp5_kms->vdd)) {
  512. ret = PTR_ERR(mdp5_kms->vdd);
  513. goto fail;
  514. }
  515. ret = regulator_enable(mdp5_kms->vdd);
  516. if (ret) {
  517. dev_err(dev->dev, "failed to enable regulator vdd: %d\n", ret);
  518. goto fail;
  519. }
  520. /* mandatory clocks: */
  521. ret = get_clk(pdev, &mdp5_kms->axi_clk, "bus_clk", true);
  522. if (ret)
  523. goto fail;
  524. ret = get_clk(pdev, &mdp5_kms->ahb_clk, "iface_clk", true);
  525. if (ret)
  526. goto fail;
  527. ret = get_clk(pdev, &mdp5_kms->src_clk, "core_clk_src", true);
  528. if (ret)
  529. goto fail;
  530. ret = get_clk(pdev, &mdp5_kms->core_clk, "core_clk", true);
  531. if (ret)
  532. goto fail;
  533. ret = get_clk(pdev, &mdp5_kms->vsync_clk, "vsync_clk", true);
  534. if (ret)
  535. goto fail;
  536. /* optional clocks: */
  537. get_clk(pdev, &mdp5_kms->lut_clk, "lut_clk", false);
  538. /* we need to set a default rate before enabling. Set a safe
  539. * rate first, then figure out hw revision, and then set a
  540. * more optimal rate:
  541. */
  542. clk_set_rate(mdp5_kms->src_clk, 200000000);
  543. read_hw_revision(mdp5_kms, &major, &minor);
  544. mdp5_kms->cfg = mdp5_cfg_init(mdp5_kms, major, minor);
  545. if (IS_ERR(mdp5_kms->cfg)) {
  546. ret = PTR_ERR(mdp5_kms->cfg);
  547. mdp5_kms->cfg = NULL;
  548. goto fail;
  549. }
  550. config = mdp5_cfg_get_config(mdp5_kms->cfg);
  551. mdp5_kms->caps = config->hw->mdp.caps;
  552. /* TODO: compute core clock rate at runtime */
  553. clk_set_rate(mdp5_kms->src_clk, config->hw->max_clk);
  554. /*
  555. * Some chipsets have a Shared Memory Pool (SMP), while others
  556. * have dedicated latency buffering per source pipe instead;
  557. * this section initializes the SMP:
  558. */
  559. if (mdp5_kms->caps & MDP_CAP_SMP) {
  560. mdp5_kms->smp = mdp5_smp_init(mdp5_kms->dev, &config->hw->smp);
  561. if (IS_ERR(mdp5_kms->smp)) {
  562. ret = PTR_ERR(mdp5_kms->smp);
  563. mdp5_kms->smp = NULL;
  564. goto fail;
  565. }
  566. }
  567. mdp5_kms->ctlm = mdp5_ctlm_init(dev, mdp5_kms->mmio, mdp5_kms->cfg);
  568. if (IS_ERR(mdp5_kms->ctlm)) {
  569. ret = PTR_ERR(mdp5_kms->ctlm);
  570. mdp5_kms->ctlm = NULL;
  571. goto fail;
  572. }
  573. /* make sure things are off before attaching iommu (bootloader could
  574. * have left things on, in which case we'll start getting faults if
  575. * we don't disable):
  576. */
  577. mdp5_enable(mdp5_kms);
  578. for (i = 0; i < MDP5_INTF_NUM_MAX; i++) {
  579. if (mdp5_cfg_intf_is_virtual(config->hw->intf.connect[i]) ||
  580. !config->hw->intf.base[i])
  581. continue;
  582. mdp5_write(mdp5_kms, REG_MDP5_INTF_TIMING_ENGINE_EN(i), 0);
  583. mdp5_write(mdp5_kms, REG_MDP5_INTF_FRAME_LINE_COUNT_EN(i), 0x3);
  584. }
  585. mdp5_disable(mdp5_kms);
  586. mdelay(16);
  587. if (config->platform.iommu) {
  588. mmu = msm_iommu_new(&pdev->dev, config->platform.iommu);
  589. if (IS_ERR(mmu)) {
  590. ret = PTR_ERR(mmu);
  591. dev_err(dev->dev, "failed to init iommu: %d\n", ret);
  592. iommu_domain_free(config->platform.iommu);
  593. goto fail;
  594. }
  595. ret = mmu->funcs->attach(mmu, iommu_ports,
  596. ARRAY_SIZE(iommu_ports));
  597. if (ret) {
  598. dev_err(dev->dev, "failed to attach iommu: %d\n", ret);
  599. mmu->funcs->destroy(mmu);
  600. goto fail;
  601. }
  602. } else {
  603. dev_info(dev->dev, "no iommu, fallback to phys "
  604. "contig buffers for scanout\n");
  605. mmu = NULL;
  606. }
  607. mdp5_kms->mmu = mmu;
  608. mdp5_kms->id = msm_register_mmu(dev, mmu);
  609. if (mdp5_kms->id < 0) {
  610. ret = mdp5_kms->id;
  611. dev_err(dev->dev, "failed to register mdp5 iommu: %d\n", ret);
  612. goto fail;
  613. }
  614. ret = modeset_init(mdp5_kms);
  615. if (ret) {
  616. dev_err(dev->dev, "modeset_init failed: %d\n", ret);
  617. goto fail;
  618. }
  619. dev->mode_config.min_width = 0;
  620. dev->mode_config.min_height = 0;
  621. dev->mode_config.max_width = config->hw->lm.max_width;
  622. dev->mode_config.max_height = config->hw->lm.max_height;
  623. dev->driver->get_vblank_timestamp = mdp5_get_vblank_timestamp;
  624. dev->driver->get_scanout_position = mdp5_get_scanoutpos;
  625. dev->driver->get_vblank_counter = mdp5_get_vblank_counter;
  626. dev->max_vblank_count = 0xffffffff;
  627. dev->vblank_disable_immediate = true;
  628. return kms;
  629. fail:
  630. if (kms)
  631. mdp5_destroy(kms);
  632. return ERR_PTR(ret);
  633. }