mdp5_crtc.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789
  1. /*
  2. * Copyright (c) 2014-2015 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <robdclark@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include "mdp5_kms.h"
  19. #include <linux/sort.h>
  20. #include <drm/drm_mode.h>
  21. #include "drm_crtc.h"
  22. #include "drm_crtc_helper.h"
  23. #include "drm_flip_work.h"
  24. #define CURSOR_WIDTH 64
  25. #define CURSOR_HEIGHT 64
  26. #define SSPP_MAX (SSPP_RGB3 + 1) /* TODO: Add SSPP_MAX in mdp5.xml.h */
  27. struct mdp5_crtc {
  28. struct drm_crtc base;
  29. char name[8];
  30. int id;
  31. bool enabled;
  32. /* layer mixer used for this CRTC (+ its lock): */
  33. #define GET_LM_ID(crtc_id) ((crtc_id == 3) ? 5 : crtc_id)
  34. int lm;
  35. spinlock_t lm_lock; /* protect REG_MDP5_LM_* registers */
  36. /* CTL used for this CRTC: */
  37. struct mdp5_ctl *ctl;
  38. /* if there is a pending flip, these will be non-null: */
  39. struct drm_pending_vblank_event *event;
  40. /* Bits have been flushed at the last commit,
  41. * used to decide if a vsync has happened since last commit.
  42. */
  43. u32 flushed_mask;
  44. #define PENDING_CURSOR 0x1
  45. #define PENDING_FLIP 0x2
  46. atomic_t pending;
  47. /* for unref'ing cursor bo's after scanout completes: */
  48. struct drm_flip_work unref_cursor_work;
  49. struct mdp_irq vblank;
  50. struct mdp_irq err;
  51. struct mdp_irq pp_done;
  52. struct completion pp_completion;
  53. bool cmd_mode;
  54. struct {
  55. /* protect REG_MDP5_LM_CURSOR* registers and cursor scanout_bo*/
  56. spinlock_t lock;
  57. /* current cursor being scanned out: */
  58. struct drm_gem_object *scanout_bo;
  59. uint32_t width, height;
  60. uint32_t x, y;
  61. } cursor;
  62. };
  63. #define to_mdp5_crtc(x) container_of(x, struct mdp5_crtc, base)
  64. static struct mdp5_kms *get_kms(struct drm_crtc *crtc)
  65. {
  66. struct msm_drm_private *priv = crtc->dev->dev_private;
  67. return to_mdp5_kms(to_mdp_kms(priv->kms));
  68. }
  69. static void request_pending(struct drm_crtc *crtc, uint32_t pending)
  70. {
  71. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  72. atomic_or(pending, &mdp5_crtc->pending);
  73. mdp_irq_register(&get_kms(crtc)->base, &mdp5_crtc->vblank);
  74. }
  75. static void request_pp_done_pending(struct drm_crtc *crtc)
  76. {
  77. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  78. reinit_completion(&mdp5_crtc->pp_completion);
  79. }
  80. static u32 crtc_flush(struct drm_crtc *crtc, u32 flush_mask)
  81. {
  82. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  83. DBG("%s: flush=%08x", mdp5_crtc->name, flush_mask);
  84. return mdp5_ctl_commit(mdp5_crtc->ctl, flush_mask);
  85. }
  86. /*
  87. * flush updates, to make sure hw is updated to new scanout fb,
  88. * so that we can safely queue unref to current fb (ie. next
  89. * vblank we know hw is done w/ previous scanout_fb).
  90. */
  91. static u32 crtc_flush_all(struct drm_crtc *crtc)
  92. {
  93. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  94. struct drm_plane *plane;
  95. uint32_t flush_mask = 0;
  96. /* this should not happen: */
  97. if (WARN_ON(!mdp5_crtc->ctl))
  98. return 0;
  99. drm_atomic_crtc_for_each_plane(plane, crtc) {
  100. flush_mask |= mdp5_plane_get_flush(plane);
  101. }
  102. flush_mask |= mdp_ctl_flush_mask_lm(mdp5_crtc->lm);
  103. return crtc_flush(crtc, flush_mask);
  104. }
  105. /* if file!=NULL, this is preclose potential cancel-flip path */
  106. static void complete_flip(struct drm_crtc *crtc, struct drm_file *file)
  107. {
  108. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  109. struct drm_device *dev = crtc->dev;
  110. struct drm_pending_vblank_event *event;
  111. struct drm_plane *plane;
  112. unsigned long flags;
  113. spin_lock_irqsave(&dev->event_lock, flags);
  114. event = mdp5_crtc->event;
  115. if (event) {
  116. /* if regular vblank case (!file) or if cancel-flip from
  117. * preclose on file that requested flip, then send the
  118. * event:
  119. */
  120. if (!file || (event->base.file_priv == file)) {
  121. mdp5_crtc->event = NULL;
  122. DBG("%s: send event: %p", mdp5_crtc->name, event);
  123. drm_crtc_send_vblank_event(crtc, event);
  124. }
  125. }
  126. spin_unlock_irqrestore(&dev->event_lock, flags);
  127. drm_atomic_crtc_for_each_plane(plane, crtc) {
  128. mdp5_plane_complete_flip(plane);
  129. }
  130. if (mdp5_crtc->ctl && !crtc->state->enable) {
  131. /* set STAGE_UNUSED for all layers */
  132. mdp5_ctl_blend(mdp5_crtc->ctl, NULL, 0, 0);
  133. mdp5_crtc->ctl = NULL;
  134. }
  135. }
  136. static void unref_cursor_worker(struct drm_flip_work *work, void *val)
  137. {
  138. struct mdp5_crtc *mdp5_crtc =
  139. container_of(work, struct mdp5_crtc, unref_cursor_work);
  140. struct mdp5_kms *mdp5_kms = get_kms(&mdp5_crtc->base);
  141. msm_gem_put_iova(val, mdp5_kms->id);
  142. drm_gem_object_unreference_unlocked(val);
  143. }
  144. static void mdp5_crtc_destroy(struct drm_crtc *crtc)
  145. {
  146. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  147. drm_crtc_cleanup(crtc);
  148. drm_flip_work_cleanup(&mdp5_crtc->unref_cursor_work);
  149. kfree(mdp5_crtc);
  150. }
  151. /*
  152. * blend_setup() - blend all the planes of a CRTC
  153. *
  154. * If no base layer is available, border will be enabled as the base layer.
  155. * Otherwise all layers will be blended based on their stage calculated
  156. * in mdp5_crtc_atomic_check.
  157. */
  158. static void blend_setup(struct drm_crtc *crtc)
  159. {
  160. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  161. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  162. struct drm_plane *plane;
  163. const struct mdp5_cfg_hw *hw_cfg;
  164. struct mdp5_plane_state *pstate, *pstates[STAGE_MAX + 1] = {NULL};
  165. const struct mdp_format *format;
  166. uint32_t lm = mdp5_crtc->lm;
  167. uint32_t blend_op, fg_alpha, bg_alpha, ctl_blend_flags = 0;
  168. unsigned long flags;
  169. uint8_t stage[STAGE_MAX + 1];
  170. int i, plane_cnt = 0;
  171. #define blender(stage) ((stage) - STAGE0)
  172. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  173. spin_lock_irqsave(&mdp5_crtc->lm_lock, flags);
  174. /* ctl could be released already when we are shutting down: */
  175. if (!mdp5_crtc->ctl)
  176. goto out;
  177. /* Collect all plane information */
  178. drm_atomic_crtc_for_each_plane(plane, crtc) {
  179. pstate = to_mdp5_plane_state(plane->state);
  180. pstates[pstate->stage] = pstate;
  181. stage[pstate->stage] = mdp5_plane_pipe(plane);
  182. plane_cnt++;
  183. }
  184. /*
  185. * If there is no base layer, enable border color.
  186. * Although it's not possbile in current blend logic,
  187. * put it here as a reminder.
  188. */
  189. if (!pstates[STAGE_BASE] && plane_cnt) {
  190. ctl_blend_flags |= MDP5_CTL_BLEND_OP_FLAG_BORDER_OUT;
  191. DBG("Border Color is enabled");
  192. }
  193. /* The reset for blending */
  194. for (i = STAGE0; i <= STAGE_MAX; i++) {
  195. if (!pstates[i])
  196. continue;
  197. format = to_mdp_format(
  198. msm_framebuffer_format(pstates[i]->base.fb));
  199. plane = pstates[i]->base.plane;
  200. blend_op = MDP5_LM_BLEND_OP_MODE_FG_ALPHA(FG_CONST) |
  201. MDP5_LM_BLEND_OP_MODE_BG_ALPHA(BG_CONST);
  202. fg_alpha = pstates[i]->alpha;
  203. bg_alpha = 0xFF - pstates[i]->alpha;
  204. DBG("Stage %d fg_alpha %x bg_alpha %x", i, fg_alpha, bg_alpha);
  205. if (format->alpha_enable && pstates[i]->premultiplied) {
  206. blend_op = MDP5_LM_BLEND_OP_MODE_FG_ALPHA(FG_CONST) |
  207. MDP5_LM_BLEND_OP_MODE_BG_ALPHA(FG_PIXEL);
  208. if (fg_alpha != 0xff) {
  209. bg_alpha = fg_alpha;
  210. blend_op |=
  211. MDP5_LM_BLEND_OP_MODE_BG_MOD_ALPHA |
  212. MDP5_LM_BLEND_OP_MODE_BG_INV_MOD_ALPHA;
  213. } else {
  214. blend_op |= MDP5_LM_BLEND_OP_MODE_BG_INV_ALPHA;
  215. }
  216. } else if (format->alpha_enable) {
  217. blend_op = MDP5_LM_BLEND_OP_MODE_FG_ALPHA(FG_PIXEL) |
  218. MDP5_LM_BLEND_OP_MODE_BG_ALPHA(FG_PIXEL);
  219. if (fg_alpha != 0xff) {
  220. bg_alpha = fg_alpha;
  221. blend_op |=
  222. MDP5_LM_BLEND_OP_MODE_FG_MOD_ALPHA |
  223. MDP5_LM_BLEND_OP_MODE_FG_INV_MOD_ALPHA |
  224. MDP5_LM_BLEND_OP_MODE_BG_MOD_ALPHA |
  225. MDP5_LM_BLEND_OP_MODE_BG_INV_MOD_ALPHA;
  226. } else {
  227. blend_op |= MDP5_LM_BLEND_OP_MODE_BG_INV_ALPHA;
  228. }
  229. }
  230. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_OP_MODE(lm,
  231. blender(i)), blend_op);
  232. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_FG_ALPHA(lm,
  233. blender(i)), fg_alpha);
  234. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_BG_ALPHA(lm,
  235. blender(i)), bg_alpha);
  236. }
  237. mdp5_ctl_blend(mdp5_crtc->ctl, stage, plane_cnt, ctl_blend_flags);
  238. out:
  239. spin_unlock_irqrestore(&mdp5_crtc->lm_lock, flags);
  240. }
  241. static void mdp5_crtc_mode_set_nofb(struct drm_crtc *crtc)
  242. {
  243. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  244. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  245. unsigned long flags;
  246. struct drm_display_mode *mode;
  247. if (WARN_ON(!crtc->state))
  248. return;
  249. mode = &crtc->state->adjusted_mode;
  250. DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
  251. mdp5_crtc->name, mode->base.id, mode->name,
  252. mode->vrefresh, mode->clock,
  253. mode->hdisplay, mode->hsync_start,
  254. mode->hsync_end, mode->htotal,
  255. mode->vdisplay, mode->vsync_start,
  256. mode->vsync_end, mode->vtotal,
  257. mode->type, mode->flags);
  258. spin_lock_irqsave(&mdp5_crtc->lm_lock, flags);
  259. mdp5_write(mdp5_kms, REG_MDP5_LM_OUT_SIZE(mdp5_crtc->lm),
  260. MDP5_LM_OUT_SIZE_WIDTH(mode->hdisplay) |
  261. MDP5_LM_OUT_SIZE_HEIGHT(mode->vdisplay));
  262. spin_unlock_irqrestore(&mdp5_crtc->lm_lock, flags);
  263. }
  264. static void mdp5_crtc_disable(struct drm_crtc *crtc)
  265. {
  266. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  267. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  268. DBG("%s", mdp5_crtc->name);
  269. if (WARN_ON(!mdp5_crtc->enabled))
  270. return;
  271. if (mdp5_crtc->cmd_mode)
  272. mdp_irq_unregister(&mdp5_kms->base, &mdp5_crtc->pp_done);
  273. mdp_irq_unregister(&mdp5_kms->base, &mdp5_crtc->err);
  274. mdp5_disable(mdp5_kms);
  275. mdp5_crtc->enabled = false;
  276. }
  277. static void mdp5_crtc_enable(struct drm_crtc *crtc)
  278. {
  279. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  280. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  281. DBG("%s", mdp5_crtc->name);
  282. if (WARN_ON(mdp5_crtc->enabled))
  283. return;
  284. mdp5_enable(mdp5_kms);
  285. mdp_irq_register(&mdp5_kms->base, &mdp5_crtc->err);
  286. if (mdp5_crtc->cmd_mode)
  287. mdp_irq_register(&mdp5_kms->base, &mdp5_crtc->pp_done);
  288. mdp5_crtc->enabled = true;
  289. }
  290. struct plane_state {
  291. struct drm_plane *plane;
  292. struct mdp5_plane_state *state;
  293. };
  294. static int pstate_cmp(const void *a, const void *b)
  295. {
  296. struct plane_state *pa = (struct plane_state *)a;
  297. struct plane_state *pb = (struct plane_state *)b;
  298. return pa->state->zpos - pb->state->zpos;
  299. }
  300. static int mdp5_crtc_atomic_check(struct drm_crtc *crtc,
  301. struct drm_crtc_state *state)
  302. {
  303. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  304. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  305. struct drm_plane *plane;
  306. struct drm_device *dev = crtc->dev;
  307. struct plane_state pstates[STAGE_MAX + 1];
  308. const struct mdp5_cfg_hw *hw_cfg;
  309. int cnt = 0, i;
  310. DBG("%s: check", mdp5_crtc->name);
  311. /* verify that there are not too many planes attached to crtc
  312. * and that we don't have conflicting mixer stages:
  313. */
  314. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  315. drm_atomic_crtc_state_for_each_plane(plane, state) {
  316. struct drm_plane_state *pstate;
  317. if (cnt >= (hw_cfg->lm.nb_stages)) {
  318. dev_err(dev->dev, "too many planes!\n");
  319. return -EINVAL;
  320. }
  321. pstate = state->state->plane_states[drm_plane_index(plane)];
  322. /* plane might not have changed, in which case take
  323. * current state:
  324. */
  325. if (!pstate)
  326. pstate = plane->state;
  327. pstates[cnt].plane = plane;
  328. pstates[cnt].state = to_mdp5_plane_state(pstate);
  329. cnt++;
  330. }
  331. /* assign a stage based on sorted zpos property */
  332. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  333. for (i = 0; i < cnt; i++) {
  334. pstates[i].state->stage = STAGE_BASE + i;
  335. DBG("%s: assign pipe %s on stage=%d", mdp5_crtc->name,
  336. pipe2name(mdp5_plane_pipe(pstates[i].plane)),
  337. pstates[i].state->stage);
  338. }
  339. return 0;
  340. }
  341. static void mdp5_crtc_atomic_begin(struct drm_crtc *crtc,
  342. struct drm_crtc_state *old_crtc_state)
  343. {
  344. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  345. DBG("%s: begin", mdp5_crtc->name);
  346. }
  347. static void mdp5_crtc_atomic_flush(struct drm_crtc *crtc,
  348. struct drm_crtc_state *old_crtc_state)
  349. {
  350. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  351. struct drm_device *dev = crtc->dev;
  352. unsigned long flags;
  353. DBG("%s: event: %p", mdp5_crtc->name, crtc->state->event);
  354. WARN_ON(mdp5_crtc->event);
  355. spin_lock_irqsave(&dev->event_lock, flags);
  356. mdp5_crtc->event = crtc->state->event;
  357. spin_unlock_irqrestore(&dev->event_lock, flags);
  358. /*
  359. * If no CTL has been allocated in mdp5_crtc_atomic_check(),
  360. * it means we are trying to flush a CRTC whose state is disabled:
  361. * nothing else needs to be done.
  362. */
  363. if (unlikely(!mdp5_crtc->ctl))
  364. return;
  365. blend_setup(crtc);
  366. /* PP_DONE irq is only used by command mode for now.
  367. * It is better to request pending before FLUSH and START trigger
  368. * to make sure no pp_done irq missed.
  369. * This is safe because no pp_done will happen before SW trigger
  370. * in command mode.
  371. */
  372. if (mdp5_crtc->cmd_mode)
  373. request_pp_done_pending(crtc);
  374. mdp5_crtc->flushed_mask = crtc_flush_all(crtc);
  375. request_pending(crtc, PENDING_FLIP);
  376. }
  377. static void get_roi(struct drm_crtc *crtc, uint32_t *roi_w, uint32_t *roi_h)
  378. {
  379. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  380. uint32_t xres = crtc->mode.hdisplay;
  381. uint32_t yres = crtc->mode.vdisplay;
  382. /*
  383. * Cursor Region Of Interest (ROI) is a plane read from cursor
  384. * buffer to render. The ROI region is determined by the visibility of
  385. * the cursor point. In the default Cursor image the cursor point will
  386. * be at the top left of the cursor image, unless it is specified
  387. * otherwise using hotspot feature.
  388. *
  389. * If the cursor point reaches the right (xres - x < cursor.width) or
  390. * bottom (yres - y < cursor.height) boundary of the screen, then ROI
  391. * width and ROI height need to be evaluated to crop the cursor image
  392. * accordingly.
  393. * (xres-x) will be new cursor width when x > (xres - cursor.width)
  394. * (yres-y) will be new cursor height when y > (yres - cursor.height)
  395. */
  396. *roi_w = min(mdp5_crtc->cursor.width, xres -
  397. mdp5_crtc->cursor.x);
  398. *roi_h = min(mdp5_crtc->cursor.height, yres -
  399. mdp5_crtc->cursor.y);
  400. }
  401. static int mdp5_crtc_cursor_set(struct drm_crtc *crtc,
  402. struct drm_file *file, uint32_t handle,
  403. uint32_t width, uint32_t height)
  404. {
  405. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  406. struct drm_device *dev = crtc->dev;
  407. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  408. struct drm_gem_object *cursor_bo, *old_bo = NULL;
  409. uint32_t blendcfg, cursor_addr, stride;
  410. int ret, bpp, lm;
  411. unsigned int depth;
  412. enum mdp5_cursor_alpha cur_alpha = CURSOR_ALPHA_PER_PIXEL;
  413. uint32_t flush_mask = mdp_ctl_flush_mask_cursor(0);
  414. uint32_t roi_w, roi_h;
  415. bool cursor_enable = true;
  416. unsigned long flags;
  417. if ((width > CURSOR_WIDTH) || (height > CURSOR_HEIGHT)) {
  418. dev_err(dev->dev, "bad cursor size: %dx%d\n", width, height);
  419. return -EINVAL;
  420. }
  421. if (NULL == mdp5_crtc->ctl)
  422. return -EINVAL;
  423. if (!handle) {
  424. DBG("Cursor off");
  425. cursor_enable = false;
  426. goto set_cursor;
  427. }
  428. cursor_bo = drm_gem_object_lookup(file, handle);
  429. if (!cursor_bo)
  430. return -ENOENT;
  431. ret = msm_gem_get_iova(cursor_bo, mdp5_kms->id, &cursor_addr);
  432. if (ret)
  433. return -EINVAL;
  434. lm = mdp5_crtc->lm;
  435. drm_fb_get_bpp_depth(DRM_FORMAT_ARGB8888, &depth, &bpp);
  436. stride = width * (bpp >> 3);
  437. spin_lock_irqsave(&mdp5_crtc->cursor.lock, flags);
  438. old_bo = mdp5_crtc->cursor.scanout_bo;
  439. mdp5_crtc->cursor.scanout_bo = cursor_bo;
  440. mdp5_crtc->cursor.width = width;
  441. mdp5_crtc->cursor.height = height;
  442. get_roi(crtc, &roi_w, &roi_h);
  443. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_STRIDE(lm), stride);
  444. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_FORMAT(lm),
  445. MDP5_LM_CURSOR_FORMAT_FORMAT(CURSOR_FMT_ARGB8888));
  446. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_IMG_SIZE(lm),
  447. MDP5_LM_CURSOR_IMG_SIZE_SRC_H(height) |
  448. MDP5_LM_CURSOR_IMG_SIZE_SRC_W(width));
  449. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_SIZE(lm),
  450. MDP5_LM_CURSOR_SIZE_ROI_H(roi_h) |
  451. MDP5_LM_CURSOR_SIZE_ROI_W(roi_w));
  452. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_BASE_ADDR(lm), cursor_addr);
  453. blendcfg = MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_EN;
  454. blendcfg |= MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL(cur_alpha);
  455. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_BLEND_CONFIG(lm), blendcfg);
  456. spin_unlock_irqrestore(&mdp5_crtc->cursor.lock, flags);
  457. set_cursor:
  458. ret = mdp5_ctl_set_cursor(mdp5_crtc->ctl, 0, cursor_enable);
  459. if (ret) {
  460. dev_err(dev->dev, "failed to %sable cursor: %d\n",
  461. cursor_enable ? "en" : "dis", ret);
  462. goto end;
  463. }
  464. crtc_flush(crtc, flush_mask);
  465. end:
  466. if (old_bo) {
  467. drm_flip_work_queue(&mdp5_crtc->unref_cursor_work, old_bo);
  468. /* enable vblank to complete cursor work: */
  469. request_pending(crtc, PENDING_CURSOR);
  470. }
  471. return ret;
  472. }
  473. static int mdp5_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  474. {
  475. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  476. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  477. uint32_t flush_mask = mdp_ctl_flush_mask_cursor(0);
  478. uint32_t roi_w;
  479. uint32_t roi_h;
  480. unsigned long flags;
  481. /* In case the CRTC is disabled, just drop the cursor update */
  482. if (unlikely(!crtc->state->enable))
  483. return 0;
  484. mdp5_crtc->cursor.x = x = max(x, 0);
  485. mdp5_crtc->cursor.y = y = max(y, 0);
  486. get_roi(crtc, &roi_w, &roi_h);
  487. spin_lock_irqsave(&mdp5_crtc->cursor.lock, flags);
  488. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_SIZE(mdp5_crtc->lm),
  489. MDP5_LM_CURSOR_SIZE_ROI_H(roi_h) |
  490. MDP5_LM_CURSOR_SIZE_ROI_W(roi_w));
  491. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_START_XY(mdp5_crtc->lm),
  492. MDP5_LM_CURSOR_START_XY_Y_START(y) |
  493. MDP5_LM_CURSOR_START_XY_X_START(x));
  494. spin_unlock_irqrestore(&mdp5_crtc->cursor.lock, flags);
  495. crtc_flush(crtc, flush_mask);
  496. return 0;
  497. }
  498. static const struct drm_crtc_funcs mdp5_crtc_funcs = {
  499. .set_config = drm_atomic_helper_set_config,
  500. .destroy = mdp5_crtc_destroy,
  501. .page_flip = drm_atomic_helper_page_flip,
  502. .set_property = drm_atomic_helper_crtc_set_property,
  503. .reset = drm_atomic_helper_crtc_reset,
  504. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  505. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  506. .cursor_set = mdp5_crtc_cursor_set,
  507. .cursor_move = mdp5_crtc_cursor_move,
  508. };
  509. static const struct drm_crtc_helper_funcs mdp5_crtc_helper_funcs = {
  510. .mode_set_nofb = mdp5_crtc_mode_set_nofb,
  511. .disable = mdp5_crtc_disable,
  512. .enable = mdp5_crtc_enable,
  513. .atomic_check = mdp5_crtc_atomic_check,
  514. .atomic_begin = mdp5_crtc_atomic_begin,
  515. .atomic_flush = mdp5_crtc_atomic_flush,
  516. };
  517. static void mdp5_crtc_vblank_irq(struct mdp_irq *irq, uint32_t irqstatus)
  518. {
  519. struct mdp5_crtc *mdp5_crtc = container_of(irq, struct mdp5_crtc, vblank);
  520. struct drm_crtc *crtc = &mdp5_crtc->base;
  521. struct msm_drm_private *priv = crtc->dev->dev_private;
  522. unsigned pending;
  523. mdp_irq_unregister(&get_kms(crtc)->base, &mdp5_crtc->vblank);
  524. pending = atomic_xchg(&mdp5_crtc->pending, 0);
  525. if (pending & PENDING_FLIP) {
  526. complete_flip(crtc, NULL);
  527. }
  528. if (pending & PENDING_CURSOR)
  529. drm_flip_work_commit(&mdp5_crtc->unref_cursor_work, priv->wq);
  530. }
  531. static void mdp5_crtc_err_irq(struct mdp_irq *irq, uint32_t irqstatus)
  532. {
  533. struct mdp5_crtc *mdp5_crtc = container_of(irq, struct mdp5_crtc, err);
  534. DBG("%s: error: %08x", mdp5_crtc->name, irqstatus);
  535. }
  536. static void mdp5_crtc_pp_done_irq(struct mdp_irq *irq, uint32_t irqstatus)
  537. {
  538. struct mdp5_crtc *mdp5_crtc = container_of(irq, struct mdp5_crtc,
  539. pp_done);
  540. complete(&mdp5_crtc->pp_completion);
  541. }
  542. static void mdp5_crtc_wait_for_pp_done(struct drm_crtc *crtc)
  543. {
  544. struct drm_device *dev = crtc->dev;
  545. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  546. int ret;
  547. ret = wait_for_completion_timeout(&mdp5_crtc->pp_completion,
  548. msecs_to_jiffies(50));
  549. if (ret == 0)
  550. dev_warn(dev->dev, "pp done time out, lm=%d\n", mdp5_crtc->lm);
  551. }
  552. static void mdp5_crtc_wait_for_flush_done(struct drm_crtc *crtc)
  553. {
  554. struct drm_device *dev = crtc->dev;
  555. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  556. int ret;
  557. /* Should not call this function if crtc is disabled. */
  558. if (!mdp5_crtc->ctl)
  559. return;
  560. ret = drm_crtc_vblank_get(crtc);
  561. if (ret)
  562. return;
  563. ret = wait_event_timeout(dev->vblank[drm_crtc_index(crtc)].queue,
  564. ((mdp5_ctl_get_commit_status(mdp5_crtc->ctl) &
  565. mdp5_crtc->flushed_mask) == 0),
  566. msecs_to_jiffies(50));
  567. if (ret <= 0)
  568. dev_warn(dev->dev, "vblank time out, crtc=%d\n", mdp5_crtc->id);
  569. mdp5_crtc->flushed_mask = 0;
  570. drm_crtc_vblank_put(crtc);
  571. }
  572. uint32_t mdp5_crtc_vblank(struct drm_crtc *crtc)
  573. {
  574. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  575. return mdp5_crtc->vblank.irqmask;
  576. }
  577. void mdp5_crtc_set_pipeline(struct drm_crtc *crtc,
  578. struct mdp5_interface *intf, struct mdp5_ctl *ctl)
  579. {
  580. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  581. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  582. int lm = mdp5_crtc_get_lm(crtc);
  583. /* now that we know what irq's we want: */
  584. mdp5_crtc->err.irqmask = intf2err(intf->num);
  585. mdp5_crtc->vblank.irqmask = intf2vblank(lm, intf);
  586. if ((intf->type == INTF_DSI) &&
  587. (intf->mode == MDP5_INTF_DSI_MODE_COMMAND)) {
  588. mdp5_crtc->pp_done.irqmask = lm2ppdone(lm);
  589. mdp5_crtc->pp_done.irq = mdp5_crtc_pp_done_irq;
  590. mdp5_crtc->cmd_mode = true;
  591. } else {
  592. mdp5_crtc->pp_done.irqmask = 0;
  593. mdp5_crtc->pp_done.irq = NULL;
  594. mdp5_crtc->cmd_mode = false;
  595. }
  596. mdp_irq_update(&mdp5_kms->base);
  597. mdp5_crtc->ctl = ctl;
  598. mdp5_ctl_set_pipeline(ctl, intf, lm);
  599. }
  600. int mdp5_crtc_get_lm(struct drm_crtc *crtc)
  601. {
  602. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  603. return WARN_ON(!crtc) ? -EINVAL : mdp5_crtc->lm;
  604. }
  605. void mdp5_crtc_wait_for_commit_done(struct drm_crtc *crtc)
  606. {
  607. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  608. if (mdp5_crtc->cmd_mode)
  609. mdp5_crtc_wait_for_pp_done(crtc);
  610. else
  611. mdp5_crtc_wait_for_flush_done(crtc);
  612. }
  613. /* initialize crtc */
  614. struct drm_crtc *mdp5_crtc_init(struct drm_device *dev,
  615. struct drm_plane *plane, int id)
  616. {
  617. struct drm_crtc *crtc = NULL;
  618. struct mdp5_crtc *mdp5_crtc;
  619. mdp5_crtc = kzalloc(sizeof(*mdp5_crtc), GFP_KERNEL);
  620. if (!mdp5_crtc)
  621. return ERR_PTR(-ENOMEM);
  622. crtc = &mdp5_crtc->base;
  623. mdp5_crtc->id = id;
  624. mdp5_crtc->lm = GET_LM_ID(id);
  625. spin_lock_init(&mdp5_crtc->lm_lock);
  626. spin_lock_init(&mdp5_crtc->cursor.lock);
  627. init_completion(&mdp5_crtc->pp_completion);
  628. mdp5_crtc->vblank.irq = mdp5_crtc_vblank_irq;
  629. mdp5_crtc->err.irq = mdp5_crtc_err_irq;
  630. snprintf(mdp5_crtc->name, sizeof(mdp5_crtc->name), "%s:%d",
  631. pipe2name(mdp5_plane_pipe(plane)), id);
  632. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &mdp5_crtc_funcs,
  633. NULL);
  634. drm_flip_work_init(&mdp5_crtc->unref_cursor_work,
  635. "unref cursor", unref_cursor_worker);
  636. drm_crtc_helper_add(crtc, &mdp5_crtc_helper_funcs);
  637. plane->crtc = crtc;
  638. return crtc;
  639. }