mtk_dsi.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913
  1. /*
  2. * Copyright (c) 2015 MediaTek Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <drm/drmP.h>
  14. #include <drm/drm_atomic_helper.h>
  15. #include <drm/drm_crtc_helper.h>
  16. #include <drm/drm_mipi_dsi.h>
  17. #include <drm/drm_panel.h>
  18. #include <linux/clk.h>
  19. #include <linux/component.h>
  20. #include <linux/of.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/of_graph.h>
  23. #include <linux/phy/phy.h>
  24. #include <linux/platform_device.h>
  25. #include <video/videomode.h>
  26. #include "mtk_drm_ddp_comp.h"
  27. #define DSI_VIDEO_FIFO_DEPTH (1920 / 4)
  28. #define DSI_HOST_FIFO_DEPTH 64
  29. #define DSI_START 0x00
  30. #define DSI_CON_CTRL 0x10
  31. #define DSI_RESET BIT(0)
  32. #define DSI_EN BIT(1)
  33. #define DSI_MODE_CTRL 0x14
  34. #define MODE (3)
  35. #define CMD_MODE 0
  36. #define SYNC_PULSE_MODE 1
  37. #define SYNC_EVENT_MODE 2
  38. #define BURST_MODE 3
  39. #define FRM_MODE BIT(16)
  40. #define MIX_MODE BIT(17)
  41. #define DSI_TXRX_CTRL 0x18
  42. #define VC_NUM (2 << 0)
  43. #define LANE_NUM (0xf << 2)
  44. #define DIS_EOT BIT(6)
  45. #define NULL_EN BIT(7)
  46. #define TE_FREERUN BIT(8)
  47. #define EXT_TE_EN BIT(9)
  48. #define EXT_TE_EDGE BIT(10)
  49. #define MAX_RTN_SIZE (0xf << 12)
  50. #define HSTX_CKLP_EN BIT(16)
  51. #define DSI_PSCTRL 0x1c
  52. #define DSI_PS_WC 0x3fff
  53. #define DSI_PS_SEL (3 << 16)
  54. #define PACKED_PS_16BIT_RGB565 (0 << 16)
  55. #define LOOSELY_PS_18BIT_RGB666 (1 << 16)
  56. #define PACKED_PS_18BIT_RGB666 (2 << 16)
  57. #define PACKED_PS_24BIT_RGB888 (3 << 16)
  58. #define DSI_VSA_NL 0x20
  59. #define DSI_VBP_NL 0x24
  60. #define DSI_VFP_NL 0x28
  61. #define DSI_VACT_NL 0x2C
  62. #define DSI_HSA_WC 0x50
  63. #define DSI_HBP_WC 0x54
  64. #define DSI_HFP_WC 0x58
  65. #define DSI_HSTX_CKL_WC 0x64
  66. #define DSI_PHY_LCCON 0x104
  67. #define LC_HS_TX_EN BIT(0)
  68. #define LC_ULPM_EN BIT(1)
  69. #define LC_WAKEUP_EN BIT(2)
  70. #define DSI_PHY_LD0CON 0x108
  71. #define LD0_HS_TX_EN BIT(0)
  72. #define LD0_ULPM_EN BIT(1)
  73. #define LD0_WAKEUP_EN BIT(2)
  74. #define DSI_PHY_TIMECON0 0x110
  75. #define LPX (0xff << 0)
  76. #define HS_PRPR (0xff << 8)
  77. #define HS_ZERO (0xff << 16)
  78. #define HS_TRAIL (0xff << 24)
  79. #define DSI_PHY_TIMECON1 0x114
  80. #define TA_GO (0xff << 0)
  81. #define TA_SURE (0xff << 8)
  82. #define TA_GET (0xff << 16)
  83. #define DA_HS_EXIT (0xff << 24)
  84. #define DSI_PHY_TIMECON2 0x118
  85. #define CONT_DET (0xff << 0)
  86. #define CLK_ZERO (0xff << 16)
  87. #define CLK_TRAIL (0xff << 24)
  88. #define DSI_PHY_TIMECON3 0x11c
  89. #define CLK_HS_PRPR (0xff << 0)
  90. #define CLK_HS_POST (0xff << 8)
  91. #define CLK_HS_EXIT (0xff << 16)
  92. #define NS_TO_CYCLE(n, c) ((n) / (c) + (((n) % (c)) ? 1 : 0))
  93. struct phy;
  94. struct mtk_dsi {
  95. struct mtk_ddp_comp ddp_comp;
  96. struct device *dev;
  97. struct mipi_dsi_host host;
  98. struct drm_encoder encoder;
  99. struct drm_connector conn;
  100. struct drm_panel *panel;
  101. struct drm_bridge *bridge;
  102. struct phy *phy;
  103. void __iomem *regs;
  104. struct clk *engine_clk;
  105. struct clk *digital_clk;
  106. struct clk *hs_clk;
  107. u32 data_rate;
  108. unsigned long mode_flags;
  109. enum mipi_dsi_pixel_format format;
  110. unsigned int lanes;
  111. struct videomode vm;
  112. int refcount;
  113. bool enabled;
  114. };
  115. static inline struct mtk_dsi *encoder_to_dsi(struct drm_encoder *e)
  116. {
  117. return container_of(e, struct mtk_dsi, encoder);
  118. }
  119. static inline struct mtk_dsi *connector_to_dsi(struct drm_connector *c)
  120. {
  121. return container_of(c, struct mtk_dsi, conn);
  122. }
  123. static inline struct mtk_dsi *host_to_dsi(struct mipi_dsi_host *h)
  124. {
  125. return container_of(h, struct mtk_dsi, host);
  126. }
  127. static void mtk_dsi_mask(struct mtk_dsi *dsi, u32 offset, u32 mask, u32 data)
  128. {
  129. u32 temp = readl(dsi->regs + offset);
  130. writel((temp & ~mask) | (data & mask), dsi->regs + offset);
  131. }
  132. static void dsi_phy_timconfig(struct mtk_dsi *dsi)
  133. {
  134. u32 timcon0, timcon1, timcon2, timcon3;
  135. unsigned int ui, cycle_time;
  136. unsigned int lpx;
  137. ui = 1000 / dsi->data_rate + 0x01;
  138. cycle_time = 8000 / dsi->data_rate + 0x01;
  139. lpx = 5;
  140. timcon0 = (8 << 24) | (0xa << 16) | (0x6 << 8) | lpx;
  141. timcon1 = (7 << 24) | (5 * lpx << 16) | ((3 * lpx) / 2) << 8 |
  142. (4 * lpx);
  143. timcon2 = ((NS_TO_CYCLE(0x64, cycle_time) + 0xa) << 24) |
  144. (NS_TO_CYCLE(0x150, cycle_time) << 16);
  145. timcon3 = (2 * lpx) << 16 | NS_TO_CYCLE(80 + 52 * ui, cycle_time) << 8 |
  146. NS_TO_CYCLE(0x40, cycle_time);
  147. writel(timcon0, dsi->regs + DSI_PHY_TIMECON0);
  148. writel(timcon1, dsi->regs + DSI_PHY_TIMECON1);
  149. writel(timcon2, dsi->regs + DSI_PHY_TIMECON2);
  150. writel(timcon3, dsi->regs + DSI_PHY_TIMECON3);
  151. }
  152. static void mtk_dsi_enable(struct mtk_dsi *dsi)
  153. {
  154. mtk_dsi_mask(dsi, DSI_CON_CTRL, DSI_EN, DSI_EN);
  155. }
  156. static void mtk_dsi_disable(struct mtk_dsi *dsi)
  157. {
  158. mtk_dsi_mask(dsi, DSI_CON_CTRL, DSI_EN, 0);
  159. }
  160. static void mtk_dsi_reset(struct mtk_dsi *dsi)
  161. {
  162. mtk_dsi_mask(dsi, DSI_CON_CTRL, DSI_RESET, DSI_RESET);
  163. mtk_dsi_mask(dsi, DSI_CON_CTRL, DSI_RESET, 0);
  164. }
  165. static int mtk_dsi_poweron(struct mtk_dsi *dsi)
  166. {
  167. struct device *dev = dsi->dev;
  168. int ret;
  169. if (++dsi->refcount != 1)
  170. return 0;
  171. /**
  172. * data_rate = (pixel_clock / 1000) * pixel_dipth * mipi_ratio;
  173. * pixel_clock unit is Khz, data_rata unit is MHz, so need divide 1000.
  174. * mipi_ratio is mipi clk coefficient for balance the pixel clk in mipi.
  175. * we set mipi_ratio is 1.05.
  176. */
  177. dsi->data_rate = dsi->vm.pixelclock * 3 * 21 / (1 * 1000 * 10);
  178. ret = clk_set_rate(dsi->hs_clk, dsi->data_rate * 1000000);
  179. if (ret < 0) {
  180. dev_err(dev, "Failed to set data rate: %d\n", ret);
  181. goto err_refcount;
  182. }
  183. phy_power_on(dsi->phy);
  184. ret = clk_prepare_enable(dsi->engine_clk);
  185. if (ret < 0) {
  186. dev_err(dev, "Failed to enable engine clock: %d\n", ret);
  187. goto err_phy_power_off;
  188. }
  189. ret = clk_prepare_enable(dsi->digital_clk);
  190. if (ret < 0) {
  191. dev_err(dev, "Failed to enable digital clock: %d\n", ret);
  192. goto err_disable_engine_clk;
  193. }
  194. mtk_dsi_enable(dsi);
  195. mtk_dsi_reset(dsi);
  196. dsi_phy_timconfig(dsi);
  197. return 0;
  198. err_disable_engine_clk:
  199. clk_disable_unprepare(dsi->engine_clk);
  200. err_phy_power_off:
  201. phy_power_off(dsi->phy);
  202. err_refcount:
  203. dsi->refcount--;
  204. return ret;
  205. }
  206. static void dsi_clk_ulp_mode_enter(struct mtk_dsi *dsi)
  207. {
  208. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_HS_TX_EN, 0);
  209. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_ULPM_EN, 0);
  210. }
  211. static void dsi_clk_ulp_mode_leave(struct mtk_dsi *dsi)
  212. {
  213. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_ULPM_EN, 0);
  214. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_WAKEUP_EN, LC_WAKEUP_EN);
  215. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_WAKEUP_EN, 0);
  216. }
  217. static void dsi_lane0_ulp_mode_enter(struct mtk_dsi *dsi)
  218. {
  219. mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_HS_TX_EN, 0);
  220. mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_ULPM_EN, 0);
  221. }
  222. static void dsi_lane0_ulp_mode_leave(struct mtk_dsi *dsi)
  223. {
  224. mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_ULPM_EN, 0);
  225. mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_WAKEUP_EN, LD0_WAKEUP_EN);
  226. mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_WAKEUP_EN, 0);
  227. }
  228. static bool dsi_clk_hs_state(struct mtk_dsi *dsi)
  229. {
  230. u32 tmp_reg1;
  231. tmp_reg1 = readl(dsi->regs + DSI_PHY_LCCON);
  232. return ((tmp_reg1 & LC_HS_TX_EN) == 1) ? true : false;
  233. }
  234. static void dsi_clk_hs_mode(struct mtk_dsi *dsi, bool enter)
  235. {
  236. if (enter && !dsi_clk_hs_state(dsi))
  237. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_HS_TX_EN, LC_HS_TX_EN);
  238. else if (!enter && dsi_clk_hs_state(dsi))
  239. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_HS_TX_EN, 0);
  240. }
  241. static void dsi_set_mode(struct mtk_dsi *dsi)
  242. {
  243. u32 vid_mode = CMD_MODE;
  244. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  245. vid_mode = SYNC_PULSE_MODE;
  246. if ((dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST) &&
  247. !(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE))
  248. vid_mode = BURST_MODE;
  249. }
  250. writel(vid_mode, dsi->regs + DSI_MODE_CTRL);
  251. }
  252. static void dsi_ps_control_vact(struct mtk_dsi *dsi)
  253. {
  254. struct videomode *vm = &dsi->vm;
  255. u32 dsi_buf_bpp, ps_wc;
  256. u32 ps_bpp_mode;
  257. if (dsi->format == MIPI_DSI_FMT_RGB565)
  258. dsi_buf_bpp = 2;
  259. else
  260. dsi_buf_bpp = 3;
  261. ps_wc = vm->hactive * dsi_buf_bpp;
  262. ps_bpp_mode = ps_wc;
  263. switch (dsi->format) {
  264. case MIPI_DSI_FMT_RGB888:
  265. ps_bpp_mode |= PACKED_PS_24BIT_RGB888;
  266. break;
  267. case MIPI_DSI_FMT_RGB666:
  268. ps_bpp_mode |= PACKED_PS_18BIT_RGB666;
  269. break;
  270. case MIPI_DSI_FMT_RGB666_PACKED:
  271. ps_bpp_mode |= LOOSELY_PS_18BIT_RGB666;
  272. break;
  273. case MIPI_DSI_FMT_RGB565:
  274. ps_bpp_mode |= PACKED_PS_16BIT_RGB565;
  275. break;
  276. }
  277. writel(vm->vactive, dsi->regs + DSI_VACT_NL);
  278. writel(ps_bpp_mode, dsi->regs + DSI_PSCTRL);
  279. writel(ps_wc, dsi->regs + DSI_HSTX_CKL_WC);
  280. }
  281. static void dsi_rxtx_control(struct mtk_dsi *dsi)
  282. {
  283. u32 tmp_reg;
  284. switch (dsi->lanes) {
  285. case 1:
  286. tmp_reg = 1 << 2;
  287. break;
  288. case 2:
  289. tmp_reg = 3 << 2;
  290. break;
  291. case 3:
  292. tmp_reg = 7 << 2;
  293. break;
  294. case 4:
  295. tmp_reg = 0xf << 2;
  296. break;
  297. default:
  298. tmp_reg = 0xf << 2;
  299. break;
  300. }
  301. writel(tmp_reg, dsi->regs + DSI_TXRX_CTRL);
  302. }
  303. static void dsi_ps_control(struct mtk_dsi *dsi)
  304. {
  305. unsigned int dsi_tmp_buf_bpp;
  306. u32 tmp_reg;
  307. switch (dsi->format) {
  308. case MIPI_DSI_FMT_RGB888:
  309. tmp_reg = PACKED_PS_24BIT_RGB888;
  310. dsi_tmp_buf_bpp = 3;
  311. break;
  312. case MIPI_DSI_FMT_RGB666:
  313. tmp_reg = LOOSELY_PS_18BIT_RGB666;
  314. dsi_tmp_buf_bpp = 3;
  315. break;
  316. case MIPI_DSI_FMT_RGB666_PACKED:
  317. tmp_reg = PACKED_PS_18BIT_RGB666;
  318. dsi_tmp_buf_bpp = 3;
  319. break;
  320. case MIPI_DSI_FMT_RGB565:
  321. tmp_reg = PACKED_PS_16BIT_RGB565;
  322. dsi_tmp_buf_bpp = 2;
  323. break;
  324. default:
  325. tmp_reg = PACKED_PS_24BIT_RGB888;
  326. dsi_tmp_buf_bpp = 3;
  327. break;
  328. }
  329. tmp_reg += dsi->vm.hactive * dsi_tmp_buf_bpp & DSI_PS_WC;
  330. writel(tmp_reg, dsi->regs + DSI_PSCTRL);
  331. }
  332. static void dsi_config_vdo_timing(struct mtk_dsi *dsi)
  333. {
  334. unsigned int horizontal_sync_active_byte;
  335. unsigned int horizontal_backporch_byte;
  336. unsigned int horizontal_frontporch_byte;
  337. unsigned int dsi_tmp_buf_bpp;
  338. struct videomode *vm = &dsi->vm;
  339. if (dsi->format == MIPI_DSI_FMT_RGB565)
  340. dsi_tmp_buf_bpp = 2;
  341. else
  342. dsi_tmp_buf_bpp = 3;
  343. writel(vm->vsync_len, dsi->regs + DSI_VSA_NL);
  344. writel(vm->vback_porch, dsi->regs + DSI_VBP_NL);
  345. writel(vm->vfront_porch, dsi->regs + DSI_VFP_NL);
  346. writel(vm->vactive, dsi->regs + DSI_VACT_NL);
  347. horizontal_sync_active_byte = (vm->hsync_len * dsi_tmp_buf_bpp - 10);
  348. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
  349. horizontal_backporch_byte =
  350. (vm->hback_porch * dsi_tmp_buf_bpp - 10);
  351. else
  352. horizontal_backporch_byte = ((vm->hback_porch + vm->hsync_len) *
  353. dsi_tmp_buf_bpp - 10);
  354. horizontal_frontporch_byte = (vm->hfront_porch * dsi_tmp_buf_bpp - 12);
  355. writel(horizontal_sync_active_byte, dsi->regs + DSI_HSA_WC);
  356. writel(horizontal_backporch_byte, dsi->regs + DSI_HBP_WC);
  357. writel(horizontal_frontporch_byte, dsi->regs + DSI_HFP_WC);
  358. dsi_ps_control(dsi);
  359. }
  360. static void mtk_dsi_start(struct mtk_dsi *dsi)
  361. {
  362. writel(0, dsi->regs + DSI_START);
  363. writel(1, dsi->regs + DSI_START);
  364. }
  365. static void mtk_dsi_poweroff(struct mtk_dsi *dsi)
  366. {
  367. if (WARN_ON(dsi->refcount == 0))
  368. return;
  369. if (--dsi->refcount != 0)
  370. return;
  371. dsi_lane0_ulp_mode_enter(dsi);
  372. dsi_clk_ulp_mode_enter(dsi);
  373. mtk_dsi_disable(dsi);
  374. clk_disable_unprepare(dsi->engine_clk);
  375. clk_disable_unprepare(dsi->digital_clk);
  376. phy_power_off(dsi->phy);
  377. }
  378. static void mtk_output_dsi_enable(struct mtk_dsi *dsi)
  379. {
  380. int ret;
  381. if (dsi->enabled)
  382. return;
  383. if (dsi->panel) {
  384. if (drm_panel_prepare(dsi->panel)) {
  385. DRM_ERROR("failed to setup the panel\n");
  386. return;
  387. }
  388. }
  389. ret = mtk_dsi_poweron(dsi);
  390. if (ret < 0) {
  391. DRM_ERROR("failed to power on dsi\n");
  392. return;
  393. }
  394. dsi_rxtx_control(dsi);
  395. dsi_clk_ulp_mode_leave(dsi);
  396. dsi_lane0_ulp_mode_leave(dsi);
  397. dsi_clk_hs_mode(dsi, 0);
  398. dsi_set_mode(dsi);
  399. dsi_ps_control_vact(dsi);
  400. dsi_config_vdo_timing(dsi);
  401. dsi_set_mode(dsi);
  402. dsi_clk_hs_mode(dsi, 1);
  403. mtk_dsi_start(dsi);
  404. dsi->enabled = true;
  405. }
  406. static void mtk_output_dsi_disable(struct mtk_dsi *dsi)
  407. {
  408. if (!dsi->enabled)
  409. return;
  410. if (dsi->panel) {
  411. if (drm_panel_disable(dsi->panel)) {
  412. DRM_ERROR("failed to disable the panel\n");
  413. return;
  414. }
  415. }
  416. mtk_dsi_poweroff(dsi);
  417. dsi->enabled = false;
  418. }
  419. static void mtk_dsi_encoder_destroy(struct drm_encoder *encoder)
  420. {
  421. drm_encoder_cleanup(encoder);
  422. }
  423. static const struct drm_encoder_funcs mtk_dsi_encoder_funcs = {
  424. .destroy = mtk_dsi_encoder_destroy,
  425. };
  426. static bool mtk_dsi_encoder_mode_fixup(struct drm_encoder *encoder,
  427. const struct drm_display_mode *mode,
  428. struct drm_display_mode *adjusted_mode)
  429. {
  430. return true;
  431. }
  432. static void mtk_dsi_encoder_mode_set(struct drm_encoder *encoder,
  433. struct drm_display_mode *mode,
  434. struct drm_display_mode *adjusted)
  435. {
  436. struct mtk_dsi *dsi = encoder_to_dsi(encoder);
  437. dsi->vm.pixelclock = adjusted->clock;
  438. dsi->vm.hactive = adjusted->hdisplay;
  439. dsi->vm.hback_porch = adjusted->htotal - adjusted->hsync_end;
  440. dsi->vm.hfront_porch = adjusted->hsync_start - adjusted->hdisplay;
  441. dsi->vm.hsync_len = adjusted->hsync_end - adjusted->hsync_start;
  442. dsi->vm.vactive = adjusted->vdisplay;
  443. dsi->vm.vback_porch = adjusted->vtotal - adjusted->vsync_end;
  444. dsi->vm.vfront_porch = adjusted->vsync_start - adjusted->vdisplay;
  445. dsi->vm.vsync_len = adjusted->vsync_end - adjusted->vsync_start;
  446. }
  447. static void mtk_dsi_encoder_disable(struct drm_encoder *encoder)
  448. {
  449. struct mtk_dsi *dsi = encoder_to_dsi(encoder);
  450. mtk_output_dsi_disable(dsi);
  451. }
  452. static void mtk_dsi_encoder_enable(struct drm_encoder *encoder)
  453. {
  454. struct mtk_dsi *dsi = encoder_to_dsi(encoder);
  455. mtk_output_dsi_enable(dsi);
  456. }
  457. static enum drm_connector_status mtk_dsi_connector_detect(
  458. struct drm_connector *connector, bool force)
  459. {
  460. return connector_status_connected;
  461. }
  462. static int mtk_dsi_connector_get_modes(struct drm_connector *connector)
  463. {
  464. struct mtk_dsi *dsi = connector_to_dsi(connector);
  465. return drm_panel_get_modes(dsi->panel);
  466. }
  467. static struct drm_encoder *mtk_dsi_connector_best_encoder(
  468. struct drm_connector *connector)
  469. {
  470. struct mtk_dsi *dsi = connector_to_dsi(connector);
  471. return &dsi->encoder;
  472. }
  473. static const struct drm_encoder_helper_funcs mtk_dsi_encoder_helper_funcs = {
  474. .mode_fixup = mtk_dsi_encoder_mode_fixup,
  475. .mode_set = mtk_dsi_encoder_mode_set,
  476. .disable = mtk_dsi_encoder_disable,
  477. .enable = mtk_dsi_encoder_enable,
  478. };
  479. static const struct drm_connector_funcs mtk_dsi_connector_funcs = {
  480. .dpms = drm_atomic_helper_connector_dpms,
  481. .detect = mtk_dsi_connector_detect,
  482. .fill_modes = drm_helper_probe_single_connector_modes,
  483. .destroy = drm_connector_cleanup,
  484. .reset = drm_atomic_helper_connector_reset,
  485. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  486. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  487. };
  488. static const struct drm_connector_helper_funcs
  489. mtk_dsi_connector_helper_funcs = {
  490. .get_modes = mtk_dsi_connector_get_modes,
  491. .best_encoder = mtk_dsi_connector_best_encoder,
  492. };
  493. static int mtk_drm_attach_bridge(struct drm_bridge *bridge,
  494. struct drm_encoder *encoder)
  495. {
  496. int ret;
  497. if (!bridge)
  498. return -ENOENT;
  499. encoder->bridge = bridge;
  500. bridge->encoder = encoder;
  501. ret = drm_bridge_attach(encoder->dev, bridge);
  502. if (ret) {
  503. DRM_ERROR("Failed to attach bridge to drm\n");
  504. encoder->bridge = NULL;
  505. bridge->encoder = NULL;
  506. }
  507. return ret;
  508. }
  509. static int mtk_dsi_create_connector(struct drm_device *drm, struct mtk_dsi *dsi)
  510. {
  511. int ret;
  512. ret = drm_connector_init(drm, &dsi->conn, &mtk_dsi_connector_funcs,
  513. DRM_MODE_CONNECTOR_DSI);
  514. if (ret) {
  515. DRM_ERROR("Failed to connector init to drm\n");
  516. return ret;
  517. }
  518. drm_connector_helper_add(&dsi->conn, &mtk_dsi_connector_helper_funcs);
  519. dsi->conn.dpms = DRM_MODE_DPMS_OFF;
  520. drm_mode_connector_attach_encoder(&dsi->conn, &dsi->encoder);
  521. if (dsi->panel) {
  522. ret = drm_panel_attach(dsi->panel, &dsi->conn);
  523. if (ret) {
  524. DRM_ERROR("Failed to attach panel to drm\n");
  525. goto err_connector_cleanup;
  526. }
  527. }
  528. return 0;
  529. err_connector_cleanup:
  530. drm_connector_cleanup(&dsi->conn);
  531. return ret;
  532. }
  533. static int mtk_dsi_create_conn_enc(struct drm_device *drm, struct mtk_dsi *dsi)
  534. {
  535. int ret;
  536. ret = drm_encoder_init(drm, &dsi->encoder, &mtk_dsi_encoder_funcs,
  537. DRM_MODE_ENCODER_DSI, NULL);
  538. if (ret) {
  539. DRM_ERROR("Failed to encoder init to drm\n");
  540. return ret;
  541. }
  542. drm_encoder_helper_add(&dsi->encoder, &mtk_dsi_encoder_helper_funcs);
  543. /*
  544. * Currently display data paths are statically assigned to a crtc each.
  545. * crtc 0 is OVL0 -> COLOR0 -> AAL -> OD -> RDMA0 -> UFOE -> DSI0
  546. */
  547. dsi->encoder.possible_crtcs = 1;
  548. /* If there's a bridge, attach to it and let it create the connector */
  549. ret = mtk_drm_attach_bridge(dsi->bridge, &dsi->encoder);
  550. if (ret) {
  551. /* Otherwise create our own connector and attach to a panel */
  552. ret = mtk_dsi_create_connector(drm, dsi);
  553. if (ret)
  554. goto err_encoder_cleanup;
  555. }
  556. return 0;
  557. err_encoder_cleanup:
  558. drm_encoder_cleanup(&dsi->encoder);
  559. return ret;
  560. }
  561. static void mtk_dsi_destroy_conn_enc(struct mtk_dsi *dsi)
  562. {
  563. drm_encoder_cleanup(&dsi->encoder);
  564. /* Skip connector cleanup if creation was delegated to the bridge */
  565. if (dsi->conn.dev) {
  566. drm_connector_unregister(&dsi->conn);
  567. drm_connector_cleanup(&dsi->conn);
  568. }
  569. }
  570. static void mtk_dsi_ddp_start(struct mtk_ddp_comp *comp)
  571. {
  572. struct mtk_dsi *dsi = container_of(comp, struct mtk_dsi, ddp_comp);
  573. mtk_dsi_poweron(dsi);
  574. }
  575. static void mtk_dsi_ddp_stop(struct mtk_ddp_comp *comp)
  576. {
  577. struct mtk_dsi *dsi = container_of(comp, struct mtk_dsi, ddp_comp);
  578. mtk_dsi_poweroff(dsi);
  579. }
  580. static const struct mtk_ddp_comp_funcs mtk_dsi_funcs = {
  581. .start = mtk_dsi_ddp_start,
  582. .stop = mtk_dsi_ddp_stop,
  583. };
  584. static int mtk_dsi_host_attach(struct mipi_dsi_host *host,
  585. struct mipi_dsi_device *device)
  586. {
  587. struct mtk_dsi *dsi = host_to_dsi(host);
  588. dsi->lanes = device->lanes;
  589. dsi->format = device->format;
  590. dsi->mode_flags = device->mode_flags;
  591. if (dsi->conn.dev)
  592. drm_helper_hpd_irq_event(dsi->conn.dev);
  593. return 0;
  594. }
  595. static int mtk_dsi_host_detach(struct mipi_dsi_host *host,
  596. struct mipi_dsi_device *device)
  597. {
  598. struct mtk_dsi *dsi = host_to_dsi(host);
  599. if (dsi->conn.dev)
  600. drm_helper_hpd_irq_event(dsi->conn.dev);
  601. return 0;
  602. }
  603. static const struct mipi_dsi_host_ops mtk_dsi_ops = {
  604. .attach = mtk_dsi_host_attach,
  605. .detach = mtk_dsi_host_detach,
  606. };
  607. static int mtk_dsi_bind(struct device *dev, struct device *master, void *data)
  608. {
  609. int ret;
  610. struct drm_device *drm = data;
  611. struct mtk_dsi *dsi = dev_get_drvdata(dev);
  612. ret = mtk_ddp_comp_register(drm, &dsi->ddp_comp);
  613. if (ret < 0) {
  614. dev_err(dev, "Failed to register component %s: %d\n",
  615. dev->of_node->full_name, ret);
  616. return ret;
  617. }
  618. ret = mipi_dsi_host_register(&dsi->host);
  619. if (ret < 0) {
  620. dev_err(dev, "failed to register DSI host: %d\n", ret);
  621. goto err_ddp_comp_unregister;
  622. }
  623. ret = mtk_dsi_create_conn_enc(drm, dsi);
  624. if (ret) {
  625. DRM_ERROR("Encoder create failed with %d\n", ret);
  626. goto err_unregister;
  627. }
  628. return 0;
  629. err_unregister:
  630. mipi_dsi_host_unregister(&dsi->host);
  631. err_ddp_comp_unregister:
  632. mtk_ddp_comp_unregister(drm, &dsi->ddp_comp);
  633. return ret;
  634. }
  635. static void mtk_dsi_unbind(struct device *dev, struct device *master,
  636. void *data)
  637. {
  638. struct drm_device *drm = data;
  639. struct mtk_dsi *dsi = dev_get_drvdata(dev);
  640. mtk_dsi_destroy_conn_enc(dsi);
  641. mipi_dsi_host_unregister(&dsi->host);
  642. mtk_ddp_comp_unregister(drm, &dsi->ddp_comp);
  643. }
  644. static const struct component_ops mtk_dsi_component_ops = {
  645. .bind = mtk_dsi_bind,
  646. .unbind = mtk_dsi_unbind,
  647. };
  648. static int mtk_dsi_probe(struct platform_device *pdev)
  649. {
  650. struct mtk_dsi *dsi;
  651. struct device *dev = &pdev->dev;
  652. struct device_node *remote_node, *endpoint;
  653. struct resource *regs;
  654. int comp_id;
  655. int ret;
  656. dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
  657. if (!dsi)
  658. return -ENOMEM;
  659. dsi->host.ops = &mtk_dsi_ops;
  660. dsi->host.dev = dev;
  661. endpoint = of_graph_get_next_endpoint(dev->of_node, NULL);
  662. if (endpoint) {
  663. remote_node = of_graph_get_remote_port_parent(endpoint);
  664. if (!remote_node) {
  665. dev_err(dev, "No panel connected\n");
  666. return -ENODEV;
  667. }
  668. dsi->bridge = of_drm_find_bridge(remote_node);
  669. dsi->panel = of_drm_find_panel(remote_node);
  670. of_node_put(remote_node);
  671. if (!dsi->bridge && !dsi->panel) {
  672. dev_info(dev, "Waiting for bridge or panel driver\n");
  673. return -EPROBE_DEFER;
  674. }
  675. }
  676. dsi->engine_clk = devm_clk_get(dev, "engine");
  677. if (IS_ERR(dsi->engine_clk)) {
  678. ret = PTR_ERR(dsi->engine_clk);
  679. dev_err(dev, "Failed to get engine clock: %d\n", ret);
  680. return ret;
  681. }
  682. dsi->digital_clk = devm_clk_get(dev, "digital");
  683. if (IS_ERR(dsi->digital_clk)) {
  684. ret = PTR_ERR(dsi->digital_clk);
  685. dev_err(dev, "Failed to get digital clock: %d\n", ret);
  686. return ret;
  687. }
  688. dsi->hs_clk = devm_clk_get(dev, "hs");
  689. if (IS_ERR(dsi->hs_clk)) {
  690. ret = PTR_ERR(dsi->hs_clk);
  691. dev_err(dev, "Failed to get hs clock: %d\n", ret);
  692. return ret;
  693. }
  694. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  695. dsi->regs = devm_ioremap_resource(dev, regs);
  696. if (IS_ERR(dsi->regs)) {
  697. ret = PTR_ERR(dsi->regs);
  698. dev_err(dev, "Failed to ioremap memory: %d\n", ret);
  699. return ret;
  700. }
  701. dsi->phy = devm_phy_get(dev, "dphy");
  702. if (IS_ERR(dsi->phy)) {
  703. ret = PTR_ERR(dsi->phy);
  704. dev_err(dev, "Failed to get MIPI-DPHY: %d\n", ret);
  705. return ret;
  706. }
  707. comp_id = mtk_ddp_comp_get_id(dev->of_node, MTK_DSI);
  708. if (comp_id < 0) {
  709. dev_err(dev, "Failed to identify by alias: %d\n", comp_id);
  710. return comp_id;
  711. }
  712. ret = mtk_ddp_comp_init(dev, dev->of_node, &dsi->ddp_comp, comp_id,
  713. &mtk_dsi_funcs);
  714. if (ret) {
  715. dev_err(dev, "Failed to initialize component: %d\n", ret);
  716. return ret;
  717. }
  718. platform_set_drvdata(pdev, dsi);
  719. return component_add(&pdev->dev, &mtk_dsi_component_ops);
  720. }
  721. static int mtk_dsi_remove(struct platform_device *pdev)
  722. {
  723. struct mtk_dsi *dsi = platform_get_drvdata(pdev);
  724. mtk_output_dsi_disable(dsi);
  725. component_del(&pdev->dev, &mtk_dsi_component_ops);
  726. return 0;
  727. }
  728. static const struct of_device_id mtk_dsi_of_match[] = {
  729. { .compatible = "mediatek,mt8173-dsi" },
  730. { },
  731. };
  732. struct platform_driver mtk_dsi_driver = {
  733. .probe = mtk_dsi_probe,
  734. .remove = mtk_dsi_remove,
  735. .driver = {
  736. .name = "mtk-dsi",
  737. .of_match_table = mtk_dsi_of_match,
  738. },
  739. };