intel_uncore.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905
  1. /*
  2. * Copyright © 2013 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. */
  23. #include "i915_drv.h"
  24. #include "intel_drv.h"
  25. #include "i915_vgpu.h"
  26. #include <linux/pm_runtime.h>
  27. #define FORCEWAKE_ACK_TIMEOUT_MS 50
  28. #define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
  29. static const char * const forcewake_domain_names[] = {
  30. "render",
  31. "blitter",
  32. "media",
  33. };
  34. const char *
  35. intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
  36. {
  37. BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
  38. if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
  39. return forcewake_domain_names[id];
  40. WARN_ON(id);
  41. return "unknown";
  42. }
  43. static inline void
  44. fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
  45. {
  46. WARN_ON(!i915_mmio_reg_valid(d->reg_set));
  47. __raw_i915_write32(d->i915, d->reg_set, d->val_reset);
  48. }
  49. static inline void
  50. fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
  51. {
  52. d->wake_count++;
  53. hrtimer_start_range_ns(&d->timer,
  54. ktime_set(0, NSEC_PER_MSEC),
  55. NSEC_PER_MSEC,
  56. HRTIMER_MODE_REL);
  57. }
  58. static inline void
  59. fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
  60. {
  61. if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
  62. FORCEWAKE_KERNEL) == 0,
  63. FORCEWAKE_ACK_TIMEOUT_MS))
  64. DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
  65. intel_uncore_forcewake_domain_to_str(d->id));
  66. }
  67. static inline void
  68. fw_domain_get(const struct intel_uncore_forcewake_domain *d)
  69. {
  70. __raw_i915_write32(d->i915, d->reg_set, d->val_set);
  71. }
  72. static inline void
  73. fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
  74. {
  75. if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
  76. FORCEWAKE_KERNEL),
  77. FORCEWAKE_ACK_TIMEOUT_MS))
  78. DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
  79. intel_uncore_forcewake_domain_to_str(d->id));
  80. }
  81. static inline void
  82. fw_domain_put(const struct intel_uncore_forcewake_domain *d)
  83. {
  84. __raw_i915_write32(d->i915, d->reg_set, d->val_clear);
  85. }
  86. static inline void
  87. fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
  88. {
  89. /* something from same cacheline, but not from the set register */
  90. if (i915_mmio_reg_valid(d->reg_post))
  91. __raw_posting_read(d->i915, d->reg_post);
  92. }
  93. static void
  94. fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
  95. {
  96. struct intel_uncore_forcewake_domain *d;
  97. for_each_fw_domain_masked(d, fw_domains, dev_priv) {
  98. fw_domain_wait_ack_clear(d);
  99. fw_domain_get(d);
  100. }
  101. for_each_fw_domain_masked(d, fw_domains, dev_priv)
  102. fw_domain_wait_ack(d);
  103. }
  104. static void
  105. fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
  106. {
  107. struct intel_uncore_forcewake_domain *d;
  108. for_each_fw_domain_masked(d, fw_domains, dev_priv) {
  109. fw_domain_put(d);
  110. fw_domain_posting_read(d);
  111. }
  112. }
  113. static void
  114. fw_domains_posting_read(struct drm_i915_private *dev_priv)
  115. {
  116. struct intel_uncore_forcewake_domain *d;
  117. /* No need to do for all, just do for first found */
  118. for_each_fw_domain(d, dev_priv) {
  119. fw_domain_posting_read(d);
  120. break;
  121. }
  122. }
  123. static void
  124. fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
  125. {
  126. struct intel_uncore_forcewake_domain *d;
  127. if (dev_priv->uncore.fw_domains == 0)
  128. return;
  129. for_each_fw_domain_masked(d, fw_domains, dev_priv)
  130. fw_domain_reset(d);
  131. fw_domains_posting_read(dev_priv);
  132. }
  133. static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
  134. {
  135. /* w/a for a sporadic read returning 0 by waiting for the GT
  136. * thread to wake up.
  137. */
  138. if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
  139. GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
  140. DRM_ERROR("GT thread status wait timed out\n");
  141. }
  142. static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
  143. enum forcewake_domains fw_domains)
  144. {
  145. fw_domains_get(dev_priv, fw_domains);
  146. /* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
  147. __gen6_gt_wait_for_thread_c0(dev_priv);
  148. }
  149. static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  150. {
  151. u32 gtfifodbg;
  152. gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
  153. if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
  154. __raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
  155. }
  156. static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
  157. enum forcewake_domains fw_domains)
  158. {
  159. fw_domains_put(dev_priv, fw_domains);
  160. gen6_gt_check_fifodbg(dev_priv);
  161. }
  162. static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
  163. {
  164. u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);
  165. return count & GT_FIFO_FREE_ENTRIES_MASK;
  166. }
  167. static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  168. {
  169. int ret = 0;
  170. /* On VLV, FIFO will be shared by both SW and HW.
  171. * So, we need to read the FREE_ENTRIES everytime */
  172. if (IS_VALLEYVIEW(dev_priv))
  173. dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
  174. if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  175. int loop = 500;
  176. u32 fifo = fifo_free_entries(dev_priv);
  177. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  178. udelay(10);
  179. fifo = fifo_free_entries(dev_priv);
  180. }
  181. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  182. ++ret;
  183. dev_priv->uncore.fifo_count = fifo;
  184. }
  185. dev_priv->uncore.fifo_count--;
  186. return ret;
  187. }
  188. static enum hrtimer_restart
  189. intel_uncore_fw_release_timer(struct hrtimer *timer)
  190. {
  191. struct intel_uncore_forcewake_domain *domain =
  192. container_of(timer, struct intel_uncore_forcewake_domain, timer);
  193. unsigned long irqflags;
  194. assert_rpm_device_not_suspended(domain->i915);
  195. spin_lock_irqsave(&domain->i915->uncore.lock, irqflags);
  196. if (WARN_ON(domain->wake_count == 0))
  197. domain->wake_count++;
  198. if (--domain->wake_count == 0)
  199. domain->i915->uncore.funcs.force_wake_put(domain->i915,
  200. 1 << domain->id);
  201. spin_unlock_irqrestore(&domain->i915->uncore.lock, irqflags);
  202. return HRTIMER_NORESTART;
  203. }
  204. void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore)
  205. {
  206. struct drm_i915_private *dev_priv = dev->dev_private;
  207. unsigned long irqflags;
  208. struct intel_uncore_forcewake_domain *domain;
  209. int retry_count = 100;
  210. enum forcewake_domains fw = 0, active_domains;
  211. /* Hold uncore.lock across reset to prevent any register access
  212. * with forcewake not set correctly. Wait until all pending
  213. * timers are run before holding.
  214. */
  215. while (1) {
  216. active_domains = 0;
  217. for_each_fw_domain(domain, dev_priv) {
  218. if (hrtimer_cancel(&domain->timer) == 0)
  219. continue;
  220. intel_uncore_fw_release_timer(&domain->timer);
  221. }
  222. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  223. for_each_fw_domain(domain, dev_priv) {
  224. if (hrtimer_active(&domain->timer))
  225. active_domains |= domain->mask;
  226. }
  227. if (active_domains == 0)
  228. break;
  229. if (--retry_count == 0) {
  230. DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
  231. break;
  232. }
  233. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  234. cond_resched();
  235. }
  236. WARN_ON(active_domains);
  237. for_each_fw_domain(domain, dev_priv)
  238. if (domain->wake_count)
  239. fw |= domain->mask;
  240. if (fw)
  241. dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
  242. fw_domains_reset(dev_priv, FORCEWAKE_ALL);
  243. if (restore) { /* If reset with a user forcewake, try to restore */
  244. if (fw)
  245. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);
  246. if (IS_GEN6(dev) || IS_GEN7(dev))
  247. dev_priv->uncore.fifo_count =
  248. fifo_free_entries(dev_priv);
  249. }
  250. if (!restore)
  251. assert_forcewakes_inactive(dev_priv);
  252. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  253. }
  254. static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
  255. {
  256. const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
  257. const unsigned int sets[4] = { 1, 1, 2, 2 };
  258. const u32 cap = dev_priv->edram_cap;
  259. return EDRAM_NUM_BANKS(cap) *
  260. ways[EDRAM_WAYS_IDX(cap)] *
  261. sets[EDRAM_SETS_IDX(cap)] *
  262. 1024 * 1024;
  263. }
  264. u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
  265. {
  266. if (!HAS_EDRAM(dev_priv))
  267. return 0;
  268. /* The needed capability bits for size calculation
  269. * are not there with pre gen9 so return 128MB always.
  270. */
  271. if (INTEL_GEN(dev_priv) < 9)
  272. return 128 * 1024 * 1024;
  273. return gen9_edram_size(dev_priv);
  274. }
  275. static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
  276. {
  277. if (IS_HASWELL(dev_priv) ||
  278. IS_BROADWELL(dev_priv) ||
  279. INTEL_GEN(dev_priv) >= 9) {
  280. dev_priv->edram_cap = __raw_i915_read32(dev_priv,
  281. HSW_EDRAM_CAP);
  282. /* NB: We can't write IDICR yet because we do not have gt funcs
  283. * set up */
  284. } else {
  285. dev_priv->edram_cap = 0;
  286. }
  287. if (HAS_EDRAM(dev_priv))
  288. DRM_INFO("Found %lluMB of eDRAM\n",
  289. intel_uncore_edram_size(dev_priv) / (1024 * 1024));
  290. }
  291. static bool
  292. fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  293. {
  294. u32 dbg;
  295. dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
  296. if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
  297. return false;
  298. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  299. return true;
  300. }
  301. static bool
  302. vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  303. {
  304. u32 cer;
  305. cer = __raw_i915_read32(dev_priv, CLAIM_ER);
  306. if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
  307. return false;
  308. __raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);
  309. return true;
  310. }
  311. static bool
  312. check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  313. {
  314. if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
  315. return fpga_check_for_unclaimed_mmio(dev_priv);
  316. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  317. return vlv_check_for_unclaimed_mmio(dev_priv);
  318. return false;
  319. }
  320. static void __intel_uncore_early_sanitize(struct drm_device *dev,
  321. bool restore_forcewake)
  322. {
  323. struct drm_i915_private *dev_priv = dev->dev_private;
  324. /* clear out unclaimed reg detection bit */
  325. if (check_for_unclaimed_mmio(dev_priv))
  326. DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
  327. /* clear out old GT FIFO errors */
  328. if (IS_GEN6(dev) || IS_GEN7(dev))
  329. __raw_i915_write32(dev_priv, GTFIFODBG,
  330. __raw_i915_read32(dev_priv, GTFIFODBG));
  331. /* WaDisableShadowRegForCpd:chv */
  332. if (IS_CHERRYVIEW(dev)) {
  333. __raw_i915_write32(dev_priv, GTFIFOCTL,
  334. __raw_i915_read32(dev_priv, GTFIFOCTL) |
  335. GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
  336. GT_FIFO_CTL_RC6_POLICY_STALL);
  337. }
  338. intel_uncore_forcewake_reset(dev, restore_forcewake);
  339. }
  340. void intel_uncore_early_sanitize(struct drm_device *dev, bool restore_forcewake)
  341. {
  342. __intel_uncore_early_sanitize(dev, restore_forcewake);
  343. i915_check_and_clear_faults(dev);
  344. }
  345. void intel_uncore_sanitize(struct drm_device *dev)
  346. {
  347. i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
  348. /* BIOS often leaves RC6 enabled, but disable it for hw init */
  349. intel_disable_gt_powersave(dev);
  350. }
  351. static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
  352. enum forcewake_domains fw_domains)
  353. {
  354. struct intel_uncore_forcewake_domain *domain;
  355. if (!dev_priv->uncore.funcs.force_wake_get)
  356. return;
  357. fw_domains &= dev_priv->uncore.fw_domains;
  358. for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
  359. if (domain->wake_count++)
  360. fw_domains &= ~domain->mask;
  361. }
  362. if (fw_domains)
  363. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
  364. }
  365. /**
  366. * intel_uncore_forcewake_get - grab forcewake domain references
  367. * @dev_priv: i915 device instance
  368. * @fw_domains: forcewake domains to get reference on
  369. *
  370. * This function can be used get GT's forcewake domain references.
  371. * Normal register access will handle the forcewake domains automatically.
  372. * However if some sequence requires the GT to not power down a particular
  373. * forcewake domains this function should be called at the beginning of the
  374. * sequence. And subsequently the reference should be dropped by symmetric
  375. * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
  376. * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
  377. */
  378. void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
  379. enum forcewake_domains fw_domains)
  380. {
  381. unsigned long irqflags;
  382. if (!dev_priv->uncore.funcs.force_wake_get)
  383. return;
  384. assert_rpm_wakelock_held(dev_priv);
  385. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  386. __intel_uncore_forcewake_get(dev_priv, fw_domains);
  387. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  388. }
  389. /**
  390. * intel_uncore_forcewake_get__locked - grab forcewake domain references
  391. * @dev_priv: i915 device instance
  392. * @fw_domains: forcewake domains to get reference on
  393. *
  394. * See intel_uncore_forcewake_get(). This variant places the onus
  395. * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
  396. */
  397. void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
  398. enum forcewake_domains fw_domains)
  399. {
  400. assert_spin_locked(&dev_priv->uncore.lock);
  401. if (!dev_priv->uncore.funcs.force_wake_get)
  402. return;
  403. __intel_uncore_forcewake_get(dev_priv, fw_domains);
  404. }
  405. static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
  406. enum forcewake_domains fw_domains)
  407. {
  408. struct intel_uncore_forcewake_domain *domain;
  409. if (!dev_priv->uncore.funcs.force_wake_put)
  410. return;
  411. fw_domains &= dev_priv->uncore.fw_domains;
  412. for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
  413. if (WARN_ON(domain->wake_count == 0))
  414. continue;
  415. if (--domain->wake_count)
  416. continue;
  417. fw_domain_arm_timer(domain);
  418. }
  419. }
  420. /**
  421. * intel_uncore_forcewake_put - release a forcewake domain reference
  422. * @dev_priv: i915 device instance
  423. * @fw_domains: forcewake domains to put references
  424. *
  425. * This function drops the device-level forcewakes for specified
  426. * domains obtained by intel_uncore_forcewake_get().
  427. */
  428. void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
  429. enum forcewake_domains fw_domains)
  430. {
  431. unsigned long irqflags;
  432. if (!dev_priv->uncore.funcs.force_wake_put)
  433. return;
  434. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  435. __intel_uncore_forcewake_put(dev_priv, fw_domains);
  436. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  437. }
  438. /**
  439. * intel_uncore_forcewake_put__locked - grab forcewake domain references
  440. * @dev_priv: i915 device instance
  441. * @fw_domains: forcewake domains to get reference on
  442. *
  443. * See intel_uncore_forcewake_put(). This variant places the onus
  444. * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
  445. */
  446. void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
  447. enum forcewake_domains fw_domains)
  448. {
  449. assert_spin_locked(&dev_priv->uncore.lock);
  450. if (!dev_priv->uncore.funcs.force_wake_put)
  451. return;
  452. __intel_uncore_forcewake_put(dev_priv, fw_domains);
  453. }
  454. void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
  455. {
  456. struct intel_uncore_forcewake_domain *domain;
  457. if (!dev_priv->uncore.funcs.force_wake_get)
  458. return;
  459. for_each_fw_domain(domain, dev_priv)
  460. WARN_ON(domain->wake_count);
  461. }
  462. /* We give fast paths for the really cool registers */
  463. #define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
  464. #define __gen6_reg_read_fw_domains(offset) \
  465. ({ \
  466. enum forcewake_domains __fwd; \
  467. if (NEEDS_FORCE_WAKE(offset)) \
  468. __fwd = FORCEWAKE_RENDER; \
  469. else \
  470. __fwd = 0; \
  471. __fwd; \
  472. })
  473. #define REG_RANGE(reg, start, end) ((reg) >= (start) && (reg) < (end))
  474. #define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
  475. (REG_RANGE((reg), 0x2000, 0x4000) || \
  476. REG_RANGE((reg), 0x5000, 0x8000) || \
  477. REG_RANGE((reg), 0xB000, 0x12000) || \
  478. REG_RANGE((reg), 0x2E000, 0x30000))
  479. #define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg) \
  480. (REG_RANGE((reg), 0x12000, 0x14000) || \
  481. REG_RANGE((reg), 0x22000, 0x24000) || \
  482. REG_RANGE((reg), 0x30000, 0x40000))
  483. #define __vlv_reg_read_fw_domains(offset) \
  484. ({ \
  485. enum forcewake_domains __fwd = 0; \
  486. if (!NEEDS_FORCE_WAKE(offset)) \
  487. __fwd = 0; \
  488. else if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(offset)) \
  489. __fwd = FORCEWAKE_RENDER; \
  490. else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(offset)) \
  491. __fwd = FORCEWAKE_MEDIA; \
  492. __fwd; \
  493. })
  494. static const i915_reg_t gen8_shadowed_regs[] = {
  495. GEN6_RPNSWREQ,
  496. GEN6_RC_VIDEO_FREQ,
  497. RING_TAIL(RENDER_RING_BASE),
  498. RING_TAIL(GEN6_BSD_RING_BASE),
  499. RING_TAIL(VEBOX_RING_BASE),
  500. RING_TAIL(BLT_RING_BASE),
  501. /* TODO: Other registers are not yet used */
  502. };
  503. static bool is_gen8_shadowed(u32 offset)
  504. {
  505. int i;
  506. for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
  507. if (offset == gen8_shadowed_regs[i].reg)
  508. return true;
  509. return false;
  510. }
  511. #define __gen8_reg_write_fw_domains(offset) \
  512. ({ \
  513. enum forcewake_domains __fwd; \
  514. if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
  515. __fwd = FORCEWAKE_RENDER; \
  516. else \
  517. __fwd = 0; \
  518. __fwd; \
  519. })
  520. #define FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg) \
  521. (REG_RANGE((reg), 0x2000, 0x4000) || \
  522. REG_RANGE((reg), 0x5200, 0x8000) || \
  523. REG_RANGE((reg), 0x8300, 0x8500) || \
  524. REG_RANGE((reg), 0xB000, 0xB480) || \
  525. REG_RANGE((reg), 0xE000, 0xE800))
  526. #define FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg) \
  527. (REG_RANGE((reg), 0x8800, 0x8900) || \
  528. REG_RANGE((reg), 0xD000, 0xD800) || \
  529. REG_RANGE((reg), 0x12000, 0x14000) || \
  530. REG_RANGE((reg), 0x1A000, 0x1C000) || \
  531. REG_RANGE((reg), 0x1E800, 0x1EA00) || \
  532. REG_RANGE((reg), 0x30000, 0x38000))
  533. #define FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg) \
  534. (REG_RANGE((reg), 0x4000, 0x5000) || \
  535. REG_RANGE((reg), 0x8000, 0x8300) || \
  536. REG_RANGE((reg), 0x8500, 0x8600) || \
  537. REG_RANGE((reg), 0x9000, 0xB000) || \
  538. REG_RANGE((reg), 0xF000, 0x10000))
  539. #define __chv_reg_read_fw_domains(offset) \
  540. ({ \
  541. enum forcewake_domains __fwd = 0; \
  542. if (!NEEDS_FORCE_WAKE(offset)) \
  543. __fwd = 0; \
  544. else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
  545. __fwd = FORCEWAKE_RENDER; \
  546. else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
  547. __fwd = FORCEWAKE_MEDIA; \
  548. else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
  549. __fwd = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
  550. __fwd; \
  551. })
  552. #define __chv_reg_write_fw_domains(offset) \
  553. ({ \
  554. enum forcewake_domains __fwd = 0; \
  555. if (!NEEDS_FORCE_WAKE(offset) || is_gen8_shadowed(offset)) \
  556. __fwd = 0; \
  557. else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
  558. __fwd = FORCEWAKE_RENDER; \
  559. else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
  560. __fwd = FORCEWAKE_MEDIA; \
  561. else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
  562. __fwd = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
  563. __fwd; \
  564. })
  565. #define FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) \
  566. REG_RANGE((reg), 0xB00, 0x2000)
  567. #define FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) \
  568. (REG_RANGE((reg), 0x2000, 0x2700) || \
  569. REG_RANGE((reg), 0x3000, 0x4000) || \
  570. REG_RANGE((reg), 0x5200, 0x8000) || \
  571. REG_RANGE((reg), 0x8140, 0x8160) || \
  572. REG_RANGE((reg), 0x8300, 0x8500) || \
  573. REG_RANGE((reg), 0x8C00, 0x8D00) || \
  574. REG_RANGE((reg), 0xB000, 0xB480) || \
  575. REG_RANGE((reg), 0xE000, 0xE900) || \
  576. REG_RANGE((reg), 0x24400, 0x24800))
  577. #define FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) \
  578. (REG_RANGE((reg), 0x8130, 0x8140) || \
  579. REG_RANGE((reg), 0x8800, 0x8A00) || \
  580. REG_RANGE((reg), 0xD000, 0xD800) || \
  581. REG_RANGE((reg), 0x12000, 0x14000) || \
  582. REG_RANGE((reg), 0x1A000, 0x1EA00) || \
  583. REG_RANGE((reg), 0x30000, 0x40000))
  584. #define FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg) \
  585. REG_RANGE((reg), 0x9400, 0x9800)
  586. #define FORCEWAKE_GEN9_BLITTER_RANGE_OFFSET(reg) \
  587. ((reg) < 0x40000 && \
  588. !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) && \
  589. !FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) && \
  590. !FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) && \
  591. !FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg))
  592. #define SKL_NEEDS_FORCE_WAKE(reg) \
  593. ((reg) < 0x40000 && !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg))
  594. #define __gen9_reg_read_fw_domains(offset) \
  595. ({ \
  596. enum forcewake_domains __fwd; \
  597. if (!SKL_NEEDS_FORCE_WAKE(offset)) \
  598. __fwd = 0; \
  599. else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
  600. __fwd = FORCEWAKE_RENDER; \
  601. else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
  602. __fwd = FORCEWAKE_MEDIA; \
  603. else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
  604. __fwd = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
  605. else \
  606. __fwd = FORCEWAKE_BLITTER; \
  607. __fwd; \
  608. })
  609. static const i915_reg_t gen9_shadowed_regs[] = {
  610. RING_TAIL(RENDER_RING_BASE),
  611. RING_TAIL(GEN6_BSD_RING_BASE),
  612. RING_TAIL(VEBOX_RING_BASE),
  613. RING_TAIL(BLT_RING_BASE),
  614. GEN6_RPNSWREQ,
  615. GEN6_RC_VIDEO_FREQ,
  616. /* TODO: Other registers are not yet used */
  617. };
  618. static bool is_gen9_shadowed(u32 offset)
  619. {
  620. int i;
  621. for (i = 0; i < ARRAY_SIZE(gen9_shadowed_regs); i++)
  622. if (offset == gen9_shadowed_regs[i].reg)
  623. return true;
  624. return false;
  625. }
  626. #define __gen9_reg_write_fw_domains(offset) \
  627. ({ \
  628. enum forcewake_domains __fwd; \
  629. if (!SKL_NEEDS_FORCE_WAKE(offset) || is_gen9_shadowed(offset)) \
  630. __fwd = 0; \
  631. else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
  632. __fwd = FORCEWAKE_RENDER; \
  633. else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
  634. __fwd = FORCEWAKE_MEDIA; \
  635. else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
  636. __fwd = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
  637. else \
  638. __fwd = FORCEWAKE_BLITTER; \
  639. __fwd; \
  640. })
  641. static void
  642. ilk_dummy_write(struct drm_i915_private *dev_priv)
  643. {
  644. /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
  645. * the chip from rc6 before touching it for real. MI_MODE is masked,
  646. * hence harmless to write 0 into. */
  647. __raw_i915_write32(dev_priv, MI_MODE, 0);
  648. }
  649. static void
  650. __unclaimed_reg_debug(struct drm_i915_private *dev_priv,
  651. const i915_reg_t reg,
  652. const bool read,
  653. const bool before)
  654. {
  655. if (WARN(check_for_unclaimed_mmio(dev_priv),
  656. "Unclaimed register detected %s %s register 0x%x\n",
  657. before ? "before" : "after",
  658. read ? "reading" : "writing to",
  659. i915_mmio_reg_offset(reg)))
  660. i915.mmio_debug--; /* Only report the first N failures */
  661. }
  662. static inline void
  663. unclaimed_reg_debug(struct drm_i915_private *dev_priv,
  664. const i915_reg_t reg,
  665. const bool read,
  666. const bool before)
  667. {
  668. if (likely(!i915.mmio_debug))
  669. return;
  670. __unclaimed_reg_debug(dev_priv, reg, read, before);
  671. }
  672. #define GEN2_READ_HEADER(x) \
  673. u##x val = 0; \
  674. assert_rpm_wakelock_held(dev_priv);
  675. #define GEN2_READ_FOOTER \
  676. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  677. return val
  678. #define __gen2_read(x) \
  679. static u##x \
  680. gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  681. GEN2_READ_HEADER(x); \
  682. val = __raw_i915_read##x(dev_priv, reg); \
  683. GEN2_READ_FOOTER; \
  684. }
  685. #define __gen5_read(x) \
  686. static u##x \
  687. gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  688. GEN2_READ_HEADER(x); \
  689. ilk_dummy_write(dev_priv); \
  690. val = __raw_i915_read##x(dev_priv, reg); \
  691. GEN2_READ_FOOTER; \
  692. }
  693. __gen5_read(8)
  694. __gen5_read(16)
  695. __gen5_read(32)
  696. __gen5_read(64)
  697. __gen2_read(8)
  698. __gen2_read(16)
  699. __gen2_read(32)
  700. __gen2_read(64)
  701. #undef __gen5_read
  702. #undef __gen2_read
  703. #undef GEN2_READ_FOOTER
  704. #undef GEN2_READ_HEADER
  705. #define GEN6_READ_HEADER(x) \
  706. u32 offset = i915_mmio_reg_offset(reg); \
  707. unsigned long irqflags; \
  708. u##x val = 0; \
  709. assert_rpm_wakelock_held(dev_priv); \
  710. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
  711. unclaimed_reg_debug(dev_priv, reg, true, true)
  712. #define GEN6_READ_FOOTER \
  713. unclaimed_reg_debug(dev_priv, reg, true, false); \
  714. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  715. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  716. return val
  717. static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
  718. enum forcewake_domains fw_domains)
  719. {
  720. struct intel_uncore_forcewake_domain *domain;
  721. if (WARN_ON(!fw_domains))
  722. return;
  723. /* Ideally GCC would be constant-fold and eliminate this loop */
  724. for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
  725. if (domain->wake_count) {
  726. fw_domains &= ~domain->mask;
  727. continue;
  728. }
  729. fw_domain_arm_timer(domain);
  730. }
  731. if (fw_domains)
  732. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
  733. }
  734. #define __gen6_read(x) \
  735. static u##x \
  736. gen6_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  737. enum forcewake_domains fw_engine; \
  738. GEN6_READ_HEADER(x); \
  739. fw_engine = __gen6_reg_read_fw_domains(offset); \
  740. if (fw_engine) \
  741. __force_wake_auto(dev_priv, fw_engine); \
  742. val = __raw_i915_read##x(dev_priv, reg); \
  743. GEN6_READ_FOOTER; \
  744. }
  745. #define __vlv_read(x) \
  746. static u##x \
  747. vlv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  748. enum forcewake_domains fw_engine; \
  749. GEN6_READ_HEADER(x); \
  750. fw_engine = __vlv_reg_read_fw_domains(offset); \
  751. if (fw_engine) \
  752. __force_wake_auto(dev_priv, fw_engine); \
  753. val = __raw_i915_read##x(dev_priv, reg); \
  754. GEN6_READ_FOOTER; \
  755. }
  756. #define __chv_read(x) \
  757. static u##x \
  758. chv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  759. enum forcewake_domains fw_engine; \
  760. GEN6_READ_HEADER(x); \
  761. fw_engine = __chv_reg_read_fw_domains(offset); \
  762. if (fw_engine) \
  763. __force_wake_auto(dev_priv, fw_engine); \
  764. val = __raw_i915_read##x(dev_priv, reg); \
  765. GEN6_READ_FOOTER; \
  766. }
  767. #define __gen9_read(x) \
  768. static u##x \
  769. gen9_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  770. enum forcewake_domains fw_engine; \
  771. GEN6_READ_HEADER(x); \
  772. fw_engine = __gen9_reg_read_fw_domains(offset); \
  773. if (fw_engine) \
  774. __force_wake_auto(dev_priv, fw_engine); \
  775. val = __raw_i915_read##x(dev_priv, reg); \
  776. GEN6_READ_FOOTER; \
  777. }
  778. __gen9_read(8)
  779. __gen9_read(16)
  780. __gen9_read(32)
  781. __gen9_read(64)
  782. __chv_read(8)
  783. __chv_read(16)
  784. __chv_read(32)
  785. __chv_read(64)
  786. __vlv_read(8)
  787. __vlv_read(16)
  788. __vlv_read(32)
  789. __vlv_read(64)
  790. __gen6_read(8)
  791. __gen6_read(16)
  792. __gen6_read(32)
  793. __gen6_read(64)
  794. #undef __gen9_read
  795. #undef __chv_read
  796. #undef __vlv_read
  797. #undef __gen6_read
  798. #undef GEN6_READ_FOOTER
  799. #undef GEN6_READ_HEADER
  800. #define VGPU_READ_HEADER(x) \
  801. unsigned long irqflags; \
  802. u##x val = 0; \
  803. assert_rpm_device_not_suspended(dev_priv); \
  804. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
  805. #define VGPU_READ_FOOTER \
  806. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  807. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  808. return val
  809. #define __vgpu_read(x) \
  810. static u##x \
  811. vgpu_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  812. VGPU_READ_HEADER(x); \
  813. val = __raw_i915_read##x(dev_priv, reg); \
  814. VGPU_READ_FOOTER; \
  815. }
  816. __vgpu_read(8)
  817. __vgpu_read(16)
  818. __vgpu_read(32)
  819. __vgpu_read(64)
  820. #undef __vgpu_read
  821. #undef VGPU_READ_FOOTER
  822. #undef VGPU_READ_HEADER
  823. #define GEN2_WRITE_HEADER \
  824. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  825. assert_rpm_wakelock_held(dev_priv); \
  826. #define GEN2_WRITE_FOOTER
  827. #define __gen2_write(x) \
  828. static void \
  829. gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  830. GEN2_WRITE_HEADER; \
  831. __raw_i915_write##x(dev_priv, reg, val); \
  832. GEN2_WRITE_FOOTER; \
  833. }
  834. #define __gen5_write(x) \
  835. static void \
  836. gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  837. GEN2_WRITE_HEADER; \
  838. ilk_dummy_write(dev_priv); \
  839. __raw_i915_write##x(dev_priv, reg, val); \
  840. GEN2_WRITE_FOOTER; \
  841. }
  842. __gen5_write(8)
  843. __gen5_write(16)
  844. __gen5_write(32)
  845. __gen5_write(64)
  846. __gen2_write(8)
  847. __gen2_write(16)
  848. __gen2_write(32)
  849. __gen2_write(64)
  850. #undef __gen5_write
  851. #undef __gen2_write
  852. #undef GEN2_WRITE_FOOTER
  853. #undef GEN2_WRITE_HEADER
  854. #define GEN6_WRITE_HEADER \
  855. u32 offset = i915_mmio_reg_offset(reg); \
  856. unsigned long irqflags; \
  857. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  858. assert_rpm_wakelock_held(dev_priv); \
  859. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
  860. unclaimed_reg_debug(dev_priv, reg, false, true)
  861. #define GEN6_WRITE_FOOTER \
  862. unclaimed_reg_debug(dev_priv, reg, false, false); \
  863. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
  864. #define __gen6_write(x) \
  865. static void \
  866. gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  867. u32 __fifo_ret = 0; \
  868. GEN6_WRITE_HEADER; \
  869. if (NEEDS_FORCE_WAKE(offset)) { \
  870. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  871. } \
  872. __raw_i915_write##x(dev_priv, reg, val); \
  873. if (unlikely(__fifo_ret)) { \
  874. gen6_gt_check_fifodbg(dev_priv); \
  875. } \
  876. GEN6_WRITE_FOOTER; \
  877. }
  878. #define __hsw_write(x) \
  879. static void \
  880. hsw_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  881. u32 __fifo_ret = 0; \
  882. GEN6_WRITE_HEADER; \
  883. if (NEEDS_FORCE_WAKE(offset)) { \
  884. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  885. } \
  886. __raw_i915_write##x(dev_priv, reg, val); \
  887. if (unlikely(__fifo_ret)) { \
  888. gen6_gt_check_fifodbg(dev_priv); \
  889. } \
  890. GEN6_WRITE_FOOTER; \
  891. }
  892. #define __gen8_write(x) \
  893. static void \
  894. gen8_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  895. enum forcewake_domains fw_engine; \
  896. GEN6_WRITE_HEADER; \
  897. fw_engine = __gen8_reg_write_fw_domains(offset); \
  898. if (fw_engine) \
  899. __force_wake_auto(dev_priv, fw_engine); \
  900. __raw_i915_write##x(dev_priv, reg, val); \
  901. GEN6_WRITE_FOOTER; \
  902. }
  903. #define __chv_write(x) \
  904. static void \
  905. chv_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  906. enum forcewake_domains fw_engine; \
  907. GEN6_WRITE_HEADER; \
  908. fw_engine = __chv_reg_write_fw_domains(offset); \
  909. if (fw_engine) \
  910. __force_wake_auto(dev_priv, fw_engine); \
  911. __raw_i915_write##x(dev_priv, reg, val); \
  912. GEN6_WRITE_FOOTER; \
  913. }
  914. #define __gen9_write(x) \
  915. static void \
  916. gen9_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, \
  917. bool trace) { \
  918. enum forcewake_domains fw_engine; \
  919. GEN6_WRITE_HEADER; \
  920. fw_engine = __gen9_reg_write_fw_domains(offset); \
  921. if (fw_engine) \
  922. __force_wake_auto(dev_priv, fw_engine); \
  923. __raw_i915_write##x(dev_priv, reg, val); \
  924. GEN6_WRITE_FOOTER; \
  925. }
  926. __gen9_write(8)
  927. __gen9_write(16)
  928. __gen9_write(32)
  929. __gen9_write(64)
  930. __chv_write(8)
  931. __chv_write(16)
  932. __chv_write(32)
  933. __chv_write(64)
  934. __gen8_write(8)
  935. __gen8_write(16)
  936. __gen8_write(32)
  937. __gen8_write(64)
  938. __hsw_write(8)
  939. __hsw_write(16)
  940. __hsw_write(32)
  941. __hsw_write(64)
  942. __gen6_write(8)
  943. __gen6_write(16)
  944. __gen6_write(32)
  945. __gen6_write(64)
  946. #undef __gen9_write
  947. #undef __chv_write
  948. #undef __gen8_write
  949. #undef __hsw_write
  950. #undef __gen6_write
  951. #undef GEN6_WRITE_FOOTER
  952. #undef GEN6_WRITE_HEADER
  953. #define VGPU_WRITE_HEADER \
  954. unsigned long irqflags; \
  955. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  956. assert_rpm_device_not_suspended(dev_priv); \
  957. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
  958. #define VGPU_WRITE_FOOTER \
  959. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
  960. #define __vgpu_write(x) \
  961. static void vgpu_write##x(struct drm_i915_private *dev_priv, \
  962. i915_reg_t reg, u##x val, bool trace) { \
  963. VGPU_WRITE_HEADER; \
  964. __raw_i915_write##x(dev_priv, reg, val); \
  965. VGPU_WRITE_FOOTER; \
  966. }
  967. __vgpu_write(8)
  968. __vgpu_write(16)
  969. __vgpu_write(32)
  970. __vgpu_write(64)
  971. #undef __vgpu_write
  972. #undef VGPU_WRITE_FOOTER
  973. #undef VGPU_WRITE_HEADER
  974. #define ASSIGN_WRITE_MMIO_VFUNCS(x) \
  975. do { \
  976. dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
  977. dev_priv->uncore.funcs.mmio_writew = x##_write16; \
  978. dev_priv->uncore.funcs.mmio_writel = x##_write32; \
  979. dev_priv->uncore.funcs.mmio_writeq = x##_write64; \
  980. } while (0)
  981. #define ASSIGN_READ_MMIO_VFUNCS(x) \
  982. do { \
  983. dev_priv->uncore.funcs.mmio_readb = x##_read8; \
  984. dev_priv->uncore.funcs.mmio_readw = x##_read16; \
  985. dev_priv->uncore.funcs.mmio_readl = x##_read32; \
  986. dev_priv->uncore.funcs.mmio_readq = x##_read64; \
  987. } while (0)
  988. static void fw_domain_init(struct drm_i915_private *dev_priv,
  989. enum forcewake_domain_id domain_id,
  990. i915_reg_t reg_set,
  991. i915_reg_t reg_ack)
  992. {
  993. struct intel_uncore_forcewake_domain *d;
  994. if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
  995. return;
  996. d = &dev_priv->uncore.fw_domain[domain_id];
  997. WARN_ON(d->wake_count);
  998. d->wake_count = 0;
  999. d->reg_set = reg_set;
  1000. d->reg_ack = reg_ack;
  1001. if (IS_GEN6(dev_priv)) {
  1002. d->val_reset = 0;
  1003. d->val_set = FORCEWAKE_KERNEL;
  1004. d->val_clear = 0;
  1005. } else {
  1006. /* WaRsClearFWBitsAtReset:bdw,skl */
  1007. d->val_reset = _MASKED_BIT_DISABLE(0xffff);
  1008. d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
  1009. d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
  1010. }
  1011. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1012. d->reg_post = FORCEWAKE_ACK_VLV;
  1013. else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
  1014. d->reg_post = ECOBUS;
  1015. d->i915 = dev_priv;
  1016. d->id = domain_id;
  1017. BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
  1018. BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
  1019. BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));
  1020. d->mask = 1 << domain_id;
  1021. hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
  1022. d->timer.function = intel_uncore_fw_release_timer;
  1023. dev_priv->uncore.fw_domains |= (1 << domain_id);
  1024. fw_domain_reset(d);
  1025. }
  1026. static void intel_uncore_fw_domains_init(struct drm_device *dev)
  1027. {
  1028. struct drm_i915_private *dev_priv = dev->dev_private;
  1029. if (INTEL_INFO(dev_priv)->gen <= 5)
  1030. return;
  1031. if (IS_GEN9(dev)) {
  1032. dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
  1033. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1034. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1035. FORCEWAKE_RENDER_GEN9,
  1036. FORCEWAKE_ACK_RENDER_GEN9);
  1037. fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
  1038. FORCEWAKE_BLITTER_GEN9,
  1039. FORCEWAKE_ACK_BLITTER_GEN9);
  1040. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
  1041. FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
  1042. } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
  1043. dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
  1044. if (!IS_CHERRYVIEW(dev))
  1045. dev_priv->uncore.funcs.force_wake_put =
  1046. fw_domains_put_with_fifo;
  1047. else
  1048. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1049. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1050. FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
  1051. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
  1052. FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
  1053. } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  1054. dev_priv->uncore.funcs.force_wake_get =
  1055. fw_domains_get_with_thread_status;
  1056. if (IS_HASWELL(dev))
  1057. dev_priv->uncore.funcs.force_wake_put =
  1058. fw_domains_put_with_fifo;
  1059. else
  1060. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1061. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1062. FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
  1063. } else if (IS_IVYBRIDGE(dev)) {
  1064. u32 ecobus;
  1065. /* IVB configs may use multi-threaded forcewake */
  1066. /* A small trick here - if the bios hasn't configured
  1067. * MT forcewake, and if the device is in RC6, then
  1068. * force_wake_mt_get will not wake the device and the
  1069. * ECOBUS read will return zero. Which will be
  1070. * (correctly) interpreted by the test below as MT
  1071. * forcewake being disabled.
  1072. */
  1073. dev_priv->uncore.funcs.force_wake_get =
  1074. fw_domains_get_with_thread_status;
  1075. dev_priv->uncore.funcs.force_wake_put =
  1076. fw_domains_put_with_fifo;
  1077. /* We need to init first for ECOBUS access and then
  1078. * determine later if we want to reinit, in case of MT access is
  1079. * not working. In this stage we don't know which flavour this
  1080. * ivb is, so it is better to reset also the gen6 fw registers
  1081. * before the ecobus check.
  1082. */
  1083. __raw_i915_write32(dev_priv, FORCEWAKE, 0);
  1084. __raw_posting_read(dev_priv, ECOBUS);
  1085. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1086. FORCEWAKE_MT, FORCEWAKE_MT_ACK);
  1087. mutex_lock(&dev->struct_mutex);
  1088. fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
  1089. ecobus = __raw_i915_read32(dev_priv, ECOBUS);
  1090. fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
  1091. mutex_unlock(&dev->struct_mutex);
  1092. if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
  1093. DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
  1094. DRM_INFO("when using vblank-synced partial screen updates.\n");
  1095. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1096. FORCEWAKE, FORCEWAKE_ACK);
  1097. }
  1098. } else if (IS_GEN6(dev)) {
  1099. dev_priv->uncore.funcs.force_wake_get =
  1100. fw_domains_get_with_thread_status;
  1101. dev_priv->uncore.funcs.force_wake_put =
  1102. fw_domains_put_with_fifo;
  1103. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1104. FORCEWAKE, FORCEWAKE_ACK);
  1105. }
  1106. /* All future platforms are expected to require complex power gating */
  1107. WARN_ON(dev_priv->uncore.fw_domains == 0);
  1108. }
  1109. void intel_uncore_init(struct drm_device *dev)
  1110. {
  1111. struct drm_i915_private *dev_priv = dev->dev_private;
  1112. i915_check_vgpu(dev);
  1113. intel_uncore_edram_detect(dev_priv);
  1114. intel_uncore_fw_domains_init(dev);
  1115. __intel_uncore_early_sanitize(dev, false);
  1116. dev_priv->uncore.unclaimed_mmio_check = 1;
  1117. switch (INTEL_INFO(dev)->gen) {
  1118. default:
  1119. case 9:
  1120. ASSIGN_WRITE_MMIO_VFUNCS(gen9);
  1121. ASSIGN_READ_MMIO_VFUNCS(gen9);
  1122. break;
  1123. case 8:
  1124. if (IS_CHERRYVIEW(dev)) {
  1125. ASSIGN_WRITE_MMIO_VFUNCS(chv);
  1126. ASSIGN_READ_MMIO_VFUNCS(chv);
  1127. } else {
  1128. ASSIGN_WRITE_MMIO_VFUNCS(gen8);
  1129. ASSIGN_READ_MMIO_VFUNCS(gen6);
  1130. }
  1131. break;
  1132. case 7:
  1133. case 6:
  1134. if (IS_HASWELL(dev)) {
  1135. ASSIGN_WRITE_MMIO_VFUNCS(hsw);
  1136. } else {
  1137. ASSIGN_WRITE_MMIO_VFUNCS(gen6);
  1138. }
  1139. if (IS_VALLEYVIEW(dev)) {
  1140. ASSIGN_READ_MMIO_VFUNCS(vlv);
  1141. } else {
  1142. ASSIGN_READ_MMIO_VFUNCS(gen6);
  1143. }
  1144. break;
  1145. case 5:
  1146. ASSIGN_WRITE_MMIO_VFUNCS(gen5);
  1147. ASSIGN_READ_MMIO_VFUNCS(gen5);
  1148. break;
  1149. case 4:
  1150. case 3:
  1151. case 2:
  1152. ASSIGN_WRITE_MMIO_VFUNCS(gen2);
  1153. ASSIGN_READ_MMIO_VFUNCS(gen2);
  1154. break;
  1155. }
  1156. if (intel_vgpu_active(dev)) {
  1157. ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
  1158. ASSIGN_READ_MMIO_VFUNCS(vgpu);
  1159. }
  1160. i915_check_and_clear_faults(dev);
  1161. }
  1162. #undef ASSIGN_WRITE_MMIO_VFUNCS
  1163. #undef ASSIGN_READ_MMIO_VFUNCS
  1164. void intel_uncore_fini(struct drm_device *dev)
  1165. {
  1166. /* Paranoia: make sure we have disabled everything before we exit. */
  1167. intel_uncore_sanitize(dev);
  1168. intel_uncore_forcewake_reset(dev, false);
  1169. }
  1170. #define GEN_RANGE(l, h) GENMASK(h, l)
  1171. static const struct register_whitelist {
  1172. i915_reg_t offset_ldw, offset_udw;
  1173. uint32_t size;
  1174. /* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1175. uint32_t gen_bitmask;
  1176. } whitelist[] = {
  1177. { .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
  1178. .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
  1179. .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
  1180. };
  1181. int i915_reg_read_ioctl(struct drm_device *dev,
  1182. void *data, struct drm_file *file)
  1183. {
  1184. struct drm_i915_private *dev_priv = dev->dev_private;
  1185. struct drm_i915_reg_read *reg = data;
  1186. struct register_whitelist const *entry = whitelist;
  1187. unsigned size;
  1188. i915_reg_t offset_ldw, offset_udw;
  1189. int i, ret = 0;
  1190. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1191. if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
  1192. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  1193. break;
  1194. }
  1195. if (i == ARRAY_SIZE(whitelist))
  1196. return -EINVAL;
  1197. /* We use the low bits to encode extra flags as the register should
  1198. * be naturally aligned (and those that are not so aligned merely
  1199. * limit the available flags for that register).
  1200. */
  1201. offset_ldw = entry->offset_ldw;
  1202. offset_udw = entry->offset_udw;
  1203. size = entry->size;
  1204. size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
  1205. intel_runtime_pm_get(dev_priv);
  1206. switch (size) {
  1207. case 8 | 1:
  1208. reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
  1209. break;
  1210. case 8:
  1211. reg->val = I915_READ64(offset_ldw);
  1212. break;
  1213. case 4:
  1214. reg->val = I915_READ(offset_ldw);
  1215. break;
  1216. case 2:
  1217. reg->val = I915_READ16(offset_ldw);
  1218. break;
  1219. case 1:
  1220. reg->val = I915_READ8(offset_ldw);
  1221. break;
  1222. default:
  1223. ret = -EINVAL;
  1224. goto out;
  1225. }
  1226. out:
  1227. intel_runtime_pm_put(dev_priv);
  1228. return ret;
  1229. }
  1230. int i915_get_reset_stats_ioctl(struct drm_device *dev,
  1231. void *data, struct drm_file *file)
  1232. {
  1233. struct drm_i915_private *dev_priv = dev->dev_private;
  1234. struct drm_i915_reset_stats *args = data;
  1235. struct i915_ctx_hang_stats *hs;
  1236. struct intel_context *ctx;
  1237. int ret;
  1238. if (args->flags || args->pad)
  1239. return -EINVAL;
  1240. if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
  1241. return -EPERM;
  1242. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1243. if (ret)
  1244. return ret;
  1245. ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
  1246. if (IS_ERR(ctx)) {
  1247. mutex_unlock(&dev->struct_mutex);
  1248. return PTR_ERR(ctx);
  1249. }
  1250. hs = &ctx->hang_stats;
  1251. if (capable(CAP_SYS_ADMIN))
  1252. args->reset_count = i915_reset_count(&dev_priv->gpu_error);
  1253. else
  1254. args->reset_count = 0;
  1255. args->batch_active = hs->batch_active;
  1256. args->batch_pending = hs->batch_pending;
  1257. mutex_unlock(&dev->struct_mutex);
  1258. return 0;
  1259. }
  1260. static int i915_reset_complete(struct drm_device *dev)
  1261. {
  1262. u8 gdrst;
  1263. pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
  1264. return (gdrst & GRDOM_RESET_STATUS) == 0;
  1265. }
  1266. static int i915_do_reset(struct drm_device *dev, unsigned engine_mask)
  1267. {
  1268. /* assert reset for at least 20 usec */
  1269. pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
  1270. udelay(20);
  1271. pci_write_config_byte(dev->pdev, I915_GDRST, 0);
  1272. return wait_for(i915_reset_complete(dev), 500);
  1273. }
  1274. static int g4x_reset_complete(struct drm_device *dev)
  1275. {
  1276. u8 gdrst;
  1277. pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
  1278. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  1279. }
  1280. static int g33_do_reset(struct drm_device *dev, unsigned engine_mask)
  1281. {
  1282. pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
  1283. return wait_for(g4x_reset_complete(dev), 500);
  1284. }
  1285. static int g4x_do_reset(struct drm_device *dev, unsigned engine_mask)
  1286. {
  1287. struct drm_i915_private *dev_priv = dev->dev_private;
  1288. int ret;
  1289. pci_write_config_byte(dev->pdev, I915_GDRST,
  1290. GRDOM_RENDER | GRDOM_RESET_ENABLE);
  1291. ret = wait_for(g4x_reset_complete(dev), 500);
  1292. if (ret)
  1293. return ret;
  1294. /* WaVcpClkGateDisableForMediaReset:ctg,elk */
  1295. I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
  1296. POSTING_READ(VDECCLK_GATE_D);
  1297. pci_write_config_byte(dev->pdev, I915_GDRST,
  1298. GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  1299. ret = wait_for(g4x_reset_complete(dev), 500);
  1300. if (ret)
  1301. return ret;
  1302. /* WaVcpClkGateDisableForMediaReset:ctg,elk */
  1303. I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
  1304. POSTING_READ(VDECCLK_GATE_D);
  1305. pci_write_config_byte(dev->pdev, I915_GDRST, 0);
  1306. return 0;
  1307. }
  1308. static int ironlake_do_reset(struct drm_device *dev, unsigned engine_mask)
  1309. {
  1310. struct drm_i915_private *dev_priv = dev->dev_private;
  1311. int ret;
  1312. I915_WRITE(ILK_GDSR,
  1313. ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
  1314. ret = wait_for((I915_READ(ILK_GDSR) &
  1315. ILK_GRDOM_RESET_ENABLE) == 0, 500);
  1316. if (ret)
  1317. return ret;
  1318. I915_WRITE(ILK_GDSR,
  1319. ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
  1320. ret = wait_for((I915_READ(ILK_GDSR) &
  1321. ILK_GRDOM_RESET_ENABLE) == 0, 500);
  1322. if (ret)
  1323. return ret;
  1324. I915_WRITE(ILK_GDSR, 0);
  1325. return 0;
  1326. }
  1327. /* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
  1328. static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
  1329. u32 hw_domain_mask)
  1330. {
  1331. int ret;
  1332. /* GEN6_GDRST is not in the gt power well, no need to check
  1333. * for fifo space for the write or forcewake the chip for
  1334. * the read
  1335. */
  1336. __raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
  1337. #define ACKED ((__raw_i915_read32(dev_priv, GEN6_GDRST) & hw_domain_mask) == 0)
  1338. /* Spin waiting for the device to ack the reset requests */
  1339. ret = wait_for(ACKED, 500);
  1340. #undef ACKED
  1341. return ret;
  1342. }
  1343. /**
  1344. * gen6_reset_engines - reset individual engines
  1345. * @dev: DRM device
  1346. * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
  1347. *
  1348. * This function will reset the individual engines that are set in engine_mask.
  1349. * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
  1350. *
  1351. * Note: It is responsibility of the caller to handle the difference between
  1352. * asking full domain reset versus reset for all available individual engines.
  1353. *
  1354. * Returns 0 on success, nonzero on error.
  1355. */
  1356. static int gen6_reset_engines(struct drm_device *dev, unsigned engine_mask)
  1357. {
  1358. struct drm_i915_private *dev_priv = dev->dev_private;
  1359. struct intel_engine_cs *engine;
  1360. const u32 hw_engine_mask[I915_NUM_ENGINES] = {
  1361. [RCS] = GEN6_GRDOM_RENDER,
  1362. [BCS] = GEN6_GRDOM_BLT,
  1363. [VCS] = GEN6_GRDOM_MEDIA,
  1364. [VCS2] = GEN8_GRDOM_MEDIA2,
  1365. [VECS] = GEN6_GRDOM_VECS,
  1366. };
  1367. u32 hw_mask;
  1368. int ret;
  1369. if (engine_mask == ALL_ENGINES) {
  1370. hw_mask = GEN6_GRDOM_FULL;
  1371. } else {
  1372. hw_mask = 0;
  1373. for_each_engine_masked(engine, dev_priv, engine_mask)
  1374. hw_mask |= hw_engine_mask[engine->id];
  1375. }
  1376. ret = gen6_hw_domain_reset(dev_priv, hw_mask);
  1377. intel_uncore_forcewake_reset(dev, true);
  1378. return ret;
  1379. }
  1380. static int wait_for_register_fw(struct drm_i915_private *dev_priv,
  1381. i915_reg_t reg,
  1382. const u32 mask,
  1383. const u32 value,
  1384. const unsigned long timeout_ms)
  1385. {
  1386. return wait_for((I915_READ_FW(reg) & mask) == value, timeout_ms);
  1387. }
  1388. static int gen8_request_engine_reset(struct intel_engine_cs *engine)
  1389. {
  1390. int ret;
  1391. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  1392. I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
  1393. _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));
  1394. ret = wait_for_register_fw(dev_priv,
  1395. RING_RESET_CTL(engine->mmio_base),
  1396. RESET_CTL_READY_TO_RESET,
  1397. RESET_CTL_READY_TO_RESET,
  1398. 700);
  1399. if (ret)
  1400. DRM_ERROR("%s: reset request timeout\n", engine->name);
  1401. return ret;
  1402. }
  1403. static void gen8_unrequest_engine_reset(struct intel_engine_cs *engine)
  1404. {
  1405. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  1406. I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
  1407. _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
  1408. }
  1409. static int gen8_reset_engines(struct drm_device *dev, unsigned engine_mask)
  1410. {
  1411. struct drm_i915_private *dev_priv = dev->dev_private;
  1412. struct intel_engine_cs *engine;
  1413. for_each_engine_masked(engine, dev_priv, engine_mask)
  1414. if (gen8_request_engine_reset(engine))
  1415. goto not_ready;
  1416. return gen6_reset_engines(dev, engine_mask);
  1417. not_ready:
  1418. for_each_engine_masked(engine, dev_priv, engine_mask)
  1419. gen8_unrequest_engine_reset(engine);
  1420. return -EIO;
  1421. }
  1422. static int (*intel_get_gpu_reset(struct drm_device *dev))(struct drm_device *,
  1423. unsigned engine_mask)
  1424. {
  1425. if (!i915.reset)
  1426. return NULL;
  1427. if (INTEL_INFO(dev)->gen >= 8)
  1428. return gen8_reset_engines;
  1429. else if (INTEL_INFO(dev)->gen >= 6)
  1430. return gen6_reset_engines;
  1431. else if (IS_GEN5(dev))
  1432. return ironlake_do_reset;
  1433. else if (IS_G4X(dev))
  1434. return g4x_do_reset;
  1435. else if (IS_G33(dev))
  1436. return g33_do_reset;
  1437. else if (INTEL_INFO(dev)->gen >= 3)
  1438. return i915_do_reset;
  1439. else
  1440. return NULL;
  1441. }
  1442. int intel_gpu_reset(struct drm_device *dev, unsigned engine_mask)
  1443. {
  1444. struct drm_i915_private *dev_priv = to_i915(dev);
  1445. int (*reset)(struct drm_device *, unsigned);
  1446. int ret;
  1447. reset = intel_get_gpu_reset(dev);
  1448. if (reset == NULL)
  1449. return -ENODEV;
  1450. /* If the power well sleeps during the reset, the reset
  1451. * request may be dropped and never completes (causing -EIO).
  1452. */
  1453. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1454. ret = reset(dev, engine_mask);
  1455. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1456. return ret;
  1457. }
  1458. bool intel_has_gpu_reset(struct drm_device *dev)
  1459. {
  1460. return intel_get_gpu_reset(dev) != NULL;
  1461. }
  1462. int intel_guc_reset(struct drm_i915_private *dev_priv)
  1463. {
  1464. int ret;
  1465. unsigned long irqflags;
  1466. if (!i915.enable_guc_submission)
  1467. return -EINVAL;
  1468. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1469. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  1470. ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);
  1471. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  1472. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1473. return ret;
  1474. }
  1475. bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
  1476. {
  1477. return check_for_unclaimed_mmio(dev_priv);
  1478. }
  1479. bool
  1480. intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
  1481. {
  1482. if (unlikely(i915.mmio_debug ||
  1483. dev_priv->uncore.unclaimed_mmio_check <= 0))
  1484. return false;
  1485. if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
  1486. DRM_DEBUG("Unclaimed register detected, "
  1487. "enabling oneshot unclaimed register reporting. "
  1488. "Please use i915.mmio_debug=N for more information.\n");
  1489. i915.mmio_debug++;
  1490. dev_priv->uncore.unclaimed_mmio_check--;
  1491. return true;
  1492. }
  1493. return false;
  1494. }
  1495. static enum forcewake_domains
  1496. intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
  1497. i915_reg_t reg)
  1498. {
  1499. enum forcewake_domains fw_domains;
  1500. if (intel_vgpu_active(dev_priv->dev))
  1501. return 0;
  1502. switch (INTEL_INFO(dev_priv)->gen) {
  1503. case 9:
  1504. fw_domains = __gen9_reg_read_fw_domains(i915_mmio_reg_offset(reg));
  1505. break;
  1506. case 8:
  1507. if (IS_CHERRYVIEW(dev_priv))
  1508. fw_domains = __chv_reg_read_fw_domains(i915_mmio_reg_offset(reg));
  1509. else
  1510. fw_domains = __gen6_reg_read_fw_domains(i915_mmio_reg_offset(reg));
  1511. break;
  1512. case 7:
  1513. case 6:
  1514. if (IS_VALLEYVIEW(dev_priv))
  1515. fw_domains = __vlv_reg_read_fw_domains(i915_mmio_reg_offset(reg));
  1516. else
  1517. fw_domains = __gen6_reg_read_fw_domains(i915_mmio_reg_offset(reg));
  1518. break;
  1519. default:
  1520. MISSING_CASE(INTEL_INFO(dev_priv)->gen);
  1521. case 5: /* forcewake was introduced with gen6 */
  1522. case 4:
  1523. case 3:
  1524. case 2:
  1525. return 0;
  1526. }
  1527. WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);
  1528. return fw_domains;
  1529. }
  1530. static enum forcewake_domains
  1531. intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
  1532. i915_reg_t reg)
  1533. {
  1534. enum forcewake_domains fw_domains;
  1535. if (intel_vgpu_active(dev_priv->dev))
  1536. return 0;
  1537. switch (INTEL_INFO(dev_priv)->gen) {
  1538. case 9:
  1539. fw_domains = __gen9_reg_write_fw_domains(i915_mmio_reg_offset(reg));
  1540. break;
  1541. case 8:
  1542. if (IS_CHERRYVIEW(dev_priv))
  1543. fw_domains = __chv_reg_write_fw_domains(i915_mmio_reg_offset(reg));
  1544. else
  1545. fw_domains = __gen8_reg_write_fw_domains(i915_mmio_reg_offset(reg));
  1546. break;
  1547. case 7:
  1548. case 6:
  1549. fw_domains = FORCEWAKE_RENDER;
  1550. break;
  1551. default:
  1552. MISSING_CASE(INTEL_INFO(dev_priv)->gen);
  1553. case 5:
  1554. case 4:
  1555. case 3:
  1556. case 2:
  1557. return 0;
  1558. }
  1559. WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);
  1560. return fw_domains;
  1561. }
  1562. /**
  1563. * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
  1564. * a register
  1565. * @dev_priv: pointer to struct drm_i915_private
  1566. * @reg: register in question
  1567. * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
  1568. *
  1569. * Returns a set of forcewake domains required to be taken with for example
  1570. * intel_uncore_forcewake_get for the specified register to be accessible in the
  1571. * specified mode (read, write or read/write) with raw mmio accessors.
  1572. *
  1573. * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
  1574. * callers to do FIFO management on their own or risk losing writes.
  1575. */
  1576. enum forcewake_domains
  1577. intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
  1578. i915_reg_t reg, unsigned int op)
  1579. {
  1580. enum forcewake_domains fw_domains = 0;
  1581. WARN_ON(!op);
  1582. if (op & FW_REG_READ)
  1583. fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);
  1584. if (op & FW_REG_WRITE)
  1585. fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);
  1586. return fw_domains;
  1587. }