i915_gpu_error.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469
  1. /*
  2. * Copyright (c) 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. * Mika Kuoppala <mika.kuoppala@intel.com>
  27. *
  28. */
  29. #include <generated/utsrelease.h>
  30. #include "i915_drv.h"
  31. static const char *ring_str(int ring)
  32. {
  33. switch (ring) {
  34. case RCS: return "render";
  35. case VCS: return "bsd";
  36. case BCS: return "blt";
  37. case VECS: return "vebox";
  38. case VCS2: return "bsd2";
  39. default: return "";
  40. }
  41. }
  42. static const char *pin_flag(int pinned)
  43. {
  44. if (pinned > 0)
  45. return " P";
  46. else if (pinned < 0)
  47. return " p";
  48. else
  49. return "";
  50. }
  51. static const char *tiling_flag(int tiling)
  52. {
  53. switch (tiling) {
  54. default:
  55. case I915_TILING_NONE: return "";
  56. case I915_TILING_X: return " X";
  57. case I915_TILING_Y: return " Y";
  58. }
  59. }
  60. static const char *dirty_flag(int dirty)
  61. {
  62. return dirty ? " dirty" : "";
  63. }
  64. static const char *purgeable_flag(int purgeable)
  65. {
  66. return purgeable ? " purgeable" : "";
  67. }
  68. static bool __i915_error_ok(struct drm_i915_error_state_buf *e)
  69. {
  70. if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
  71. e->err = -ENOSPC;
  72. return false;
  73. }
  74. if (e->bytes == e->size - 1 || e->err)
  75. return false;
  76. return true;
  77. }
  78. static bool __i915_error_seek(struct drm_i915_error_state_buf *e,
  79. unsigned len)
  80. {
  81. if (e->pos + len <= e->start) {
  82. e->pos += len;
  83. return false;
  84. }
  85. /* First vsnprintf needs to fit in its entirety for memmove */
  86. if (len >= e->size) {
  87. e->err = -EIO;
  88. return false;
  89. }
  90. return true;
  91. }
  92. static void __i915_error_advance(struct drm_i915_error_state_buf *e,
  93. unsigned len)
  94. {
  95. /* If this is first printf in this window, adjust it so that
  96. * start position matches start of the buffer
  97. */
  98. if (e->pos < e->start) {
  99. const size_t off = e->start - e->pos;
  100. /* Should not happen but be paranoid */
  101. if (off > len || e->bytes) {
  102. e->err = -EIO;
  103. return;
  104. }
  105. memmove(e->buf, e->buf + off, len - off);
  106. e->bytes = len - off;
  107. e->pos = e->start;
  108. return;
  109. }
  110. e->bytes += len;
  111. e->pos += len;
  112. }
  113. static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
  114. const char *f, va_list args)
  115. {
  116. unsigned len;
  117. if (!__i915_error_ok(e))
  118. return;
  119. /* Seek the first printf which is hits start position */
  120. if (e->pos < e->start) {
  121. va_list tmp;
  122. va_copy(tmp, args);
  123. len = vsnprintf(NULL, 0, f, tmp);
  124. va_end(tmp);
  125. if (!__i915_error_seek(e, len))
  126. return;
  127. }
  128. len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
  129. if (len >= e->size - e->bytes)
  130. len = e->size - e->bytes - 1;
  131. __i915_error_advance(e, len);
  132. }
  133. static void i915_error_puts(struct drm_i915_error_state_buf *e,
  134. const char *str)
  135. {
  136. unsigned len;
  137. if (!__i915_error_ok(e))
  138. return;
  139. len = strlen(str);
  140. /* Seek the first printf which is hits start position */
  141. if (e->pos < e->start) {
  142. if (!__i915_error_seek(e, len))
  143. return;
  144. }
  145. if (len >= e->size - e->bytes)
  146. len = e->size - e->bytes - 1;
  147. memcpy(e->buf + e->bytes, str, len);
  148. __i915_error_advance(e, len);
  149. }
  150. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  151. #define err_puts(e, s) i915_error_puts(e, s)
  152. static void print_error_buffers(struct drm_i915_error_state_buf *m,
  153. const char *name,
  154. struct drm_i915_error_buffer *err,
  155. int count)
  156. {
  157. int i;
  158. err_printf(m, " %s [%d]:\n", name, count);
  159. while (count--) {
  160. err_printf(m, " %08x_%08x %8u %02x %02x [ ",
  161. upper_32_bits(err->gtt_offset),
  162. lower_32_bits(err->gtt_offset),
  163. err->size,
  164. err->read_domains,
  165. err->write_domain);
  166. for (i = 0; i < I915_NUM_ENGINES; i++)
  167. err_printf(m, "%02x ", err->rseqno[i]);
  168. err_printf(m, "] %02x", err->wseqno);
  169. err_puts(m, pin_flag(err->pinned));
  170. err_puts(m, tiling_flag(err->tiling));
  171. err_puts(m, dirty_flag(err->dirty));
  172. err_puts(m, purgeable_flag(err->purgeable));
  173. err_puts(m, err->userptr ? " userptr" : "");
  174. err_puts(m, err->ring != -1 ? " " : "");
  175. err_puts(m, ring_str(err->ring));
  176. err_puts(m, i915_cache_level_str(m->i915, err->cache_level));
  177. if (err->name)
  178. err_printf(m, " (name: %d)", err->name);
  179. if (err->fence_reg != I915_FENCE_REG_NONE)
  180. err_printf(m, " (fence: %d)", err->fence_reg);
  181. err_puts(m, "\n");
  182. err++;
  183. }
  184. }
  185. static const char *hangcheck_action_to_str(enum intel_ring_hangcheck_action a)
  186. {
  187. switch (a) {
  188. case HANGCHECK_IDLE:
  189. return "idle";
  190. case HANGCHECK_WAIT:
  191. return "wait";
  192. case HANGCHECK_ACTIVE:
  193. return "active";
  194. case HANGCHECK_KICK:
  195. return "kick";
  196. case HANGCHECK_HUNG:
  197. return "hung";
  198. }
  199. return "unknown";
  200. }
  201. static void i915_ring_error_state(struct drm_i915_error_state_buf *m,
  202. struct drm_device *dev,
  203. struct drm_i915_error_state *error,
  204. int ring_idx)
  205. {
  206. struct drm_i915_error_ring *ring = &error->ring[ring_idx];
  207. if (!ring->valid)
  208. return;
  209. err_printf(m, "%s command stream:\n", ring_str(ring_idx));
  210. err_printf(m, " START: 0x%08x\n", ring->start);
  211. err_printf(m, " HEAD: 0x%08x\n", ring->head);
  212. err_printf(m, " TAIL: 0x%08x\n", ring->tail);
  213. err_printf(m, " CTL: 0x%08x\n", ring->ctl);
  214. err_printf(m, " HWS: 0x%08x\n", ring->hws);
  215. err_printf(m, " ACTHD: 0x%08x %08x\n", (u32)(ring->acthd>>32), (u32)ring->acthd);
  216. err_printf(m, " IPEIR: 0x%08x\n", ring->ipeir);
  217. err_printf(m, " IPEHR: 0x%08x\n", ring->ipehr);
  218. err_printf(m, " INSTDONE: 0x%08x\n", ring->instdone);
  219. if (INTEL_INFO(dev)->gen >= 4) {
  220. err_printf(m, " BBADDR: 0x%08x %08x\n", (u32)(ring->bbaddr>>32), (u32)ring->bbaddr);
  221. err_printf(m, " BB_STATE: 0x%08x\n", ring->bbstate);
  222. err_printf(m, " INSTPS: 0x%08x\n", ring->instps);
  223. }
  224. err_printf(m, " INSTPM: 0x%08x\n", ring->instpm);
  225. err_printf(m, " FADDR: 0x%08x %08x\n", upper_32_bits(ring->faddr),
  226. lower_32_bits(ring->faddr));
  227. if (INTEL_INFO(dev)->gen >= 6) {
  228. err_printf(m, " RC PSMI: 0x%08x\n", ring->rc_psmi);
  229. err_printf(m, " FAULT_REG: 0x%08x\n", ring->fault_reg);
  230. err_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
  231. ring->semaphore_mboxes[0],
  232. ring->semaphore_seqno[0]);
  233. err_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
  234. ring->semaphore_mboxes[1],
  235. ring->semaphore_seqno[1]);
  236. if (HAS_VEBOX(dev)) {
  237. err_printf(m, " SYNC_2: 0x%08x [last synced 0x%08x]\n",
  238. ring->semaphore_mboxes[2],
  239. ring->semaphore_seqno[2]);
  240. }
  241. }
  242. if (USES_PPGTT(dev)) {
  243. err_printf(m, " GFX_MODE: 0x%08x\n", ring->vm_info.gfx_mode);
  244. if (INTEL_INFO(dev)->gen >= 8) {
  245. int i;
  246. for (i = 0; i < 4; i++)
  247. err_printf(m, " PDP%d: 0x%016llx\n",
  248. i, ring->vm_info.pdp[i]);
  249. } else {
  250. err_printf(m, " PP_DIR_BASE: 0x%08x\n",
  251. ring->vm_info.pp_dir_base);
  252. }
  253. }
  254. err_printf(m, " seqno: 0x%08x\n", ring->seqno);
  255. err_printf(m, " last_seqno: 0x%08x\n", ring->last_seqno);
  256. err_printf(m, " waiting: %s\n", yesno(ring->waiting));
  257. err_printf(m, " ring->head: 0x%08x\n", ring->cpu_ring_head);
  258. err_printf(m, " ring->tail: 0x%08x\n", ring->cpu_ring_tail);
  259. err_printf(m, " hangcheck: %s [%d]\n",
  260. hangcheck_action_to_str(ring->hangcheck_action),
  261. ring->hangcheck_score);
  262. }
  263. void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
  264. {
  265. va_list args;
  266. va_start(args, f);
  267. i915_error_vprintf(e, f, args);
  268. va_end(args);
  269. }
  270. static void print_error_obj(struct drm_i915_error_state_buf *m,
  271. struct drm_i915_error_object *obj)
  272. {
  273. int page, offset, elt;
  274. for (page = offset = 0; page < obj->page_count; page++) {
  275. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  276. err_printf(m, "%08x : %08x\n", offset,
  277. obj->pages[page][elt]);
  278. offset += 4;
  279. }
  280. }
  281. }
  282. int i915_error_state_to_str(struct drm_i915_error_state_buf *m,
  283. const struct i915_error_state_file_priv *error_priv)
  284. {
  285. struct drm_device *dev = error_priv->dev;
  286. struct drm_i915_private *dev_priv = dev->dev_private;
  287. struct drm_i915_error_state *error = error_priv->error;
  288. struct drm_i915_error_object *obj;
  289. int i, j, offset, elt;
  290. int max_hangcheck_score;
  291. if (!error) {
  292. err_printf(m, "no error state collected\n");
  293. goto out;
  294. }
  295. err_printf(m, "%s\n", error->error_msg);
  296. err_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  297. error->time.tv_usec);
  298. err_printf(m, "Kernel: " UTS_RELEASE "\n");
  299. max_hangcheck_score = 0;
  300. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  301. if (error->ring[i].hangcheck_score > max_hangcheck_score)
  302. max_hangcheck_score = error->ring[i].hangcheck_score;
  303. }
  304. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  305. if (error->ring[i].hangcheck_score == max_hangcheck_score &&
  306. error->ring[i].pid != -1) {
  307. err_printf(m, "Active process (on ring %s): %s [%d]\n",
  308. ring_str(i),
  309. error->ring[i].comm,
  310. error->ring[i].pid);
  311. }
  312. }
  313. err_printf(m, "Reset count: %u\n", error->reset_count);
  314. err_printf(m, "Suspend count: %u\n", error->suspend_count);
  315. err_printf(m, "PCI ID: 0x%04x\n", dev->pdev->device);
  316. err_printf(m, "PCI Revision: 0x%02x\n", dev->pdev->revision);
  317. err_printf(m, "PCI Subsystem: %04x:%04x\n",
  318. dev->pdev->subsystem_vendor,
  319. dev->pdev->subsystem_device);
  320. err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
  321. if (HAS_CSR(dev)) {
  322. struct intel_csr *csr = &dev_priv->csr;
  323. err_printf(m, "DMC loaded: %s\n",
  324. yesno(csr->dmc_payload != NULL));
  325. err_printf(m, "DMC fw version: %d.%d\n",
  326. CSR_VERSION_MAJOR(csr->version),
  327. CSR_VERSION_MINOR(csr->version));
  328. }
  329. err_printf(m, "EIR: 0x%08x\n", error->eir);
  330. err_printf(m, "IER: 0x%08x\n", error->ier);
  331. if (INTEL_INFO(dev)->gen >= 8) {
  332. for (i = 0; i < 4; i++)
  333. err_printf(m, "GTIER gt %d: 0x%08x\n", i,
  334. error->gtier[i]);
  335. } else if (HAS_PCH_SPLIT(dev) || IS_VALLEYVIEW(dev))
  336. err_printf(m, "GTIER: 0x%08x\n", error->gtier[0]);
  337. err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  338. err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
  339. err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
  340. err_printf(m, "CCID: 0x%08x\n", error->ccid);
  341. err_printf(m, "Missed interrupts: 0x%08lx\n", dev_priv->gpu_error.missed_irq_rings);
  342. for (i = 0; i < dev_priv->num_fence_regs; i++)
  343. err_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  344. for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
  345. err_printf(m, " INSTDONE_%d: 0x%08x\n", i,
  346. error->extra_instdone[i]);
  347. if (INTEL_INFO(dev)->gen >= 6) {
  348. err_printf(m, "ERROR: 0x%08x\n", error->error);
  349. if (INTEL_INFO(dev)->gen >= 8)
  350. err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
  351. error->fault_data1, error->fault_data0);
  352. err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  353. }
  354. if (INTEL_INFO(dev)->gen == 7)
  355. err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
  356. for (i = 0; i < ARRAY_SIZE(error->ring); i++)
  357. i915_ring_error_state(m, dev, error, i);
  358. for (i = 0; i < error->vm_count; i++) {
  359. err_printf(m, "vm[%d]\n", i);
  360. print_error_buffers(m, "Active",
  361. error->active_bo[i],
  362. error->active_bo_count[i]);
  363. print_error_buffers(m, "Pinned",
  364. error->pinned_bo[i],
  365. error->pinned_bo_count[i]);
  366. }
  367. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  368. obj = error->ring[i].batchbuffer;
  369. if (obj) {
  370. err_puts(m, dev_priv->engine[i].name);
  371. if (error->ring[i].pid != -1)
  372. err_printf(m, " (submitted by %s [%d])",
  373. error->ring[i].comm,
  374. error->ring[i].pid);
  375. err_printf(m, " --- gtt_offset = 0x%08x %08x\n",
  376. upper_32_bits(obj->gtt_offset),
  377. lower_32_bits(obj->gtt_offset));
  378. print_error_obj(m, obj);
  379. }
  380. obj = error->ring[i].wa_batchbuffer;
  381. if (obj) {
  382. err_printf(m, "%s (w/a) --- gtt_offset = 0x%08x\n",
  383. dev_priv->engine[i].name,
  384. lower_32_bits(obj->gtt_offset));
  385. print_error_obj(m, obj);
  386. }
  387. if (error->ring[i].num_requests) {
  388. err_printf(m, "%s --- %d requests\n",
  389. dev_priv->engine[i].name,
  390. error->ring[i].num_requests);
  391. for (j = 0; j < error->ring[i].num_requests; j++) {
  392. err_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
  393. error->ring[i].requests[j].seqno,
  394. error->ring[i].requests[j].jiffies,
  395. error->ring[i].requests[j].tail);
  396. }
  397. }
  398. if ((obj = error->ring[i].ringbuffer)) {
  399. err_printf(m, "%s --- ringbuffer = 0x%08x\n",
  400. dev_priv->engine[i].name,
  401. lower_32_bits(obj->gtt_offset));
  402. print_error_obj(m, obj);
  403. }
  404. if ((obj = error->ring[i].hws_page)) {
  405. u64 hws_offset = obj->gtt_offset;
  406. u32 *hws_page = &obj->pages[0][0];
  407. if (i915.enable_execlists) {
  408. hws_offset += LRC_PPHWSP_PN * PAGE_SIZE;
  409. hws_page = &obj->pages[LRC_PPHWSP_PN][0];
  410. }
  411. err_printf(m, "%s --- HW Status = 0x%08llx\n",
  412. dev_priv->engine[i].name, hws_offset);
  413. offset = 0;
  414. for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
  415. err_printf(m, "[%04x] %08x %08x %08x %08x\n",
  416. offset,
  417. hws_page[elt],
  418. hws_page[elt+1],
  419. hws_page[elt+2],
  420. hws_page[elt+3]);
  421. offset += 16;
  422. }
  423. }
  424. obj = error->ring[i].wa_ctx;
  425. if (obj) {
  426. u64 wa_ctx_offset = obj->gtt_offset;
  427. u32 *wa_ctx_page = &obj->pages[0][0];
  428. struct intel_engine_cs *engine = &dev_priv->engine[RCS];
  429. u32 wa_ctx_size = (engine->wa_ctx.indirect_ctx.size +
  430. engine->wa_ctx.per_ctx.size);
  431. err_printf(m, "%s --- WA ctx batch buffer = 0x%08llx\n",
  432. dev_priv->engine[i].name, wa_ctx_offset);
  433. offset = 0;
  434. for (elt = 0; elt < wa_ctx_size; elt += 4) {
  435. err_printf(m, "[%04x] %08x %08x %08x %08x\n",
  436. offset,
  437. wa_ctx_page[elt + 0],
  438. wa_ctx_page[elt + 1],
  439. wa_ctx_page[elt + 2],
  440. wa_ctx_page[elt + 3]);
  441. offset += 16;
  442. }
  443. }
  444. if ((obj = error->ring[i].ctx)) {
  445. err_printf(m, "%s --- HW Context = 0x%08x\n",
  446. dev_priv->engine[i].name,
  447. lower_32_bits(obj->gtt_offset));
  448. print_error_obj(m, obj);
  449. }
  450. }
  451. if ((obj = error->semaphore_obj)) {
  452. err_printf(m, "Semaphore page = 0x%08x\n",
  453. lower_32_bits(obj->gtt_offset));
  454. for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
  455. err_printf(m, "[%04x] %08x %08x %08x %08x\n",
  456. elt * 4,
  457. obj->pages[0][elt],
  458. obj->pages[0][elt+1],
  459. obj->pages[0][elt+2],
  460. obj->pages[0][elt+3]);
  461. }
  462. }
  463. if (error->overlay)
  464. intel_overlay_print_error_state(m, error->overlay);
  465. if (error->display)
  466. intel_display_print_error_state(m, dev, error->display);
  467. out:
  468. if (m->bytes == 0 && m->err)
  469. return m->err;
  470. return 0;
  471. }
  472. int i915_error_state_buf_init(struct drm_i915_error_state_buf *ebuf,
  473. struct drm_i915_private *i915,
  474. size_t count, loff_t pos)
  475. {
  476. memset(ebuf, 0, sizeof(*ebuf));
  477. ebuf->i915 = i915;
  478. /* We need to have enough room to store any i915_error_state printf
  479. * so that we can move it to start position.
  480. */
  481. ebuf->size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
  482. ebuf->buf = kmalloc(ebuf->size,
  483. GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);
  484. if (ebuf->buf == NULL) {
  485. ebuf->size = PAGE_SIZE;
  486. ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
  487. }
  488. if (ebuf->buf == NULL) {
  489. ebuf->size = 128;
  490. ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
  491. }
  492. if (ebuf->buf == NULL)
  493. return -ENOMEM;
  494. ebuf->start = pos;
  495. return 0;
  496. }
  497. static void i915_error_object_free(struct drm_i915_error_object *obj)
  498. {
  499. int page;
  500. if (obj == NULL)
  501. return;
  502. for (page = 0; page < obj->page_count; page++)
  503. kfree(obj->pages[page]);
  504. kfree(obj);
  505. }
  506. static void i915_error_state_free(struct kref *error_ref)
  507. {
  508. struct drm_i915_error_state *error = container_of(error_ref,
  509. typeof(*error), ref);
  510. int i;
  511. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  512. i915_error_object_free(error->ring[i].batchbuffer);
  513. i915_error_object_free(error->ring[i].wa_batchbuffer);
  514. i915_error_object_free(error->ring[i].ringbuffer);
  515. i915_error_object_free(error->ring[i].hws_page);
  516. i915_error_object_free(error->ring[i].ctx);
  517. kfree(error->ring[i].requests);
  518. i915_error_object_free(error->ring[i].wa_ctx);
  519. }
  520. i915_error_object_free(error->semaphore_obj);
  521. for (i = 0; i < error->vm_count; i++)
  522. kfree(error->active_bo[i]);
  523. kfree(error->active_bo);
  524. kfree(error->active_bo_count);
  525. kfree(error->pinned_bo);
  526. kfree(error->pinned_bo_count);
  527. kfree(error->overlay);
  528. kfree(error->display);
  529. kfree(error);
  530. }
  531. static struct drm_i915_error_object *
  532. i915_error_object_create(struct drm_i915_private *dev_priv,
  533. struct drm_i915_gem_object *src,
  534. struct i915_address_space *vm)
  535. {
  536. struct i915_ggtt *ggtt = &dev_priv->ggtt;
  537. struct drm_i915_error_object *dst;
  538. struct i915_vma *vma = NULL;
  539. int num_pages;
  540. bool use_ggtt;
  541. int i = 0;
  542. u64 reloc_offset;
  543. if (src == NULL || src->pages == NULL)
  544. return NULL;
  545. num_pages = src->base.size >> PAGE_SHIFT;
  546. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  547. if (dst == NULL)
  548. return NULL;
  549. if (i915_gem_obj_bound(src, vm))
  550. dst->gtt_offset = i915_gem_obj_offset(src, vm);
  551. else
  552. dst->gtt_offset = -1;
  553. reloc_offset = dst->gtt_offset;
  554. if (i915_is_ggtt(vm))
  555. vma = i915_gem_obj_to_ggtt(src);
  556. use_ggtt = (src->cache_level == I915_CACHE_NONE &&
  557. vma && (vma->bound & GLOBAL_BIND) &&
  558. reloc_offset + num_pages * PAGE_SIZE <= ggtt->mappable_end);
  559. /* Cannot access stolen address directly, try to use the aperture */
  560. if (src->stolen) {
  561. use_ggtt = true;
  562. if (!(vma && vma->bound & GLOBAL_BIND))
  563. goto unwind;
  564. reloc_offset = i915_gem_obj_ggtt_offset(src);
  565. if (reloc_offset + num_pages * PAGE_SIZE > ggtt->mappable_end)
  566. goto unwind;
  567. }
  568. /* Cannot access snooped pages through the aperture */
  569. if (use_ggtt && src->cache_level != I915_CACHE_NONE &&
  570. !HAS_LLC(dev_priv))
  571. goto unwind;
  572. dst->page_count = num_pages;
  573. while (num_pages--) {
  574. unsigned long flags;
  575. void *d;
  576. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  577. if (d == NULL)
  578. goto unwind;
  579. local_irq_save(flags);
  580. if (use_ggtt) {
  581. void __iomem *s;
  582. /* Simply ignore tiling or any overlapping fence.
  583. * It's part of the error state, and this hopefully
  584. * captures what the GPU read.
  585. */
  586. s = io_mapping_map_atomic_wc(ggtt->mappable,
  587. reloc_offset);
  588. memcpy_fromio(d, s, PAGE_SIZE);
  589. io_mapping_unmap_atomic(s);
  590. } else {
  591. struct page *page;
  592. void *s;
  593. page = i915_gem_object_get_page(src, i);
  594. drm_clflush_pages(&page, 1);
  595. s = kmap_atomic(page);
  596. memcpy(d, s, PAGE_SIZE);
  597. kunmap_atomic(s);
  598. drm_clflush_pages(&page, 1);
  599. }
  600. local_irq_restore(flags);
  601. dst->pages[i++] = d;
  602. reloc_offset += PAGE_SIZE;
  603. }
  604. return dst;
  605. unwind:
  606. while (i--)
  607. kfree(dst->pages[i]);
  608. kfree(dst);
  609. return NULL;
  610. }
  611. #define i915_error_ggtt_object_create(dev_priv, src) \
  612. i915_error_object_create((dev_priv), (src), &(dev_priv)->ggtt.base)
  613. static void capture_bo(struct drm_i915_error_buffer *err,
  614. struct i915_vma *vma)
  615. {
  616. struct drm_i915_gem_object *obj = vma->obj;
  617. int i;
  618. err->size = obj->base.size;
  619. err->name = obj->base.name;
  620. for (i = 0; i < I915_NUM_ENGINES; i++)
  621. err->rseqno[i] = i915_gem_request_get_seqno(obj->last_read_req[i]);
  622. err->wseqno = i915_gem_request_get_seqno(obj->last_write_req);
  623. err->gtt_offset = vma->node.start;
  624. err->read_domains = obj->base.read_domains;
  625. err->write_domain = obj->base.write_domain;
  626. err->fence_reg = obj->fence_reg;
  627. err->pinned = 0;
  628. if (i915_gem_obj_is_pinned(obj))
  629. err->pinned = 1;
  630. err->tiling = obj->tiling_mode;
  631. err->dirty = obj->dirty;
  632. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  633. err->userptr = obj->userptr.mm != NULL;
  634. err->ring = obj->last_write_req ?
  635. i915_gem_request_get_engine(obj->last_write_req)->id : -1;
  636. err->cache_level = obj->cache_level;
  637. }
  638. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  639. int count, struct list_head *head)
  640. {
  641. struct i915_vma *vma;
  642. int i = 0;
  643. list_for_each_entry(vma, head, vm_link) {
  644. capture_bo(err++, vma);
  645. if (++i == count)
  646. break;
  647. }
  648. return i;
  649. }
  650. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  651. int count, struct list_head *head,
  652. struct i915_address_space *vm)
  653. {
  654. struct drm_i915_gem_object *obj;
  655. struct drm_i915_error_buffer * const first = err;
  656. struct drm_i915_error_buffer * const last = err + count;
  657. list_for_each_entry(obj, head, global_list) {
  658. struct i915_vma *vma;
  659. if (err == last)
  660. break;
  661. list_for_each_entry(vma, &obj->vma_list, obj_link)
  662. if (vma->vm == vm && vma->pin_count > 0)
  663. capture_bo(err++, vma);
  664. }
  665. return err - first;
  666. }
  667. /* Generate a semi-unique error code. The code is not meant to have meaning, The
  668. * code's only purpose is to try to prevent false duplicated bug reports by
  669. * grossly estimating a GPU error state.
  670. *
  671. * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
  672. * the hang if we could strip the GTT offset information from it.
  673. *
  674. * It's only a small step better than a random number in its current form.
  675. */
  676. static uint32_t i915_error_generate_code(struct drm_i915_private *dev_priv,
  677. struct drm_i915_error_state *error,
  678. int *ring_id)
  679. {
  680. uint32_t error_code = 0;
  681. int i;
  682. /* IPEHR would be an ideal way to detect errors, as it's the gross
  683. * measure of "the command that hung." However, has some very common
  684. * synchronization commands which almost always appear in the case
  685. * strictly a client bug. Use instdone to differentiate those some.
  686. */
  687. for (i = 0; i < I915_NUM_ENGINES; i++) {
  688. if (error->ring[i].hangcheck_action == HANGCHECK_HUNG) {
  689. if (ring_id)
  690. *ring_id = i;
  691. return error->ring[i].ipehr ^ error->ring[i].instdone;
  692. }
  693. }
  694. return error_code;
  695. }
  696. static void i915_gem_record_fences(struct drm_device *dev,
  697. struct drm_i915_error_state *error)
  698. {
  699. struct drm_i915_private *dev_priv = dev->dev_private;
  700. int i;
  701. if (IS_GEN3(dev) || IS_GEN2(dev)) {
  702. for (i = 0; i < dev_priv->num_fence_regs; i++)
  703. error->fence[i] = I915_READ(FENCE_REG(i));
  704. } else if (IS_GEN5(dev) || IS_GEN4(dev)) {
  705. for (i = 0; i < dev_priv->num_fence_regs; i++)
  706. error->fence[i] = I915_READ64(FENCE_REG_965_LO(i));
  707. } else if (INTEL_INFO(dev)->gen >= 6) {
  708. for (i = 0; i < dev_priv->num_fence_regs; i++)
  709. error->fence[i] = I915_READ64(FENCE_REG_GEN6_LO(i));
  710. }
  711. }
  712. static void gen8_record_semaphore_state(struct drm_i915_private *dev_priv,
  713. struct drm_i915_error_state *error,
  714. struct intel_engine_cs *engine,
  715. struct drm_i915_error_ring *ering)
  716. {
  717. struct intel_engine_cs *to;
  718. enum intel_engine_id id;
  719. if (!i915_semaphore_is_enabled(dev_priv->dev))
  720. return;
  721. if (!error->semaphore_obj)
  722. error->semaphore_obj =
  723. i915_error_ggtt_object_create(dev_priv,
  724. dev_priv->semaphore_obj);
  725. for_each_engine_id(to, dev_priv, id) {
  726. int idx;
  727. u16 signal_offset;
  728. u32 *tmp;
  729. if (engine == to)
  730. continue;
  731. signal_offset = (GEN8_SIGNAL_OFFSET(engine, id) & (PAGE_SIZE - 1))
  732. / 4;
  733. tmp = error->semaphore_obj->pages[0];
  734. idx = intel_ring_sync_index(engine, to);
  735. ering->semaphore_mboxes[idx] = tmp[signal_offset];
  736. ering->semaphore_seqno[idx] = engine->semaphore.sync_seqno[idx];
  737. }
  738. }
  739. static void gen6_record_semaphore_state(struct drm_i915_private *dev_priv,
  740. struct intel_engine_cs *engine,
  741. struct drm_i915_error_ring *ering)
  742. {
  743. ering->semaphore_mboxes[0] = I915_READ(RING_SYNC_0(engine->mmio_base));
  744. ering->semaphore_mboxes[1] = I915_READ(RING_SYNC_1(engine->mmio_base));
  745. ering->semaphore_seqno[0] = engine->semaphore.sync_seqno[0];
  746. ering->semaphore_seqno[1] = engine->semaphore.sync_seqno[1];
  747. if (HAS_VEBOX(dev_priv)) {
  748. ering->semaphore_mboxes[2] =
  749. I915_READ(RING_SYNC_2(engine->mmio_base));
  750. ering->semaphore_seqno[2] = engine->semaphore.sync_seqno[2];
  751. }
  752. }
  753. static void i915_record_ring_state(struct drm_device *dev,
  754. struct drm_i915_error_state *error,
  755. struct intel_engine_cs *engine,
  756. struct drm_i915_error_ring *ering)
  757. {
  758. struct drm_i915_private *dev_priv = dev->dev_private;
  759. if (INTEL_INFO(dev)->gen >= 6) {
  760. ering->rc_psmi = I915_READ(RING_PSMI_CTL(engine->mmio_base));
  761. ering->fault_reg = I915_READ(RING_FAULT_REG(engine));
  762. if (INTEL_INFO(dev)->gen >= 8)
  763. gen8_record_semaphore_state(dev_priv, error, engine,
  764. ering);
  765. else
  766. gen6_record_semaphore_state(dev_priv, engine, ering);
  767. }
  768. if (INTEL_INFO(dev)->gen >= 4) {
  769. ering->faddr = I915_READ(RING_DMA_FADD(engine->mmio_base));
  770. ering->ipeir = I915_READ(RING_IPEIR(engine->mmio_base));
  771. ering->ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
  772. ering->instdone = I915_READ(RING_INSTDONE(engine->mmio_base));
  773. ering->instps = I915_READ(RING_INSTPS(engine->mmio_base));
  774. ering->bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
  775. if (INTEL_INFO(dev)->gen >= 8) {
  776. ering->faddr |= (u64) I915_READ(RING_DMA_FADD_UDW(engine->mmio_base)) << 32;
  777. ering->bbaddr |= (u64) I915_READ(RING_BBADDR_UDW(engine->mmio_base)) << 32;
  778. }
  779. ering->bbstate = I915_READ(RING_BBSTATE(engine->mmio_base));
  780. } else {
  781. ering->faddr = I915_READ(DMA_FADD_I8XX);
  782. ering->ipeir = I915_READ(IPEIR);
  783. ering->ipehr = I915_READ(IPEHR);
  784. ering->instdone = I915_READ(GEN2_INSTDONE);
  785. }
  786. ering->waiting = waitqueue_active(&engine->irq_queue);
  787. ering->instpm = I915_READ(RING_INSTPM(engine->mmio_base));
  788. ering->acthd = intel_ring_get_active_head(engine);
  789. ering->seqno = engine->get_seqno(engine);
  790. ering->last_seqno = engine->last_submitted_seqno;
  791. ering->start = I915_READ_START(engine);
  792. ering->head = I915_READ_HEAD(engine);
  793. ering->tail = I915_READ_TAIL(engine);
  794. ering->ctl = I915_READ_CTL(engine);
  795. if (I915_NEED_GFX_HWS(dev)) {
  796. i915_reg_t mmio;
  797. if (IS_GEN7(dev)) {
  798. switch (engine->id) {
  799. default:
  800. case RCS:
  801. mmio = RENDER_HWS_PGA_GEN7;
  802. break;
  803. case BCS:
  804. mmio = BLT_HWS_PGA_GEN7;
  805. break;
  806. case VCS:
  807. mmio = BSD_HWS_PGA_GEN7;
  808. break;
  809. case VECS:
  810. mmio = VEBOX_HWS_PGA_GEN7;
  811. break;
  812. }
  813. } else if (IS_GEN6(engine->dev)) {
  814. mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
  815. } else {
  816. /* XXX: gen8 returns to sanity */
  817. mmio = RING_HWS_PGA(engine->mmio_base);
  818. }
  819. ering->hws = I915_READ(mmio);
  820. }
  821. ering->hangcheck_score = engine->hangcheck.score;
  822. ering->hangcheck_action = engine->hangcheck.action;
  823. if (USES_PPGTT(dev)) {
  824. int i;
  825. ering->vm_info.gfx_mode = I915_READ(RING_MODE_GEN7(engine));
  826. if (IS_GEN6(dev))
  827. ering->vm_info.pp_dir_base =
  828. I915_READ(RING_PP_DIR_BASE_READ(engine));
  829. else if (IS_GEN7(dev))
  830. ering->vm_info.pp_dir_base =
  831. I915_READ(RING_PP_DIR_BASE(engine));
  832. else if (INTEL_INFO(dev)->gen >= 8)
  833. for (i = 0; i < 4; i++) {
  834. ering->vm_info.pdp[i] =
  835. I915_READ(GEN8_RING_PDP_UDW(engine, i));
  836. ering->vm_info.pdp[i] <<= 32;
  837. ering->vm_info.pdp[i] |=
  838. I915_READ(GEN8_RING_PDP_LDW(engine, i));
  839. }
  840. }
  841. }
  842. static void i915_gem_record_active_context(struct intel_engine_cs *engine,
  843. struct drm_i915_error_state *error,
  844. struct drm_i915_error_ring *ering)
  845. {
  846. struct drm_i915_private *dev_priv = engine->dev->dev_private;
  847. struct drm_i915_gem_object *obj;
  848. /* Currently render ring is the only HW context user */
  849. if (engine->id != RCS || !error->ccid)
  850. return;
  851. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  852. if (!i915_gem_obj_ggtt_bound(obj))
  853. continue;
  854. if ((error->ccid & PAGE_MASK) == i915_gem_obj_ggtt_offset(obj)) {
  855. ering->ctx = i915_error_ggtt_object_create(dev_priv, obj);
  856. break;
  857. }
  858. }
  859. }
  860. static void i915_gem_record_rings(struct drm_device *dev,
  861. struct drm_i915_error_state *error)
  862. {
  863. struct drm_i915_private *dev_priv = to_i915(dev);
  864. struct i915_ggtt *ggtt = &dev_priv->ggtt;
  865. struct drm_i915_gem_request *request;
  866. int i, count;
  867. for (i = 0; i < I915_NUM_ENGINES; i++) {
  868. struct intel_engine_cs *engine = &dev_priv->engine[i];
  869. struct intel_ringbuffer *rbuf;
  870. error->ring[i].pid = -1;
  871. if (engine->dev == NULL)
  872. continue;
  873. error->ring[i].valid = true;
  874. i915_record_ring_state(dev, error, engine, &error->ring[i]);
  875. request = i915_gem_find_active_request(engine);
  876. if (request) {
  877. struct i915_address_space *vm;
  878. vm = request->ctx && request->ctx->ppgtt ?
  879. &request->ctx->ppgtt->base :
  880. &ggtt->base;
  881. /* We need to copy these to an anonymous buffer
  882. * as the simplest method to avoid being overwritten
  883. * by userspace.
  884. */
  885. error->ring[i].batchbuffer =
  886. i915_error_object_create(dev_priv,
  887. request->batch_obj,
  888. vm);
  889. if (HAS_BROKEN_CS_TLB(dev_priv))
  890. error->ring[i].wa_batchbuffer =
  891. i915_error_ggtt_object_create(dev_priv,
  892. engine->scratch.obj);
  893. if (request->pid) {
  894. struct task_struct *task;
  895. rcu_read_lock();
  896. task = pid_task(request->pid, PIDTYPE_PID);
  897. if (task) {
  898. strcpy(error->ring[i].comm, task->comm);
  899. error->ring[i].pid = task->pid;
  900. }
  901. rcu_read_unlock();
  902. }
  903. }
  904. if (i915.enable_execlists) {
  905. /* TODO: This is only a small fix to keep basic error
  906. * capture working, but we need to add more information
  907. * for it to be useful (e.g. dump the context being
  908. * executed).
  909. */
  910. if (request)
  911. rbuf = request->ctx->engine[engine->id].ringbuf;
  912. else
  913. rbuf = dev_priv->kernel_context->engine[engine->id].ringbuf;
  914. } else
  915. rbuf = engine->buffer;
  916. error->ring[i].cpu_ring_head = rbuf->head;
  917. error->ring[i].cpu_ring_tail = rbuf->tail;
  918. error->ring[i].ringbuffer =
  919. i915_error_ggtt_object_create(dev_priv, rbuf->obj);
  920. error->ring[i].hws_page =
  921. i915_error_ggtt_object_create(dev_priv,
  922. engine->status_page.obj);
  923. if (engine->wa_ctx.obj) {
  924. error->ring[i].wa_ctx =
  925. i915_error_ggtt_object_create(dev_priv,
  926. engine->wa_ctx.obj);
  927. }
  928. i915_gem_record_active_context(engine, error, &error->ring[i]);
  929. count = 0;
  930. list_for_each_entry(request, &engine->request_list, list)
  931. count++;
  932. error->ring[i].num_requests = count;
  933. error->ring[i].requests =
  934. kcalloc(count, sizeof(*error->ring[i].requests),
  935. GFP_ATOMIC);
  936. if (error->ring[i].requests == NULL) {
  937. error->ring[i].num_requests = 0;
  938. continue;
  939. }
  940. count = 0;
  941. list_for_each_entry(request, &engine->request_list, list) {
  942. struct drm_i915_error_request *erq;
  943. if (count >= error->ring[i].num_requests) {
  944. /*
  945. * If the ring request list was changed in
  946. * between the point where the error request
  947. * list was created and dimensioned and this
  948. * point then just exit early to avoid crashes.
  949. *
  950. * We don't need to communicate that the
  951. * request list changed state during error
  952. * state capture and that the error state is
  953. * slightly incorrect as a consequence since we
  954. * are typically only interested in the request
  955. * list state at the point of error state
  956. * capture, not in any changes happening during
  957. * the capture.
  958. */
  959. break;
  960. }
  961. erq = &error->ring[i].requests[count++];
  962. erq->seqno = request->seqno;
  963. erq->jiffies = request->emitted_jiffies;
  964. erq->tail = request->postfix;
  965. }
  966. }
  967. }
  968. /* FIXME: Since pin count/bound list is global, we duplicate what we capture per
  969. * VM.
  970. */
  971. static void i915_gem_capture_vm(struct drm_i915_private *dev_priv,
  972. struct drm_i915_error_state *error,
  973. struct i915_address_space *vm,
  974. const int ndx)
  975. {
  976. struct drm_i915_error_buffer *active_bo = NULL, *pinned_bo = NULL;
  977. struct drm_i915_gem_object *obj;
  978. struct i915_vma *vma;
  979. int i;
  980. i = 0;
  981. list_for_each_entry(vma, &vm->active_list, vm_link)
  982. i++;
  983. error->active_bo_count[ndx] = i;
  984. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  985. list_for_each_entry(vma, &obj->vma_list, obj_link)
  986. if (vma->vm == vm && vma->pin_count > 0)
  987. i++;
  988. }
  989. error->pinned_bo_count[ndx] = i - error->active_bo_count[ndx];
  990. if (i) {
  991. active_bo = kcalloc(i, sizeof(*active_bo), GFP_ATOMIC);
  992. if (active_bo)
  993. pinned_bo = active_bo + error->active_bo_count[ndx];
  994. }
  995. if (active_bo)
  996. error->active_bo_count[ndx] =
  997. capture_active_bo(active_bo,
  998. error->active_bo_count[ndx],
  999. &vm->active_list);
  1000. if (pinned_bo)
  1001. error->pinned_bo_count[ndx] =
  1002. capture_pinned_bo(pinned_bo,
  1003. error->pinned_bo_count[ndx],
  1004. &dev_priv->mm.bound_list, vm);
  1005. error->active_bo[ndx] = active_bo;
  1006. error->pinned_bo[ndx] = pinned_bo;
  1007. }
  1008. static void i915_gem_capture_buffers(struct drm_i915_private *dev_priv,
  1009. struct drm_i915_error_state *error)
  1010. {
  1011. struct i915_address_space *vm;
  1012. int cnt = 0, i = 0;
  1013. list_for_each_entry(vm, &dev_priv->vm_list, global_link)
  1014. cnt++;
  1015. error->active_bo = kcalloc(cnt, sizeof(*error->active_bo), GFP_ATOMIC);
  1016. error->pinned_bo = kcalloc(cnt, sizeof(*error->pinned_bo), GFP_ATOMIC);
  1017. error->active_bo_count = kcalloc(cnt, sizeof(*error->active_bo_count),
  1018. GFP_ATOMIC);
  1019. error->pinned_bo_count = kcalloc(cnt, sizeof(*error->pinned_bo_count),
  1020. GFP_ATOMIC);
  1021. if (error->active_bo == NULL ||
  1022. error->pinned_bo == NULL ||
  1023. error->active_bo_count == NULL ||
  1024. error->pinned_bo_count == NULL) {
  1025. kfree(error->active_bo);
  1026. kfree(error->active_bo_count);
  1027. kfree(error->pinned_bo);
  1028. kfree(error->pinned_bo_count);
  1029. error->active_bo = NULL;
  1030. error->active_bo_count = NULL;
  1031. error->pinned_bo = NULL;
  1032. error->pinned_bo_count = NULL;
  1033. } else {
  1034. list_for_each_entry(vm, &dev_priv->vm_list, global_link)
  1035. i915_gem_capture_vm(dev_priv, error, vm, i++);
  1036. error->vm_count = cnt;
  1037. }
  1038. }
  1039. /* Capture all registers which don't fit into another category. */
  1040. static void i915_capture_reg_state(struct drm_i915_private *dev_priv,
  1041. struct drm_i915_error_state *error)
  1042. {
  1043. struct drm_device *dev = dev_priv->dev;
  1044. int i;
  1045. /* General organization
  1046. * 1. Registers specific to a single generation
  1047. * 2. Registers which belong to multiple generations
  1048. * 3. Feature specific registers.
  1049. * 4. Everything else
  1050. * Please try to follow the order.
  1051. */
  1052. /* 1: Registers specific to a single generation */
  1053. if (IS_VALLEYVIEW(dev)) {
  1054. error->gtier[0] = I915_READ(GTIER);
  1055. error->ier = I915_READ(VLV_IER);
  1056. error->forcewake = I915_READ_FW(FORCEWAKE_VLV);
  1057. }
  1058. if (IS_GEN7(dev))
  1059. error->err_int = I915_READ(GEN7_ERR_INT);
  1060. if (INTEL_INFO(dev)->gen >= 8) {
  1061. error->fault_data0 = I915_READ(GEN8_FAULT_TLB_DATA0);
  1062. error->fault_data1 = I915_READ(GEN8_FAULT_TLB_DATA1);
  1063. }
  1064. if (IS_GEN6(dev)) {
  1065. error->forcewake = I915_READ_FW(FORCEWAKE);
  1066. error->gab_ctl = I915_READ(GAB_CTL);
  1067. error->gfx_mode = I915_READ(GFX_MODE);
  1068. }
  1069. /* 2: Registers which belong to multiple generations */
  1070. if (INTEL_INFO(dev)->gen >= 7)
  1071. error->forcewake = I915_READ_FW(FORCEWAKE_MT);
  1072. if (INTEL_INFO(dev)->gen >= 6) {
  1073. error->derrmr = I915_READ(DERRMR);
  1074. error->error = I915_READ(ERROR_GEN6);
  1075. error->done_reg = I915_READ(DONE_REG);
  1076. }
  1077. /* 3: Feature specific registers */
  1078. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1079. error->gam_ecochk = I915_READ(GAM_ECOCHK);
  1080. error->gac_eco = I915_READ(GAC_ECO_BITS);
  1081. }
  1082. /* 4: Everything else */
  1083. if (HAS_HW_CONTEXTS(dev))
  1084. error->ccid = I915_READ(CCID);
  1085. if (INTEL_INFO(dev)->gen >= 8) {
  1086. error->ier = I915_READ(GEN8_DE_MISC_IER);
  1087. for (i = 0; i < 4; i++)
  1088. error->gtier[i] = I915_READ(GEN8_GT_IER(i));
  1089. } else if (HAS_PCH_SPLIT(dev)) {
  1090. error->ier = I915_READ(DEIER);
  1091. error->gtier[0] = I915_READ(GTIER);
  1092. } else if (IS_GEN2(dev)) {
  1093. error->ier = I915_READ16(IER);
  1094. } else if (!IS_VALLEYVIEW(dev)) {
  1095. error->ier = I915_READ(IER);
  1096. }
  1097. error->eir = I915_READ(EIR);
  1098. error->pgtbl_er = I915_READ(PGTBL_ER);
  1099. i915_get_extra_instdone(dev, error->extra_instdone);
  1100. }
  1101. static void i915_error_capture_msg(struct drm_device *dev,
  1102. struct drm_i915_error_state *error,
  1103. u32 engine_mask,
  1104. const char *error_msg)
  1105. {
  1106. struct drm_i915_private *dev_priv = dev->dev_private;
  1107. u32 ecode;
  1108. int ring_id = -1, len;
  1109. ecode = i915_error_generate_code(dev_priv, error, &ring_id);
  1110. len = scnprintf(error->error_msg, sizeof(error->error_msg),
  1111. "GPU HANG: ecode %d:%d:0x%08x",
  1112. INTEL_INFO(dev)->gen, ring_id, ecode);
  1113. if (ring_id != -1 && error->ring[ring_id].pid != -1)
  1114. len += scnprintf(error->error_msg + len,
  1115. sizeof(error->error_msg) - len,
  1116. ", in %s [%d]",
  1117. error->ring[ring_id].comm,
  1118. error->ring[ring_id].pid);
  1119. scnprintf(error->error_msg + len, sizeof(error->error_msg) - len,
  1120. ", reason: %s, action: %s",
  1121. error_msg,
  1122. engine_mask ? "reset" : "continue");
  1123. }
  1124. static void i915_capture_gen_state(struct drm_i915_private *dev_priv,
  1125. struct drm_i915_error_state *error)
  1126. {
  1127. error->iommu = -1;
  1128. #ifdef CONFIG_INTEL_IOMMU
  1129. error->iommu = intel_iommu_gfx_mapped;
  1130. #endif
  1131. error->reset_count = i915_reset_count(&dev_priv->gpu_error);
  1132. error->suspend_count = dev_priv->suspend_count;
  1133. }
  1134. /**
  1135. * i915_capture_error_state - capture an error record for later analysis
  1136. * @dev: drm device
  1137. *
  1138. * Should be called when an error is detected (either a hang or an error
  1139. * interrupt) to capture error state from the time of the error. Fills
  1140. * out a structure which becomes available in debugfs for user level tools
  1141. * to pick up.
  1142. */
  1143. void i915_capture_error_state(struct drm_device *dev, u32 engine_mask,
  1144. const char *error_msg)
  1145. {
  1146. static bool warned;
  1147. struct drm_i915_private *dev_priv = dev->dev_private;
  1148. struct drm_i915_error_state *error;
  1149. unsigned long flags;
  1150. /* Account for pipe specific data like PIPE*STAT */
  1151. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  1152. if (!error) {
  1153. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1154. return;
  1155. }
  1156. kref_init(&error->ref);
  1157. i915_capture_gen_state(dev_priv, error);
  1158. i915_capture_reg_state(dev_priv, error);
  1159. i915_gem_capture_buffers(dev_priv, error);
  1160. i915_gem_record_fences(dev, error);
  1161. i915_gem_record_rings(dev, error);
  1162. do_gettimeofday(&error->time);
  1163. error->overlay = intel_overlay_capture_error_state(dev);
  1164. error->display = intel_display_capture_error_state(dev);
  1165. i915_error_capture_msg(dev, error, engine_mask, error_msg);
  1166. DRM_INFO("%s\n", error->error_msg);
  1167. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1168. if (dev_priv->gpu_error.first_error == NULL) {
  1169. dev_priv->gpu_error.first_error = error;
  1170. error = NULL;
  1171. }
  1172. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1173. if (error) {
  1174. i915_error_state_free(&error->ref);
  1175. return;
  1176. }
  1177. if (!warned) {
  1178. DRM_INFO("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
  1179. DRM_INFO("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
  1180. DRM_INFO("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
  1181. DRM_INFO("The gpu crash dump is required to analyze gpu hangs, so please always attach it.\n");
  1182. DRM_INFO("GPU crash dump saved to /sys/class/drm/card%d/error\n", dev->primary->index);
  1183. warned = true;
  1184. }
  1185. }
  1186. void i915_error_state_get(struct drm_device *dev,
  1187. struct i915_error_state_file_priv *error_priv)
  1188. {
  1189. struct drm_i915_private *dev_priv = dev->dev_private;
  1190. spin_lock_irq(&dev_priv->gpu_error.lock);
  1191. error_priv->error = dev_priv->gpu_error.first_error;
  1192. if (error_priv->error)
  1193. kref_get(&error_priv->error->ref);
  1194. spin_unlock_irq(&dev_priv->gpu_error.lock);
  1195. }
  1196. void i915_error_state_put(struct i915_error_state_file_priv *error_priv)
  1197. {
  1198. if (error_priv->error)
  1199. kref_put(&error_priv->error->ref, i915_error_state_free);
  1200. }
  1201. void i915_destroy_error_state(struct drm_device *dev)
  1202. {
  1203. struct drm_i915_private *dev_priv = dev->dev_private;
  1204. struct drm_i915_error_state *error;
  1205. spin_lock_irq(&dev_priv->gpu_error.lock);
  1206. error = dev_priv->gpu_error.first_error;
  1207. dev_priv->gpu_error.first_error = NULL;
  1208. spin_unlock_irq(&dev_priv->gpu_error.lock);
  1209. if (error)
  1210. kref_put(&error->ref, i915_error_state_free);
  1211. }
  1212. const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
  1213. {
  1214. switch (type) {
  1215. case I915_CACHE_NONE: return " uncached";
  1216. case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
  1217. case I915_CACHE_L3_LLC: return " L3+LLC";
  1218. case I915_CACHE_WT: return " WT";
  1219. default: return "";
  1220. }
  1221. }
  1222. /* NB: please notice the memset */
  1223. void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone)
  1224. {
  1225. struct drm_i915_private *dev_priv = dev->dev_private;
  1226. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  1227. if (IS_GEN2(dev) || IS_GEN3(dev))
  1228. instdone[0] = I915_READ(GEN2_INSTDONE);
  1229. else if (IS_GEN4(dev) || IS_GEN5(dev) || IS_GEN6(dev)) {
  1230. instdone[0] = I915_READ(RING_INSTDONE(RENDER_RING_BASE));
  1231. instdone[1] = I915_READ(GEN4_INSTDONE1);
  1232. } else if (INTEL_INFO(dev)->gen >= 7) {
  1233. instdone[0] = I915_READ(RING_INSTDONE(RENDER_RING_BASE));
  1234. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  1235. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  1236. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  1237. }
  1238. }