i915_gem_gtt.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563
  1. /*
  2. * Copyright © 2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Please try to maintain the following order within this file unless it makes
  24. * sense to do otherwise. From top to bottom:
  25. * 1. typedefs
  26. * 2. #defines, and macros
  27. * 3. structure definitions
  28. * 4. function prototypes
  29. *
  30. * Within each section, please try to order by generation in ascending order,
  31. * from top to bottom (ie. gen6 on the top, gen8 on the bottom).
  32. */
  33. #ifndef __I915_GEM_GTT_H__
  34. #define __I915_GEM_GTT_H__
  35. struct drm_i915_file_private;
  36. typedef uint32_t gen6_pte_t;
  37. typedef uint64_t gen8_pte_t;
  38. typedef uint64_t gen8_pde_t;
  39. typedef uint64_t gen8_ppgtt_pdpe_t;
  40. typedef uint64_t gen8_ppgtt_pml4e_t;
  41. #define ggtt_total_entries(ggtt) ((ggtt)->base.total >> PAGE_SHIFT)
  42. /* gen6-hsw has bit 11-4 for physical addr bit 39-32 */
  43. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  44. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  45. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  46. #define GEN6_PTE_CACHE_LLC (2 << 1)
  47. #define GEN6_PTE_UNCACHED (1 << 1)
  48. #define GEN6_PTE_VALID (1 << 0)
  49. #define I915_PTES(pte_len) (PAGE_SIZE / (pte_len))
  50. #define I915_PTE_MASK(pte_len) (I915_PTES(pte_len) - 1)
  51. #define I915_PDES 512
  52. #define I915_PDE_MASK (I915_PDES - 1)
  53. #define NUM_PTE(pde_shift) (1 << (pde_shift - PAGE_SHIFT))
  54. #define GEN6_PTES I915_PTES(sizeof(gen6_pte_t))
  55. #define GEN6_PD_SIZE (I915_PDES * PAGE_SIZE)
  56. #define GEN6_PD_ALIGN (PAGE_SIZE * 16)
  57. #define GEN6_PDE_SHIFT 22
  58. #define GEN6_PDE_VALID (1 << 0)
  59. #define GEN7_PTE_CACHE_L3_LLC (3 << 1)
  60. #define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
  61. #define BYT_PTE_WRITEABLE (1 << 1)
  62. /* Cacheability Control is a 4-bit value. The low three bits are stored in bits
  63. * 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
  64. */
  65. #define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
  66. (((bits) & 0x8) << (11 - 3)))
  67. #define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
  68. #define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
  69. #define HSW_WB_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x8)
  70. #define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
  71. #define HSW_WT_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x7)
  72. #define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
  73. #define HSW_PTE_UNCACHED (0)
  74. #define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
  75. #define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
  76. /* GEN8 legacy style address is defined as a 3 level page table:
  77. * 31:30 | 29:21 | 20:12 | 11:0
  78. * PDPE | PDE | PTE | offset
  79. * The difference as compared to normal x86 3 level page table is the PDPEs are
  80. * programmed via register.
  81. *
  82. * GEN8 48b legacy style address is defined as a 4 level page table:
  83. * 47:39 | 38:30 | 29:21 | 20:12 | 11:0
  84. * PML4E | PDPE | PDE | PTE | offset
  85. */
  86. #define GEN8_PML4ES_PER_PML4 512
  87. #define GEN8_PML4E_SHIFT 39
  88. #define GEN8_PML4E_MASK (GEN8_PML4ES_PER_PML4 - 1)
  89. #define GEN8_PDPE_SHIFT 30
  90. /* NB: GEN8_PDPE_MASK is untrue for 32b platforms, but it has no impact on 32b page
  91. * tables */
  92. #define GEN8_PDPE_MASK 0x1ff
  93. #define GEN8_PDE_SHIFT 21
  94. #define GEN8_PDE_MASK 0x1ff
  95. #define GEN8_PTE_SHIFT 12
  96. #define GEN8_PTE_MASK 0x1ff
  97. #define GEN8_LEGACY_PDPES 4
  98. #define GEN8_PTES I915_PTES(sizeof(gen8_pte_t))
  99. #define I915_PDPES_PER_PDP(dev) (USES_FULL_48BIT_PPGTT(dev) ?\
  100. GEN8_PML4ES_PER_PML4 : GEN8_LEGACY_PDPES)
  101. #define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD)
  102. #define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */
  103. #define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */
  104. #define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */
  105. #define CHV_PPAT_SNOOP (1<<6)
  106. #define GEN8_PPAT_AGE(x) (x<<4)
  107. #define GEN8_PPAT_LLCeLLC (3<<2)
  108. #define GEN8_PPAT_LLCELLC (2<<2)
  109. #define GEN8_PPAT_LLC (1<<2)
  110. #define GEN8_PPAT_WB (3<<0)
  111. #define GEN8_PPAT_WT (2<<0)
  112. #define GEN8_PPAT_WC (1<<0)
  113. #define GEN8_PPAT_UC (0<<0)
  114. #define GEN8_PPAT_ELLC_OVERRIDE (0<<2)
  115. #define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8))
  116. enum i915_ggtt_view_type {
  117. I915_GGTT_VIEW_NORMAL = 0,
  118. I915_GGTT_VIEW_ROTATED,
  119. I915_GGTT_VIEW_PARTIAL,
  120. };
  121. struct intel_rotation_info {
  122. unsigned int uv_offset;
  123. uint32_t pixel_format;
  124. unsigned int uv_start_page;
  125. struct {
  126. /* tiles */
  127. unsigned int width, height;
  128. } plane[2];
  129. };
  130. struct i915_ggtt_view {
  131. enum i915_ggtt_view_type type;
  132. union {
  133. struct {
  134. u64 offset;
  135. unsigned int size;
  136. } partial;
  137. struct intel_rotation_info rotated;
  138. } params;
  139. struct sg_table *pages;
  140. };
  141. extern const struct i915_ggtt_view i915_ggtt_view_normal;
  142. extern const struct i915_ggtt_view i915_ggtt_view_rotated;
  143. enum i915_cache_level;
  144. /**
  145. * A VMA represents a GEM BO that is bound into an address space. Therefore, a
  146. * VMA's presence cannot be guaranteed before binding, or after unbinding the
  147. * object into/from the address space.
  148. *
  149. * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
  150. * will always be <= an objects lifetime. So object refcounting should cover us.
  151. */
  152. struct i915_vma {
  153. struct drm_mm_node node;
  154. struct drm_i915_gem_object *obj;
  155. struct i915_address_space *vm;
  156. /** Flags and address space this VMA is bound to */
  157. #define GLOBAL_BIND (1<<0)
  158. #define LOCAL_BIND (1<<1)
  159. unsigned int bound : 4;
  160. bool is_ggtt : 1;
  161. /**
  162. * Support different GGTT views into the same object.
  163. * This means there can be multiple VMA mappings per object and per VM.
  164. * i915_ggtt_view_type is used to distinguish between those entries.
  165. * The default one of zero (I915_GGTT_VIEW_NORMAL) is default and also
  166. * assumed in GEM functions which take no ggtt view parameter.
  167. */
  168. struct i915_ggtt_view ggtt_view;
  169. /** This object's place on the active/inactive lists */
  170. struct list_head vm_link;
  171. struct list_head obj_link; /* Link in the object's VMA list */
  172. /** This vma's place in the batchbuffer or on the eviction list */
  173. struct list_head exec_list;
  174. /**
  175. * Used for performing relocations during execbuffer insertion.
  176. */
  177. struct hlist_node exec_node;
  178. unsigned long exec_handle;
  179. struct drm_i915_gem_exec_object2 *exec_entry;
  180. /**
  181. * How many users have pinned this object in GTT space. The following
  182. * users can each hold at most one reference: pwrite/pread, execbuffer
  183. * (objects are not allowed multiple times for the same batchbuffer),
  184. * and the framebuffer code. When switching/pageflipping, the
  185. * framebuffer code has at most two buffers pinned per crtc.
  186. *
  187. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  188. * bits with absolutely no headroom. So use 4 bits. */
  189. unsigned int pin_count:4;
  190. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  191. };
  192. struct i915_page_dma {
  193. struct page *page;
  194. union {
  195. dma_addr_t daddr;
  196. /* For gen6/gen7 only. This is the offset in the GGTT
  197. * where the page directory entries for PPGTT begin
  198. */
  199. uint32_t ggtt_offset;
  200. };
  201. };
  202. #define px_base(px) (&(px)->base)
  203. #define px_page(px) (px_base(px)->page)
  204. #define px_dma(px) (px_base(px)->daddr)
  205. struct i915_page_scratch {
  206. struct i915_page_dma base;
  207. };
  208. struct i915_page_table {
  209. struct i915_page_dma base;
  210. unsigned long *used_ptes;
  211. };
  212. struct i915_page_directory {
  213. struct i915_page_dma base;
  214. unsigned long *used_pdes;
  215. struct i915_page_table *page_table[I915_PDES]; /* PDEs */
  216. };
  217. struct i915_page_directory_pointer {
  218. struct i915_page_dma base;
  219. unsigned long *used_pdpes;
  220. struct i915_page_directory **page_directory;
  221. };
  222. struct i915_pml4 {
  223. struct i915_page_dma base;
  224. DECLARE_BITMAP(used_pml4es, GEN8_PML4ES_PER_PML4);
  225. struct i915_page_directory_pointer *pdps[GEN8_PML4ES_PER_PML4];
  226. };
  227. struct i915_address_space {
  228. struct drm_mm mm;
  229. struct drm_device *dev;
  230. struct list_head global_link;
  231. u64 start; /* Start offset always 0 for dri2 */
  232. u64 total; /* size addr space maps (ex. 2GB for ggtt) */
  233. bool is_ggtt;
  234. struct i915_page_scratch *scratch_page;
  235. struct i915_page_table *scratch_pt;
  236. struct i915_page_directory *scratch_pd;
  237. struct i915_page_directory_pointer *scratch_pdp; /* GEN8+ & 48b PPGTT */
  238. /**
  239. * List of objects currently involved in rendering.
  240. *
  241. * Includes buffers having the contents of their GPU caches
  242. * flushed, not necessarily primitives. last_read_req
  243. * represents when the rendering involved will be completed.
  244. *
  245. * A reference is held on the buffer while on this list.
  246. */
  247. struct list_head active_list;
  248. /**
  249. * LRU list of objects which are not in the ringbuffer and
  250. * are ready to unbind, but are still in the GTT.
  251. *
  252. * last_read_req is NULL while an object is in this list.
  253. *
  254. * A reference is not held on the buffer while on this list,
  255. * as merely being GTT-bound shouldn't prevent its being
  256. * freed, and we'll pull it off the list in the free path.
  257. */
  258. struct list_head inactive_list;
  259. /* FIXME: Need a more generic return type */
  260. gen6_pte_t (*pte_encode)(dma_addr_t addr,
  261. enum i915_cache_level level,
  262. bool valid, u32 flags); /* Create a valid PTE */
  263. /* flags for pte_encode */
  264. #define PTE_READ_ONLY (1<<0)
  265. int (*allocate_va_range)(struct i915_address_space *vm,
  266. uint64_t start,
  267. uint64_t length);
  268. void (*clear_range)(struct i915_address_space *vm,
  269. uint64_t start,
  270. uint64_t length,
  271. bool use_scratch);
  272. void (*insert_entries)(struct i915_address_space *vm,
  273. struct sg_table *st,
  274. uint64_t start,
  275. enum i915_cache_level cache_level, u32 flags);
  276. void (*cleanup)(struct i915_address_space *vm);
  277. /** Unmap an object from an address space. This usually consists of
  278. * setting the valid PTE entries to a reserved scratch page. */
  279. void (*unbind_vma)(struct i915_vma *vma);
  280. /* Map an object into an address space with the given cache flags. */
  281. int (*bind_vma)(struct i915_vma *vma,
  282. enum i915_cache_level cache_level,
  283. u32 flags);
  284. };
  285. #define i915_is_ggtt(V) ((V)->is_ggtt)
  286. /* The Graphics Translation Table is the way in which GEN hardware translates a
  287. * Graphics Virtual Address into a Physical Address. In addition to the normal
  288. * collateral associated with any va->pa translations GEN hardware also has a
  289. * portion of the GTT which can be mapped by the CPU and remain both coherent
  290. * and correct (in cases like swizzling). That region is referred to as GMADR in
  291. * the spec.
  292. */
  293. struct i915_ggtt {
  294. struct i915_address_space base;
  295. size_t stolen_size; /* Total size of stolen memory */
  296. size_t stolen_usable_size; /* Total size minus BIOS reserved */
  297. size_t stolen_reserved_base;
  298. size_t stolen_reserved_size;
  299. size_t size; /* Total size of Global GTT */
  300. u64 mappable_end; /* End offset that we can CPU map */
  301. struct io_mapping *mappable; /* Mapping to our CPU mappable region */
  302. phys_addr_t mappable_base; /* PA of our GMADR */
  303. /** "Graphics Stolen Memory" holds the global PTEs */
  304. void __iomem *gsm;
  305. bool do_idle_maps;
  306. int mtrr;
  307. int (*probe)(struct i915_ggtt *ggtt);
  308. };
  309. struct i915_hw_ppgtt {
  310. struct i915_address_space base;
  311. struct kref ref;
  312. struct drm_mm_node node;
  313. unsigned long pd_dirty_rings;
  314. union {
  315. struct i915_pml4 pml4; /* GEN8+ & 48b PPGTT */
  316. struct i915_page_directory_pointer pdp; /* GEN8+ */
  317. struct i915_page_directory pd; /* GEN6-7 */
  318. };
  319. struct drm_i915_file_private *file_priv;
  320. gen6_pte_t __iomem *pd_addr;
  321. int (*enable)(struct i915_hw_ppgtt *ppgtt);
  322. int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
  323. struct drm_i915_gem_request *req);
  324. void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
  325. };
  326. /* For each pde iterates over every pde between from start until start + length.
  327. * If start, and start+length are not perfectly divisible, the macro will round
  328. * down, and up as needed. The macro modifies pde, start, and length. Dev is
  329. * only used to differentiate shift values. Temp is temp. On gen6/7, start = 0,
  330. * and length = 2G effectively iterates over every PDE in the system.
  331. *
  332. * XXX: temp is not actually needed, but it saves doing the ALIGN operation.
  333. */
  334. #define gen6_for_each_pde(pt, pd, start, length, temp, iter) \
  335. for (iter = gen6_pde_index(start); \
  336. length > 0 && iter < I915_PDES ? \
  337. (pt = (pd)->page_table[iter]), 1 : 0; \
  338. iter++, \
  339. temp = ALIGN(start+1, 1 << GEN6_PDE_SHIFT) - start, \
  340. temp = min_t(unsigned, temp, length), \
  341. start += temp, length -= temp)
  342. #define gen6_for_all_pdes(pt, ppgtt, iter) \
  343. for (iter = 0; \
  344. pt = ppgtt->pd.page_table[iter], iter < I915_PDES; \
  345. iter++)
  346. static inline uint32_t i915_pte_index(uint64_t address, uint32_t pde_shift)
  347. {
  348. const uint32_t mask = NUM_PTE(pde_shift) - 1;
  349. return (address >> PAGE_SHIFT) & mask;
  350. }
  351. /* Helper to counts the number of PTEs within the given length. This count
  352. * does not cross a page table boundary, so the max value would be
  353. * GEN6_PTES for GEN6, and GEN8_PTES for GEN8.
  354. */
  355. static inline uint32_t i915_pte_count(uint64_t addr, size_t length,
  356. uint32_t pde_shift)
  357. {
  358. const uint64_t mask = ~((1ULL << pde_shift) - 1);
  359. uint64_t end;
  360. WARN_ON(length == 0);
  361. WARN_ON(offset_in_page(addr|length));
  362. end = addr + length;
  363. if ((addr & mask) != (end & mask))
  364. return NUM_PTE(pde_shift) - i915_pte_index(addr, pde_shift);
  365. return i915_pte_index(end, pde_shift) - i915_pte_index(addr, pde_shift);
  366. }
  367. static inline uint32_t i915_pde_index(uint64_t addr, uint32_t shift)
  368. {
  369. return (addr >> shift) & I915_PDE_MASK;
  370. }
  371. static inline uint32_t gen6_pte_index(uint32_t addr)
  372. {
  373. return i915_pte_index(addr, GEN6_PDE_SHIFT);
  374. }
  375. static inline size_t gen6_pte_count(uint32_t addr, uint32_t length)
  376. {
  377. return i915_pte_count(addr, length, GEN6_PDE_SHIFT);
  378. }
  379. static inline uint32_t gen6_pde_index(uint32_t addr)
  380. {
  381. return i915_pde_index(addr, GEN6_PDE_SHIFT);
  382. }
  383. /* Equivalent to the gen6 version, For each pde iterates over every pde
  384. * between from start until start + length. On gen8+ it simply iterates
  385. * over every page directory entry in a page directory.
  386. */
  387. #define gen8_for_each_pde(pt, pd, start, length, iter) \
  388. for (iter = gen8_pde_index(start); \
  389. length > 0 && iter < I915_PDES && \
  390. (pt = (pd)->page_table[iter], true); \
  391. ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDE_SHIFT); \
  392. temp = min(temp - start, length); \
  393. start += temp, length -= temp; }), ++iter)
  394. #define gen8_for_each_pdpe(pd, pdp, start, length, iter) \
  395. for (iter = gen8_pdpe_index(start); \
  396. length > 0 && iter < I915_PDPES_PER_PDP(dev) && \
  397. (pd = (pdp)->page_directory[iter], true); \
  398. ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDPE_SHIFT); \
  399. temp = min(temp - start, length); \
  400. start += temp, length -= temp; }), ++iter)
  401. #define gen8_for_each_pml4e(pdp, pml4, start, length, iter) \
  402. for (iter = gen8_pml4e_index(start); \
  403. length > 0 && iter < GEN8_PML4ES_PER_PML4 && \
  404. (pdp = (pml4)->pdps[iter], true); \
  405. ({ u64 temp = ALIGN(start+1, 1ULL << GEN8_PML4E_SHIFT); \
  406. temp = min(temp - start, length); \
  407. start += temp, length -= temp; }), ++iter)
  408. static inline uint32_t gen8_pte_index(uint64_t address)
  409. {
  410. return i915_pte_index(address, GEN8_PDE_SHIFT);
  411. }
  412. static inline uint32_t gen8_pde_index(uint64_t address)
  413. {
  414. return i915_pde_index(address, GEN8_PDE_SHIFT);
  415. }
  416. static inline uint32_t gen8_pdpe_index(uint64_t address)
  417. {
  418. return (address >> GEN8_PDPE_SHIFT) & GEN8_PDPE_MASK;
  419. }
  420. static inline uint32_t gen8_pml4e_index(uint64_t address)
  421. {
  422. return (address >> GEN8_PML4E_SHIFT) & GEN8_PML4E_MASK;
  423. }
  424. static inline size_t gen8_pte_count(uint64_t address, uint64_t length)
  425. {
  426. return i915_pte_count(address, length, GEN8_PDE_SHIFT);
  427. }
  428. static inline dma_addr_t
  429. i915_page_dir_dma_addr(const struct i915_hw_ppgtt *ppgtt, const unsigned n)
  430. {
  431. return test_bit(n, ppgtt->pdp.used_pdpes) ?
  432. px_dma(ppgtt->pdp.page_directory[n]) :
  433. px_dma(ppgtt->base.scratch_pd);
  434. }
  435. int i915_ggtt_init_hw(struct drm_device *dev);
  436. int i915_ggtt_enable_hw(struct drm_device *dev);
  437. void i915_gem_init_ggtt(struct drm_device *dev);
  438. void i915_ggtt_cleanup_hw(struct drm_device *dev);
  439. int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
  440. int i915_ppgtt_init_hw(struct drm_device *dev);
  441. int i915_ppgtt_init_ring(struct drm_i915_gem_request *req);
  442. void i915_ppgtt_release(struct kref *kref);
  443. struct i915_hw_ppgtt *i915_ppgtt_create(struct drm_device *dev,
  444. struct drm_i915_file_private *fpriv);
  445. static inline void i915_ppgtt_get(struct i915_hw_ppgtt *ppgtt)
  446. {
  447. if (ppgtt)
  448. kref_get(&ppgtt->ref);
  449. }
  450. static inline void i915_ppgtt_put(struct i915_hw_ppgtt *ppgtt)
  451. {
  452. if (ppgtt)
  453. kref_put(&ppgtt->ref, i915_ppgtt_release);
  454. }
  455. void i915_check_and_clear_faults(struct drm_device *dev);
  456. void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
  457. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  458. int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
  459. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
  460. static inline bool
  461. i915_ggtt_view_equal(const struct i915_ggtt_view *a,
  462. const struct i915_ggtt_view *b)
  463. {
  464. if (WARN_ON(!a || !b))
  465. return false;
  466. if (a->type != b->type)
  467. return false;
  468. if (a->type != I915_GGTT_VIEW_NORMAL)
  469. return !memcmp(&a->params, &b->params, sizeof(a->params));
  470. return true;
  471. }
  472. size_t
  473. i915_ggtt_view_size(struct drm_i915_gem_object *obj,
  474. const struct i915_ggtt_view *view);
  475. #endif