i915_debugfs.c 150 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/circ_buf.h>
  30. #include <linux/ctype.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/slab.h>
  33. #include <linux/export.h>
  34. #include <linux/list_sort.h>
  35. #include <asm/msr-index.h>
  36. #include <drm/drmP.h>
  37. #include "intel_drv.h"
  38. #include "intel_ringbuffer.h"
  39. #include <drm/i915_drm.h>
  40. #include "i915_drv.h"
  41. enum {
  42. ACTIVE_LIST,
  43. INACTIVE_LIST,
  44. PINNED_LIST,
  45. };
  46. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  47. * allocated we need to hook into the minor for release. */
  48. static int
  49. drm_add_fake_info_node(struct drm_minor *minor,
  50. struct dentry *ent,
  51. const void *key)
  52. {
  53. struct drm_info_node *node;
  54. node = kmalloc(sizeof(*node), GFP_KERNEL);
  55. if (node == NULL) {
  56. debugfs_remove(ent);
  57. return -ENOMEM;
  58. }
  59. node->minor = minor;
  60. node->dent = ent;
  61. node->info_ent = (void *) key;
  62. mutex_lock(&minor->debugfs_lock);
  63. list_add(&node->list, &minor->debugfs_list);
  64. mutex_unlock(&minor->debugfs_lock);
  65. return 0;
  66. }
  67. static int i915_capabilities(struct seq_file *m, void *data)
  68. {
  69. struct drm_info_node *node = m->private;
  70. struct drm_device *dev = node->minor->dev;
  71. const struct intel_device_info *info = INTEL_INFO(dev);
  72. seq_printf(m, "gen: %d\n", info->gen);
  73. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  74. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  75. #define SEP_SEMICOLON ;
  76. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  77. #undef PRINT_FLAG
  78. #undef SEP_SEMICOLON
  79. return 0;
  80. }
  81. static const char get_active_flag(struct drm_i915_gem_object *obj)
  82. {
  83. return obj->active ? '*' : ' ';
  84. }
  85. static const char get_pin_flag(struct drm_i915_gem_object *obj)
  86. {
  87. return obj->pin_display ? 'p' : ' ';
  88. }
  89. static const char get_tiling_flag(struct drm_i915_gem_object *obj)
  90. {
  91. switch (obj->tiling_mode) {
  92. default:
  93. case I915_TILING_NONE: return ' ';
  94. case I915_TILING_X: return 'X';
  95. case I915_TILING_Y: return 'Y';
  96. }
  97. }
  98. static inline const char get_global_flag(struct drm_i915_gem_object *obj)
  99. {
  100. return i915_gem_obj_to_ggtt(obj) ? 'g' : ' ';
  101. }
  102. static inline const char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
  103. {
  104. return obj->mapping ? 'M' : ' ';
  105. }
  106. static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
  107. {
  108. u64 size = 0;
  109. struct i915_vma *vma;
  110. list_for_each_entry(vma, &obj->vma_list, obj_link) {
  111. if (vma->is_ggtt && drm_mm_node_allocated(&vma->node))
  112. size += vma->node.size;
  113. }
  114. return size;
  115. }
  116. static void
  117. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  118. {
  119. struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
  120. struct intel_engine_cs *engine;
  121. struct i915_vma *vma;
  122. int pin_count = 0;
  123. enum intel_engine_id id;
  124. lockdep_assert_held(&obj->base.dev->struct_mutex);
  125. seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
  126. &obj->base,
  127. get_active_flag(obj),
  128. get_pin_flag(obj),
  129. get_tiling_flag(obj),
  130. get_global_flag(obj),
  131. get_pin_mapped_flag(obj),
  132. obj->base.size / 1024,
  133. obj->base.read_domains,
  134. obj->base.write_domain);
  135. for_each_engine_id(engine, dev_priv, id)
  136. seq_printf(m, "%x ",
  137. i915_gem_request_get_seqno(obj->last_read_req[id]));
  138. seq_printf(m, "] %x %x%s%s%s",
  139. i915_gem_request_get_seqno(obj->last_write_req),
  140. i915_gem_request_get_seqno(obj->last_fenced_req),
  141. i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
  142. obj->dirty ? " dirty" : "",
  143. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  144. if (obj->base.name)
  145. seq_printf(m, " (name: %d)", obj->base.name);
  146. list_for_each_entry(vma, &obj->vma_list, obj_link) {
  147. if (vma->pin_count > 0)
  148. pin_count++;
  149. }
  150. seq_printf(m, " (pinned x %d)", pin_count);
  151. if (obj->pin_display)
  152. seq_printf(m, " (display)");
  153. if (obj->fence_reg != I915_FENCE_REG_NONE)
  154. seq_printf(m, " (fence: %d)", obj->fence_reg);
  155. list_for_each_entry(vma, &obj->vma_list, obj_link) {
  156. seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
  157. vma->is_ggtt ? "g" : "pp",
  158. vma->node.start, vma->node.size);
  159. if (vma->is_ggtt)
  160. seq_printf(m, ", type: %u", vma->ggtt_view.type);
  161. seq_puts(m, ")");
  162. }
  163. if (obj->stolen)
  164. seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
  165. if (obj->pin_display || obj->fault_mappable) {
  166. char s[3], *t = s;
  167. if (obj->pin_display)
  168. *t++ = 'p';
  169. if (obj->fault_mappable)
  170. *t++ = 'f';
  171. *t = '\0';
  172. seq_printf(m, " (%s mappable)", s);
  173. }
  174. if (obj->last_write_req != NULL)
  175. seq_printf(m, " (%s)",
  176. i915_gem_request_get_engine(obj->last_write_req)->name);
  177. if (obj->frontbuffer_bits)
  178. seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
  179. }
  180. static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
  181. {
  182. seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
  183. seq_putc(m, ctx->remap_slice ? 'R' : 'r');
  184. seq_putc(m, ' ');
  185. }
  186. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  187. {
  188. struct drm_info_node *node = m->private;
  189. uintptr_t list = (uintptr_t) node->info_ent->data;
  190. struct list_head *head;
  191. struct drm_device *dev = node->minor->dev;
  192. struct drm_i915_private *dev_priv = to_i915(dev);
  193. struct i915_ggtt *ggtt = &dev_priv->ggtt;
  194. struct i915_vma *vma;
  195. u64 total_obj_size, total_gtt_size;
  196. int count, ret;
  197. ret = mutex_lock_interruptible(&dev->struct_mutex);
  198. if (ret)
  199. return ret;
  200. /* FIXME: the user of this interface might want more than just GGTT */
  201. switch (list) {
  202. case ACTIVE_LIST:
  203. seq_puts(m, "Active:\n");
  204. head = &ggtt->base.active_list;
  205. break;
  206. case INACTIVE_LIST:
  207. seq_puts(m, "Inactive:\n");
  208. head = &ggtt->base.inactive_list;
  209. break;
  210. default:
  211. mutex_unlock(&dev->struct_mutex);
  212. return -EINVAL;
  213. }
  214. total_obj_size = total_gtt_size = count = 0;
  215. list_for_each_entry(vma, head, vm_link) {
  216. seq_printf(m, " ");
  217. describe_obj(m, vma->obj);
  218. seq_printf(m, "\n");
  219. total_obj_size += vma->obj->base.size;
  220. total_gtt_size += vma->node.size;
  221. count++;
  222. }
  223. mutex_unlock(&dev->struct_mutex);
  224. seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
  225. count, total_obj_size, total_gtt_size);
  226. return 0;
  227. }
  228. static int obj_rank_by_stolen(void *priv,
  229. struct list_head *A, struct list_head *B)
  230. {
  231. struct drm_i915_gem_object *a =
  232. container_of(A, struct drm_i915_gem_object, obj_exec_link);
  233. struct drm_i915_gem_object *b =
  234. container_of(B, struct drm_i915_gem_object, obj_exec_link);
  235. if (a->stolen->start < b->stolen->start)
  236. return -1;
  237. if (a->stolen->start > b->stolen->start)
  238. return 1;
  239. return 0;
  240. }
  241. static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
  242. {
  243. struct drm_info_node *node = m->private;
  244. struct drm_device *dev = node->minor->dev;
  245. struct drm_i915_private *dev_priv = dev->dev_private;
  246. struct drm_i915_gem_object *obj;
  247. u64 total_obj_size, total_gtt_size;
  248. LIST_HEAD(stolen);
  249. int count, ret;
  250. ret = mutex_lock_interruptible(&dev->struct_mutex);
  251. if (ret)
  252. return ret;
  253. total_obj_size = total_gtt_size = count = 0;
  254. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  255. if (obj->stolen == NULL)
  256. continue;
  257. list_add(&obj->obj_exec_link, &stolen);
  258. total_obj_size += obj->base.size;
  259. total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
  260. count++;
  261. }
  262. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  263. if (obj->stolen == NULL)
  264. continue;
  265. list_add(&obj->obj_exec_link, &stolen);
  266. total_obj_size += obj->base.size;
  267. count++;
  268. }
  269. list_sort(NULL, &stolen, obj_rank_by_stolen);
  270. seq_puts(m, "Stolen:\n");
  271. while (!list_empty(&stolen)) {
  272. obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
  273. seq_puts(m, " ");
  274. describe_obj(m, obj);
  275. seq_putc(m, '\n');
  276. list_del_init(&obj->obj_exec_link);
  277. }
  278. mutex_unlock(&dev->struct_mutex);
  279. seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
  280. count, total_obj_size, total_gtt_size);
  281. return 0;
  282. }
  283. #define count_objects(list, member) do { \
  284. list_for_each_entry(obj, list, member) { \
  285. size += i915_gem_obj_total_ggtt_size(obj); \
  286. ++count; \
  287. if (obj->map_and_fenceable) { \
  288. mappable_size += i915_gem_obj_ggtt_size(obj); \
  289. ++mappable_count; \
  290. } \
  291. } \
  292. } while (0)
  293. struct file_stats {
  294. struct drm_i915_file_private *file_priv;
  295. unsigned long count;
  296. u64 total, unbound;
  297. u64 global, shared;
  298. u64 active, inactive;
  299. };
  300. static int per_file_stats(int id, void *ptr, void *data)
  301. {
  302. struct drm_i915_gem_object *obj = ptr;
  303. struct file_stats *stats = data;
  304. struct i915_vma *vma;
  305. stats->count++;
  306. stats->total += obj->base.size;
  307. if (obj->base.name || obj->base.dma_buf)
  308. stats->shared += obj->base.size;
  309. if (USES_FULL_PPGTT(obj->base.dev)) {
  310. list_for_each_entry(vma, &obj->vma_list, obj_link) {
  311. struct i915_hw_ppgtt *ppgtt;
  312. if (!drm_mm_node_allocated(&vma->node))
  313. continue;
  314. if (vma->is_ggtt) {
  315. stats->global += obj->base.size;
  316. continue;
  317. }
  318. ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
  319. if (ppgtt->file_priv != stats->file_priv)
  320. continue;
  321. if (obj->active) /* XXX per-vma statistic */
  322. stats->active += obj->base.size;
  323. else
  324. stats->inactive += obj->base.size;
  325. return 0;
  326. }
  327. } else {
  328. if (i915_gem_obj_ggtt_bound(obj)) {
  329. stats->global += obj->base.size;
  330. if (obj->active)
  331. stats->active += obj->base.size;
  332. else
  333. stats->inactive += obj->base.size;
  334. return 0;
  335. }
  336. }
  337. if (!list_empty(&obj->global_list))
  338. stats->unbound += obj->base.size;
  339. return 0;
  340. }
  341. #define print_file_stats(m, name, stats) do { \
  342. if (stats.count) \
  343. seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
  344. name, \
  345. stats.count, \
  346. stats.total, \
  347. stats.active, \
  348. stats.inactive, \
  349. stats.global, \
  350. stats.shared, \
  351. stats.unbound); \
  352. } while (0)
  353. static void print_batch_pool_stats(struct seq_file *m,
  354. struct drm_i915_private *dev_priv)
  355. {
  356. struct drm_i915_gem_object *obj;
  357. struct file_stats stats;
  358. struct intel_engine_cs *engine;
  359. int j;
  360. memset(&stats, 0, sizeof(stats));
  361. for_each_engine(engine, dev_priv) {
  362. for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
  363. list_for_each_entry(obj,
  364. &engine->batch_pool.cache_list[j],
  365. batch_pool_link)
  366. per_file_stats(0, obj, &stats);
  367. }
  368. }
  369. print_file_stats(m, "[k]batch pool", stats);
  370. }
  371. #define count_vmas(list, member) do { \
  372. list_for_each_entry(vma, list, member) { \
  373. size += i915_gem_obj_total_ggtt_size(vma->obj); \
  374. ++count; \
  375. if (vma->obj->map_and_fenceable) { \
  376. mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
  377. ++mappable_count; \
  378. } \
  379. } \
  380. } while (0)
  381. static int i915_gem_object_info(struct seq_file *m, void* data)
  382. {
  383. struct drm_info_node *node = m->private;
  384. struct drm_device *dev = node->minor->dev;
  385. struct drm_i915_private *dev_priv = to_i915(dev);
  386. struct i915_ggtt *ggtt = &dev_priv->ggtt;
  387. u32 count, mappable_count, purgeable_count;
  388. u64 size, mappable_size, purgeable_size;
  389. unsigned long pin_mapped_count = 0, pin_mapped_purgeable_count = 0;
  390. u64 pin_mapped_size = 0, pin_mapped_purgeable_size = 0;
  391. struct drm_i915_gem_object *obj;
  392. struct drm_file *file;
  393. struct i915_vma *vma;
  394. int ret;
  395. ret = mutex_lock_interruptible(&dev->struct_mutex);
  396. if (ret)
  397. return ret;
  398. seq_printf(m, "%u objects, %zu bytes\n",
  399. dev_priv->mm.object_count,
  400. dev_priv->mm.object_memory);
  401. size = count = mappable_size = mappable_count = 0;
  402. count_objects(&dev_priv->mm.bound_list, global_list);
  403. seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
  404. count, mappable_count, size, mappable_size);
  405. size = count = mappable_size = mappable_count = 0;
  406. count_vmas(&ggtt->base.active_list, vm_link);
  407. seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
  408. count, mappable_count, size, mappable_size);
  409. size = count = mappable_size = mappable_count = 0;
  410. count_vmas(&ggtt->base.inactive_list, vm_link);
  411. seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
  412. count, mappable_count, size, mappable_size);
  413. size = count = purgeable_size = purgeable_count = 0;
  414. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  415. size += obj->base.size, ++count;
  416. if (obj->madv == I915_MADV_DONTNEED)
  417. purgeable_size += obj->base.size, ++purgeable_count;
  418. if (obj->mapping) {
  419. pin_mapped_count++;
  420. pin_mapped_size += obj->base.size;
  421. if (obj->pages_pin_count == 0) {
  422. pin_mapped_purgeable_count++;
  423. pin_mapped_purgeable_size += obj->base.size;
  424. }
  425. }
  426. }
  427. seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
  428. size = count = mappable_size = mappable_count = 0;
  429. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  430. if (obj->fault_mappable) {
  431. size += i915_gem_obj_ggtt_size(obj);
  432. ++count;
  433. }
  434. if (obj->pin_display) {
  435. mappable_size += i915_gem_obj_ggtt_size(obj);
  436. ++mappable_count;
  437. }
  438. if (obj->madv == I915_MADV_DONTNEED) {
  439. purgeable_size += obj->base.size;
  440. ++purgeable_count;
  441. }
  442. if (obj->mapping) {
  443. pin_mapped_count++;
  444. pin_mapped_size += obj->base.size;
  445. if (obj->pages_pin_count == 0) {
  446. pin_mapped_purgeable_count++;
  447. pin_mapped_purgeable_size += obj->base.size;
  448. }
  449. }
  450. }
  451. seq_printf(m, "%u purgeable objects, %llu bytes\n",
  452. purgeable_count, purgeable_size);
  453. seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
  454. mappable_count, mappable_size);
  455. seq_printf(m, "%u fault mappable objects, %llu bytes\n",
  456. count, size);
  457. seq_printf(m,
  458. "%lu [%lu] pin mapped objects, %llu [%llu] bytes [purgeable]\n",
  459. pin_mapped_count, pin_mapped_purgeable_count,
  460. pin_mapped_size, pin_mapped_purgeable_size);
  461. seq_printf(m, "%llu [%llu] gtt total\n",
  462. ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
  463. seq_putc(m, '\n');
  464. print_batch_pool_stats(m, dev_priv);
  465. mutex_unlock(&dev->struct_mutex);
  466. mutex_lock(&dev->filelist_mutex);
  467. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  468. struct file_stats stats;
  469. struct task_struct *task;
  470. memset(&stats, 0, sizeof(stats));
  471. stats.file_priv = file->driver_priv;
  472. spin_lock(&file->table_lock);
  473. idr_for_each(&file->object_idr, per_file_stats, &stats);
  474. spin_unlock(&file->table_lock);
  475. /*
  476. * Although we have a valid reference on file->pid, that does
  477. * not guarantee that the task_struct who called get_pid() is
  478. * still alive (e.g. get_pid(current) => fork() => exit()).
  479. * Therefore, we need to protect this ->comm access using RCU.
  480. */
  481. rcu_read_lock();
  482. task = pid_task(file->pid, PIDTYPE_PID);
  483. print_file_stats(m, task ? task->comm : "<unknown>", stats);
  484. rcu_read_unlock();
  485. }
  486. mutex_unlock(&dev->filelist_mutex);
  487. return 0;
  488. }
  489. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  490. {
  491. struct drm_info_node *node = m->private;
  492. struct drm_device *dev = node->minor->dev;
  493. uintptr_t list = (uintptr_t) node->info_ent->data;
  494. struct drm_i915_private *dev_priv = dev->dev_private;
  495. struct drm_i915_gem_object *obj;
  496. u64 total_obj_size, total_gtt_size;
  497. int count, ret;
  498. ret = mutex_lock_interruptible(&dev->struct_mutex);
  499. if (ret)
  500. return ret;
  501. total_obj_size = total_gtt_size = count = 0;
  502. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  503. if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
  504. continue;
  505. seq_puts(m, " ");
  506. describe_obj(m, obj);
  507. seq_putc(m, '\n');
  508. total_obj_size += obj->base.size;
  509. total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
  510. count++;
  511. }
  512. mutex_unlock(&dev->struct_mutex);
  513. seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
  514. count, total_obj_size, total_gtt_size);
  515. return 0;
  516. }
  517. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  518. {
  519. struct drm_info_node *node = m->private;
  520. struct drm_device *dev = node->minor->dev;
  521. struct drm_i915_private *dev_priv = dev->dev_private;
  522. struct intel_crtc *crtc;
  523. int ret;
  524. ret = mutex_lock_interruptible(&dev->struct_mutex);
  525. if (ret)
  526. return ret;
  527. for_each_intel_crtc(dev, crtc) {
  528. const char pipe = pipe_name(crtc->pipe);
  529. const char plane = plane_name(crtc->plane);
  530. struct intel_unpin_work *work;
  531. spin_lock_irq(&dev->event_lock);
  532. work = crtc->unpin_work;
  533. if (work == NULL) {
  534. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  535. pipe, plane);
  536. } else {
  537. u32 addr;
  538. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  539. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  540. pipe, plane);
  541. } else {
  542. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  543. pipe, plane);
  544. }
  545. if (work->flip_queued_req) {
  546. struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
  547. seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
  548. engine->name,
  549. i915_gem_request_get_seqno(work->flip_queued_req),
  550. dev_priv->next_seqno,
  551. engine->get_seqno(engine),
  552. i915_gem_request_completed(work->flip_queued_req, true));
  553. } else
  554. seq_printf(m, "Flip not associated with any ring\n");
  555. seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
  556. work->flip_queued_vblank,
  557. work->flip_ready_vblank,
  558. drm_crtc_vblank_count(&crtc->base));
  559. if (work->enable_stall_check)
  560. seq_puts(m, "Stall check enabled, ");
  561. else
  562. seq_puts(m, "Stall check waiting for page flip ioctl, ");
  563. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  564. if (INTEL_INFO(dev)->gen >= 4)
  565. addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
  566. else
  567. addr = I915_READ(DSPADDR(crtc->plane));
  568. seq_printf(m, "Current scanout address 0x%08x\n", addr);
  569. if (work->pending_flip_obj) {
  570. seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
  571. seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
  572. }
  573. }
  574. spin_unlock_irq(&dev->event_lock);
  575. }
  576. mutex_unlock(&dev->struct_mutex);
  577. return 0;
  578. }
  579. static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
  580. {
  581. struct drm_info_node *node = m->private;
  582. struct drm_device *dev = node->minor->dev;
  583. struct drm_i915_private *dev_priv = dev->dev_private;
  584. struct drm_i915_gem_object *obj;
  585. struct intel_engine_cs *engine;
  586. int total = 0;
  587. int ret, j;
  588. ret = mutex_lock_interruptible(&dev->struct_mutex);
  589. if (ret)
  590. return ret;
  591. for_each_engine(engine, dev_priv) {
  592. for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
  593. int count;
  594. count = 0;
  595. list_for_each_entry(obj,
  596. &engine->batch_pool.cache_list[j],
  597. batch_pool_link)
  598. count++;
  599. seq_printf(m, "%s cache[%d]: %d objects\n",
  600. engine->name, j, count);
  601. list_for_each_entry(obj,
  602. &engine->batch_pool.cache_list[j],
  603. batch_pool_link) {
  604. seq_puts(m, " ");
  605. describe_obj(m, obj);
  606. seq_putc(m, '\n');
  607. }
  608. total += count;
  609. }
  610. }
  611. seq_printf(m, "total: %d\n", total);
  612. mutex_unlock(&dev->struct_mutex);
  613. return 0;
  614. }
  615. static int i915_gem_request_info(struct seq_file *m, void *data)
  616. {
  617. struct drm_info_node *node = m->private;
  618. struct drm_device *dev = node->minor->dev;
  619. struct drm_i915_private *dev_priv = dev->dev_private;
  620. struct intel_engine_cs *engine;
  621. struct drm_i915_gem_request *req;
  622. int ret, any;
  623. ret = mutex_lock_interruptible(&dev->struct_mutex);
  624. if (ret)
  625. return ret;
  626. any = 0;
  627. for_each_engine(engine, dev_priv) {
  628. int count;
  629. count = 0;
  630. list_for_each_entry(req, &engine->request_list, list)
  631. count++;
  632. if (count == 0)
  633. continue;
  634. seq_printf(m, "%s requests: %d\n", engine->name, count);
  635. list_for_each_entry(req, &engine->request_list, list) {
  636. struct task_struct *task;
  637. rcu_read_lock();
  638. task = NULL;
  639. if (req->pid)
  640. task = pid_task(req->pid, PIDTYPE_PID);
  641. seq_printf(m, " %x @ %d: %s [%d]\n",
  642. req->seqno,
  643. (int) (jiffies - req->emitted_jiffies),
  644. task ? task->comm : "<unknown>",
  645. task ? task->pid : -1);
  646. rcu_read_unlock();
  647. }
  648. any++;
  649. }
  650. mutex_unlock(&dev->struct_mutex);
  651. if (any == 0)
  652. seq_puts(m, "No requests\n");
  653. return 0;
  654. }
  655. static void i915_ring_seqno_info(struct seq_file *m,
  656. struct intel_engine_cs *engine)
  657. {
  658. seq_printf(m, "Current sequence (%s): %x\n",
  659. engine->name, engine->get_seqno(engine));
  660. seq_printf(m, "Current user interrupts (%s): %x\n",
  661. engine->name, READ_ONCE(engine->user_interrupts));
  662. }
  663. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  664. {
  665. struct drm_info_node *node = m->private;
  666. struct drm_device *dev = node->minor->dev;
  667. struct drm_i915_private *dev_priv = dev->dev_private;
  668. struct intel_engine_cs *engine;
  669. int ret;
  670. ret = mutex_lock_interruptible(&dev->struct_mutex);
  671. if (ret)
  672. return ret;
  673. intel_runtime_pm_get(dev_priv);
  674. for_each_engine(engine, dev_priv)
  675. i915_ring_seqno_info(m, engine);
  676. intel_runtime_pm_put(dev_priv);
  677. mutex_unlock(&dev->struct_mutex);
  678. return 0;
  679. }
  680. static int i915_interrupt_info(struct seq_file *m, void *data)
  681. {
  682. struct drm_info_node *node = m->private;
  683. struct drm_device *dev = node->minor->dev;
  684. struct drm_i915_private *dev_priv = dev->dev_private;
  685. struct intel_engine_cs *engine;
  686. int ret, i, pipe;
  687. ret = mutex_lock_interruptible(&dev->struct_mutex);
  688. if (ret)
  689. return ret;
  690. intel_runtime_pm_get(dev_priv);
  691. if (IS_CHERRYVIEW(dev)) {
  692. seq_printf(m, "Master Interrupt Control:\t%08x\n",
  693. I915_READ(GEN8_MASTER_IRQ));
  694. seq_printf(m, "Display IER:\t%08x\n",
  695. I915_READ(VLV_IER));
  696. seq_printf(m, "Display IIR:\t%08x\n",
  697. I915_READ(VLV_IIR));
  698. seq_printf(m, "Display IIR_RW:\t%08x\n",
  699. I915_READ(VLV_IIR_RW));
  700. seq_printf(m, "Display IMR:\t%08x\n",
  701. I915_READ(VLV_IMR));
  702. for_each_pipe(dev_priv, pipe)
  703. seq_printf(m, "Pipe %c stat:\t%08x\n",
  704. pipe_name(pipe),
  705. I915_READ(PIPESTAT(pipe)));
  706. seq_printf(m, "Port hotplug:\t%08x\n",
  707. I915_READ(PORT_HOTPLUG_EN));
  708. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  709. I915_READ(VLV_DPFLIPSTAT));
  710. seq_printf(m, "DPINVGTT:\t%08x\n",
  711. I915_READ(DPINVGTT));
  712. for (i = 0; i < 4; i++) {
  713. seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
  714. i, I915_READ(GEN8_GT_IMR(i)));
  715. seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
  716. i, I915_READ(GEN8_GT_IIR(i)));
  717. seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
  718. i, I915_READ(GEN8_GT_IER(i)));
  719. }
  720. seq_printf(m, "PCU interrupt mask:\t%08x\n",
  721. I915_READ(GEN8_PCU_IMR));
  722. seq_printf(m, "PCU interrupt identity:\t%08x\n",
  723. I915_READ(GEN8_PCU_IIR));
  724. seq_printf(m, "PCU interrupt enable:\t%08x\n",
  725. I915_READ(GEN8_PCU_IER));
  726. } else if (INTEL_INFO(dev)->gen >= 8) {
  727. seq_printf(m, "Master Interrupt Control:\t%08x\n",
  728. I915_READ(GEN8_MASTER_IRQ));
  729. for (i = 0; i < 4; i++) {
  730. seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
  731. i, I915_READ(GEN8_GT_IMR(i)));
  732. seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
  733. i, I915_READ(GEN8_GT_IIR(i)));
  734. seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
  735. i, I915_READ(GEN8_GT_IER(i)));
  736. }
  737. for_each_pipe(dev_priv, pipe) {
  738. enum intel_display_power_domain power_domain;
  739. power_domain = POWER_DOMAIN_PIPE(pipe);
  740. if (!intel_display_power_get_if_enabled(dev_priv,
  741. power_domain)) {
  742. seq_printf(m, "Pipe %c power disabled\n",
  743. pipe_name(pipe));
  744. continue;
  745. }
  746. seq_printf(m, "Pipe %c IMR:\t%08x\n",
  747. pipe_name(pipe),
  748. I915_READ(GEN8_DE_PIPE_IMR(pipe)));
  749. seq_printf(m, "Pipe %c IIR:\t%08x\n",
  750. pipe_name(pipe),
  751. I915_READ(GEN8_DE_PIPE_IIR(pipe)));
  752. seq_printf(m, "Pipe %c IER:\t%08x\n",
  753. pipe_name(pipe),
  754. I915_READ(GEN8_DE_PIPE_IER(pipe)));
  755. intel_display_power_put(dev_priv, power_domain);
  756. }
  757. seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
  758. I915_READ(GEN8_DE_PORT_IMR));
  759. seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
  760. I915_READ(GEN8_DE_PORT_IIR));
  761. seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
  762. I915_READ(GEN8_DE_PORT_IER));
  763. seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
  764. I915_READ(GEN8_DE_MISC_IMR));
  765. seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
  766. I915_READ(GEN8_DE_MISC_IIR));
  767. seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
  768. I915_READ(GEN8_DE_MISC_IER));
  769. seq_printf(m, "PCU interrupt mask:\t%08x\n",
  770. I915_READ(GEN8_PCU_IMR));
  771. seq_printf(m, "PCU interrupt identity:\t%08x\n",
  772. I915_READ(GEN8_PCU_IIR));
  773. seq_printf(m, "PCU interrupt enable:\t%08x\n",
  774. I915_READ(GEN8_PCU_IER));
  775. } else if (IS_VALLEYVIEW(dev)) {
  776. seq_printf(m, "Display IER:\t%08x\n",
  777. I915_READ(VLV_IER));
  778. seq_printf(m, "Display IIR:\t%08x\n",
  779. I915_READ(VLV_IIR));
  780. seq_printf(m, "Display IIR_RW:\t%08x\n",
  781. I915_READ(VLV_IIR_RW));
  782. seq_printf(m, "Display IMR:\t%08x\n",
  783. I915_READ(VLV_IMR));
  784. for_each_pipe(dev_priv, pipe)
  785. seq_printf(m, "Pipe %c stat:\t%08x\n",
  786. pipe_name(pipe),
  787. I915_READ(PIPESTAT(pipe)));
  788. seq_printf(m, "Master IER:\t%08x\n",
  789. I915_READ(VLV_MASTER_IER));
  790. seq_printf(m, "Render IER:\t%08x\n",
  791. I915_READ(GTIER));
  792. seq_printf(m, "Render IIR:\t%08x\n",
  793. I915_READ(GTIIR));
  794. seq_printf(m, "Render IMR:\t%08x\n",
  795. I915_READ(GTIMR));
  796. seq_printf(m, "PM IER:\t\t%08x\n",
  797. I915_READ(GEN6_PMIER));
  798. seq_printf(m, "PM IIR:\t\t%08x\n",
  799. I915_READ(GEN6_PMIIR));
  800. seq_printf(m, "PM IMR:\t\t%08x\n",
  801. I915_READ(GEN6_PMIMR));
  802. seq_printf(m, "Port hotplug:\t%08x\n",
  803. I915_READ(PORT_HOTPLUG_EN));
  804. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  805. I915_READ(VLV_DPFLIPSTAT));
  806. seq_printf(m, "DPINVGTT:\t%08x\n",
  807. I915_READ(DPINVGTT));
  808. } else if (!HAS_PCH_SPLIT(dev)) {
  809. seq_printf(m, "Interrupt enable: %08x\n",
  810. I915_READ(IER));
  811. seq_printf(m, "Interrupt identity: %08x\n",
  812. I915_READ(IIR));
  813. seq_printf(m, "Interrupt mask: %08x\n",
  814. I915_READ(IMR));
  815. for_each_pipe(dev_priv, pipe)
  816. seq_printf(m, "Pipe %c stat: %08x\n",
  817. pipe_name(pipe),
  818. I915_READ(PIPESTAT(pipe)));
  819. } else {
  820. seq_printf(m, "North Display Interrupt enable: %08x\n",
  821. I915_READ(DEIER));
  822. seq_printf(m, "North Display Interrupt identity: %08x\n",
  823. I915_READ(DEIIR));
  824. seq_printf(m, "North Display Interrupt mask: %08x\n",
  825. I915_READ(DEIMR));
  826. seq_printf(m, "South Display Interrupt enable: %08x\n",
  827. I915_READ(SDEIER));
  828. seq_printf(m, "South Display Interrupt identity: %08x\n",
  829. I915_READ(SDEIIR));
  830. seq_printf(m, "South Display Interrupt mask: %08x\n",
  831. I915_READ(SDEIMR));
  832. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  833. I915_READ(GTIER));
  834. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  835. I915_READ(GTIIR));
  836. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  837. I915_READ(GTIMR));
  838. }
  839. for_each_engine(engine, dev_priv) {
  840. if (INTEL_INFO(dev)->gen >= 6) {
  841. seq_printf(m,
  842. "Graphics Interrupt mask (%s): %08x\n",
  843. engine->name, I915_READ_IMR(engine));
  844. }
  845. i915_ring_seqno_info(m, engine);
  846. }
  847. intel_runtime_pm_put(dev_priv);
  848. mutex_unlock(&dev->struct_mutex);
  849. return 0;
  850. }
  851. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  852. {
  853. struct drm_info_node *node = m->private;
  854. struct drm_device *dev = node->minor->dev;
  855. struct drm_i915_private *dev_priv = dev->dev_private;
  856. int i, ret;
  857. ret = mutex_lock_interruptible(&dev->struct_mutex);
  858. if (ret)
  859. return ret;
  860. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  861. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  862. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  863. seq_printf(m, "Fence %d, pin count = %d, object = ",
  864. i, dev_priv->fence_regs[i].pin_count);
  865. if (obj == NULL)
  866. seq_puts(m, "unused");
  867. else
  868. describe_obj(m, obj);
  869. seq_putc(m, '\n');
  870. }
  871. mutex_unlock(&dev->struct_mutex);
  872. return 0;
  873. }
  874. static int i915_hws_info(struct seq_file *m, void *data)
  875. {
  876. struct drm_info_node *node = m->private;
  877. struct drm_device *dev = node->minor->dev;
  878. struct drm_i915_private *dev_priv = dev->dev_private;
  879. struct intel_engine_cs *engine;
  880. const u32 *hws;
  881. int i;
  882. engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
  883. hws = engine->status_page.page_addr;
  884. if (hws == NULL)
  885. return 0;
  886. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  887. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  888. i * 4,
  889. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  890. }
  891. return 0;
  892. }
  893. static ssize_t
  894. i915_error_state_write(struct file *filp,
  895. const char __user *ubuf,
  896. size_t cnt,
  897. loff_t *ppos)
  898. {
  899. struct i915_error_state_file_priv *error_priv = filp->private_data;
  900. struct drm_device *dev = error_priv->dev;
  901. int ret;
  902. DRM_DEBUG_DRIVER("Resetting error state\n");
  903. ret = mutex_lock_interruptible(&dev->struct_mutex);
  904. if (ret)
  905. return ret;
  906. i915_destroy_error_state(dev);
  907. mutex_unlock(&dev->struct_mutex);
  908. return cnt;
  909. }
  910. static int i915_error_state_open(struct inode *inode, struct file *file)
  911. {
  912. struct drm_device *dev = inode->i_private;
  913. struct i915_error_state_file_priv *error_priv;
  914. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  915. if (!error_priv)
  916. return -ENOMEM;
  917. error_priv->dev = dev;
  918. i915_error_state_get(dev, error_priv);
  919. file->private_data = error_priv;
  920. return 0;
  921. }
  922. static int i915_error_state_release(struct inode *inode, struct file *file)
  923. {
  924. struct i915_error_state_file_priv *error_priv = file->private_data;
  925. i915_error_state_put(error_priv);
  926. kfree(error_priv);
  927. return 0;
  928. }
  929. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  930. size_t count, loff_t *pos)
  931. {
  932. struct i915_error_state_file_priv *error_priv = file->private_data;
  933. struct drm_i915_error_state_buf error_str;
  934. loff_t tmp_pos = 0;
  935. ssize_t ret_count = 0;
  936. int ret;
  937. ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
  938. if (ret)
  939. return ret;
  940. ret = i915_error_state_to_str(&error_str, error_priv);
  941. if (ret)
  942. goto out;
  943. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  944. error_str.buf,
  945. error_str.bytes);
  946. if (ret_count < 0)
  947. ret = ret_count;
  948. else
  949. *pos = error_str.start + ret_count;
  950. out:
  951. i915_error_state_buf_release(&error_str);
  952. return ret ?: ret_count;
  953. }
  954. static const struct file_operations i915_error_state_fops = {
  955. .owner = THIS_MODULE,
  956. .open = i915_error_state_open,
  957. .read = i915_error_state_read,
  958. .write = i915_error_state_write,
  959. .llseek = default_llseek,
  960. .release = i915_error_state_release,
  961. };
  962. static int
  963. i915_next_seqno_get(void *data, u64 *val)
  964. {
  965. struct drm_device *dev = data;
  966. struct drm_i915_private *dev_priv = dev->dev_private;
  967. int ret;
  968. ret = mutex_lock_interruptible(&dev->struct_mutex);
  969. if (ret)
  970. return ret;
  971. *val = dev_priv->next_seqno;
  972. mutex_unlock(&dev->struct_mutex);
  973. return 0;
  974. }
  975. static int
  976. i915_next_seqno_set(void *data, u64 val)
  977. {
  978. struct drm_device *dev = data;
  979. int ret;
  980. ret = mutex_lock_interruptible(&dev->struct_mutex);
  981. if (ret)
  982. return ret;
  983. ret = i915_gem_set_seqno(dev, val);
  984. mutex_unlock(&dev->struct_mutex);
  985. return ret;
  986. }
  987. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  988. i915_next_seqno_get, i915_next_seqno_set,
  989. "0x%llx\n");
  990. static int i915_frequency_info(struct seq_file *m, void *unused)
  991. {
  992. struct drm_info_node *node = m->private;
  993. struct drm_device *dev = node->minor->dev;
  994. struct drm_i915_private *dev_priv = dev->dev_private;
  995. int ret = 0;
  996. intel_runtime_pm_get(dev_priv);
  997. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  998. if (IS_GEN5(dev)) {
  999. u16 rgvswctl = I915_READ16(MEMSWCTL);
  1000. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  1001. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  1002. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  1003. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  1004. MEMSTAT_VID_SHIFT);
  1005. seq_printf(m, "Current P-state: %d\n",
  1006. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  1007. } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
  1008. u32 freq_sts;
  1009. mutex_lock(&dev_priv->rps.hw_lock);
  1010. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  1011. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  1012. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  1013. seq_printf(m, "actual GPU freq: %d MHz\n",
  1014. intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
  1015. seq_printf(m, "current GPU freq: %d MHz\n",
  1016. intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
  1017. seq_printf(m, "max GPU freq: %d MHz\n",
  1018. intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
  1019. seq_printf(m, "min GPU freq: %d MHz\n",
  1020. intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
  1021. seq_printf(m, "idle GPU freq: %d MHz\n",
  1022. intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
  1023. seq_printf(m,
  1024. "efficient (RPe) frequency: %d MHz\n",
  1025. intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
  1026. mutex_unlock(&dev_priv->rps.hw_lock);
  1027. } else if (INTEL_INFO(dev)->gen >= 6) {
  1028. u32 rp_state_limits;
  1029. u32 gt_perf_status;
  1030. u32 rp_state_cap;
  1031. u32 rpmodectl, rpinclimit, rpdeclimit;
  1032. u32 rpstat, cagf, reqf;
  1033. u32 rpupei, rpcurup, rpprevup;
  1034. u32 rpdownei, rpcurdown, rpprevdown;
  1035. u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
  1036. int max_freq;
  1037. rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  1038. if (IS_BROXTON(dev)) {
  1039. rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
  1040. gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
  1041. } else {
  1042. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  1043. gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  1044. }
  1045. /* RPSTAT1 is in the GT power well */
  1046. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1047. if (ret)
  1048. goto out;
  1049. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1050. reqf = I915_READ(GEN6_RPNSWREQ);
  1051. if (IS_GEN9(dev))
  1052. reqf >>= 23;
  1053. else {
  1054. reqf &= ~GEN6_TURBO_DISABLE;
  1055. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1056. reqf >>= 24;
  1057. else
  1058. reqf >>= 25;
  1059. }
  1060. reqf = intel_gpu_freq(dev_priv, reqf);
  1061. rpmodectl = I915_READ(GEN6_RP_CONTROL);
  1062. rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
  1063. rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
  1064. rpstat = I915_READ(GEN6_RPSTAT1);
  1065. rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
  1066. rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
  1067. rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
  1068. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
  1069. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
  1070. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
  1071. if (IS_GEN9(dev))
  1072. cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
  1073. else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1074. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  1075. else
  1076. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  1077. cagf = intel_gpu_freq(dev_priv, cagf);
  1078. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1079. mutex_unlock(&dev->struct_mutex);
  1080. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1081. pm_ier = I915_READ(GEN6_PMIER);
  1082. pm_imr = I915_READ(GEN6_PMIMR);
  1083. pm_isr = I915_READ(GEN6_PMISR);
  1084. pm_iir = I915_READ(GEN6_PMIIR);
  1085. pm_mask = I915_READ(GEN6_PMINTRMSK);
  1086. } else {
  1087. pm_ier = I915_READ(GEN8_GT_IER(2));
  1088. pm_imr = I915_READ(GEN8_GT_IMR(2));
  1089. pm_isr = I915_READ(GEN8_GT_ISR(2));
  1090. pm_iir = I915_READ(GEN8_GT_IIR(2));
  1091. pm_mask = I915_READ(GEN6_PMINTRMSK);
  1092. }
  1093. seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
  1094. pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
  1095. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  1096. seq_printf(m, "Render p-state ratio: %d\n",
  1097. (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
  1098. seq_printf(m, "Render p-state VID: %d\n",
  1099. gt_perf_status & 0xff);
  1100. seq_printf(m, "Render p-state limit: %d\n",
  1101. rp_state_limits & 0xff);
  1102. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  1103. seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
  1104. seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
  1105. seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
  1106. seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
  1107. seq_printf(m, "CAGF: %dMHz\n", cagf);
  1108. seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
  1109. rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
  1110. seq_printf(m, "RP CUR UP: %d (%dus)\n",
  1111. rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
  1112. seq_printf(m, "RP PREV UP: %d (%dus)\n",
  1113. rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
  1114. seq_printf(m, "Up threshold: %d%%\n",
  1115. dev_priv->rps.up_threshold);
  1116. seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
  1117. rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
  1118. seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
  1119. rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
  1120. seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
  1121. rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
  1122. seq_printf(m, "Down threshold: %d%%\n",
  1123. dev_priv->rps.down_threshold);
  1124. max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
  1125. rp_state_cap >> 16) & 0xff;
  1126. max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
  1127. GEN9_FREQ_SCALER : 1);
  1128. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  1129. intel_gpu_freq(dev_priv, max_freq));
  1130. max_freq = (rp_state_cap & 0xff00) >> 8;
  1131. max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
  1132. GEN9_FREQ_SCALER : 1);
  1133. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  1134. intel_gpu_freq(dev_priv, max_freq));
  1135. max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
  1136. rp_state_cap >> 0) & 0xff;
  1137. max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
  1138. GEN9_FREQ_SCALER : 1);
  1139. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  1140. intel_gpu_freq(dev_priv, max_freq));
  1141. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  1142. intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
  1143. seq_printf(m, "Current freq: %d MHz\n",
  1144. intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
  1145. seq_printf(m, "Actual freq: %d MHz\n", cagf);
  1146. seq_printf(m, "Idle freq: %d MHz\n",
  1147. intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
  1148. seq_printf(m, "Min freq: %d MHz\n",
  1149. intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
  1150. seq_printf(m, "Max freq: %d MHz\n",
  1151. intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
  1152. seq_printf(m,
  1153. "efficient (RPe) frequency: %d MHz\n",
  1154. intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
  1155. } else {
  1156. seq_puts(m, "no P-state info available\n");
  1157. }
  1158. seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
  1159. seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
  1160. seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
  1161. out:
  1162. intel_runtime_pm_put(dev_priv);
  1163. return ret;
  1164. }
  1165. static int i915_hangcheck_info(struct seq_file *m, void *unused)
  1166. {
  1167. struct drm_info_node *node = m->private;
  1168. struct drm_device *dev = node->minor->dev;
  1169. struct drm_i915_private *dev_priv = dev->dev_private;
  1170. struct intel_engine_cs *engine;
  1171. u64 acthd[I915_NUM_ENGINES];
  1172. u32 seqno[I915_NUM_ENGINES];
  1173. u32 instdone[I915_NUM_INSTDONE_REG];
  1174. enum intel_engine_id id;
  1175. int j;
  1176. if (!i915.enable_hangcheck) {
  1177. seq_printf(m, "Hangcheck disabled\n");
  1178. return 0;
  1179. }
  1180. intel_runtime_pm_get(dev_priv);
  1181. for_each_engine_id(engine, dev_priv, id) {
  1182. acthd[id] = intel_ring_get_active_head(engine);
  1183. seqno[id] = engine->get_seqno(engine);
  1184. }
  1185. i915_get_extra_instdone(dev, instdone);
  1186. intel_runtime_pm_put(dev_priv);
  1187. if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
  1188. seq_printf(m, "Hangcheck active, fires in %dms\n",
  1189. jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
  1190. jiffies));
  1191. } else
  1192. seq_printf(m, "Hangcheck inactive\n");
  1193. for_each_engine_id(engine, dev_priv, id) {
  1194. seq_printf(m, "%s:\n", engine->name);
  1195. seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
  1196. engine->hangcheck.seqno,
  1197. seqno[id],
  1198. engine->last_submitted_seqno);
  1199. seq_printf(m, "\tuser interrupts = %x [current %x]\n",
  1200. engine->hangcheck.user_interrupts,
  1201. READ_ONCE(engine->user_interrupts));
  1202. seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
  1203. (long long)engine->hangcheck.acthd,
  1204. (long long)acthd[id]);
  1205. seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
  1206. seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
  1207. if (engine->id == RCS) {
  1208. seq_puts(m, "\tinstdone read =");
  1209. for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
  1210. seq_printf(m, " 0x%08x", instdone[j]);
  1211. seq_puts(m, "\n\tinstdone accu =");
  1212. for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
  1213. seq_printf(m, " 0x%08x",
  1214. engine->hangcheck.instdone[j]);
  1215. seq_puts(m, "\n");
  1216. }
  1217. }
  1218. return 0;
  1219. }
  1220. static int ironlake_drpc_info(struct seq_file *m)
  1221. {
  1222. struct drm_info_node *node = m->private;
  1223. struct drm_device *dev = node->minor->dev;
  1224. struct drm_i915_private *dev_priv = dev->dev_private;
  1225. u32 rgvmodectl, rstdbyctl;
  1226. u16 crstandvid;
  1227. int ret;
  1228. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1229. if (ret)
  1230. return ret;
  1231. intel_runtime_pm_get(dev_priv);
  1232. rgvmodectl = I915_READ(MEMMODECTL);
  1233. rstdbyctl = I915_READ(RSTDBYCTL);
  1234. crstandvid = I915_READ16(CRSTANDVID);
  1235. intel_runtime_pm_put(dev_priv);
  1236. mutex_unlock(&dev->struct_mutex);
  1237. seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
  1238. seq_printf(m, "Boost freq: %d\n",
  1239. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  1240. MEMMODE_BOOST_FREQ_SHIFT);
  1241. seq_printf(m, "HW control enabled: %s\n",
  1242. yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
  1243. seq_printf(m, "SW control enabled: %s\n",
  1244. yesno(rgvmodectl & MEMMODE_SWMODE_EN));
  1245. seq_printf(m, "Gated voltage change: %s\n",
  1246. yesno(rgvmodectl & MEMMODE_RCLK_GATE));
  1247. seq_printf(m, "Starting frequency: P%d\n",
  1248. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  1249. seq_printf(m, "Max P-state: P%d\n",
  1250. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  1251. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  1252. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  1253. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  1254. seq_printf(m, "Render standby enabled: %s\n",
  1255. yesno(!(rstdbyctl & RCX_SW_EXIT)));
  1256. seq_puts(m, "Current RS state: ");
  1257. switch (rstdbyctl & RSX_STATUS_MASK) {
  1258. case RSX_STATUS_ON:
  1259. seq_puts(m, "on\n");
  1260. break;
  1261. case RSX_STATUS_RC1:
  1262. seq_puts(m, "RC1\n");
  1263. break;
  1264. case RSX_STATUS_RC1E:
  1265. seq_puts(m, "RC1E\n");
  1266. break;
  1267. case RSX_STATUS_RS1:
  1268. seq_puts(m, "RS1\n");
  1269. break;
  1270. case RSX_STATUS_RS2:
  1271. seq_puts(m, "RS2 (RC6)\n");
  1272. break;
  1273. case RSX_STATUS_RS3:
  1274. seq_puts(m, "RC3 (RC6+)\n");
  1275. break;
  1276. default:
  1277. seq_puts(m, "unknown\n");
  1278. break;
  1279. }
  1280. return 0;
  1281. }
  1282. static int i915_forcewake_domains(struct seq_file *m, void *data)
  1283. {
  1284. struct drm_info_node *node = m->private;
  1285. struct drm_device *dev = node->minor->dev;
  1286. struct drm_i915_private *dev_priv = dev->dev_private;
  1287. struct intel_uncore_forcewake_domain *fw_domain;
  1288. spin_lock_irq(&dev_priv->uncore.lock);
  1289. for_each_fw_domain(fw_domain, dev_priv) {
  1290. seq_printf(m, "%s.wake_count = %u\n",
  1291. intel_uncore_forcewake_domain_to_str(fw_domain->id),
  1292. fw_domain->wake_count);
  1293. }
  1294. spin_unlock_irq(&dev_priv->uncore.lock);
  1295. return 0;
  1296. }
  1297. static int vlv_drpc_info(struct seq_file *m)
  1298. {
  1299. struct drm_info_node *node = m->private;
  1300. struct drm_device *dev = node->minor->dev;
  1301. struct drm_i915_private *dev_priv = dev->dev_private;
  1302. u32 rpmodectl1, rcctl1, pw_status;
  1303. intel_runtime_pm_get(dev_priv);
  1304. pw_status = I915_READ(VLV_GTLC_PW_STATUS);
  1305. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  1306. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  1307. intel_runtime_pm_put(dev_priv);
  1308. seq_printf(m, "Video Turbo Mode: %s\n",
  1309. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  1310. seq_printf(m, "Turbo enabled: %s\n",
  1311. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  1312. seq_printf(m, "HW control enabled: %s\n",
  1313. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  1314. seq_printf(m, "SW control enabled: %s\n",
  1315. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  1316. GEN6_RP_MEDIA_SW_MODE));
  1317. seq_printf(m, "RC6 Enabled: %s\n",
  1318. yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
  1319. GEN6_RC_CTL_EI_MODE(1))));
  1320. seq_printf(m, "Render Power Well: %s\n",
  1321. (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
  1322. seq_printf(m, "Media Power Well: %s\n",
  1323. (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
  1324. seq_printf(m, "Render RC6 residency since boot: %u\n",
  1325. I915_READ(VLV_GT_RENDER_RC6));
  1326. seq_printf(m, "Media RC6 residency since boot: %u\n",
  1327. I915_READ(VLV_GT_MEDIA_RC6));
  1328. return i915_forcewake_domains(m, NULL);
  1329. }
  1330. static int gen6_drpc_info(struct seq_file *m)
  1331. {
  1332. struct drm_info_node *node = m->private;
  1333. struct drm_device *dev = node->minor->dev;
  1334. struct drm_i915_private *dev_priv = dev->dev_private;
  1335. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  1336. unsigned forcewake_count;
  1337. int count = 0, ret;
  1338. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1339. if (ret)
  1340. return ret;
  1341. intel_runtime_pm_get(dev_priv);
  1342. spin_lock_irq(&dev_priv->uncore.lock);
  1343. forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
  1344. spin_unlock_irq(&dev_priv->uncore.lock);
  1345. if (forcewake_count) {
  1346. seq_puts(m, "RC information inaccurate because somebody "
  1347. "holds a forcewake reference \n");
  1348. } else {
  1349. /* NB: we cannot use forcewake, else we read the wrong values */
  1350. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  1351. udelay(10);
  1352. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  1353. }
  1354. gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
  1355. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
  1356. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  1357. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  1358. mutex_unlock(&dev->struct_mutex);
  1359. mutex_lock(&dev_priv->rps.hw_lock);
  1360. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  1361. mutex_unlock(&dev_priv->rps.hw_lock);
  1362. intel_runtime_pm_put(dev_priv);
  1363. seq_printf(m, "Video Turbo Mode: %s\n",
  1364. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  1365. seq_printf(m, "HW control enabled: %s\n",
  1366. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  1367. seq_printf(m, "SW control enabled: %s\n",
  1368. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  1369. GEN6_RP_MEDIA_SW_MODE));
  1370. seq_printf(m, "RC1e Enabled: %s\n",
  1371. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  1372. seq_printf(m, "RC6 Enabled: %s\n",
  1373. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  1374. seq_printf(m, "Deep RC6 Enabled: %s\n",
  1375. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  1376. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  1377. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  1378. seq_puts(m, "Current RC state: ");
  1379. switch (gt_core_status & GEN6_RCn_MASK) {
  1380. case GEN6_RC0:
  1381. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  1382. seq_puts(m, "Core Power Down\n");
  1383. else
  1384. seq_puts(m, "on\n");
  1385. break;
  1386. case GEN6_RC3:
  1387. seq_puts(m, "RC3\n");
  1388. break;
  1389. case GEN6_RC6:
  1390. seq_puts(m, "RC6\n");
  1391. break;
  1392. case GEN6_RC7:
  1393. seq_puts(m, "RC7\n");
  1394. break;
  1395. default:
  1396. seq_puts(m, "Unknown\n");
  1397. break;
  1398. }
  1399. seq_printf(m, "Core Power Down: %s\n",
  1400. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  1401. /* Not exactly sure what this is */
  1402. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  1403. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  1404. seq_printf(m, "RC6 residency since boot: %u\n",
  1405. I915_READ(GEN6_GT_GFX_RC6));
  1406. seq_printf(m, "RC6+ residency since boot: %u\n",
  1407. I915_READ(GEN6_GT_GFX_RC6p));
  1408. seq_printf(m, "RC6++ residency since boot: %u\n",
  1409. I915_READ(GEN6_GT_GFX_RC6pp));
  1410. seq_printf(m, "RC6 voltage: %dmV\n",
  1411. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  1412. seq_printf(m, "RC6+ voltage: %dmV\n",
  1413. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1414. seq_printf(m, "RC6++ voltage: %dmV\n",
  1415. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1416. return 0;
  1417. }
  1418. static int i915_drpc_info(struct seq_file *m, void *unused)
  1419. {
  1420. struct drm_info_node *node = m->private;
  1421. struct drm_device *dev = node->minor->dev;
  1422. if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
  1423. return vlv_drpc_info(m);
  1424. else if (INTEL_INFO(dev)->gen >= 6)
  1425. return gen6_drpc_info(m);
  1426. else
  1427. return ironlake_drpc_info(m);
  1428. }
  1429. static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
  1430. {
  1431. struct drm_info_node *node = m->private;
  1432. struct drm_device *dev = node->minor->dev;
  1433. struct drm_i915_private *dev_priv = dev->dev_private;
  1434. seq_printf(m, "FB tracking busy bits: 0x%08x\n",
  1435. dev_priv->fb_tracking.busy_bits);
  1436. seq_printf(m, "FB tracking flip bits: 0x%08x\n",
  1437. dev_priv->fb_tracking.flip_bits);
  1438. return 0;
  1439. }
  1440. static int i915_fbc_status(struct seq_file *m, void *unused)
  1441. {
  1442. struct drm_info_node *node = m->private;
  1443. struct drm_device *dev = node->minor->dev;
  1444. struct drm_i915_private *dev_priv = dev->dev_private;
  1445. if (!HAS_FBC(dev)) {
  1446. seq_puts(m, "FBC unsupported on this chipset\n");
  1447. return 0;
  1448. }
  1449. intel_runtime_pm_get(dev_priv);
  1450. mutex_lock(&dev_priv->fbc.lock);
  1451. if (intel_fbc_is_active(dev_priv))
  1452. seq_puts(m, "FBC enabled\n");
  1453. else
  1454. seq_printf(m, "FBC disabled: %s\n",
  1455. dev_priv->fbc.no_fbc_reason);
  1456. if (INTEL_INFO(dev_priv)->gen >= 7)
  1457. seq_printf(m, "Compressing: %s\n",
  1458. yesno(I915_READ(FBC_STATUS2) &
  1459. FBC_COMPRESSION_MASK));
  1460. mutex_unlock(&dev_priv->fbc.lock);
  1461. intel_runtime_pm_put(dev_priv);
  1462. return 0;
  1463. }
  1464. static int i915_fbc_fc_get(void *data, u64 *val)
  1465. {
  1466. struct drm_device *dev = data;
  1467. struct drm_i915_private *dev_priv = dev->dev_private;
  1468. if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
  1469. return -ENODEV;
  1470. *val = dev_priv->fbc.false_color;
  1471. return 0;
  1472. }
  1473. static int i915_fbc_fc_set(void *data, u64 val)
  1474. {
  1475. struct drm_device *dev = data;
  1476. struct drm_i915_private *dev_priv = dev->dev_private;
  1477. u32 reg;
  1478. if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
  1479. return -ENODEV;
  1480. mutex_lock(&dev_priv->fbc.lock);
  1481. reg = I915_READ(ILK_DPFC_CONTROL);
  1482. dev_priv->fbc.false_color = val;
  1483. I915_WRITE(ILK_DPFC_CONTROL, val ?
  1484. (reg | FBC_CTL_FALSE_COLOR) :
  1485. (reg & ~FBC_CTL_FALSE_COLOR));
  1486. mutex_unlock(&dev_priv->fbc.lock);
  1487. return 0;
  1488. }
  1489. DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
  1490. i915_fbc_fc_get, i915_fbc_fc_set,
  1491. "%llu\n");
  1492. static int i915_ips_status(struct seq_file *m, void *unused)
  1493. {
  1494. struct drm_info_node *node = m->private;
  1495. struct drm_device *dev = node->minor->dev;
  1496. struct drm_i915_private *dev_priv = dev->dev_private;
  1497. if (!HAS_IPS(dev)) {
  1498. seq_puts(m, "not supported\n");
  1499. return 0;
  1500. }
  1501. intel_runtime_pm_get(dev_priv);
  1502. seq_printf(m, "Enabled by kernel parameter: %s\n",
  1503. yesno(i915.enable_ips));
  1504. if (INTEL_INFO(dev)->gen >= 8) {
  1505. seq_puts(m, "Currently: unknown\n");
  1506. } else {
  1507. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1508. seq_puts(m, "Currently: enabled\n");
  1509. else
  1510. seq_puts(m, "Currently: disabled\n");
  1511. }
  1512. intel_runtime_pm_put(dev_priv);
  1513. return 0;
  1514. }
  1515. static int i915_sr_status(struct seq_file *m, void *unused)
  1516. {
  1517. struct drm_info_node *node = m->private;
  1518. struct drm_device *dev = node->minor->dev;
  1519. struct drm_i915_private *dev_priv = dev->dev_private;
  1520. bool sr_enabled = false;
  1521. intel_runtime_pm_get(dev_priv);
  1522. if (HAS_PCH_SPLIT(dev))
  1523. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1524. else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
  1525. IS_I945G(dev) || IS_I945GM(dev))
  1526. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1527. else if (IS_I915GM(dev))
  1528. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1529. else if (IS_PINEVIEW(dev))
  1530. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1531. else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
  1532. sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
  1533. intel_runtime_pm_put(dev_priv);
  1534. seq_printf(m, "self-refresh: %s\n",
  1535. sr_enabled ? "enabled" : "disabled");
  1536. return 0;
  1537. }
  1538. static int i915_emon_status(struct seq_file *m, void *unused)
  1539. {
  1540. struct drm_info_node *node = m->private;
  1541. struct drm_device *dev = node->minor->dev;
  1542. struct drm_i915_private *dev_priv = dev->dev_private;
  1543. unsigned long temp, chipset, gfx;
  1544. int ret;
  1545. if (!IS_GEN5(dev))
  1546. return -ENODEV;
  1547. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1548. if (ret)
  1549. return ret;
  1550. temp = i915_mch_val(dev_priv);
  1551. chipset = i915_chipset_val(dev_priv);
  1552. gfx = i915_gfx_val(dev_priv);
  1553. mutex_unlock(&dev->struct_mutex);
  1554. seq_printf(m, "GMCH temp: %ld\n", temp);
  1555. seq_printf(m, "Chipset power: %ld\n", chipset);
  1556. seq_printf(m, "GFX power: %ld\n", gfx);
  1557. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1558. return 0;
  1559. }
  1560. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1561. {
  1562. struct drm_info_node *node = m->private;
  1563. struct drm_device *dev = node->minor->dev;
  1564. struct drm_i915_private *dev_priv = dev->dev_private;
  1565. int ret = 0;
  1566. int gpu_freq, ia_freq;
  1567. unsigned int max_gpu_freq, min_gpu_freq;
  1568. if (!HAS_CORE_RING_FREQ(dev)) {
  1569. seq_puts(m, "unsupported on this chipset\n");
  1570. return 0;
  1571. }
  1572. intel_runtime_pm_get(dev_priv);
  1573. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1574. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1575. if (ret)
  1576. goto out;
  1577. if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
  1578. /* Convert GT frequency to 50 HZ units */
  1579. min_gpu_freq =
  1580. dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
  1581. max_gpu_freq =
  1582. dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
  1583. } else {
  1584. min_gpu_freq = dev_priv->rps.min_freq_softlimit;
  1585. max_gpu_freq = dev_priv->rps.max_freq_softlimit;
  1586. }
  1587. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1588. for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
  1589. ia_freq = gpu_freq;
  1590. sandybridge_pcode_read(dev_priv,
  1591. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1592. &ia_freq);
  1593. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1594. intel_gpu_freq(dev_priv, (gpu_freq *
  1595. (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
  1596. GEN9_FREQ_SCALER : 1))),
  1597. ((ia_freq >> 0) & 0xff) * 100,
  1598. ((ia_freq >> 8) & 0xff) * 100);
  1599. }
  1600. mutex_unlock(&dev_priv->rps.hw_lock);
  1601. out:
  1602. intel_runtime_pm_put(dev_priv);
  1603. return ret;
  1604. }
  1605. static int i915_opregion(struct seq_file *m, void *unused)
  1606. {
  1607. struct drm_info_node *node = m->private;
  1608. struct drm_device *dev = node->minor->dev;
  1609. struct drm_i915_private *dev_priv = dev->dev_private;
  1610. struct intel_opregion *opregion = &dev_priv->opregion;
  1611. int ret;
  1612. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1613. if (ret)
  1614. goto out;
  1615. if (opregion->header)
  1616. seq_write(m, opregion->header, OPREGION_SIZE);
  1617. mutex_unlock(&dev->struct_mutex);
  1618. out:
  1619. return 0;
  1620. }
  1621. static int i915_vbt(struct seq_file *m, void *unused)
  1622. {
  1623. struct drm_info_node *node = m->private;
  1624. struct drm_device *dev = node->minor->dev;
  1625. struct drm_i915_private *dev_priv = dev->dev_private;
  1626. struct intel_opregion *opregion = &dev_priv->opregion;
  1627. if (opregion->vbt)
  1628. seq_write(m, opregion->vbt, opregion->vbt_size);
  1629. return 0;
  1630. }
  1631. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1632. {
  1633. struct drm_info_node *node = m->private;
  1634. struct drm_device *dev = node->minor->dev;
  1635. struct intel_framebuffer *fbdev_fb = NULL;
  1636. struct drm_framebuffer *drm_fb;
  1637. int ret;
  1638. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1639. if (ret)
  1640. return ret;
  1641. #ifdef CONFIG_DRM_FBDEV_EMULATION
  1642. if (to_i915(dev)->fbdev) {
  1643. fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
  1644. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
  1645. fbdev_fb->base.width,
  1646. fbdev_fb->base.height,
  1647. fbdev_fb->base.depth,
  1648. fbdev_fb->base.bits_per_pixel,
  1649. fbdev_fb->base.modifier[0],
  1650. drm_framebuffer_read_refcount(&fbdev_fb->base));
  1651. describe_obj(m, fbdev_fb->obj);
  1652. seq_putc(m, '\n');
  1653. }
  1654. #endif
  1655. mutex_lock(&dev->mode_config.fb_lock);
  1656. drm_for_each_fb(drm_fb, dev) {
  1657. struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
  1658. if (fb == fbdev_fb)
  1659. continue;
  1660. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
  1661. fb->base.width,
  1662. fb->base.height,
  1663. fb->base.depth,
  1664. fb->base.bits_per_pixel,
  1665. fb->base.modifier[0],
  1666. drm_framebuffer_read_refcount(&fb->base));
  1667. describe_obj(m, fb->obj);
  1668. seq_putc(m, '\n');
  1669. }
  1670. mutex_unlock(&dev->mode_config.fb_lock);
  1671. mutex_unlock(&dev->struct_mutex);
  1672. return 0;
  1673. }
  1674. static void describe_ctx_ringbuf(struct seq_file *m,
  1675. struct intel_ringbuffer *ringbuf)
  1676. {
  1677. seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
  1678. ringbuf->space, ringbuf->head, ringbuf->tail,
  1679. ringbuf->last_retired_head);
  1680. }
  1681. static int i915_context_status(struct seq_file *m, void *unused)
  1682. {
  1683. struct drm_info_node *node = m->private;
  1684. struct drm_device *dev = node->minor->dev;
  1685. struct drm_i915_private *dev_priv = dev->dev_private;
  1686. struct intel_engine_cs *engine;
  1687. struct intel_context *ctx;
  1688. enum intel_engine_id id;
  1689. int ret;
  1690. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1691. if (ret)
  1692. return ret;
  1693. list_for_each_entry(ctx, &dev_priv->context_list, link) {
  1694. if (!i915.enable_execlists &&
  1695. ctx->legacy_hw_ctx.rcs_state == NULL)
  1696. continue;
  1697. seq_puts(m, "HW context ");
  1698. describe_ctx(m, ctx);
  1699. if (ctx == dev_priv->kernel_context)
  1700. seq_printf(m, "(kernel context) ");
  1701. if (i915.enable_execlists) {
  1702. seq_putc(m, '\n');
  1703. for_each_engine_id(engine, dev_priv, id) {
  1704. struct drm_i915_gem_object *ctx_obj =
  1705. ctx->engine[id].state;
  1706. struct intel_ringbuffer *ringbuf =
  1707. ctx->engine[id].ringbuf;
  1708. seq_printf(m, "%s: ", engine->name);
  1709. if (ctx_obj)
  1710. describe_obj(m, ctx_obj);
  1711. if (ringbuf)
  1712. describe_ctx_ringbuf(m, ringbuf);
  1713. seq_putc(m, '\n');
  1714. }
  1715. } else {
  1716. describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
  1717. }
  1718. seq_putc(m, '\n');
  1719. }
  1720. mutex_unlock(&dev->struct_mutex);
  1721. return 0;
  1722. }
  1723. static void i915_dump_lrc_obj(struct seq_file *m,
  1724. struct intel_context *ctx,
  1725. struct intel_engine_cs *engine)
  1726. {
  1727. struct page *page;
  1728. uint32_t *reg_state;
  1729. int j;
  1730. struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
  1731. unsigned long ggtt_offset = 0;
  1732. if (ctx_obj == NULL) {
  1733. seq_printf(m, "Context on %s with no gem object\n",
  1734. engine->name);
  1735. return;
  1736. }
  1737. seq_printf(m, "CONTEXT: %s %u\n", engine->name,
  1738. intel_execlists_ctx_id(ctx, engine));
  1739. if (!i915_gem_obj_ggtt_bound(ctx_obj))
  1740. seq_puts(m, "\tNot bound in GGTT\n");
  1741. else
  1742. ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
  1743. if (i915_gem_object_get_pages(ctx_obj)) {
  1744. seq_puts(m, "\tFailed to get pages for context object\n");
  1745. return;
  1746. }
  1747. page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
  1748. if (!WARN_ON(page == NULL)) {
  1749. reg_state = kmap_atomic(page);
  1750. for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
  1751. seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
  1752. ggtt_offset + 4096 + (j * 4),
  1753. reg_state[j], reg_state[j + 1],
  1754. reg_state[j + 2], reg_state[j + 3]);
  1755. }
  1756. kunmap_atomic(reg_state);
  1757. }
  1758. seq_putc(m, '\n');
  1759. }
  1760. static int i915_dump_lrc(struct seq_file *m, void *unused)
  1761. {
  1762. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1763. struct drm_device *dev = node->minor->dev;
  1764. struct drm_i915_private *dev_priv = dev->dev_private;
  1765. struct intel_engine_cs *engine;
  1766. struct intel_context *ctx;
  1767. int ret;
  1768. if (!i915.enable_execlists) {
  1769. seq_printf(m, "Logical Ring Contexts are disabled\n");
  1770. return 0;
  1771. }
  1772. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1773. if (ret)
  1774. return ret;
  1775. list_for_each_entry(ctx, &dev_priv->context_list, link)
  1776. if (ctx != dev_priv->kernel_context)
  1777. for_each_engine(engine, dev_priv)
  1778. i915_dump_lrc_obj(m, ctx, engine);
  1779. mutex_unlock(&dev->struct_mutex);
  1780. return 0;
  1781. }
  1782. static int i915_execlists(struct seq_file *m, void *data)
  1783. {
  1784. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1785. struct drm_device *dev = node->minor->dev;
  1786. struct drm_i915_private *dev_priv = dev->dev_private;
  1787. struct intel_engine_cs *engine;
  1788. u32 status_pointer;
  1789. u8 read_pointer;
  1790. u8 write_pointer;
  1791. u32 status;
  1792. u32 ctx_id;
  1793. struct list_head *cursor;
  1794. int i, ret;
  1795. if (!i915.enable_execlists) {
  1796. seq_puts(m, "Logical Ring Contexts are disabled\n");
  1797. return 0;
  1798. }
  1799. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1800. if (ret)
  1801. return ret;
  1802. intel_runtime_pm_get(dev_priv);
  1803. for_each_engine(engine, dev_priv) {
  1804. struct drm_i915_gem_request *head_req = NULL;
  1805. int count = 0;
  1806. seq_printf(m, "%s\n", engine->name);
  1807. status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
  1808. ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
  1809. seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
  1810. status, ctx_id);
  1811. status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
  1812. seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
  1813. read_pointer = engine->next_context_status_buffer;
  1814. write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
  1815. if (read_pointer > write_pointer)
  1816. write_pointer += GEN8_CSB_ENTRIES;
  1817. seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
  1818. read_pointer, write_pointer);
  1819. for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
  1820. status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
  1821. ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
  1822. seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
  1823. i, status, ctx_id);
  1824. }
  1825. spin_lock_bh(&engine->execlist_lock);
  1826. list_for_each(cursor, &engine->execlist_queue)
  1827. count++;
  1828. head_req = list_first_entry_or_null(&engine->execlist_queue,
  1829. struct drm_i915_gem_request,
  1830. execlist_link);
  1831. spin_unlock_bh(&engine->execlist_lock);
  1832. seq_printf(m, "\t%d requests in queue\n", count);
  1833. if (head_req) {
  1834. seq_printf(m, "\tHead request id: %u\n",
  1835. intel_execlists_ctx_id(head_req->ctx, engine));
  1836. seq_printf(m, "\tHead request tail: %u\n",
  1837. head_req->tail);
  1838. }
  1839. seq_putc(m, '\n');
  1840. }
  1841. intel_runtime_pm_put(dev_priv);
  1842. mutex_unlock(&dev->struct_mutex);
  1843. return 0;
  1844. }
  1845. static const char *swizzle_string(unsigned swizzle)
  1846. {
  1847. switch (swizzle) {
  1848. case I915_BIT_6_SWIZZLE_NONE:
  1849. return "none";
  1850. case I915_BIT_6_SWIZZLE_9:
  1851. return "bit9";
  1852. case I915_BIT_6_SWIZZLE_9_10:
  1853. return "bit9/bit10";
  1854. case I915_BIT_6_SWIZZLE_9_11:
  1855. return "bit9/bit11";
  1856. case I915_BIT_6_SWIZZLE_9_10_11:
  1857. return "bit9/bit10/bit11";
  1858. case I915_BIT_6_SWIZZLE_9_17:
  1859. return "bit9/bit17";
  1860. case I915_BIT_6_SWIZZLE_9_10_17:
  1861. return "bit9/bit10/bit17";
  1862. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1863. return "unknown";
  1864. }
  1865. return "bug";
  1866. }
  1867. static int i915_swizzle_info(struct seq_file *m, void *data)
  1868. {
  1869. struct drm_info_node *node = m->private;
  1870. struct drm_device *dev = node->minor->dev;
  1871. struct drm_i915_private *dev_priv = dev->dev_private;
  1872. int ret;
  1873. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1874. if (ret)
  1875. return ret;
  1876. intel_runtime_pm_get(dev_priv);
  1877. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1878. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1879. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1880. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1881. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1882. seq_printf(m, "DDC = 0x%08x\n",
  1883. I915_READ(DCC));
  1884. seq_printf(m, "DDC2 = 0x%08x\n",
  1885. I915_READ(DCC2));
  1886. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1887. I915_READ16(C0DRB3));
  1888. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1889. I915_READ16(C1DRB3));
  1890. } else if (INTEL_INFO(dev)->gen >= 6) {
  1891. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1892. I915_READ(MAD_DIMM_C0));
  1893. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1894. I915_READ(MAD_DIMM_C1));
  1895. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1896. I915_READ(MAD_DIMM_C2));
  1897. seq_printf(m, "TILECTL = 0x%08x\n",
  1898. I915_READ(TILECTL));
  1899. if (INTEL_INFO(dev)->gen >= 8)
  1900. seq_printf(m, "GAMTARBMODE = 0x%08x\n",
  1901. I915_READ(GAMTARBMODE));
  1902. else
  1903. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1904. I915_READ(ARB_MODE));
  1905. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1906. I915_READ(DISP_ARB_CTL));
  1907. }
  1908. if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
  1909. seq_puts(m, "L-shaped memory detected\n");
  1910. intel_runtime_pm_put(dev_priv);
  1911. mutex_unlock(&dev->struct_mutex);
  1912. return 0;
  1913. }
  1914. static int per_file_ctx(int id, void *ptr, void *data)
  1915. {
  1916. struct intel_context *ctx = ptr;
  1917. struct seq_file *m = data;
  1918. struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
  1919. if (!ppgtt) {
  1920. seq_printf(m, " no ppgtt for context %d\n",
  1921. ctx->user_handle);
  1922. return 0;
  1923. }
  1924. if (i915_gem_context_is_default(ctx))
  1925. seq_puts(m, " default context:\n");
  1926. else
  1927. seq_printf(m, " context %d:\n", ctx->user_handle);
  1928. ppgtt->debug_dump(ppgtt, m);
  1929. return 0;
  1930. }
  1931. static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
  1932. {
  1933. struct drm_i915_private *dev_priv = dev->dev_private;
  1934. struct intel_engine_cs *engine;
  1935. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1936. int i;
  1937. if (!ppgtt)
  1938. return;
  1939. for_each_engine(engine, dev_priv) {
  1940. seq_printf(m, "%s\n", engine->name);
  1941. for (i = 0; i < 4; i++) {
  1942. u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
  1943. pdp <<= 32;
  1944. pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
  1945. seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
  1946. }
  1947. }
  1948. }
  1949. static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
  1950. {
  1951. struct drm_i915_private *dev_priv = dev->dev_private;
  1952. struct intel_engine_cs *engine;
  1953. if (INTEL_INFO(dev)->gen == 6)
  1954. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1955. for_each_engine(engine, dev_priv) {
  1956. seq_printf(m, "%s\n", engine->name);
  1957. if (INTEL_INFO(dev)->gen == 7)
  1958. seq_printf(m, "GFX_MODE: 0x%08x\n",
  1959. I915_READ(RING_MODE_GEN7(engine)));
  1960. seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
  1961. I915_READ(RING_PP_DIR_BASE(engine)));
  1962. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
  1963. I915_READ(RING_PP_DIR_BASE_READ(engine)));
  1964. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
  1965. I915_READ(RING_PP_DIR_DCLV(engine)));
  1966. }
  1967. if (dev_priv->mm.aliasing_ppgtt) {
  1968. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1969. seq_puts(m, "aliasing PPGTT:\n");
  1970. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
  1971. ppgtt->debug_dump(ppgtt, m);
  1972. }
  1973. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1974. }
  1975. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1976. {
  1977. struct drm_info_node *node = m->private;
  1978. struct drm_device *dev = node->minor->dev;
  1979. struct drm_i915_private *dev_priv = dev->dev_private;
  1980. struct drm_file *file;
  1981. int ret = mutex_lock_interruptible(&dev->struct_mutex);
  1982. if (ret)
  1983. return ret;
  1984. intel_runtime_pm_get(dev_priv);
  1985. if (INTEL_INFO(dev)->gen >= 8)
  1986. gen8_ppgtt_info(m, dev);
  1987. else if (INTEL_INFO(dev)->gen >= 6)
  1988. gen6_ppgtt_info(m, dev);
  1989. mutex_lock(&dev->filelist_mutex);
  1990. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  1991. struct drm_i915_file_private *file_priv = file->driver_priv;
  1992. struct task_struct *task;
  1993. task = get_pid_task(file->pid, PIDTYPE_PID);
  1994. if (!task) {
  1995. ret = -ESRCH;
  1996. goto out_put;
  1997. }
  1998. seq_printf(m, "\nproc: %s\n", task->comm);
  1999. put_task_struct(task);
  2000. idr_for_each(&file_priv->context_idr, per_file_ctx,
  2001. (void *)(unsigned long)m);
  2002. }
  2003. mutex_unlock(&dev->filelist_mutex);
  2004. out_put:
  2005. intel_runtime_pm_put(dev_priv);
  2006. mutex_unlock(&dev->struct_mutex);
  2007. return ret;
  2008. }
  2009. static int count_irq_waiters(struct drm_i915_private *i915)
  2010. {
  2011. struct intel_engine_cs *engine;
  2012. int count = 0;
  2013. for_each_engine(engine, i915)
  2014. count += engine->irq_refcount;
  2015. return count;
  2016. }
  2017. static int i915_rps_boost_info(struct seq_file *m, void *data)
  2018. {
  2019. struct drm_info_node *node = m->private;
  2020. struct drm_device *dev = node->minor->dev;
  2021. struct drm_i915_private *dev_priv = dev->dev_private;
  2022. struct drm_file *file;
  2023. seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
  2024. seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
  2025. seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
  2026. seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
  2027. intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
  2028. intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
  2029. intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
  2030. intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
  2031. intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
  2032. mutex_lock(&dev->filelist_mutex);
  2033. spin_lock(&dev_priv->rps.client_lock);
  2034. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  2035. struct drm_i915_file_private *file_priv = file->driver_priv;
  2036. struct task_struct *task;
  2037. rcu_read_lock();
  2038. task = pid_task(file->pid, PIDTYPE_PID);
  2039. seq_printf(m, "%s [%d]: %d boosts%s\n",
  2040. task ? task->comm : "<unknown>",
  2041. task ? task->pid : -1,
  2042. file_priv->rps.boosts,
  2043. list_empty(&file_priv->rps.link) ? "" : ", active");
  2044. rcu_read_unlock();
  2045. }
  2046. seq_printf(m, "Semaphore boosts: %d%s\n",
  2047. dev_priv->rps.semaphores.boosts,
  2048. list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
  2049. seq_printf(m, "MMIO flip boosts: %d%s\n",
  2050. dev_priv->rps.mmioflips.boosts,
  2051. list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
  2052. seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
  2053. spin_unlock(&dev_priv->rps.client_lock);
  2054. mutex_unlock(&dev->filelist_mutex);
  2055. return 0;
  2056. }
  2057. static int i915_llc(struct seq_file *m, void *data)
  2058. {
  2059. struct drm_info_node *node = m->private;
  2060. struct drm_device *dev = node->minor->dev;
  2061. struct drm_i915_private *dev_priv = dev->dev_private;
  2062. const bool edram = INTEL_GEN(dev_priv) > 8;
  2063. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
  2064. seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
  2065. intel_uncore_edram_size(dev_priv)/1024/1024);
  2066. return 0;
  2067. }
  2068. static int i915_guc_load_status_info(struct seq_file *m, void *data)
  2069. {
  2070. struct drm_info_node *node = m->private;
  2071. struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
  2072. struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
  2073. u32 tmp, i;
  2074. if (!HAS_GUC_UCODE(dev_priv))
  2075. return 0;
  2076. seq_printf(m, "GuC firmware status:\n");
  2077. seq_printf(m, "\tpath: %s\n",
  2078. guc_fw->guc_fw_path);
  2079. seq_printf(m, "\tfetch: %s\n",
  2080. intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
  2081. seq_printf(m, "\tload: %s\n",
  2082. intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
  2083. seq_printf(m, "\tversion wanted: %d.%d\n",
  2084. guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
  2085. seq_printf(m, "\tversion found: %d.%d\n",
  2086. guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
  2087. seq_printf(m, "\theader: offset is %d; size = %d\n",
  2088. guc_fw->header_offset, guc_fw->header_size);
  2089. seq_printf(m, "\tuCode: offset is %d; size = %d\n",
  2090. guc_fw->ucode_offset, guc_fw->ucode_size);
  2091. seq_printf(m, "\tRSA: offset is %d; size = %d\n",
  2092. guc_fw->rsa_offset, guc_fw->rsa_size);
  2093. tmp = I915_READ(GUC_STATUS);
  2094. seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
  2095. seq_printf(m, "\tBootrom status = 0x%x\n",
  2096. (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
  2097. seq_printf(m, "\tuKernel status = 0x%x\n",
  2098. (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
  2099. seq_printf(m, "\tMIA Core status = 0x%x\n",
  2100. (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
  2101. seq_puts(m, "\nScratch registers:\n");
  2102. for (i = 0; i < 16; i++)
  2103. seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
  2104. return 0;
  2105. }
  2106. static void i915_guc_client_info(struct seq_file *m,
  2107. struct drm_i915_private *dev_priv,
  2108. struct i915_guc_client *client)
  2109. {
  2110. struct intel_engine_cs *engine;
  2111. uint64_t tot = 0;
  2112. seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
  2113. client->priority, client->ctx_index, client->proc_desc_offset);
  2114. seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
  2115. client->doorbell_id, client->doorbell_offset, client->cookie);
  2116. seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
  2117. client->wq_size, client->wq_offset, client->wq_tail);
  2118. seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
  2119. seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
  2120. seq_printf(m, "\tLast submission result: %d\n", client->retcode);
  2121. for_each_engine(engine, dev_priv) {
  2122. seq_printf(m, "\tSubmissions: %llu %s\n",
  2123. client->submissions[engine->guc_id],
  2124. engine->name);
  2125. tot += client->submissions[engine->guc_id];
  2126. }
  2127. seq_printf(m, "\tTotal: %llu\n", tot);
  2128. }
  2129. static int i915_guc_info(struct seq_file *m, void *data)
  2130. {
  2131. struct drm_info_node *node = m->private;
  2132. struct drm_device *dev = node->minor->dev;
  2133. struct drm_i915_private *dev_priv = dev->dev_private;
  2134. struct intel_guc guc;
  2135. struct i915_guc_client client = {};
  2136. struct intel_engine_cs *engine;
  2137. u64 total = 0;
  2138. if (!HAS_GUC_SCHED(dev_priv))
  2139. return 0;
  2140. if (mutex_lock_interruptible(&dev->struct_mutex))
  2141. return 0;
  2142. /* Take a local copy of the GuC data, so we can dump it at leisure */
  2143. guc = dev_priv->guc;
  2144. if (guc.execbuf_client)
  2145. client = *guc.execbuf_client;
  2146. mutex_unlock(&dev->struct_mutex);
  2147. seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
  2148. seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
  2149. seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
  2150. seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
  2151. seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
  2152. seq_printf(m, "\nGuC submissions:\n");
  2153. for_each_engine(engine, dev_priv) {
  2154. seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
  2155. engine->name, guc.submissions[engine->guc_id],
  2156. guc.last_seqno[engine->guc_id]);
  2157. total += guc.submissions[engine->guc_id];
  2158. }
  2159. seq_printf(m, "\t%s: %llu\n", "Total", total);
  2160. seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
  2161. i915_guc_client_info(m, dev_priv, &client);
  2162. /* Add more as required ... */
  2163. return 0;
  2164. }
  2165. static int i915_guc_log_dump(struct seq_file *m, void *data)
  2166. {
  2167. struct drm_info_node *node = m->private;
  2168. struct drm_device *dev = node->minor->dev;
  2169. struct drm_i915_private *dev_priv = dev->dev_private;
  2170. struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
  2171. u32 *log;
  2172. int i = 0, pg;
  2173. if (!log_obj)
  2174. return 0;
  2175. for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
  2176. log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
  2177. for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
  2178. seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
  2179. *(log + i), *(log + i + 1),
  2180. *(log + i + 2), *(log + i + 3));
  2181. kunmap_atomic(log);
  2182. }
  2183. seq_putc(m, '\n');
  2184. return 0;
  2185. }
  2186. static int i915_edp_psr_status(struct seq_file *m, void *data)
  2187. {
  2188. struct drm_info_node *node = m->private;
  2189. struct drm_device *dev = node->minor->dev;
  2190. struct drm_i915_private *dev_priv = dev->dev_private;
  2191. u32 psrperf = 0;
  2192. u32 stat[3];
  2193. enum pipe pipe;
  2194. bool enabled = false;
  2195. if (!HAS_PSR(dev)) {
  2196. seq_puts(m, "PSR not supported\n");
  2197. return 0;
  2198. }
  2199. intel_runtime_pm_get(dev_priv);
  2200. mutex_lock(&dev_priv->psr.lock);
  2201. seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
  2202. seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
  2203. seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
  2204. seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
  2205. seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
  2206. dev_priv->psr.busy_frontbuffer_bits);
  2207. seq_printf(m, "Re-enable work scheduled: %s\n",
  2208. yesno(work_busy(&dev_priv->psr.work.work)));
  2209. if (HAS_DDI(dev))
  2210. enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
  2211. else {
  2212. for_each_pipe(dev_priv, pipe) {
  2213. stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
  2214. VLV_EDP_PSR_CURR_STATE_MASK;
  2215. if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
  2216. (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
  2217. enabled = true;
  2218. }
  2219. }
  2220. seq_printf(m, "Main link in standby mode: %s\n",
  2221. yesno(dev_priv->psr.link_standby));
  2222. seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
  2223. if (!HAS_DDI(dev))
  2224. for_each_pipe(dev_priv, pipe) {
  2225. if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
  2226. (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
  2227. seq_printf(m, " pipe %c", pipe_name(pipe));
  2228. }
  2229. seq_puts(m, "\n");
  2230. /*
  2231. * VLV/CHV PSR has no kind of performance counter
  2232. * SKL+ Perf counter is reset to 0 everytime DC state is entered
  2233. */
  2234. if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  2235. psrperf = I915_READ(EDP_PSR_PERF_CNT) &
  2236. EDP_PSR_PERF_CNT_MASK;
  2237. seq_printf(m, "Performance_Counter: %u\n", psrperf);
  2238. }
  2239. mutex_unlock(&dev_priv->psr.lock);
  2240. intel_runtime_pm_put(dev_priv);
  2241. return 0;
  2242. }
  2243. static int i915_sink_crc(struct seq_file *m, void *data)
  2244. {
  2245. struct drm_info_node *node = m->private;
  2246. struct drm_device *dev = node->minor->dev;
  2247. struct intel_encoder *encoder;
  2248. struct intel_connector *connector;
  2249. struct intel_dp *intel_dp = NULL;
  2250. int ret;
  2251. u8 crc[6];
  2252. drm_modeset_lock_all(dev);
  2253. for_each_intel_connector(dev, connector) {
  2254. if (connector->base.dpms != DRM_MODE_DPMS_ON)
  2255. continue;
  2256. if (!connector->base.encoder)
  2257. continue;
  2258. encoder = to_intel_encoder(connector->base.encoder);
  2259. if (encoder->type != INTEL_OUTPUT_EDP)
  2260. continue;
  2261. intel_dp = enc_to_intel_dp(&encoder->base);
  2262. ret = intel_dp_sink_crc(intel_dp, crc);
  2263. if (ret)
  2264. goto out;
  2265. seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
  2266. crc[0], crc[1], crc[2],
  2267. crc[3], crc[4], crc[5]);
  2268. goto out;
  2269. }
  2270. ret = -ENODEV;
  2271. out:
  2272. drm_modeset_unlock_all(dev);
  2273. return ret;
  2274. }
  2275. static int i915_energy_uJ(struct seq_file *m, void *data)
  2276. {
  2277. struct drm_info_node *node = m->private;
  2278. struct drm_device *dev = node->minor->dev;
  2279. struct drm_i915_private *dev_priv = dev->dev_private;
  2280. u64 power;
  2281. u32 units;
  2282. if (INTEL_INFO(dev)->gen < 6)
  2283. return -ENODEV;
  2284. intel_runtime_pm_get(dev_priv);
  2285. rdmsrl(MSR_RAPL_POWER_UNIT, power);
  2286. power = (power & 0x1f00) >> 8;
  2287. units = 1000000 / (1 << power); /* convert to uJ */
  2288. power = I915_READ(MCH_SECP_NRG_STTS);
  2289. power *= units;
  2290. intel_runtime_pm_put(dev_priv);
  2291. seq_printf(m, "%llu", (long long unsigned)power);
  2292. return 0;
  2293. }
  2294. static int i915_runtime_pm_status(struct seq_file *m, void *unused)
  2295. {
  2296. struct drm_info_node *node = m->private;
  2297. struct drm_device *dev = node->minor->dev;
  2298. struct drm_i915_private *dev_priv = dev->dev_private;
  2299. if (!HAS_RUNTIME_PM(dev_priv))
  2300. seq_puts(m, "Runtime power management not supported\n");
  2301. seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
  2302. seq_printf(m, "IRQs disabled: %s\n",
  2303. yesno(!intel_irqs_enabled(dev_priv)));
  2304. #ifdef CONFIG_PM
  2305. seq_printf(m, "Usage count: %d\n",
  2306. atomic_read(&dev->dev->power.usage_count));
  2307. #else
  2308. seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
  2309. #endif
  2310. seq_printf(m, "PCI device power state: %s [%d]\n",
  2311. pci_power_name(dev_priv->dev->pdev->current_state),
  2312. dev_priv->dev->pdev->current_state);
  2313. return 0;
  2314. }
  2315. static int i915_power_domain_info(struct seq_file *m, void *unused)
  2316. {
  2317. struct drm_info_node *node = m->private;
  2318. struct drm_device *dev = node->minor->dev;
  2319. struct drm_i915_private *dev_priv = dev->dev_private;
  2320. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2321. int i;
  2322. mutex_lock(&power_domains->lock);
  2323. seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
  2324. for (i = 0; i < power_domains->power_well_count; i++) {
  2325. struct i915_power_well *power_well;
  2326. enum intel_display_power_domain power_domain;
  2327. power_well = &power_domains->power_wells[i];
  2328. seq_printf(m, "%-25s %d\n", power_well->name,
  2329. power_well->count);
  2330. for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
  2331. power_domain++) {
  2332. if (!(BIT(power_domain) & power_well->domains))
  2333. continue;
  2334. seq_printf(m, " %-23s %d\n",
  2335. intel_display_power_domain_str(power_domain),
  2336. power_domains->domain_use_count[power_domain]);
  2337. }
  2338. }
  2339. mutex_unlock(&power_domains->lock);
  2340. return 0;
  2341. }
  2342. static int i915_dmc_info(struct seq_file *m, void *unused)
  2343. {
  2344. struct drm_info_node *node = m->private;
  2345. struct drm_device *dev = node->minor->dev;
  2346. struct drm_i915_private *dev_priv = dev->dev_private;
  2347. struct intel_csr *csr;
  2348. if (!HAS_CSR(dev)) {
  2349. seq_puts(m, "not supported\n");
  2350. return 0;
  2351. }
  2352. csr = &dev_priv->csr;
  2353. intel_runtime_pm_get(dev_priv);
  2354. seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
  2355. seq_printf(m, "path: %s\n", csr->fw_path);
  2356. if (!csr->dmc_payload)
  2357. goto out;
  2358. seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
  2359. CSR_VERSION_MINOR(csr->version));
  2360. if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
  2361. seq_printf(m, "DC3 -> DC5 count: %d\n",
  2362. I915_READ(SKL_CSR_DC3_DC5_COUNT));
  2363. seq_printf(m, "DC5 -> DC6 count: %d\n",
  2364. I915_READ(SKL_CSR_DC5_DC6_COUNT));
  2365. } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
  2366. seq_printf(m, "DC3 -> DC5 count: %d\n",
  2367. I915_READ(BXT_CSR_DC3_DC5_COUNT));
  2368. }
  2369. out:
  2370. seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
  2371. seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
  2372. seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
  2373. intel_runtime_pm_put(dev_priv);
  2374. return 0;
  2375. }
  2376. static void intel_seq_print_mode(struct seq_file *m, int tabs,
  2377. struct drm_display_mode *mode)
  2378. {
  2379. int i;
  2380. for (i = 0; i < tabs; i++)
  2381. seq_putc(m, '\t');
  2382. seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
  2383. mode->base.id, mode->name,
  2384. mode->vrefresh, mode->clock,
  2385. mode->hdisplay, mode->hsync_start,
  2386. mode->hsync_end, mode->htotal,
  2387. mode->vdisplay, mode->vsync_start,
  2388. mode->vsync_end, mode->vtotal,
  2389. mode->type, mode->flags);
  2390. }
  2391. static void intel_encoder_info(struct seq_file *m,
  2392. struct intel_crtc *intel_crtc,
  2393. struct intel_encoder *intel_encoder)
  2394. {
  2395. struct drm_info_node *node = m->private;
  2396. struct drm_device *dev = node->minor->dev;
  2397. struct drm_crtc *crtc = &intel_crtc->base;
  2398. struct intel_connector *intel_connector;
  2399. struct drm_encoder *encoder;
  2400. encoder = &intel_encoder->base;
  2401. seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
  2402. encoder->base.id, encoder->name);
  2403. for_each_connector_on_encoder(dev, encoder, intel_connector) {
  2404. struct drm_connector *connector = &intel_connector->base;
  2405. seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
  2406. connector->base.id,
  2407. connector->name,
  2408. drm_get_connector_status_name(connector->status));
  2409. if (connector->status == connector_status_connected) {
  2410. struct drm_display_mode *mode = &crtc->mode;
  2411. seq_printf(m, ", mode:\n");
  2412. intel_seq_print_mode(m, 2, mode);
  2413. } else {
  2414. seq_putc(m, '\n');
  2415. }
  2416. }
  2417. }
  2418. static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
  2419. {
  2420. struct drm_info_node *node = m->private;
  2421. struct drm_device *dev = node->minor->dev;
  2422. struct drm_crtc *crtc = &intel_crtc->base;
  2423. struct intel_encoder *intel_encoder;
  2424. struct drm_plane_state *plane_state = crtc->primary->state;
  2425. struct drm_framebuffer *fb = plane_state->fb;
  2426. if (fb)
  2427. seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
  2428. fb->base.id, plane_state->src_x >> 16,
  2429. plane_state->src_y >> 16, fb->width, fb->height);
  2430. else
  2431. seq_puts(m, "\tprimary plane disabled\n");
  2432. for_each_encoder_on_crtc(dev, crtc, intel_encoder)
  2433. intel_encoder_info(m, intel_crtc, intel_encoder);
  2434. }
  2435. static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
  2436. {
  2437. struct drm_display_mode *mode = panel->fixed_mode;
  2438. seq_printf(m, "\tfixed mode:\n");
  2439. intel_seq_print_mode(m, 2, mode);
  2440. }
  2441. static void intel_dp_info(struct seq_file *m,
  2442. struct intel_connector *intel_connector)
  2443. {
  2444. struct intel_encoder *intel_encoder = intel_connector->encoder;
  2445. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  2446. seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
  2447. seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
  2448. if (intel_encoder->type == INTEL_OUTPUT_EDP)
  2449. intel_panel_info(m, &intel_connector->panel);
  2450. }
  2451. static void intel_hdmi_info(struct seq_file *m,
  2452. struct intel_connector *intel_connector)
  2453. {
  2454. struct intel_encoder *intel_encoder = intel_connector->encoder;
  2455. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
  2456. seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
  2457. }
  2458. static void intel_lvds_info(struct seq_file *m,
  2459. struct intel_connector *intel_connector)
  2460. {
  2461. intel_panel_info(m, &intel_connector->panel);
  2462. }
  2463. static void intel_connector_info(struct seq_file *m,
  2464. struct drm_connector *connector)
  2465. {
  2466. struct intel_connector *intel_connector = to_intel_connector(connector);
  2467. struct intel_encoder *intel_encoder = intel_connector->encoder;
  2468. struct drm_display_mode *mode;
  2469. seq_printf(m, "connector %d: type %s, status: %s\n",
  2470. connector->base.id, connector->name,
  2471. drm_get_connector_status_name(connector->status));
  2472. if (connector->status == connector_status_connected) {
  2473. seq_printf(m, "\tname: %s\n", connector->display_info.name);
  2474. seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
  2475. connector->display_info.width_mm,
  2476. connector->display_info.height_mm);
  2477. seq_printf(m, "\tsubpixel order: %s\n",
  2478. drm_get_subpixel_order_name(connector->display_info.subpixel_order));
  2479. seq_printf(m, "\tCEA rev: %d\n",
  2480. connector->display_info.cea_rev);
  2481. }
  2482. if (intel_encoder) {
  2483. if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
  2484. intel_encoder->type == INTEL_OUTPUT_EDP)
  2485. intel_dp_info(m, intel_connector);
  2486. else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
  2487. intel_hdmi_info(m, intel_connector);
  2488. else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
  2489. intel_lvds_info(m, intel_connector);
  2490. }
  2491. seq_printf(m, "\tmodes:\n");
  2492. list_for_each_entry(mode, &connector->modes, head)
  2493. intel_seq_print_mode(m, 2, mode);
  2494. }
  2495. static bool cursor_active(struct drm_device *dev, int pipe)
  2496. {
  2497. struct drm_i915_private *dev_priv = dev->dev_private;
  2498. u32 state;
  2499. if (IS_845G(dev) || IS_I865G(dev))
  2500. state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
  2501. else
  2502. state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
  2503. return state;
  2504. }
  2505. static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
  2506. {
  2507. struct drm_i915_private *dev_priv = dev->dev_private;
  2508. u32 pos;
  2509. pos = I915_READ(CURPOS(pipe));
  2510. *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
  2511. if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
  2512. *x = -*x;
  2513. *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
  2514. if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
  2515. *y = -*y;
  2516. return cursor_active(dev, pipe);
  2517. }
  2518. static const char *plane_type(enum drm_plane_type type)
  2519. {
  2520. switch (type) {
  2521. case DRM_PLANE_TYPE_OVERLAY:
  2522. return "OVL";
  2523. case DRM_PLANE_TYPE_PRIMARY:
  2524. return "PRI";
  2525. case DRM_PLANE_TYPE_CURSOR:
  2526. return "CUR";
  2527. /*
  2528. * Deliberately omitting default: to generate compiler warnings
  2529. * when a new drm_plane_type gets added.
  2530. */
  2531. }
  2532. return "unknown";
  2533. }
  2534. static const char *plane_rotation(unsigned int rotation)
  2535. {
  2536. static char buf[48];
  2537. /*
  2538. * According to doc only one DRM_ROTATE_ is allowed but this
  2539. * will print them all to visualize if the values are misused
  2540. */
  2541. snprintf(buf, sizeof(buf),
  2542. "%s%s%s%s%s%s(0x%08x)",
  2543. (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
  2544. (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
  2545. (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
  2546. (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
  2547. (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
  2548. (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
  2549. rotation);
  2550. return buf;
  2551. }
  2552. static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
  2553. {
  2554. struct drm_info_node *node = m->private;
  2555. struct drm_device *dev = node->minor->dev;
  2556. struct intel_plane *intel_plane;
  2557. for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
  2558. struct drm_plane_state *state;
  2559. struct drm_plane *plane = &intel_plane->base;
  2560. if (!plane->state) {
  2561. seq_puts(m, "plane->state is NULL!\n");
  2562. continue;
  2563. }
  2564. state = plane->state;
  2565. seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
  2566. plane->base.id,
  2567. plane_type(intel_plane->base.type),
  2568. state->crtc_x, state->crtc_y,
  2569. state->crtc_w, state->crtc_h,
  2570. (state->src_x >> 16),
  2571. ((state->src_x & 0xffff) * 15625) >> 10,
  2572. (state->src_y >> 16),
  2573. ((state->src_y & 0xffff) * 15625) >> 10,
  2574. (state->src_w >> 16),
  2575. ((state->src_w & 0xffff) * 15625) >> 10,
  2576. (state->src_h >> 16),
  2577. ((state->src_h & 0xffff) * 15625) >> 10,
  2578. state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
  2579. plane_rotation(state->rotation));
  2580. }
  2581. }
  2582. static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
  2583. {
  2584. struct intel_crtc_state *pipe_config;
  2585. int num_scalers = intel_crtc->num_scalers;
  2586. int i;
  2587. pipe_config = to_intel_crtc_state(intel_crtc->base.state);
  2588. /* Not all platformas have a scaler */
  2589. if (num_scalers) {
  2590. seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
  2591. num_scalers,
  2592. pipe_config->scaler_state.scaler_users,
  2593. pipe_config->scaler_state.scaler_id);
  2594. for (i = 0; i < SKL_NUM_SCALERS; i++) {
  2595. struct intel_scaler *sc =
  2596. &pipe_config->scaler_state.scalers[i];
  2597. seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
  2598. i, yesno(sc->in_use), sc->mode);
  2599. }
  2600. seq_puts(m, "\n");
  2601. } else {
  2602. seq_puts(m, "\tNo scalers available on this platform\n");
  2603. }
  2604. }
  2605. static int i915_display_info(struct seq_file *m, void *unused)
  2606. {
  2607. struct drm_info_node *node = m->private;
  2608. struct drm_device *dev = node->minor->dev;
  2609. struct drm_i915_private *dev_priv = dev->dev_private;
  2610. struct intel_crtc *crtc;
  2611. struct drm_connector *connector;
  2612. intel_runtime_pm_get(dev_priv);
  2613. drm_modeset_lock_all(dev);
  2614. seq_printf(m, "CRTC info\n");
  2615. seq_printf(m, "---------\n");
  2616. for_each_intel_crtc(dev, crtc) {
  2617. bool active;
  2618. struct intel_crtc_state *pipe_config;
  2619. int x, y;
  2620. pipe_config = to_intel_crtc_state(crtc->base.state);
  2621. seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
  2622. crtc->base.base.id, pipe_name(crtc->pipe),
  2623. yesno(pipe_config->base.active),
  2624. pipe_config->pipe_src_w, pipe_config->pipe_src_h,
  2625. yesno(pipe_config->dither), pipe_config->pipe_bpp);
  2626. if (pipe_config->base.active) {
  2627. intel_crtc_info(m, crtc);
  2628. active = cursor_position(dev, crtc->pipe, &x, &y);
  2629. seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
  2630. yesno(crtc->cursor_base),
  2631. x, y, crtc->base.cursor->state->crtc_w,
  2632. crtc->base.cursor->state->crtc_h,
  2633. crtc->cursor_addr, yesno(active));
  2634. intel_scaler_info(m, crtc);
  2635. intel_plane_info(m, crtc);
  2636. }
  2637. seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
  2638. yesno(!crtc->cpu_fifo_underrun_disabled),
  2639. yesno(!crtc->pch_fifo_underrun_disabled));
  2640. }
  2641. seq_printf(m, "\n");
  2642. seq_printf(m, "Connector info\n");
  2643. seq_printf(m, "--------------\n");
  2644. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2645. intel_connector_info(m, connector);
  2646. }
  2647. drm_modeset_unlock_all(dev);
  2648. intel_runtime_pm_put(dev_priv);
  2649. return 0;
  2650. }
  2651. static int i915_semaphore_status(struct seq_file *m, void *unused)
  2652. {
  2653. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2654. struct drm_device *dev = node->minor->dev;
  2655. struct drm_i915_private *dev_priv = dev->dev_private;
  2656. struct intel_engine_cs *engine;
  2657. int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  2658. enum intel_engine_id id;
  2659. int j, ret;
  2660. if (!i915_semaphore_is_enabled(dev)) {
  2661. seq_puts(m, "Semaphores are disabled\n");
  2662. return 0;
  2663. }
  2664. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2665. if (ret)
  2666. return ret;
  2667. intel_runtime_pm_get(dev_priv);
  2668. if (IS_BROADWELL(dev)) {
  2669. struct page *page;
  2670. uint64_t *seqno;
  2671. page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
  2672. seqno = (uint64_t *)kmap_atomic(page);
  2673. for_each_engine_id(engine, dev_priv, id) {
  2674. uint64_t offset;
  2675. seq_printf(m, "%s\n", engine->name);
  2676. seq_puts(m, " Last signal:");
  2677. for (j = 0; j < num_rings; j++) {
  2678. offset = id * I915_NUM_ENGINES + j;
  2679. seq_printf(m, "0x%08llx (0x%02llx) ",
  2680. seqno[offset], offset * 8);
  2681. }
  2682. seq_putc(m, '\n');
  2683. seq_puts(m, " Last wait: ");
  2684. for (j = 0; j < num_rings; j++) {
  2685. offset = id + (j * I915_NUM_ENGINES);
  2686. seq_printf(m, "0x%08llx (0x%02llx) ",
  2687. seqno[offset], offset * 8);
  2688. }
  2689. seq_putc(m, '\n');
  2690. }
  2691. kunmap_atomic(seqno);
  2692. } else {
  2693. seq_puts(m, " Last signal:");
  2694. for_each_engine(engine, dev_priv)
  2695. for (j = 0; j < num_rings; j++)
  2696. seq_printf(m, "0x%08x\n",
  2697. I915_READ(engine->semaphore.mbox.signal[j]));
  2698. seq_putc(m, '\n');
  2699. }
  2700. seq_puts(m, "\nSync seqno:\n");
  2701. for_each_engine(engine, dev_priv) {
  2702. for (j = 0; j < num_rings; j++)
  2703. seq_printf(m, " 0x%08x ",
  2704. engine->semaphore.sync_seqno[j]);
  2705. seq_putc(m, '\n');
  2706. }
  2707. seq_putc(m, '\n');
  2708. intel_runtime_pm_put(dev_priv);
  2709. mutex_unlock(&dev->struct_mutex);
  2710. return 0;
  2711. }
  2712. static int i915_shared_dplls_info(struct seq_file *m, void *unused)
  2713. {
  2714. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2715. struct drm_device *dev = node->minor->dev;
  2716. struct drm_i915_private *dev_priv = dev->dev_private;
  2717. int i;
  2718. drm_modeset_lock_all(dev);
  2719. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2720. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  2721. seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
  2722. seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
  2723. pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
  2724. seq_printf(m, " tracked hardware state:\n");
  2725. seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
  2726. seq_printf(m, " dpll_md: 0x%08x\n",
  2727. pll->config.hw_state.dpll_md);
  2728. seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
  2729. seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
  2730. seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
  2731. }
  2732. drm_modeset_unlock_all(dev);
  2733. return 0;
  2734. }
  2735. static int i915_wa_registers(struct seq_file *m, void *unused)
  2736. {
  2737. int i;
  2738. int ret;
  2739. struct intel_engine_cs *engine;
  2740. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2741. struct drm_device *dev = node->minor->dev;
  2742. struct drm_i915_private *dev_priv = dev->dev_private;
  2743. struct i915_workarounds *workarounds = &dev_priv->workarounds;
  2744. enum intel_engine_id id;
  2745. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2746. if (ret)
  2747. return ret;
  2748. intel_runtime_pm_get(dev_priv);
  2749. seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
  2750. for_each_engine_id(engine, dev_priv, id)
  2751. seq_printf(m, "HW whitelist count for %s: %d\n",
  2752. engine->name, workarounds->hw_whitelist_count[id]);
  2753. for (i = 0; i < workarounds->count; ++i) {
  2754. i915_reg_t addr;
  2755. u32 mask, value, read;
  2756. bool ok;
  2757. addr = workarounds->reg[i].addr;
  2758. mask = workarounds->reg[i].mask;
  2759. value = workarounds->reg[i].value;
  2760. read = I915_READ(addr);
  2761. ok = (value & mask) == (read & mask);
  2762. seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
  2763. i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
  2764. }
  2765. intel_runtime_pm_put(dev_priv);
  2766. mutex_unlock(&dev->struct_mutex);
  2767. return 0;
  2768. }
  2769. static int i915_ddb_info(struct seq_file *m, void *unused)
  2770. {
  2771. struct drm_info_node *node = m->private;
  2772. struct drm_device *dev = node->minor->dev;
  2773. struct drm_i915_private *dev_priv = dev->dev_private;
  2774. struct skl_ddb_allocation *ddb;
  2775. struct skl_ddb_entry *entry;
  2776. enum pipe pipe;
  2777. int plane;
  2778. if (INTEL_INFO(dev)->gen < 9)
  2779. return 0;
  2780. drm_modeset_lock_all(dev);
  2781. ddb = &dev_priv->wm.skl_hw.ddb;
  2782. seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
  2783. for_each_pipe(dev_priv, pipe) {
  2784. seq_printf(m, "Pipe %c\n", pipe_name(pipe));
  2785. for_each_plane(dev_priv, pipe, plane) {
  2786. entry = &ddb->plane[pipe][plane];
  2787. seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
  2788. entry->start, entry->end,
  2789. skl_ddb_entry_size(entry));
  2790. }
  2791. entry = &ddb->plane[pipe][PLANE_CURSOR];
  2792. seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
  2793. entry->end, skl_ddb_entry_size(entry));
  2794. }
  2795. drm_modeset_unlock_all(dev);
  2796. return 0;
  2797. }
  2798. static void drrs_status_per_crtc(struct seq_file *m,
  2799. struct drm_device *dev, struct intel_crtc *intel_crtc)
  2800. {
  2801. struct intel_encoder *intel_encoder;
  2802. struct drm_i915_private *dev_priv = dev->dev_private;
  2803. struct i915_drrs *drrs = &dev_priv->drrs;
  2804. int vrefresh = 0;
  2805. for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
  2806. /* Encoder connected on this CRTC */
  2807. switch (intel_encoder->type) {
  2808. case INTEL_OUTPUT_EDP:
  2809. seq_puts(m, "eDP:\n");
  2810. break;
  2811. case INTEL_OUTPUT_DSI:
  2812. seq_puts(m, "DSI:\n");
  2813. break;
  2814. case INTEL_OUTPUT_HDMI:
  2815. seq_puts(m, "HDMI:\n");
  2816. break;
  2817. case INTEL_OUTPUT_DISPLAYPORT:
  2818. seq_puts(m, "DP:\n");
  2819. break;
  2820. default:
  2821. seq_printf(m, "Other encoder (id=%d).\n",
  2822. intel_encoder->type);
  2823. return;
  2824. }
  2825. }
  2826. if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
  2827. seq_puts(m, "\tVBT: DRRS_type: Static");
  2828. else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
  2829. seq_puts(m, "\tVBT: DRRS_type: Seamless");
  2830. else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
  2831. seq_puts(m, "\tVBT: DRRS_type: None");
  2832. else
  2833. seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
  2834. seq_puts(m, "\n\n");
  2835. if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
  2836. struct intel_panel *panel;
  2837. mutex_lock(&drrs->mutex);
  2838. /* DRRS Supported */
  2839. seq_puts(m, "\tDRRS Supported: Yes\n");
  2840. /* disable_drrs() will make drrs->dp NULL */
  2841. if (!drrs->dp) {
  2842. seq_puts(m, "Idleness DRRS: Disabled");
  2843. mutex_unlock(&drrs->mutex);
  2844. return;
  2845. }
  2846. panel = &drrs->dp->attached_connector->panel;
  2847. seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
  2848. drrs->busy_frontbuffer_bits);
  2849. seq_puts(m, "\n\t\t");
  2850. if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
  2851. seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
  2852. vrefresh = panel->fixed_mode->vrefresh;
  2853. } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
  2854. seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
  2855. vrefresh = panel->downclock_mode->vrefresh;
  2856. } else {
  2857. seq_printf(m, "DRRS_State: Unknown(%d)\n",
  2858. drrs->refresh_rate_type);
  2859. mutex_unlock(&drrs->mutex);
  2860. return;
  2861. }
  2862. seq_printf(m, "\t\tVrefresh: %d", vrefresh);
  2863. seq_puts(m, "\n\t\t");
  2864. mutex_unlock(&drrs->mutex);
  2865. } else {
  2866. /* DRRS not supported. Print the VBT parameter*/
  2867. seq_puts(m, "\tDRRS Supported : No");
  2868. }
  2869. seq_puts(m, "\n");
  2870. }
  2871. static int i915_drrs_status(struct seq_file *m, void *unused)
  2872. {
  2873. struct drm_info_node *node = m->private;
  2874. struct drm_device *dev = node->minor->dev;
  2875. struct intel_crtc *intel_crtc;
  2876. int active_crtc_cnt = 0;
  2877. for_each_intel_crtc(dev, intel_crtc) {
  2878. drm_modeset_lock(&intel_crtc->base.mutex, NULL);
  2879. if (intel_crtc->base.state->active) {
  2880. active_crtc_cnt++;
  2881. seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
  2882. drrs_status_per_crtc(m, dev, intel_crtc);
  2883. }
  2884. drm_modeset_unlock(&intel_crtc->base.mutex);
  2885. }
  2886. if (!active_crtc_cnt)
  2887. seq_puts(m, "No active crtc found\n");
  2888. return 0;
  2889. }
  2890. struct pipe_crc_info {
  2891. const char *name;
  2892. struct drm_device *dev;
  2893. enum pipe pipe;
  2894. };
  2895. static int i915_dp_mst_info(struct seq_file *m, void *unused)
  2896. {
  2897. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2898. struct drm_device *dev = node->minor->dev;
  2899. struct drm_encoder *encoder;
  2900. struct intel_encoder *intel_encoder;
  2901. struct intel_digital_port *intel_dig_port;
  2902. drm_modeset_lock_all(dev);
  2903. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2904. intel_encoder = to_intel_encoder(encoder);
  2905. if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
  2906. continue;
  2907. intel_dig_port = enc_to_dig_port(encoder);
  2908. if (!intel_dig_port->dp.can_mst)
  2909. continue;
  2910. seq_printf(m, "MST Source Port %c\n",
  2911. port_name(intel_dig_port->port));
  2912. drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
  2913. }
  2914. drm_modeset_unlock_all(dev);
  2915. return 0;
  2916. }
  2917. static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
  2918. {
  2919. struct pipe_crc_info *info = inode->i_private;
  2920. struct drm_i915_private *dev_priv = info->dev->dev_private;
  2921. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
  2922. if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
  2923. return -ENODEV;
  2924. spin_lock_irq(&pipe_crc->lock);
  2925. if (pipe_crc->opened) {
  2926. spin_unlock_irq(&pipe_crc->lock);
  2927. return -EBUSY; /* already open */
  2928. }
  2929. pipe_crc->opened = true;
  2930. filep->private_data = inode->i_private;
  2931. spin_unlock_irq(&pipe_crc->lock);
  2932. return 0;
  2933. }
  2934. static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
  2935. {
  2936. struct pipe_crc_info *info = inode->i_private;
  2937. struct drm_i915_private *dev_priv = info->dev->dev_private;
  2938. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
  2939. spin_lock_irq(&pipe_crc->lock);
  2940. pipe_crc->opened = false;
  2941. spin_unlock_irq(&pipe_crc->lock);
  2942. return 0;
  2943. }
  2944. /* (6 fields, 8 chars each, space separated (5) + '\n') */
  2945. #define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
  2946. /* account for \'0' */
  2947. #define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
  2948. static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
  2949. {
  2950. assert_spin_locked(&pipe_crc->lock);
  2951. return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
  2952. INTEL_PIPE_CRC_ENTRIES_NR);
  2953. }
  2954. static ssize_t
  2955. i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
  2956. loff_t *pos)
  2957. {
  2958. struct pipe_crc_info *info = filep->private_data;
  2959. struct drm_device *dev = info->dev;
  2960. struct drm_i915_private *dev_priv = dev->dev_private;
  2961. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
  2962. char buf[PIPE_CRC_BUFFER_LEN];
  2963. int n_entries;
  2964. ssize_t bytes_read;
  2965. /*
  2966. * Don't allow user space to provide buffers not big enough to hold
  2967. * a line of data.
  2968. */
  2969. if (count < PIPE_CRC_LINE_LEN)
  2970. return -EINVAL;
  2971. if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
  2972. return 0;
  2973. /* nothing to read */
  2974. spin_lock_irq(&pipe_crc->lock);
  2975. while (pipe_crc_data_count(pipe_crc) == 0) {
  2976. int ret;
  2977. if (filep->f_flags & O_NONBLOCK) {
  2978. spin_unlock_irq(&pipe_crc->lock);
  2979. return -EAGAIN;
  2980. }
  2981. ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
  2982. pipe_crc_data_count(pipe_crc), pipe_crc->lock);
  2983. if (ret) {
  2984. spin_unlock_irq(&pipe_crc->lock);
  2985. return ret;
  2986. }
  2987. }
  2988. /* We now have one or more entries to read */
  2989. n_entries = count / PIPE_CRC_LINE_LEN;
  2990. bytes_read = 0;
  2991. while (n_entries > 0) {
  2992. struct intel_pipe_crc_entry *entry =
  2993. &pipe_crc->entries[pipe_crc->tail];
  2994. int ret;
  2995. if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
  2996. INTEL_PIPE_CRC_ENTRIES_NR) < 1)
  2997. break;
  2998. BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
  2999. pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
  3000. bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
  3001. "%8u %8x %8x %8x %8x %8x\n",
  3002. entry->frame, entry->crc[0],
  3003. entry->crc[1], entry->crc[2],
  3004. entry->crc[3], entry->crc[4]);
  3005. spin_unlock_irq(&pipe_crc->lock);
  3006. ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
  3007. if (ret == PIPE_CRC_LINE_LEN)
  3008. return -EFAULT;
  3009. user_buf += PIPE_CRC_LINE_LEN;
  3010. n_entries--;
  3011. spin_lock_irq(&pipe_crc->lock);
  3012. }
  3013. spin_unlock_irq(&pipe_crc->lock);
  3014. return bytes_read;
  3015. }
  3016. static const struct file_operations i915_pipe_crc_fops = {
  3017. .owner = THIS_MODULE,
  3018. .open = i915_pipe_crc_open,
  3019. .read = i915_pipe_crc_read,
  3020. .release = i915_pipe_crc_release,
  3021. };
  3022. static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
  3023. {
  3024. .name = "i915_pipe_A_crc",
  3025. .pipe = PIPE_A,
  3026. },
  3027. {
  3028. .name = "i915_pipe_B_crc",
  3029. .pipe = PIPE_B,
  3030. },
  3031. {
  3032. .name = "i915_pipe_C_crc",
  3033. .pipe = PIPE_C,
  3034. },
  3035. };
  3036. static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
  3037. enum pipe pipe)
  3038. {
  3039. struct drm_device *dev = minor->dev;
  3040. struct dentry *ent;
  3041. struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
  3042. info->dev = dev;
  3043. ent = debugfs_create_file(info->name, S_IRUGO, root, info,
  3044. &i915_pipe_crc_fops);
  3045. if (!ent)
  3046. return -ENOMEM;
  3047. return drm_add_fake_info_node(minor, ent, info);
  3048. }
  3049. static const char * const pipe_crc_sources[] = {
  3050. "none",
  3051. "plane1",
  3052. "plane2",
  3053. "pf",
  3054. "pipe",
  3055. "TV",
  3056. "DP-B",
  3057. "DP-C",
  3058. "DP-D",
  3059. "auto",
  3060. };
  3061. static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
  3062. {
  3063. BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
  3064. return pipe_crc_sources[source];
  3065. }
  3066. static int display_crc_ctl_show(struct seq_file *m, void *data)
  3067. {
  3068. struct drm_device *dev = m->private;
  3069. struct drm_i915_private *dev_priv = dev->dev_private;
  3070. int i;
  3071. for (i = 0; i < I915_MAX_PIPES; i++)
  3072. seq_printf(m, "%c %s\n", pipe_name(i),
  3073. pipe_crc_source_name(dev_priv->pipe_crc[i].source));
  3074. return 0;
  3075. }
  3076. static int display_crc_ctl_open(struct inode *inode, struct file *file)
  3077. {
  3078. struct drm_device *dev = inode->i_private;
  3079. return single_open(file, display_crc_ctl_show, dev);
  3080. }
  3081. static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
  3082. uint32_t *val)
  3083. {
  3084. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
  3085. *source = INTEL_PIPE_CRC_SOURCE_PIPE;
  3086. switch (*source) {
  3087. case INTEL_PIPE_CRC_SOURCE_PIPE:
  3088. *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
  3089. break;
  3090. case INTEL_PIPE_CRC_SOURCE_NONE:
  3091. *val = 0;
  3092. break;
  3093. default:
  3094. return -EINVAL;
  3095. }
  3096. return 0;
  3097. }
  3098. static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
  3099. enum intel_pipe_crc_source *source)
  3100. {
  3101. struct intel_encoder *encoder;
  3102. struct intel_crtc *crtc;
  3103. struct intel_digital_port *dig_port;
  3104. int ret = 0;
  3105. *source = INTEL_PIPE_CRC_SOURCE_PIPE;
  3106. drm_modeset_lock_all(dev);
  3107. for_each_intel_encoder(dev, encoder) {
  3108. if (!encoder->base.crtc)
  3109. continue;
  3110. crtc = to_intel_crtc(encoder->base.crtc);
  3111. if (crtc->pipe != pipe)
  3112. continue;
  3113. switch (encoder->type) {
  3114. case INTEL_OUTPUT_TVOUT:
  3115. *source = INTEL_PIPE_CRC_SOURCE_TV;
  3116. break;
  3117. case INTEL_OUTPUT_DISPLAYPORT:
  3118. case INTEL_OUTPUT_EDP:
  3119. dig_port = enc_to_dig_port(&encoder->base);
  3120. switch (dig_port->port) {
  3121. case PORT_B:
  3122. *source = INTEL_PIPE_CRC_SOURCE_DP_B;
  3123. break;
  3124. case PORT_C:
  3125. *source = INTEL_PIPE_CRC_SOURCE_DP_C;
  3126. break;
  3127. case PORT_D:
  3128. *source = INTEL_PIPE_CRC_SOURCE_DP_D;
  3129. break;
  3130. default:
  3131. WARN(1, "nonexisting DP port %c\n",
  3132. port_name(dig_port->port));
  3133. break;
  3134. }
  3135. break;
  3136. default:
  3137. break;
  3138. }
  3139. }
  3140. drm_modeset_unlock_all(dev);
  3141. return ret;
  3142. }
  3143. static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
  3144. enum pipe pipe,
  3145. enum intel_pipe_crc_source *source,
  3146. uint32_t *val)
  3147. {
  3148. struct drm_i915_private *dev_priv = dev->dev_private;
  3149. bool need_stable_symbols = false;
  3150. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
  3151. int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
  3152. if (ret)
  3153. return ret;
  3154. }
  3155. switch (*source) {
  3156. case INTEL_PIPE_CRC_SOURCE_PIPE:
  3157. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
  3158. break;
  3159. case INTEL_PIPE_CRC_SOURCE_DP_B:
  3160. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
  3161. need_stable_symbols = true;
  3162. break;
  3163. case INTEL_PIPE_CRC_SOURCE_DP_C:
  3164. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
  3165. need_stable_symbols = true;
  3166. break;
  3167. case INTEL_PIPE_CRC_SOURCE_DP_D:
  3168. if (!IS_CHERRYVIEW(dev))
  3169. return -EINVAL;
  3170. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
  3171. need_stable_symbols = true;
  3172. break;
  3173. case INTEL_PIPE_CRC_SOURCE_NONE:
  3174. *val = 0;
  3175. break;
  3176. default:
  3177. return -EINVAL;
  3178. }
  3179. /*
  3180. * When the pipe CRC tap point is after the transcoders we need
  3181. * to tweak symbol-level features to produce a deterministic series of
  3182. * symbols for a given frame. We need to reset those features only once
  3183. * a frame (instead of every nth symbol):
  3184. * - DC-balance: used to ensure a better clock recovery from the data
  3185. * link (SDVO)
  3186. * - DisplayPort scrambling: used for EMI reduction
  3187. */
  3188. if (need_stable_symbols) {
  3189. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  3190. tmp |= DC_BALANCE_RESET_VLV;
  3191. switch (pipe) {
  3192. case PIPE_A:
  3193. tmp |= PIPE_A_SCRAMBLE_RESET;
  3194. break;
  3195. case PIPE_B:
  3196. tmp |= PIPE_B_SCRAMBLE_RESET;
  3197. break;
  3198. case PIPE_C:
  3199. tmp |= PIPE_C_SCRAMBLE_RESET;
  3200. break;
  3201. default:
  3202. return -EINVAL;
  3203. }
  3204. I915_WRITE(PORT_DFT2_G4X, tmp);
  3205. }
  3206. return 0;
  3207. }
  3208. static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
  3209. enum pipe pipe,
  3210. enum intel_pipe_crc_source *source,
  3211. uint32_t *val)
  3212. {
  3213. struct drm_i915_private *dev_priv = dev->dev_private;
  3214. bool need_stable_symbols = false;
  3215. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
  3216. int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
  3217. if (ret)
  3218. return ret;
  3219. }
  3220. switch (*source) {
  3221. case INTEL_PIPE_CRC_SOURCE_PIPE:
  3222. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
  3223. break;
  3224. case INTEL_PIPE_CRC_SOURCE_TV:
  3225. if (!SUPPORTS_TV(dev))
  3226. return -EINVAL;
  3227. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
  3228. break;
  3229. case INTEL_PIPE_CRC_SOURCE_DP_B:
  3230. if (!IS_G4X(dev))
  3231. return -EINVAL;
  3232. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
  3233. need_stable_symbols = true;
  3234. break;
  3235. case INTEL_PIPE_CRC_SOURCE_DP_C:
  3236. if (!IS_G4X(dev))
  3237. return -EINVAL;
  3238. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
  3239. need_stable_symbols = true;
  3240. break;
  3241. case INTEL_PIPE_CRC_SOURCE_DP_D:
  3242. if (!IS_G4X(dev))
  3243. return -EINVAL;
  3244. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
  3245. need_stable_symbols = true;
  3246. break;
  3247. case INTEL_PIPE_CRC_SOURCE_NONE:
  3248. *val = 0;
  3249. break;
  3250. default:
  3251. return -EINVAL;
  3252. }
  3253. /*
  3254. * When the pipe CRC tap point is after the transcoders we need
  3255. * to tweak symbol-level features to produce a deterministic series of
  3256. * symbols for a given frame. We need to reset those features only once
  3257. * a frame (instead of every nth symbol):
  3258. * - DC-balance: used to ensure a better clock recovery from the data
  3259. * link (SDVO)
  3260. * - DisplayPort scrambling: used for EMI reduction
  3261. */
  3262. if (need_stable_symbols) {
  3263. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  3264. WARN_ON(!IS_G4X(dev));
  3265. I915_WRITE(PORT_DFT_I9XX,
  3266. I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
  3267. if (pipe == PIPE_A)
  3268. tmp |= PIPE_A_SCRAMBLE_RESET;
  3269. else
  3270. tmp |= PIPE_B_SCRAMBLE_RESET;
  3271. I915_WRITE(PORT_DFT2_G4X, tmp);
  3272. }
  3273. return 0;
  3274. }
  3275. static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
  3276. enum pipe pipe)
  3277. {
  3278. struct drm_i915_private *dev_priv = dev->dev_private;
  3279. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  3280. switch (pipe) {
  3281. case PIPE_A:
  3282. tmp &= ~PIPE_A_SCRAMBLE_RESET;
  3283. break;
  3284. case PIPE_B:
  3285. tmp &= ~PIPE_B_SCRAMBLE_RESET;
  3286. break;
  3287. case PIPE_C:
  3288. tmp &= ~PIPE_C_SCRAMBLE_RESET;
  3289. break;
  3290. default:
  3291. return;
  3292. }
  3293. if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
  3294. tmp &= ~DC_BALANCE_RESET_VLV;
  3295. I915_WRITE(PORT_DFT2_G4X, tmp);
  3296. }
  3297. static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
  3298. enum pipe pipe)
  3299. {
  3300. struct drm_i915_private *dev_priv = dev->dev_private;
  3301. uint32_t tmp = I915_READ(PORT_DFT2_G4X);
  3302. if (pipe == PIPE_A)
  3303. tmp &= ~PIPE_A_SCRAMBLE_RESET;
  3304. else
  3305. tmp &= ~PIPE_B_SCRAMBLE_RESET;
  3306. I915_WRITE(PORT_DFT2_G4X, tmp);
  3307. if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
  3308. I915_WRITE(PORT_DFT_I9XX,
  3309. I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
  3310. }
  3311. }
  3312. static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
  3313. uint32_t *val)
  3314. {
  3315. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
  3316. *source = INTEL_PIPE_CRC_SOURCE_PIPE;
  3317. switch (*source) {
  3318. case INTEL_PIPE_CRC_SOURCE_PLANE1:
  3319. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
  3320. break;
  3321. case INTEL_PIPE_CRC_SOURCE_PLANE2:
  3322. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
  3323. break;
  3324. case INTEL_PIPE_CRC_SOURCE_PIPE:
  3325. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
  3326. break;
  3327. case INTEL_PIPE_CRC_SOURCE_NONE:
  3328. *val = 0;
  3329. break;
  3330. default:
  3331. return -EINVAL;
  3332. }
  3333. return 0;
  3334. }
  3335. static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
  3336. {
  3337. struct drm_i915_private *dev_priv = dev->dev_private;
  3338. struct intel_crtc *crtc =
  3339. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
  3340. struct intel_crtc_state *pipe_config;
  3341. struct drm_atomic_state *state;
  3342. int ret = 0;
  3343. drm_modeset_lock_all(dev);
  3344. state = drm_atomic_state_alloc(dev);
  3345. if (!state) {
  3346. ret = -ENOMEM;
  3347. goto out;
  3348. }
  3349. state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
  3350. pipe_config = intel_atomic_get_crtc_state(state, crtc);
  3351. if (IS_ERR(pipe_config)) {
  3352. ret = PTR_ERR(pipe_config);
  3353. goto out;
  3354. }
  3355. pipe_config->pch_pfit.force_thru = enable;
  3356. if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
  3357. pipe_config->pch_pfit.enabled != enable)
  3358. pipe_config->base.connectors_changed = true;
  3359. ret = drm_atomic_commit(state);
  3360. out:
  3361. drm_modeset_unlock_all(dev);
  3362. WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
  3363. if (ret)
  3364. drm_atomic_state_free(state);
  3365. }
  3366. static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
  3367. enum pipe pipe,
  3368. enum intel_pipe_crc_source *source,
  3369. uint32_t *val)
  3370. {
  3371. if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
  3372. *source = INTEL_PIPE_CRC_SOURCE_PF;
  3373. switch (*source) {
  3374. case INTEL_PIPE_CRC_SOURCE_PLANE1:
  3375. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
  3376. break;
  3377. case INTEL_PIPE_CRC_SOURCE_PLANE2:
  3378. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
  3379. break;
  3380. case INTEL_PIPE_CRC_SOURCE_PF:
  3381. if (IS_HASWELL(dev) && pipe == PIPE_A)
  3382. hsw_trans_edp_pipe_A_crc_wa(dev, true);
  3383. *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
  3384. break;
  3385. case INTEL_PIPE_CRC_SOURCE_NONE:
  3386. *val = 0;
  3387. break;
  3388. default:
  3389. return -EINVAL;
  3390. }
  3391. return 0;
  3392. }
  3393. static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
  3394. enum intel_pipe_crc_source source)
  3395. {
  3396. struct drm_i915_private *dev_priv = dev->dev_private;
  3397. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  3398. struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
  3399. pipe));
  3400. enum intel_display_power_domain power_domain;
  3401. u32 val = 0; /* shut up gcc */
  3402. int ret;
  3403. if (pipe_crc->source == source)
  3404. return 0;
  3405. /* forbid changing the source without going back to 'none' */
  3406. if (pipe_crc->source && source)
  3407. return -EINVAL;
  3408. power_domain = POWER_DOMAIN_PIPE(pipe);
  3409. if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
  3410. DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
  3411. return -EIO;
  3412. }
  3413. if (IS_GEN2(dev))
  3414. ret = i8xx_pipe_crc_ctl_reg(&source, &val);
  3415. else if (INTEL_INFO(dev)->gen < 5)
  3416. ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
  3417. else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
  3418. ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
  3419. else if (IS_GEN5(dev) || IS_GEN6(dev))
  3420. ret = ilk_pipe_crc_ctl_reg(&source, &val);
  3421. else
  3422. ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
  3423. if (ret != 0)
  3424. goto out;
  3425. /* none -> real source transition */
  3426. if (source) {
  3427. struct intel_pipe_crc_entry *entries;
  3428. DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
  3429. pipe_name(pipe), pipe_crc_source_name(source));
  3430. entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
  3431. sizeof(pipe_crc->entries[0]),
  3432. GFP_KERNEL);
  3433. if (!entries) {
  3434. ret = -ENOMEM;
  3435. goto out;
  3436. }
  3437. /*
  3438. * When IPS gets enabled, the pipe CRC changes. Since IPS gets
  3439. * enabled and disabled dynamically based on package C states,
  3440. * user space can't make reliable use of the CRCs, so let's just
  3441. * completely disable it.
  3442. */
  3443. hsw_disable_ips(crtc);
  3444. spin_lock_irq(&pipe_crc->lock);
  3445. kfree(pipe_crc->entries);
  3446. pipe_crc->entries = entries;
  3447. pipe_crc->head = 0;
  3448. pipe_crc->tail = 0;
  3449. spin_unlock_irq(&pipe_crc->lock);
  3450. }
  3451. pipe_crc->source = source;
  3452. I915_WRITE(PIPE_CRC_CTL(pipe), val);
  3453. POSTING_READ(PIPE_CRC_CTL(pipe));
  3454. /* real source -> none transition */
  3455. if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
  3456. struct intel_pipe_crc_entry *entries;
  3457. struct intel_crtc *crtc =
  3458. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  3459. DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
  3460. pipe_name(pipe));
  3461. drm_modeset_lock(&crtc->base.mutex, NULL);
  3462. if (crtc->base.state->active)
  3463. intel_wait_for_vblank(dev, pipe);
  3464. drm_modeset_unlock(&crtc->base.mutex);
  3465. spin_lock_irq(&pipe_crc->lock);
  3466. entries = pipe_crc->entries;
  3467. pipe_crc->entries = NULL;
  3468. pipe_crc->head = 0;
  3469. pipe_crc->tail = 0;
  3470. spin_unlock_irq(&pipe_crc->lock);
  3471. kfree(entries);
  3472. if (IS_G4X(dev))
  3473. g4x_undo_pipe_scramble_reset(dev, pipe);
  3474. else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
  3475. vlv_undo_pipe_scramble_reset(dev, pipe);
  3476. else if (IS_HASWELL(dev) && pipe == PIPE_A)
  3477. hsw_trans_edp_pipe_A_crc_wa(dev, false);
  3478. hsw_enable_ips(crtc);
  3479. }
  3480. ret = 0;
  3481. out:
  3482. intel_display_power_put(dev_priv, power_domain);
  3483. return ret;
  3484. }
  3485. /*
  3486. * Parse pipe CRC command strings:
  3487. * command: wsp* object wsp+ name wsp+ source wsp*
  3488. * object: 'pipe'
  3489. * name: (A | B | C)
  3490. * source: (none | plane1 | plane2 | pf)
  3491. * wsp: (#0x20 | #0x9 | #0xA)+
  3492. *
  3493. * eg.:
  3494. * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
  3495. * "pipe A none" -> Stop CRC
  3496. */
  3497. static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
  3498. {
  3499. int n_words = 0;
  3500. while (*buf) {
  3501. char *end;
  3502. /* skip leading white space */
  3503. buf = skip_spaces(buf);
  3504. if (!*buf)
  3505. break; /* end of buffer */
  3506. /* find end of word */
  3507. for (end = buf; *end && !isspace(*end); end++)
  3508. ;
  3509. if (n_words == max_words) {
  3510. DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
  3511. max_words);
  3512. return -EINVAL; /* ran out of words[] before bytes */
  3513. }
  3514. if (*end)
  3515. *end++ = '\0';
  3516. words[n_words++] = buf;
  3517. buf = end;
  3518. }
  3519. return n_words;
  3520. }
  3521. enum intel_pipe_crc_object {
  3522. PIPE_CRC_OBJECT_PIPE,
  3523. };
  3524. static const char * const pipe_crc_objects[] = {
  3525. "pipe",
  3526. };
  3527. static int
  3528. display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
  3529. {
  3530. int i;
  3531. for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
  3532. if (!strcmp(buf, pipe_crc_objects[i])) {
  3533. *o = i;
  3534. return 0;
  3535. }
  3536. return -EINVAL;
  3537. }
  3538. static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
  3539. {
  3540. const char name = buf[0];
  3541. if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
  3542. return -EINVAL;
  3543. *pipe = name - 'A';
  3544. return 0;
  3545. }
  3546. static int
  3547. display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
  3548. {
  3549. int i;
  3550. for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
  3551. if (!strcmp(buf, pipe_crc_sources[i])) {
  3552. *s = i;
  3553. return 0;
  3554. }
  3555. return -EINVAL;
  3556. }
  3557. static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
  3558. {
  3559. #define N_WORDS 3
  3560. int n_words;
  3561. char *words[N_WORDS];
  3562. enum pipe pipe;
  3563. enum intel_pipe_crc_object object;
  3564. enum intel_pipe_crc_source source;
  3565. n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
  3566. if (n_words != N_WORDS) {
  3567. DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
  3568. N_WORDS);
  3569. return -EINVAL;
  3570. }
  3571. if (display_crc_ctl_parse_object(words[0], &object) < 0) {
  3572. DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
  3573. return -EINVAL;
  3574. }
  3575. if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
  3576. DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
  3577. return -EINVAL;
  3578. }
  3579. if (display_crc_ctl_parse_source(words[2], &source) < 0) {
  3580. DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
  3581. return -EINVAL;
  3582. }
  3583. return pipe_crc_set_source(dev, pipe, source);
  3584. }
  3585. static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
  3586. size_t len, loff_t *offp)
  3587. {
  3588. struct seq_file *m = file->private_data;
  3589. struct drm_device *dev = m->private;
  3590. char *tmpbuf;
  3591. int ret;
  3592. if (len == 0)
  3593. return 0;
  3594. if (len > PAGE_SIZE - 1) {
  3595. DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
  3596. PAGE_SIZE);
  3597. return -E2BIG;
  3598. }
  3599. tmpbuf = kmalloc(len + 1, GFP_KERNEL);
  3600. if (!tmpbuf)
  3601. return -ENOMEM;
  3602. if (copy_from_user(tmpbuf, ubuf, len)) {
  3603. ret = -EFAULT;
  3604. goto out;
  3605. }
  3606. tmpbuf[len] = '\0';
  3607. ret = display_crc_ctl_parse(dev, tmpbuf, len);
  3608. out:
  3609. kfree(tmpbuf);
  3610. if (ret < 0)
  3611. return ret;
  3612. *offp += len;
  3613. return len;
  3614. }
  3615. static const struct file_operations i915_display_crc_ctl_fops = {
  3616. .owner = THIS_MODULE,
  3617. .open = display_crc_ctl_open,
  3618. .read = seq_read,
  3619. .llseek = seq_lseek,
  3620. .release = single_release,
  3621. .write = display_crc_ctl_write
  3622. };
  3623. static ssize_t i915_displayport_test_active_write(struct file *file,
  3624. const char __user *ubuf,
  3625. size_t len, loff_t *offp)
  3626. {
  3627. char *input_buffer;
  3628. int status = 0;
  3629. struct drm_device *dev;
  3630. struct drm_connector *connector;
  3631. struct list_head *connector_list;
  3632. struct intel_dp *intel_dp;
  3633. int val = 0;
  3634. dev = ((struct seq_file *)file->private_data)->private;
  3635. connector_list = &dev->mode_config.connector_list;
  3636. if (len == 0)
  3637. return 0;
  3638. input_buffer = kmalloc(len + 1, GFP_KERNEL);
  3639. if (!input_buffer)
  3640. return -ENOMEM;
  3641. if (copy_from_user(input_buffer, ubuf, len)) {
  3642. status = -EFAULT;
  3643. goto out;
  3644. }
  3645. input_buffer[len] = '\0';
  3646. DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
  3647. list_for_each_entry(connector, connector_list, head) {
  3648. if (connector->connector_type !=
  3649. DRM_MODE_CONNECTOR_DisplayPort)
  3650. continue;
  3651. if (connector->status == connector_status_connected &&
  3652. connector->encoder != NULL) {
  3653. intel_dp = enc_to_intel_dp(connector->encoder);
  3654. status = kstrtoint(input_buffer, 10, &val);
  3655. if (status < 0)
  3656. goto out;
  3657. DRM_DEBUG_DRIVER("Got %d for test active\n", val);
  3658. /* To prevent erroneous activation of the compliance
  3659. * testing code, only accept an actual value of 1 here
  3660. */
  3661. if (val == 1)
  3662. intel_dp->compliance_test_active = 1;
  3663. else
  3664. intel_dp->compliance_test_active = 0;
  3665. }
  3666. }
  3667. out:
  3668. kfree(input_buffer);
  3669. if (status < 0)
  3670. return status;
  3671. *offp += len;
  3672. return len;
  3673. }
  3674. static int i915_displayport_test_active_show(struct seq_file *m, void *data)
  3675. {
  3676. struct drm_device *dev = m->private;
  3677. struct drm_connector *connector;
  3678. struct list_head *connector_list = &dev->mode_config.connector_list;
  3679. struct intel_dp *intel_dp;
  3680. list_for_each_entry(connector, connector_list, head) {
  3681. if (connector->connector_type !=
  3682. DRM_MODE_CONNECTOR_DisplayPort)
  3683. continue;
  3684. if (connector->status == connector_status_connected &&
  3685. connector->encoder != NULL) {
  3686. intel_dp = enc_to_intel_dp(connector->encoder);
  3687. if (intel_dp->compliance_test_active)
  3688. seq_puts(m, "1");
  3689. else
  3690. seq_puts(m, "0");
  3691. } else
  3692. seq_puts(m, "0");
  3693. }
  3694. return 0;
  3695. }
  3696. static int i915_displayport_test_active_open(struct inode *inode,
  3697. struct file *file)
  3698. {
  3699. struct drm_device *dev = inode->i_private;
  3700. return single_open(file, i915_displayport_test_active_show, dev);
  3701. }
  3702. static const struct file_operations i915_displayport_test_active_fops = {
  3703. .owner = THIS_MODULE,
  3704. .open = i915_displayport_test_active_open,
  3705. .read = seq_read,
  3706. .llseek = seq_lseek,
  3707. .release = single_release,
  3708. .write = i915_displayport_test_active_write
  3709. };
  3710. static int i915_displayport_test_data_show(struct seq_file *m, void *data)
  3711. {
  3712. struct drm_device *dev = m->private;
  3713. struct drm_connector *connector;
  3714. struct list_head *connector_list = &dev->mode_config.connector_list;
  3715. struct intel_dp *intel_dp;
  3716. list_for_each_entry(connector, connector_list, head) {
  3717. if (connector->connector_type !=
  3718. DRM_MODE_CONNECTOR_DisplayPort)
  3719. continue;
  3720. if (connector->status == connector_status_connected &&
  3721. connector->encoder != NULL) {
  3722. intel_dp = enc_to_intel_dp(connector->encoder);
  3723. seq_printf(m, "%lx", intel_dp->compliance_test_data);
  3724. } else
  3725. seq_puts(m, "0");
  3726. }
  3727. return 0;
  3728. }
  3729. static int i915_displayport_test_data_open(struct inode *inode,
  3730. struct file *file)
  3731. {
  3732. struct drm_device *dev = inode->i_private;
  3733. return single_open(file, i915_displayport_test_data_show, dev);
  3734. }
  3735. static const struct file_operations i915_displayport_test_data_fops = {
  3736. .owner = THIS_MODULE,
  3737. .open = i915_displayport_test_data_open,
  3738. .read = seq_read,
  3739. .llseek = seq_lseek,
  3740. .release = single_release
  3741. };
  3742. static int i915_displayport_test_type_show(struct seq_file *m, void *data)
  3743. {
  3744. struct drm_device *dev = m->private;
  3745. struct drm_connector *connector;
  3746. struct list_head *connector_list = &dev->mode_config.connector_list;
  3747. struct intel_dp *intel_dp;
  3748. list_for_each_entry(connector, connector_list, head) {
  3749. if (connector->connector_type !=
  3750. DRM_MODE_CONNECTOR_DisplayPort)
  3751. continue;
  3752. if (connector->status == connector_status_connected &&
  3753. connector->encoder != NULL) {
  3754. intel_dp = enc_to_intel_dp(connector->encoder);
  3755. seq_printf(m, "%02lx", intel_dp->compliance_test_type);
  3756. } else
  3757. seq_puts(m, "0");
  3758. }
  3759. return 0;
  3760. }
  3761. static int i915_displayport_test_type_open(struct inode *inode,
  3762. struct file *file)
  3763. {
  3764. struct drm_device *dev = inode->i_private;
  3765. return single_open(file, i915_displayport_test_type_show, dev);
  3766. }
  3767. static const struct file_operations i915_displayport_test_type_fops = {
  3768. .owner = THIS_MODULE,
  3769. .open = i915_displayport_test_type_open,
  3770. .read = seq_read,
  3771. .llseek = seq_lseek,
  3772. .release = single_release
  3773. };
  3774. static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
  3775. {
  3776. struct drm_device *dev = m->private;
  3777. int level;
  3778. int num_levels;
  3779. if (IS_CHERRYVIEW(dev))
  3780. num_levels = 3;
  3781. else if (IS_VALLEYVIEW(dev))
  3782. num_levels = 1;
  3783. else
  3784. num_levels = ilk_wm_max_level(dev) + 1;
  3785. drm_modeset_lock_all(dev);
  3786. for (level = 0; level < num_levels; level++) {
  3787. unsigned int latency = wm[level];
  3788. /*
  3789. * - WM1+ latency values in 0.5us units
  3790. * - latencies are in us on gen9/vlv/chv
  3791. */
  3792. if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
  3793. IS_CHERRYVIEW(dev))
  3794. latency *= 10;
  3795. else if (level > 0)
  3796. latency *= 5;
  3797. seq_printf(m, "WM%d %u (%u.%u usec)\n",
  3798. level, wm[level], latency / 10, latency % 10);
  3799. }
  3800. drm_modeset_unlock_all(dev);
  3801. }
  3802. static int pri_wm_latency_show(struct seq_file *m, void *data)
  3803. {
  3804. struct drm_device *dev = m->private;
  3805. struct drm_i915_private *dev_priv = dev->dev_private;
  3806. const uint16_t *latencies;
  3807. if (INTEL_INFO(dev)->gen >= 9)
  3808. latencies = dev_priv->wm.skl_latency;
  3809. else
  3810. latencies = to_i915(dev)->wm.pri_latency;
  3811. wm_latency_show(m, latencies);
  3812. return 0;
  3813. }
  3814. static int spr_wm_latency_show(struct seq_file *m, void *data)
  3815. {
  3816. struct drm_device *dev = m->private;
  3817. struct drm_i915_private *dev_priv = dev->dev_private;
  3818. const uint16_t *latencies;
  3819. if (INTEL_INFO(dev)->gen >= 9)
  3820. latencies = dev_priv->wm.skl_latency;
  3821. else
  3822. latencies = to_i915(dev)->wm.spr_latency;
  3823. wm_latency_show(m, latencies);
  3824. return 0;
  3825. }
  3826. static int cur_wm_latency_show(struct seq_file *m, void *data)
  3827. {
  3828. struct drm_device *dev = m->private;
  3829. struct drm_i915_private *dev_priv = dev->dev_private;
  3830. const uint16_t *latencies;
  3831. if (INTEL_INFO(dev)->gen >= 9)
  3832. latencies = dev_priv->wm.skl_latency;
  3833. else
  3834. latencies = to_i915(dev)->wm.cur_latency;
  3835. wm_latency_show(m, latencies);
  3836. return 0;
  3837. }
  3838. static int pri_wm_latency_open(struct inode *inode, struct file *file)
  3839. {
  3840. struct drm_device *dev = inode->i_private;
  3841. if (INTEL_INFO(dev)->gen < 5)
  3842. return -ENODEV;
  3843. return single_open(file, pri_wm_latency_show, dev);
  3844. }
  3845. static int spr_wm_latency_open(struct inode *inode, struct file *file)
  3846. {
  3847. struct drm_device *dev = inode->i_private;
  3848. if (HAS_GMCH_DISPLAY(dev))
  3849. return -ENODEV;
  3850. return single_open(file, spr_wm_latency_show, dev);
  3851. }
  3852. static int cur_wm_latency_open(struct inode *inode, struct file *file)
  3853. {
  3854. struct drm_device *dev = inode->i_private;
  3855. if (HAS_GMCH_DISPLAY(dev))
  3856. return -ENODEV;
  3857. return single_open(file, cur_wm_latency_show, dev);
  3858. }
  3859. static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
  3860. size_t len, loff_t *offp, uint16_t wm[8])
  3861. {
  3862. struct seq_file *m = file->private_data;
  3863. struct drm_device *dev = m->private;
  3864. uint16_t new[8] = { 0 };
  3865. int num_levels;
  3866. int level;
  3867. int ret;
  3868. char tmp[32];
  3869. if (IS_CHERRYVIEW(dev))
  3870. num_levels = 3;
  3871. else if (IS_VALLEYVIEW(dev))
  3872. num_levels = 1;
  3873. else
  3874. num_levels = ilk_wm_max_level(dev) + 1;
  3875. if (len >= sizeof(tmp))
  3876. return -EINVAL;
  3877. if (copy_from_user(tmp, ubuf, len))
  3878. return -EFAULT;
  3879. tmp[len] = '\0';
  3880. ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
  3881. &new[0], &new[1], &new[2], &new[3],
  3882. &new[4], &new[5], &new[6], &new[7]);
  3883. if (ret != num_levels)
  3884. return -EINVAL;
  3885. drm_modeset_lock_all(dev);
  3886. for (level = 0; level < num_levels; level++)
  3887. wm[level] = new[level];
  3888. drm_modeset_unlock_all(dev);
  3889. return len;
  3890. }
  3891. static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
  3892. size_t len, loff_t *offp)
  3893. {
  3894. struct seq_file *m = file->private_data;
  3895. struct drm_device *dev = m->private;
  3896. struct drm_i915_private *dev_priv = dev->dev_private;
  3897. uint16_t *latencies;
  3898. if (INTEL_INFO(dev)->gen >= 9)
  3899. latencies = dev_priv->wm.skl_latency;
  3900. else
  3901. latencies = to_i915(dev)->wm.pri_latency;
  3902. return wm_latency_write(file, ubuf, len, offp, latencies);
  3903. }
  3904. static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
  3905. size_t len, loff_t *offp)
  3906. {
  3907. struct seq_file *m = file->private_data;
  3908. struct drm_device *dev = m->private;
  3909. struct drm_i915_private *dev_priv = dev->dev_private;
  3910. uint16_t *latencies;
  3911. if (INTEL_INFO(dev)->gen >= 9)
  3912. latencies = dev_priv->wm.skl_latency;
  3913. else
  3914. latencies = to_i915(dev)->wm.spr_latency;
  3915. return wm_latency_write(file, ubuf, len, offp, latencies);
  3916. }
  3917. static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
  3918. size_t len, loff_t *offp)
  3919. {
  3920. struct seq_file *m = file->private_data;
  3921. struct drm_device *dev = m->private;
  3922. struct drm_i915_private *dev_priv = dev->dev_private;
  3923. uint16_t *latencies;
  3924. if (INTEL_INFO(dev)->gen >= 9)
  3925. latencies = dev_priv->wm.skl_latency;
  3926. else
  3927. latencies = to_i915(dev)->wm.cur_latency;
  3928. return wm_latency_write(file, ubuf, len, offp, latencies);
  3929. }
  3930. static const struct file_operations i915_pri_wm_latency_fops = {
  3931. .owner = THIS_MODULE,
  3932. .open = pri_wm_latency_open,
  3933. .read = seq_read,
  3934. .llseek = seq_lseek,
  3935. .release = single_release,
  3936. .write = pri_wm_latency_write
  3937. };
  3938. static const struct file_operations i915_spr_wm_latency_fops = {
  3939. .owner = THIS_MODULE,
  3940. .open = spr_wm_latency_open,
  3941. .read = seq_read,
  3942. .llseek = seq_lseek,
  3943. .release = single_release,
  3944. .write = spr_wm_latency_write
  3945. };
  3946. static const struct file_operations i915_cur_wm_latency_fops = {
  3947. .owner = THIS_MODULE,
  3948. .open = cur_wm_latency_open,
  3949. .read = seq_read,
  3950. .llseek = seq_lseek,
  3951. .release = single_release,
  3952. .write = cur_wm_latency_write
  3953. };
  3954. static int
  3955. i915_wedged_get(void *data, u64 *val)
  3956. {
  3957. struct drm_device *dev = data;
  3958. struct drm_i915_private *dev_priv = dev->dev_private;
  3959. *val = i915_terminally_wedged(&dev_priv->gpu_error);
  3960. return 0;
  3961. }
  3962. static int
  3963. i915_wedged_set(void *data, u64 val)
  3964. {
  3965. struct drm_device *dev = data;
  3966. struct drm_i915_private *dev_priv = dev->dev_private;
  3967. /*
  3968. * There is no safeguard against this debugfs entry colliding
  3969. * with the hangcheck calling same i915_handle_error() in
  3970. * parallel, causing an explosion. For now we assume that the
  3971. * test harness is responsible enough not to inject gpu hangs
  3972. * while it is writing to 'i915_wedged'
  3973. */
  3974. if (i915_reset_in_progress(&dev_priv->gpu_error))
  3975. return -EAGAIN;
  3976. intel_runtime_pm_get(dev_priv);
  3977. i915_handle_error(dev, val,
  3978. "Manually setting wedged to %llu", val);
  3979. intel_runtime_pm_put(dev_priv);
  3980. return 0;
  3981. }
  3982. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  3983. i915_wedged_get, i915_wedged_set,
  3984. "%llu\n");
  3985. static int
  3986. i915_ring_stop_get(void *data, u64 *val)
  3987. {
  3988. struct drm_device *dev = data;
  3989. struct drm_i915_private *dev_priv = dev->dev_private;
  3990. *val = dev_priv->gpu_error.stop_rings;
  3991. return 0;
  3992. }
  3993. static int
  3994. i915_ring_stop_set(void *data, u64 val)
  3995. {
  3996. struct drm_device *dev = data;
  3997. struct drm_i915_private *dev_priv = dev->dev_private;
  3998. int ret;
  3999. DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
  4000. ret = mutex_lock_interruptible(&dev->struct_mutex);
  4001. if (ret)
  4002. return ret;
  4003. dev_priv->gpu_error.stop_rings = val;
  4004. mutex_unlock(&dev->struct_mutex);
  4005. return 0;
  4006. }
  4007. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
  4008. i915_ring_stop_get, i915_ring_stop_set,
  4009. "0x%08llx\n");
  4010. static int
  4011. i915_ring_missed_irq_get(void *data, u64 *val)
  4012. {
  4013. struct drm_device *dev = data;
  4014. struct drm_i915_private *dev_priv = dev->dev_private;
  4015. *val = dev_priv->gpu_error.missed_irq_rings;
  4016. return 0;
  4017. }
  4018. static int
  4019. i915_ring_missed_irq_set(void *data, u64 val)
  4020. {
  4021. struct drm_device *dev = data;
  4022. struct drm_i915_private *dev_priv = dev->dev_private;
  4023. int ret;
  4024. /* Lock against concurrent debugfs callers */
  4025. ret = mutex_lock_interruptible(&dev->struct_mutex);
  4026. if (ret)
  4027. return ret;
  4028. dev_priv->gpu_error.missed_irq_rings = val;
  4029. mutex_unlock(&dev->struct_mutex);
  4030. return 0;
  4031. }
  4032. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
  4033. i915_ring_missed_irq_get, i915_ring_missed_irq_set,
  4034. "0x%08llx\n");
  4035. static int
  4036. i915_ring_test_irq_get(void *data, u64 *val)
  4037. {
  4038. struct drm_device *dev = data;
  4039. struct drm_i915_private *dev_priv = dev->dev_private;
  4040. *val = dev_priv->gpu_error.test_irq_rings;
  4041. return 0;
  4042. }
  4043. static int
  4044. i915_ring_test_irq_set(void *data, u64 val)
  4045. {
  4046. struct drm_device *dev = data;
  4047. struct drm_i915_private *dev_priv = dev->dev_private;
  4048. int ret;
  4049. DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
  4050. /* Lock against concurrent debugfs callers */
  4051. ret = mutex_lock_interruptible(&dev->struct_mutex);
  4052. if (ret)
  4053. return ret;
  4054. dev_priv->gpu_error.test_irq_rings = val;
  4055. mutex_unlock(&dev->struct_mutex);
  4056. return 0;
  4057. }
  4058. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
  4059. i915_ring_test_irq_get, i915_ring_test_irq_set,
  4060. "0x%08llx\n");
  4061. #define DROP_UNBOUND 0x1
  4062. #define DROP_BOUND 0x2
  4063. #define DROP_RETIRE 0x4
  4064. #define DROP_ACTIVE 0x8
  4065. #define DROP_ALL (DROP_UNBOUND | \
  4066. DROP_BOUND | \
  4067. DROP_RETIRE | \
  4068. DROP_ACTIVE)
  4069. static int
  4070. i915_drop_caches_get(void *data, u64 *val)
  4071. {
  4072. *val = DROP_ALL;
  4073. return 0;
  4074. }
  4075. static int
  4076. i915_drop_caches_set(void *data, u64 val)
  4077. {
  4078. struct drm_device *dev = data;
  4079. struct drm_i915_private *dev_priv = dev->dev_private;
  4080. int ret;
  4081. DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
  4082. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  4083. * on ioctls on -EAGAIN. */
  4084. ret = mutex_lock_interruptible(&dev->struct_mutex);
  4085. if (ret)
  4086. return ret;
  4087. if (val & DROP_ACTIVE) {
  4088. ret = i915_gpu_idle(dev);
  4089. if (ret)
  4090. goto unlock;
  4091. }
  4092. if (val & (DROP_RETIRE | DROP_ACTIVE))
  4093. i915_gem_retire_requests(dev);
  4094. if (val & DROP_BOUND)
  4095. i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
  4096. if (val & DROP_UNBOUND)
  4097. i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
  4098. unlock:
  4099. mutex_unlock(&dev->struct_mutex);
  4100. return ret;
  4101. }
  4102. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  4103. i915_drop_caches_get, i915_drop_caches_set,
  4104. "0x%08llx\n");
  4105. static int
  4106. i915_max_freq_get(void *data, u64 *val)
  4107. {
  4108. struct drm_device *dev = data;
  4109. struct drm_i915_private *dev_priv = dev->dev_private;
  4110. int ret;
  4111. if (INTEL_INFO(dev)->gen < 6)
  4112. return -ENODEV;
  4113. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  4114. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  4115. if (ret)
  4116. return ret;
  4117. *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
  4118. mutex_unlock(&dev_priv->rps.hw_lock);
  4119. return 0;
  4120. }
  4121. static int
  4122. i915_max_freq_set(void *data, u64 val)
  4123. {
  4124. struct drm_device *dev = data;
  4125. struct drm_i915_private *dev_priv = dev->dev_private;
  4126. u32 hw_max, hw_min;
  4127. int ret;
  4128. if (INTEL_INFO(dev)->gen < 6)
  4129. return -ENODEV;
  4130. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  4131. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  4132. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  4133. if (ret)
  4134. return ret;
  4135. /*
  4136. * Turbo will still be enabled, but won't go above the set value.
  4137. */
  4138. val = intel_freq_opcode(dev_priv, val);
  4139. hw_max = dev_priv->rps.max_freq;
  4140. hw_min = dev_priv->rps.min_freq;
  4141. if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
  4142. mutex_unlock(&dev_priv->rps.hw_lock);
  4143. return -EINVAL;
  4144. }
  4145. dev_priv->rps.max_freq_softlimit = val;
  4146. intel_set_rps(dev, val);
  4147. mutex_unlock(&dev_priv->rps.hw_lock);
  4148. return 0;
  4149. }
  4150. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  4151. i915_max_freq_get, i915_max_freq_set,
  4152. "%llu\n");
  4153. static int
  4154. i915_min_freq_get(void *data, u64 *val)
  4155. {
  4156. struct drm_device *dev = data;
  4157. struct drm_i915_private *dev_priv = dev->dev_private;
  4158. int ret;
  4159. if (INTEL_INFO(dev)->gen < 6)
  4160. return -ENODEV;
  4161. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  4162. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  4163. if (ret)
  4164. return ret;
  4165. *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
  4166. mutex_unlock(&dev_priv->rps.hw_lock);
  4167. return 0;
  4168. }
  4169. static int
  4170. i915_min_freq_set(void *data, u64 val)
  4171. {
  4172. struct drm_device *dev = data;
  4173. struct drm_i915_private *dev_priv = dev->dev_private;
  4174. u32 hw_max, hw_min;
  4175. int ret;
  4176. if (INTEL_INFO(dev)->gen < 6)
  4177. return -ENODEV;
  4178. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  4179. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  4180. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  4181. if (ret)
  4182. return ret;
  4183. /*
  4184. * Turbo will still be enabled, but won't go below the set value.
  4185. */
  4186. val = intel_freq_opcode(dev_priv, val);
  4187. hw_max = dev_priv->rps.max_freq;
  4188. hw_min = dev_priv->rps.min_freq;
  4189. if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
  4190. mutex_unlock(&dev_priv->rps.hw_lock);
  4191. return -EINVAL;
  4192. }
  4193. dev_priv->rps.min_freq_softlimit = val;
  4194. intel_set_rps(dev, val);
  4195. mutex_unlock(&dev_priv->rps.hw_lock);
  4196. return 0;
  4197. }
  4198. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  4199. i915_min_freq_get, i915_min_freq_set,
  4200. "%llu\n");
  4201. static int
  4202. i915_cache_sharing_get(void *data, u64 *val)
  4203. {
  4204. struct drm_device *dev = data;
  4205. struct drm_i915_private *dev_priv = dev->dev_private;
  4206. u32 snpcr;
  4207. int ret;
  4208. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  4209. return -ENODEV;
  4210. ret = mutex_lock_interruptible(&dev->struct_mutex);
  4211. if (ret)
  4212. return ret;
  4213. intel_runtime_pm_get(dev_priv);
  4214. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  4215. intel_runtime_pm_put(dev_priv);
  4216. mutex_unlock(&dev_priv->dev->struct_mutex);
  4217. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  4218. return 0;
  4219. }
  4220. static int
  4221. i915_cache_sharing_set(void *data, u64 val)
  4222. {
  4223. struct drm_device *dev = data;
  4224. struct drm_i915_private *dev_priv = dev->dev_private;
  4225. u32 snpcr;
  4226. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  4227. return -ENODEV;
  4228. if (val > 3)
  4229. return -EINVAL;
  4230. intel_runtime_pm_get(dev_priv);
  4231. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  4232. /* Update the cache sharing policy here as well */
  4233. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  4234. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  4235. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  4236. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  4237. intel_runtime_pm_put(dev_priv);
  4238. return 0;
  4239. }
  4240. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  4241. i915_cache_sharing_get, i915_cache_sharing_set,
  4242. "%llu\n");
  4243. struct sseu_dev_status {
  4244. unsigned int slice_total;
  4245. unsigned int subslice_total;
  4246. unsigned int subslice_per_slice;
  4247. unsigned int eu_total;
  4248. unsigned int eu_per_subslice;
  4249. };
  4250. static void cherryview_sseu_device_status(struct drm_device *dev,
  4251. struct sseu_dev_status *stat)
  4252. {
  4253. struct drm_i915_private *dev_priv = dev->dev_private;
  4254. int ss_max = 2;
  4255. int ss;
  4256. u32 sig1[ss_max], sig2[ss_max];
  4257. sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
  4258. sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
  4259. sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
  4260. sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
  4261. for (ss = 0; ss < ss_max; ss++) {
  4262. unsigned int eu_cnt;
  4263. if (sig1[ss] & CHV_SS_PG_ENABLE)
  4264. /* skip disabled subslice */
  4265. continue;
  4266. stat->slice_total = 1;
  4267. stat->subslice_per_slice++;
  4268. eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
  4269. ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
  4270. ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
  4271. ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
  4272. stat->eu_total += eu_cnt;
  4273. stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
  4274. }
  4275. stat->subslice_total = stat->subslice_per_slice;
  4276. }
  4277. static void gen9_sseu_device_status(struct drm_device *dev,
  4278. struct sseu_dev_status *stat)
  4279. {
  4280. struct drm_i915_private *dev_priv = dev->dev_private;
  4281. int s_max = 3, ss_max = 4;
  4282. int s, ss;
  4283. u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
  4284. /* BXT has a single slice and at most 3 subslices. */
  4285. if (IS_BROXTON(dev)) {
  4286. s_max = 1;
  4287. ss_max = 3;
  4288. }
  4289. for (s = 0; s < s_max; s++) {
  4290. s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
  4291. eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
  4292. eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
  4293. }
  4294. eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
  4295. GEN9_PGCTL_SSA_EU19_ACK |
  4296. GEN9_PGCTL_SSA_EU210_ACK |
  4297. GEN9_PGCTL_SSA_EU311_ACK;
  4298. eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
  4299. GEN9_PGCTL_SSB_EU19_ACK |
  4300. GEN9_PGCTL_SSB_EU210_ACK |
  4301. GEN9_PGCTL_SSB_EU311_ACK;
  4302. for (s = 0; s < s_max; s++) {
  4303. unsigned int ss_cnt = 0;
  4304. if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
  4305. /* skip disabled slice */
  4306. continue;
  4307. stat->slice_total++;
  4308. if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
  4309. ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
  4310. for (ss = 0; ss < ss_max; ss++) {
  4311. unsigned int eu_cnt;
  4312. if (IS_BROXTON(dev) &&
  4313. !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
  4314. /* skip disabled subslice */
  4315. continue;
  4316. if (IS_BROXTON(dev))
  4317. ss_cnt++;
  4318. eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
  4319. eu_mask[ss%2]);
  4320. stat->eu_total += eu_cnt;
  4321. stat->eu_per_subslice = max(stat->eu_per_subslice,
  4322. eu_cnt);
  4323. }
  4324. stat->subslice_total += ss_cnt;
  4325. stat->subslice_per_slice = max(stat->subslice_per_slice,
  4326. ss_cnt);
  4327. }
  4328. }
  4329. static void broadwell_sseu_device_status(struct drm_device *dev,
  4330. struct sseu_dev_status *stat)
  4331. {
  4332. struct drm_i915_private *dev_priv = dev->dev_private;
  4333. int s;
  4334. u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
  4335. stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
  4336. if (stat->slice_total) {
  4337. stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
  4338. stat->subslice_total = stat->slice_total *
  4339. stat->subslice_per_slice;
  4340. stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
  4341. stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
  4342. /* subtract fused off EU(s) from enabled slice(s) */
  4343. for (s = 0; s < stat->slice_total; s++) {
  4344. u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
  4345. stat->eu_total -= hweight8(subslice_7eu);
  4346. }
  4347. }
  4348. }
  4349. static int i915_sseu_status(struct seq_file *m, void *unused)
  4350. {
  4351. struct drm_info_node *node = (struct drm_info_node *) m->private;
  4352. struct drm_device *dev = node->minor->dev;
  4353. struct sseu_dev_status stat;
  4354. if (INTEL_INFO(dev)->gen < 8)
  4355. return -ENODEV;
  4356. seq_puts(m, "SSEU Device Info\n");
  4357. seq_printf(m, " Available Slice Total: %u\n",
  4358. INTEL_INFO(dev)->slice_total);
  4359. seq_printf(m, " Available Subslice Total: %u\n",
  4360. INTEL_INFO(dev)->subslice_total);
  4361. seq_printf(m, " Available Subslice Per Slice: %u\n",
  4362. INTEL_INFO(dev)->subslice_per_slice);
  4363. seq_printf(m, " Available EU Total: %u\n",
  4364. INTEL_INFO(dev)->eu_total);
  4365. seq_printf(m, " Available EU Per Subslice: %u\n",
  4366. INTEL_INFO(dev)->eu_per_subslice);
  4367. seq_printf(m, " Has Slice Power Gating: %s\n",
  4368. yesno(INTEL_INFO(dev)->has_slice_pg));
  4369. seq_printf(m, " Has Subslice Power Gating: %s\n",
  4370. yesno(INTEL_INFO(dev)->has_subslice_pg));
  4371. seq_printf(m, " Has EU Power Gating: %s\n",
  4372. yesno(INTEL_INFO(dev)->has_eu_pg));
  4373. seq_puts(m, "SSEU Device Status\n");
  4374. memset(&stat, 0, sizeof(stat));
  4375. if (IS_CHERRYVIEW(dev)) {
  4376. cherryview_sseu_device_status(dev, &stat);
  4377. } else if (IS_BROADWELL(dev)) {
  4378. broadwell_sseu_device_status(dev, &stat);
  4379. } else if (INTEL_INFO(dev)->gen >= 9) {
  4380. gen9_sseu_device_status(dev, &stat);
  4381. }
  4382. seq_printf(m, " Enabled Slice Total: %u\n",
  4383. stat.slice_total);
  4384. seq_printf(m, " Enabled Subslice Total: %u\n",
  4385. stat.subslice_total);
  4386. seq_printf(m, " Enabled Subslice Per Slice: %u\n",
  4387. stat.subslice_per_slice);
  4388. seq_printf(m, " Enabled EU Total: %u\n",
  4389. stat.eu_total);
  4390. seq_printf(m, " Enabled EU Per Subslice: %u\n",
  4391. stat.eu_per_subslice);
  4392. return 0;
  4393. }
  4394. static int i915_forcewake_open(struct inode *inode, struct file *file)
  4395. {
  4396. struct drm_device *dev = inode->i_private;
  4397. struct drm_i915_private *dev_priv = dev->dev_private;
  4398. if (INTEL_INFO(dev)->gen < 6)
  4399. return 0;
  4400. intel_runtime_pm_get(dev_priv);
  4401. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  4402. return 0;
  4403. }
  4404. static int i915_forcewake_release(struct inode *inode, struct file *file)
  4405. {
  4406. struct drm_device *dev = inode->i_private;
  4407. struct drm_i915_private *dev_priv = dev->dev_private;
  4408. if (INTEL_INFO(dev)->gen < 6)
  4409. return 0;
  4410. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  4411. intel_runtime_pm_put(dev_priv);
  4412. return 0;
  4413. }
  4414. static const struct file_operations i915_forcewake_fops = {
  4415. .owner = THIS_MODULE,
  4416. .open = i915_forcewake_open,
  4417. .release = i915_forcewake_release,
  4418. };
  4419. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  4420. {
  4421. struct drm_device *dev = minor->dev;
  4422. struct dentry *ent;
  4423. ent = debugfs_create_file("i915_forcewake_user",
  4424. S_IRUSR,
  4425. root, dev,
  4426. &i915_forcewake_fops);
  4427. if (!ent)
  4428. return -ENOMEM;
  4429. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  4430. }
  4431. static int i915_debugfs_create(struct dentry *root,
  4432. struct drm_minor *minor,
  4433. const char *name,
  4434. const struct file_operations *fops)
  4435. {
  4436. struct drm_device *dev = minor->dev;
  4437. struct dentry *ent;
  4438. ent = debugfs_create_file(name,
  4439. S_IRUGO | S_IWUSR,
  4440. root, dev,
  4441. fops);
  4442. if (!ent)
  4443. return -ENOMEM;
  4444. return drm_add_fake_info_node(minor, ent, fops);
  4445. }
  4446. static const struct drm_info_list i915_debugfs_list[] = {
  4447. {"i915_capabilities", i915_capabilities, 0},
  4448. {"i915_gem_objects", i915_gem_object_info, 0},
  4449. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  4450. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  4451. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  4452. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  4453. {"i915_gem_stolen", i915_gem_stolen_list_info },
  4454. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  4455. {"i915_gem_request", i915_gem_request_info, 0},
  4456. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  4457. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  4458. {"i915_gem_interrupt", i915_interrupt_info, 0},
  4459. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  4460. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  4461. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  4462. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  4463. {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
  4464. {"i915_guc_info", i915_guc_info, 0},
  4465. {"i915_guc_load_status", i915_guc_load_status_info, 0},
  4466. {"i915_guc_log_dump", i915_guc_log_dump, 0},
  4467. {"i915_frequency_info", i915_frequency_info, 0},
  4468. {"i915_hangcheck_info", i915_hangcheck_info, 0},
  4469. {"i915_drpc_info", i915_drpc_info, 0},
  4470. {"i915_emon_status", i915_emon_status, 0},
  4471. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  4472. {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
  4473. {"i915_fbc_status", i915_fbc_status, 0},
  4474. {"i915_ips_status", i915_ips_status, 0},
  4475. {"i915_sr_status", i915_sr_status, 0},
  4476. {"i915_opregion", i915_opregion, 0},
  4477. {"i915_vbt", i915_vbt, 0},
  4478. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  4479. {"i915_context_status", i915_context_status, 0},
  4480. {"i915_dump_lrc", i915_dump_lrc, 0},
  4481. {"i915_execlists", i915_execlists, 0},
  4482. {"i915_forcewake_domains", i915_forcewake_domains, 0},
  4483. {"i915_swizzle_info", i915_swizzle_info, 0},
  4484. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  4485. {"i915_llc", i915_llc, 0},
  4486. {"i915_edp_psr_status", i915_edp_psr_status, 0},
  4487. {"i915_sink_crc_eDP1", i915_sink_crc, 0},
  4488. {"i915_energy_uJ", i915_energy_uJ, 0},
  4489. {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
  4490. {"i915_power_domain_info", i915_power_domain_info, 0},
  4491. {"i915_dmc_info", i915_dmc_info, 0},
  4492. {"i915_display_info", i915_display_info, 0},
  4493. {"i915_semaphore_status", i915_semaphore_status, 0},
  4494. {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
  4495. {"i915_dp_mst_info", i915_dp_mst_info, 0},
  4496. {"i915_wa_registers", i915_wa_registers, 0},
  4497. {"i915_ddb_info", i915_ddb_info, 0},
  4498. {"i915_sseu_status", i915_sseu_status, 0},
  4499. {"i915_drrs_status", i915_drrs_status, 0},
  4500. {"i915_rps_boost_info", i915_rps_boost_info, 0},
  4501. };
  4502. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  4503. static const struct i915_debugfs_files {
  4504. const char *name;
  4505. const struct file_operations *fops;
  4506. } i915_debugfs_files[] = {
  4507. {"i915_wedged", &i915_wedged_fops},
  4508. {"i915_max_freq", &i915_max_freq_fops},
  4509. {"i915_min_freq", &i915_min_freq_fops},
  4510. {"i915_cache_sharing", &i915_cache_sharing_fops},
  4511. {"i915_ring_stop", &i915_ring_stop_fops},
  4512. {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
  4513. {"i915_ring_test_irq", &i915_ring_test_irq_fops},
  4514. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  4515. {"i915_error_state", &i915_error_state_fops},
  4516. {"i915_next_seqno", &i915_next_seqno_fops},
  4517. {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
  4518. {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
  4519. {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
  4520. {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
  4521. {"i915_fbc_false_color", &i915_fbc_fc_fops},
  4522. {"i915_dp_test_data", &i915_displayport_test_data_fops},
  4523. {"i915_dp_test_type", &i915_displayport_test_type_fops},
  4524. {"i915_dp_test_active", &i915_displayport_test_active_fops}
  4525. };
  4526. void intel_display_crc_init(struct drm_device *dev)
  4527. {
  4528. struct drm_i915_private *dev_priv = dev->dev_private;
  4529. enum pipe pipe;
  4530. for_each_pipe(dev_priv, pipe) {
  4531. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  4532. pipe_crc->opened = false;
  4533. spin_lock_init(&pipe_crc->lock);
  4534. init_waitqueue_head(&pipe_crc->wq);
  4535. }
  4536. }
  4537. int i915_debugfs_init(struct drm_minor *minor)
  4538. {
  4539. int ret, i;
  4540. ret = i915_forcewake_create(minor->debugfs_root, minor);
  4541. if (ret)
  4542. return ret;
  4543. for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
  4544. ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
  4545. if (ret)
  4546. return ret;
  4547. }
  4548. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  4549. ret = i915_debugfs_create(minor->debugfs_root, minor,
  4550. i915_debugfs_files[i].name,
  4551. i915_debugfs_files[i].fops);
  4552. if (ret)
  4553. return ret;
  4554. }
  4555. return drm_debugfs_create_files(i915_debugfs_list,
  4556. I915_DEBUGFS_ENTRIES,
  4557. minor->debugfs_root, minor);
  4558. }
  4559. void i915_debugfs_cleanup(struct drm_minor *minor)
  4560. {
  4561. int i;
  4562. drm_debugfs_remove_files(i915_debugfs_list,
  4563. I915_DEBUGFS_ENTRIES, minor);
  4564. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  4565. 1, minor);
  4566. for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
  4567. struct drm_info_list *info_list =
  4568. (struct drm_info_list *)&i915_pipe_crc_data[i];
  4569. drm_debugfs_remove_files(info_list, 1, minor);
  4570. }
  4571. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  4572. struct drm_info_list *info_list =
  4573. (struct drm_info_list *) i915_debugfs_files[i].fops;
  4574. drm_debugfs_remove_files(info_list, 1, minor);
  4575. }
  4576. }
  4577. struct dpcd_block {
  4578. /* DPCD dump start address. */
  4579. unsigned int offset;
  4580. /* DPCD dump end address, inclusive. If unset, .size will be used. */
  4581. unsigned int end;
  4582. /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
  4583. size_t size;
  4584. /* Only valid for eDP. */
  4585. bool edp;
  4586. };
  4587. static const struct dpcd_block i915_dpcd_debug[] = {
  4588. { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
  4589. { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
  4590. { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
  4591. { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
  4592. { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
  4593. { .offset = DP_SET_POWER },
  4594. { .offset = DP_EDP_DPCD_REV },
  4595. { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
  4596. { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
  4597. { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
  4598. };
  4599. static int i915_dpcd_show(struct seq_file *m, void *data)
  4600. {
  4601. struct drm_connector *connector = m->private;
  4602. struct intel_dp *intel_dp =
  4603. enc_to_intel_dp(&intel_attached_encoder(connector)->base);
  4604. uint8_t buf[16];
  4605. ssize_t err;
  4606. int i;
  4607. if (connector->status != connector_status_connected)
  4608. return -ENODEV;
  4609. for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
  4610. const struct dpcd_block *b = &i915_dpcd_debug[i];
  4611. size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
  4612. if (b->edp &&
  4613. connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  4614. continue;
  4615. /* low tech for now */
  4616. if (WARN_ON(size > sizeof(buf)))
  4617. continue;
  4618. err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
  4619. if (err <= 0) {
  4620. DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
  4621. size, b->offset, err);
  4622. continue;
  4623. }
  4624. seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
  4625. }
  4626. return 0;
  4627. }
  4628. static int i915_dpcd_open(struct inode *inode, struct file *file)
  4629. {
  4630. return single_open(file, i915_dpcd_show, inode->i_private);
  4631. }
  4632. static const struct file_operations i915_dpcd_fops = {
  4633. .owner = THIS_MODULE,
  4634. .open = i915_dpcd_open,
  4635. .read = seq_read,
  4636. .llseek = seq_lseek,
  4637. .release = single_release,
  4638. };
  4639. /**
  4640. * i915_debugfs_connector_add - add i915 specific connector debugfs files
  4641. * @connector: pointer to a registered drm_connector
  4642. *
  4643. * Cleanup will be done by drm_connector_unregister() through a call to
  4644. * drm_debugfs_connector_remove().
  4645. *
  4646. * Returns 0 on success, negative error codes on error.
  4647. */
  4648. int i915_debugfs_connector_add(struct drm_connector *connector)
  4649. {
  4650. struct dentry *root = connector->debugfs_entry;
  4651. /* The connector must have been registered beforehands. */
  4652. if (!root)
  4653. return -ENODEV;
  4654. if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
  4655. connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  4656. debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
  4657. &i915_dpcd_fops);
  4658. return 0;
  4659. }