cgs_common.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. *
  23. */
  24. #ifndef _CGS_COMMON_H
  25. #define _CGS_COMMON_H
  26. #include "amd_shared.h"
  27. struct cgs_device;
  28. /**
  29. * enum cgs_gpu_mem_type - GPU memory types
  30. */
  31. enum cgs_gpu_mem_type {
  32. CGS_GPU_MEM_TYPE__VISIBLE_FB,
  33. CGS_GPU_MEM_TYPE__INVISIBLE_FB,
  34. CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB,
  35. CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB,
  36. CGS_GPU_MEM_TYPE__GART_CACHEABLE,
  37. CGS_GPU_MEM_TYPE__GART_WRITECOMBINE
  38. };
  39. /**
  40. * enum cgs_ind_reg - Indirect register spaces
  41. */
  42. enum cgs_ind_reg {
  43. CGS_IND_REG__MMIO,
  44. CGS_IND_REG__PCIE,
  45. CGS_IND_REG__SMC,
  46. CGS_IND_REG__UVD_CTX,
  47. CGS_IND_REG__DIDT,
  48. CGS_IND_REG__AUDIO_ENDPT
  49. };
  50. /**
  51. * enum cgs_clock - Clocks controlled by the SMU
  52. */
  53. enum cgs_clock {
  54. CGS_CLOCK__SCLK,
  55. CGS_CLOCK__MCLK,
  56. CGS_CLOCK__VCLK,
  57. CGS_CLOCK__DCLK,
  58. CGS_CLOCK__ECLK,
  59. CGS_CLOCK__ACLK,
  60. CGS_CLOCK__ICLK,
  61. /* ... */
  62. };
  63. /**
  64. * enum cgs_engine - Engines that can be statically power-gated
  65. */
  66. enum cgs_engine {
  67. CGS_ENGINE__UVD,
  68. CGS_ENGINE__VCE,
  69. CGS_ENGINE__VP8,
  70. CGS_ENGINE__ACP_DMA,
  71. CGS_ENGINE__ACP_DSP0,
  72. CGS_ENGINE__ACP_DSP1,
  73. CGS_ENGINE__ISP,
  74. /* ... */
  75. };
  76. /**
  77. * enum cgs_voltage_planes - Voltage planes for external camera HW
  78. */
  79. enum cgs_voltage_planes {
  80. CGS_VOLTAGE_PLANE__SENSOR0,
  81. CGS_VOLTAGE_PLANE__SENSOR1,
  82. /* ... */
  83. };
  84. /*
  85. * enum cgs_ucode_id - Firmware types for different IPs
  86. */
  87. enum cgs_ucode_id {
  88. CGS_UCODE_ID_SMU = 0,
  89. CGS_UCODE_ID_SMU_SK,
  90. CGS_UCODE_ID_SDMA0,
  91. CGS_UCODE_ID_SDMA1,
  92. CGS_UCODE_ID_CP_CE,
  93. CGS_UCODE_ID_CP_PFP,
  94. CGS_UCODE_ID_CP_ME,
  95. CGS_UCODE_ID_CP_MEC,
  96. CGS_UCODE_ID_CP_MEC_JT1,
  97. CGS_UCODE_ID_CP_MEC_JT2,
  98. CGS_UCODE_ID_GMCON_RENG,
  99. CGS_UCODE_ID_RLC_G,
  100. CGS_UCODE_ID_MAXIMUM,
  101. };
  102. enum cgs_system_info_id {
  103. CGS_SYSTEM_INFO_ADAPTER_BDF_ID = 1,
  104. CGS_SYSTEM_INFO_PCIE_GEN_INFO,
  105. CGS_SYSTEM_INFO_PCIE_MLW,
  106. CGS_SYSTEM_INFO_CG_FLAGS,
  107. CGS_SYSTEM_INFO_PG_FLAGS,
  108. CGS_SYSTEM_INFO_GFX_CU_INFO,
  109. CGS_SYSTEM_INFO_ID_MAXIMUM,
  110. };
  111. struct cgs_system_info {
  112. uint64_t size;
  113. uint64_t info_id;
  114. union {
  115. void *ptr;
  116. uint64_t value;
  117. };
  118. uint64_t padding[13];
  119. };
  120. /*
  121. * enum cgs_resource_type - GPU resource type
  122. */
  123. enum cgs_resource_type {
  124. CGS_RESOURCE_TYPE_MMIO = 0,
  125. CGS_RESOURCE_TYPE_FB,
  126. CGS_RESOURCE_TYPE_IO,
  127. CGS_RESOURCE_TYPE_DOORBELL,
  128. CGS_RESOURCE_TYPE_ROM,
  129. };
  130. /**
  131. * struct cgs_clock_limits - Clock limits
  132. *
  133. * Clocks are specified in 10KHz units.
  134. */
  135. struct cgs_clock_limits {
  136. unsigned min; /**< Minimum supported frequency */
  137. unsigned max; /**< Maxumim supported frequency */
  138. unsigned sustainable; /**< Thermally sustainable frequency */
  139. };
  140. /**
  141. * struct cgs_firmware_info - Firmware information
  142. */
  143. struct cgs_firmware_info {
  144. uint16_t version;
  145. uint16_t feature_version;
  146. uint32_t image_size;
  147. uint64_t mc_addr;
  148. void *kptr;
  149. };
  150. struct cgs_mode_info {
  151. uint32_t refresh_rate;
  152. uint32_t ref_clock;
  153. uint32_t vblank_time_us;
  154. };
  155. struct cgs_display_info {
  156. uint32_t display_count;
  157. uint32_t active_display_mask;
  158. struct cgs_mode_info *mode_info;
  159. };
  160. typedef unsigned long cgs_handle_t;
  161. #define CGS_ACPI_METHOD_ATCS 0x53435441
  162. #define CGS_ACPI_METHOD_ATIF 0x46495441
  163. #define CGS_ACPI_METHOD_ATPX 0x58505441
  164. #define CGS_ACPI_FIELD_METHOD_NAME 0x00000001
  165. #define CGS_ACPI_FIELD_INPUT_ARGUMENT_COUNT 0x00000002
  166. #define CGS_ACPI_MAX_BUFFER_SIZE 256
  167. #define CGS_ACPI_TYPE_ANY 0x00
  168. #define CGS_ACPI_TYPE_INTEGER 0x01
  169. #define CGS_ACPI_TYPE_STRING 0x02
  170. #define CGS_ACPI_TYPE_BUFFER 0x03
  171. #define CGS_ACPI_TYPE_PACKAGE 0x04
  172. struct cgs_acpi_method_argument {
  173. uint32_t type;
  174. uint32_t method_length;
  175. uint32_t data_length;
  176. union{
  177. uint32_t value;
  178. void *pointer;
  179. };
  180. };
  181. struct cgs_acpi_method_info {
  182. uint32_t size;
  183. uint32_t field;
  184. uint32_t input_count;
  185. uint32_t name;
  186. struct cgs_acpi_method_argument *pinput_argument;
  187. uint32_t output_count;
  188. struct cgs_acpi_method_argument *poutput_argument;
  189. uint32_t padding[9];
  190. };
  191. /**
  192. * cgs_gpu_mem_info() - Return information about memory heaps
  193. * @cgs_device: opaque device handle
  194. * @type: memory type
  195. * @mc_start: Start MC address of the heap (output)
  196. * @mc_size: MC address space size (output)
  197. * @mem_size: maximum amount of memory available for allocation (output)
  198. *
  199. * This function returns information about memory heaps. The type
  200. * parameter is used to select the memory heap. The mc_start and
  201. * mc_size for GART heaps may be bigger than the memory available for
  202. * allocation.
  203. *
  204. * mc_start and mc_size are undefined for non-contiguous FB memory
  205. * types, since buffers allocated with these types may or may not be
  206. * GART mapped.
  207. *
  208. * Return: 0 on success, -errno otherwise
  209. */
  210. typedef int (*cgs_gpu_mem_info_t)(struct cgs_device *cgs_device, enum cgs_gpu_mem_type type,
  211. uint64_t *mc_start, uint64_t *mc_size,
  212. uint64_t *mem_size);
  213. /**
  214. * cgs_gmap_kmem() - map kernel memory to GART aperture
  215. * @cgs_device: opaque device handle
  216. * @kmem: pointer to kernel memory
  217. * @size: size to map
  218. * @min_offset: minimum offset from start of GART aperture
  219. * @max_offset: maximum offset from start of GART aperture
  220. * @kmem_handle: kernel memory handle (output)
  221. * @mcaddr: MC address (output)
  222. *
  223. * Return: 0 on success, -errno otherwise
  224. */
  225. typedef int (*cgs_gmap_kmem_t)(struct cgs_device *cgs_device, void *kmem, uint64_t size,
  226. uint64_t min_offset, uint64_t max_offset,
  227. cgs_handle_t *kmem_handle, uint64_t *mcaddr);
  228. /**
  229. * cgs_gunmap_kmem() - unmap kernel memory
  230. * @cgs_device: opaque device handle
  231. * @kmem_handle: kernel memory handle returned by gmap_kmem
  232. *
  233. * Return: 0 on success, -errno otherwise
  234. */
  235. typedef int (*cgs_gunmap_kmem_t)(struct cgs_device *cgs_device, cgs_handle_t kmem_handle);
  236. /**
  237. * cgs_alloc_gpu_mem() - Allocate GPU memory
  238. * @cgs_device: opaque device handle
  239. * @type: memory type
  240. * @size: size in bytes
  241. * @align: alignment in bytes
  242. * @min_offset: minimum offset from start of heap
  243. * @max_offset: maximum offset from start of heap
  244. * @handle: memory handle (output)
  245. *
  246. * The memory types CGS_GPU_MEM_TYPE_*_CONTIG_FB force contiguous
  247. * memory allocation. This guarantees that the MC address returned by
  248. * cgs_gmap_gpu_mem is not mapped through the GART. The non-contiguous
  249. * FB memory types may be GART mapped depending on memory
  250. * fragmentation and memory allocator policies.
  251. *
  252. * If min/max_offset are non-0, the allocation will be forced to
  253. * reside between these offsets in its respective memory heap. The
  254. * base address that the offset relates to, depends on the memory
  255. * type.
  256. *
  257. * - CGS_GPU_MEM_TYPE__*_CONTIG_FB: FB MC base address
  258. * - CGS_GPU_MEM_TYPE__GART_*: GART aperture base address
  259. * - others: undefined, don't use with max_offset
  260. *
  261. * Return: 0 on success, -errno otherwise
  262. */
  263. typedef int (*cgs_alloc_gpu_mem_t)(struct cgs_device *cgs_device, enum cgs_gpu_mem_type type,
  264. uint64_t size, uint64_t align,
  265. uint64_t min_offset, uint64_t max_offset,
  266. cgs_handle_t *handle);
  267. /**
  268. * cgs_free_gpu_mem() - Free GPU memory
  269. * @cgs_device: opaque device handle
  270. * @handle: memory handle returned by alloc or import
  271. *
  272. * Return: 0 on success, -errno otherwise
  273. */
  274. typedef int (*cgs_free_gpu_mem_t)(struct cgs_device *cgs_device, cgs_handle_t handle);
  275. /**
  276. * cgs_gmap_gpu_mem() - GPU-map GPU memory
  277. * @cgs_device: opaque device handle
  278. * @handle: memory handle returned by alloc or import
  279. * @mcaddr: MC address (output)
  280. *
  281. * Ensures that a buffer is GPU accessible and returns its MC address.
  282. *
  283. * Return: 0 on success, -errno otherwise
  284. */
  285. typedef int (*cgs_gmap_gpu_mem_t)(struct cgs_device *cgs_device, cgs_handle_t handle,
  286. uint64_t *mcaddr);
  287. /**
  288. * cgs_gunmap_gpu_mem() - GPU-unmap GPU memory
  289. * @cgs_device: opaque device handle
  290. * @handle: memory handle returned by alloc or import
  291. *
  292. * Allows the buffer to be migrated while it's not used by the GPU.
  293. *
  294. * Return: 0 on success, -errno otherwise
  295. */
  296. typedef int (*cgs_gunmap_gpu_mem_t)(struct cgs_device *cgs_device, cgs_handle_t handle);
  297. /**
  298. * cgs_kmap_gpu_mem() - Kernel-map GPU memory
  299. *
  300. * @cgs_device: opaque device handle
  301. * @handle: memory handle returned by alloc or import
  302. * @map: Kernel virtual address the memory was mapped to (output)
  303. *
  304. * Return: 0 on success, -errno otherwise
  305. */
  306. typedef int (*cgs_kmap_gpu_mem_t)(struct cgs_device *cgs_device, cgs_handle_t handle,
  307. void **map);
  308. /**
  309. * cgs_kunmap_gpu_mem() - Kernel-unmap GPU memory
  310. * @cgs_device: opaque device handle
  311. * @handle: memory handle returned by alloc or import
  312. *
  313. * Return: 0 on success, -errno otherwise
  314. */
  315. typedef int (*cgs_kunmap_gpu_mem_t)(struct cgs_device *cgs_device, cgs_handle_t handle);
  316. /**
  317. * cgs_read_register() - Read an MMIO register
  318. * @cgs_device: opaque device handle
  319. * @offset: register offset
  320. *
  321. * Return: register value
  322. */
  323. typedef uint32_t (*cgs_read_register_t)(struct cgs_device *cgs_device, unsigned offset);
  324. /**
  325. * cgs_write_register() - Write an MMIO register
  326. * @cgs_device: opaque device handle
  327. * @offset: register offset
  328. * @value: register value
  329. */
  330. typedef void (*cgs_write_register_t)(struct cgs_device *cgs_device, unsigned offset,
  331. uint32_t value);
  332. /**
  333. * cgs_read_ind_register() - Read an indirect register
  334. * @cgs_device: opaque device handle
  335. * @offset: register offset
  336. *
  337. * Return: register value
  338. */
  339. typedef uint32_t (*cgs_read_ind_register_t)(struct cgs_device *cgs_device, enum cgs_ind_reg space,
  340. unsigned index);
  341. /**
  342. * cgs_write_ind_register() - Write an indirect register
  343. * @cgs_device: opaque device handle
  344. * @offset: register offset
  345. * @value: register value
  346. */
  347. typedef void (*cgs_write_ind_register_t)(struct cgs_device *cgs_device, enum cgs_ind_reg space,
  348. unsigned index, uint32_t value);
  349. /**
  350. * cgs_read_pci_config_byte() - Read byte from PCI configuration space
  351. * @cgs_device: opaque device handle
  352. * @addr: address
  353. *
  354. * Return: Value read
  355. */
  356. typedef uint8_t (*cgs_read_pci_config_byte_t)(struct cgs_device *cgs_device, unsigned addr);
  357. /**
  358. * cgs_read_pci_config_word() - Read word from PCI configuration space
  359. * @cgs_device: opaque device handle
  360. * @addr: address, must be word-aligned
  361. *
  362. * Return: Value read
  363. */
  364. typedef uint16_t (*cgs_read_pci_config_word_t)(struct cgs_device *cgs_device, unsigned addr);
  365. /**
  366. * cgs_read_pci_config_dword() - Read dword from PCI configuration space
  367. * @cgs_device: opaque device handle
  368. * @addr: address, must be dword-aligned
  369. *
  370. * Return: Value read
  371. */
  372. typedef uint32_t (*cgs_read_pci_config_dword_t)(struct cgs_device *cgs_device,
  373. unsigned addr);
  374. /**
  375. * cgs_write_pci_config_byte() - Write byte to PCI configuration space
  376. * @cgs_device: opaque device handle
  377. * @addr: address
  378. * @value: value to write
  379. */
  380. typedef void (*cgs_write_pci_config_byte_t)(struct cgs_device *cgs_device, unsigned addr,
  381. uint8_t value);
  382. /**
  383. * cgs_write_pci_config_word() - Write byte to PCI configuration space
  384. * @cgs_device: opaque device handle
  385. * @addr: address, must be word-aligned
  386. * @value: value to write
  387. */
  388. typedef void (*cgs_write_pci_config_word_t)(struct cgs_device *cgs_device, unsigned addr,
  389. uint16_t value);
  390. /**
  391. * cgs_write_pci_config_dword() - Write byte to PCI configuration space
  392. * @cgs_device: opaque device handle
  393. * @addr: address, must be dword-aligned
  394. * @value: value to write
  395. */
  396. typedef void (*cgs_write_pci_config_dword_t)(struct cgs_device *cgs_device, unsigned addr,
  397. uint32_t value);
  398. /**
  399. * cgs_get_pci_resource() - provide access to a device resource (PCI BAR)
  400. * @cgs_device: opaque device handle
  401. * @resource_type: Type of Resource (MMIO, IO, ROM, FB, DOORBELL)
  402. * @size: size of the region
  403. * @offset: offset from the start of the region
  404. * @resource_base: base address (not including offset) returned
  405. *
  406. * Return: 0 on success, -errno otherwise
  407. */
  408. typedef int (*cgs_get_pci_resource_t)(struct cgs_device *cgs_device,
  409. enum cgs_resource_type resource_type,
  410. uint64_t size,
  411. uint64_t offset,
  412. uint64_t *resource_base);
  413. /**
  414. * cgs_atom_get_data_table() - Get a pointer to an ATOM BIOS data table
  415. * @cgs_device: opaque device handle
  416. * @table: data table index
  417. * @size: size of the table (output, may be NULL)
  418. * @frev: table format revision (output, may be NULL)
  419. * @crev: table content revision (output, may be NULL)
  420. *
  421. * Return: Pointer to start of the table, or NULL on failure
  422. */
  423. typedef const void *(*cgs_atom_get_data_table_t)(
  424. struct cgs_device *cgs_device, unsigned table,
  425. uint16_t *size, uint8_t *frev, uint8_t *crev);
  426. /**
  427. * cgs_atom_get_cmd_table_revs() - Get ATOM BIOS command table revisions
  428. * @cgs_device: opaque device handle
  429. * @table: data table index
  430. * @frev: table format revision (output, may be NULL)
  431. * @crev: table content revision (output, may be NULL)
  432. *
  433. * Return: 0 on success, -errno otherwise
  434. */
  435. typedef int (*cgs_atom_get_cmd_table_revs_t)(struct cgs_device *cgs_device, unsigned table,
  436. uint8_t *frev, uint8_t *crev);
  437. /**
  438. * cgs_atom_exec_cmd_table() - Execute an ATOM BIOS command table
  439. * @cgs_device: opaque device handle
  440. * @table: command table index
  441. * @args: arguments
  442. *
  443. * Return: 0 on success, -errno otherwise
  444. */
  445. typedef int (*cgs_atom_exec_cmd_table_t)(struct cgs_device *cgs_device,
  446. unsigned table, void *args);
  447. /**
  448. * cgs_create_pm_request() - Create a power management request
  449. * @cgs_device: opaque device handle
  450. * @request: handle of created PM request (output)
  451. *
  452. * Return: 0 on success, -errno otherwise
  453. */
  454. typedef int (*cgs_create_pm_request_t)(struct cgs_device *cgs_device, cgs_handle_t *request);
  455. /**
  456. * cgs_destroy_pm_request() - Destroy a power management request
  457. * @cgs_device: opaque device handle
  458. * @request: handle of created PM request
  459. *
  460. * Return: 0 on success, -errno otherwise
  461. */
  462. typedef int (*cgs_destroy_pm_request_t)(struct cgs_device *cgs_device, cgs_handle_t request);
  463. /**
  464. * cgs_set_pm_request() - Activate or deactiveate a PM request
  465. * @cgs_device: opaque device handle
  466. * @request: PM request handle
  467. * @active: 0 = deactivate, non-0 = activate
  468. *
  469. * While a PM request is active, its minimum clock requests are taken
  470. * into account as the requested engines are powered up. When the
  471. * request is inactive, the engines may be powered down and clocks may
  472. * be lower, depending on other PM requests by other driver
  473. * components.
  474. *
  475. * Return: 0 on success, -errno otherwise
  476. */
  477. typedef int (*cgs_set_pm_request_t)(struct cgs_device *cgs_device, cgs_handle_t request,
  478. int active);
  479. /**
  480. * cgs_pm_request_clock() - Request a minimum frequency for a specific clock
  481. * @cgs_device: opaque device handle
  482. * @request: PM request handle
  483. * @clock: which clock?
  484. * @freq: requested min. frequency in 10KHz units (0 to clear request)
  485. *
  486. * Return: 0 on success, -errno otherwise
  487. */
  488. typedef int (*cgs_pm_request_clock_t)(struct cgs_device *cgs_device, cgs_handle_t request,
  489. enum cgs_clock clock, unsigned freq);
  490. /**
  491. * cgs_pm_request_engine() - Request an engine to be powered up
  492. * @cgs_device: opaque device handle
  493. * @request: PM request handle
  494. * @engine: which engine?
  495. * @powered: 0 = powered down, non-0 = powered up
  496. *
  497. * Return: 0 on success, -errno otherwise
  498. */
  499. typedef int (*cgs_pm_request_engine_t)(struct cgs_device *cgs_device, cgs_handle_t request,
  500. enum cgs_engine engine, int powered);
  501. /**
  502. * cgs_pm_query_clock_limits() - Query clock frequency limits
  503. * @cgs_device: opaque device handle
  504. * @clock: which clock?
  505. * @limits: clock limits
  506. *
  507. * Return: 0 on success, -errno otherwise
  508. */
  509. typedef int (*cgs_pm_query_clock_limits_t)(struct cgs_device *cgs_device,
  510. enum cgs_clock clock,
  511. struct cgs_clock_limits *limits);
  512. /**
  513. * cgs_set_camera_voltages() - Apply specific voltages to PMIC voltage planes
  514. * @cgs_device: opaque device handle
  515. * @mask: bitmask of voltages to change (1<<CGS_VOLTAGE_PLANE__xyz|...)
  516. * @voltages: pointer to array of voltage values in 1mV units
  517. *
  518. * Return: 0 on success, -errno otherwise
  519. */
  520. typedef int (*cgs_set_camera_voltages_t)(struct cgs_device *cgs_device, uint32_t mask,
  521. const uint32_t *voltages);
  522. /**
  523. * cgs_get_firmware_info - Get the firmware information from core driver
  524. * @cgs_device: opaque device handle
  525. * @type: the firmware type
  526. * @info: returend firmware information
  527. *
  528. * Return: 0 on success, -errno otherwise
  529. */
  530. typedef int (*cgs_get_firmware_info)(struct cgs_device *cgs_device,
  531. enum cgs_ucode_id type,
  532. struct cgs_firmware_info *info);
  533. typedef int(*cgs_set_powergating_state)(struct cgs_device *cgs_device,
  534. enum amd_ip_block_type block_type,
  535. enum amd_powergating_state state);
  536. typedef int(*cgs_set_clockgating_state)(struct cgs_device *cgs_device,
  537. enum amd_ip_block_type block_type,
  538. enum amd_clockgating_state state);
  539. typedef int(*cgs_get_active_displays_info)(
  540. struct cgs_device *cgs_device,
  541. struct cgs_display_info *info);
  542. typedef int (*cgs_notify_dpm_enabled)(struct cgs_device *cgs_device, bool enabled);
  543. typedef int (*cgs_call_acpi_method)(struct cgs_device *cgs_device,
  544. uint32_t acpi_method,
  545. uint32_t acpi_function,
  546. void *pinput, void *poutput,
  547. uint32_t output_count,
  548. uint32_t input_size,
  549. uint32_t output_size);
  550. typedef int (*cgs_query_system_info)(struct cgs_device *cgs_device,
  551. struct cgs_system_info *sys_info);
  552. struct cgs_ops {
  553. /* memory management calls (similar to KFD interface) */
  554. cgs_gpu_mem_info_t gpu_mem_info;
  555. cgs_gmap_kmem_t gmap_kmem;
  556. cgs_gunmap_kmem_t gunmap_kmem;
  557. cgs_alloc_gpu_mem_t alloc_gpu_mem;
  558. cgs_free_gpu_mem_t free_gpu_mem;
  559. cgs_gmap_gpu_mem_t gmap_gpu_mem;
  560. cgs_gunmap_gpu_mem_t gunmap_gpu_mem;
  561. cgs_kmap_gpu_mem_t kmap_gpu_mem;
  562. cgs_kunmap_gpu_mem_t kunmap_gpu_mem;
  563. /* MMIO access */
  564. cgs_read_register_t read_register;
  565. cgs_write_register_t write_register;
  566. cgs_read_ind_register_t read_ind_register;
  567. cgs_write_ind_register_t write_ind_register;
  568. /* PCI configuration space access */
  569. cgs_read_pci_config_byte_t read_pci_config_byte;
  570. cgs_read_pci_config_word_t read_pci_config_word;
  571. cgs_read_pci_config_dword_t read_pci_config_dword;
  572. cgs_write_pci_config_byte_t write_pci_config_byte;
  573. cgs_write_pci_config_word_t write_pci_config_word;
  574. cgs_write_pci_config_dword_t write_pci_config_dword;
  575. /* PCI resources */
  576. cgs_get_pci_resource_t get_pci_resource;
  577. /* ATOM BIOS */
  578. cgs_atom_get_data_table_t atom_get_data_table;
  579. cgs_atom_get_cmd_table_revs_t atom_get_cmd_table_revs;
  580. cgs_atom_exec_cmd_table_t atom_exec_cmd_table;
  581. /* Power management */
  582. cgs_create_pm_request_t create_pm_request;
  583. cgs_destroy_pm_request_t destroy_pm_request;
  584. cgs_set_pm_request_t set_pm_request;
  585. cgs_pm_request_clock_t pm_request_clock;
  586. cgs_pm_request_engine_t pm_request_engine;
  587. cgs_pm_query_clock_limits_t pm_query_clock_limits;
  588. cgs_set_camera_voltages_t set_camera_voltages;
  589. /* Firmware Info */
  590. cgs_get_firmware_info get_firmware_info;
  591. /* cg pg interface*/
  592. cgs_set_powergating_state set_powergating_state;
  593. cgs_set_clockgating_state set_clockgating_state;
  594. /* display manager */
  595. cgs_get_active_displays_info get_active_displays_info;
  596. /* notify dpm enabled */
  597. cgs_notify_dpm_enabled notify_dpm_enabled;
  598. /* ACPI */
  599. cgs_call_acpi_method call_acpi_method;
  600. /* get system info */
  601. cgs_query_system_info query_system_info;
  602. };
  603. struct cgs_os_ops; /* To be define in OS-specific CGS header */
  604. struct cgs_device
  605. {
  606. const struct cgs_ops *ops;
  607. const struct cgs_os_ops *os_ops;
  608. /* to be embedded at the start of driver private structure */
  609. };
  610. /* Convenience macros that make CGS indirect function calls look like
  611. * normal function calls */
  612. #define CGS_CALL(func,dev,...) \
  613. (((struct cgs_device *)dev)->ops->func(dev, ##__VA_ARGS__))
  614. #define CGS_OS_CALL(func,dev,...) \
  615. (((struct cgs_device *)dev)->os_ops->func(dev, ##__VA_ARGS__))
  616. #define cgs_gpu_mem_info(dev,type,mc_start,mc_size,mem_size) \
  617. CGS_CALL(gpu_mem_info,dev,type,mc_start,mc_size,mem_size)
  618. #define cgs_gmap_kmem(dev,kmem,size,min_off,max_off,kmem_handle,mcaddr) \
  619. CGS_CALL(gmap_kmem,dev,kmem,size,min_off,max_off,kmem_handle,mcaddr)
  620. #define cgs_gunmap_kmem(dev,kmem_handle) \
  621. CGS_CALL(gunmap_kmem,dev,keme_handle)
  622. #define cgs_alloc_gpu_mem(dev,type,size,align,min_off,max_off,handle) \
  623. CGS_CALL(alloc_gpu_mem,dev,type,size,align,min_off,max_off,handle)
  624. #define cgs_free_gpu_mem(dev,handle) \
  625. CGS_CALL(free_gpu_mem,dev,handle)
  626. #define cgs_gmap_gpu_mem(dev,handle,mcaddr) \
  627. CGS_CALL(gmap_gpu_mem,dev,handle,mcaddr)
  628. #define cgs_gunmap_gpu_mem(dev,handle) \
  629. CGS_CALL(gunmap_gpu_mem,dev,handle)
  630. #define cgs_kmap_gpu_mem(dev,handle,map) \
  631. CGS_CALL(kmap_gpu_mem,dev,handle,map)
  632. #define cgs_kunmap_gpu_mem(dev,handle) \
  633. CGS_CALL(kunmap_gpu_mem,dev,handle)
  634. #define cgs_read_register(dev,offset) \
  635. CGS_CALL(read_register,dev,offset)
  636. #define cgs_write_register(dev,offset,value) \
  637. CGS_CALL(write_register,dev,offset,value)
  638. #define cgs_read_ind_register(dev,space,index) \
  639. CGS_CALL(read_ind_register,dev,space,index)
  640. #define cgs_write_ind_register(dev,space,index,value) \
  641. CGS_CALL(write_ind_register,dev,space,index,value)
  642. #define cgs_read_pci_config_byte(dev,addr) \
  643. CGS_CALL(read_pci_config_byte,dev,addr)
  644. #define cgs_read_pci_config_word(dev,addr) \
  645. CGS_CALL(read_pci_config_word,dev,addr)
  646. #define cgs_read_pci_config_dword(dev,addr) \
  647. CGS_CALL(read_pci_config_dword,dev,addr)
  648. #define cgs_write_pci_config_byte(dev,addr,value) \
  649. CGS_CALL(write_pci_config_byte,dev,addr,value)
  650. #define cgs_write_pci_config_word(dev,addr,value) \
  651. CGS_CALL(write_pci_config_word,dev,addr,value)
  652. #define cgs_write_pci_config_dword(dev,addr,value) \
  653. CGS_CALL(write_pci_config_dword,dev,addr,value)
  654. #define cgs_atom_get_data_table(dev,table,size,frev,crev) \
  655. CGS_CALL(atom_get_data_table,dev,table,size,frev,crev)
  656. #define cgs_atom_get_cmd_table_revs(dev,table,frev,crev) \
  657. CGS_CALL(atom_get_cmd_table_revs,dev,table,frev,crev)
  658. #define cgs_atom_exec_cmd_table(dev,table,args) \
  659. CGS_CALL(atom_exec_cmd_table,dev,table,args)
  660. #define cgs_create_pm_request(dev,request) \
  661. CGS_CALL(create_pm_request,dev,request)
  662. #define cgs_destroy_pm_request(dev,request) \
  663. CGS_CALL(destroy_pm_request,dev,request)
  664. #define cgs_set_pm_request(dev,request,active) \
  665. CGS_CALL(set_pm_request,dev,request,active)
  666. #define cgs_pm_request_clock(dev,request,clock,freq) \
  667. CGS_CALL(pm_request_clock,dev,request,clock,freq)
  668. #define cgs_pm_request_engine(dev,request,engine,powered) \
  669. CGS_CALL(pm_request_engine,dev,request,engine,powered)
  670. #define cgs_pm_query_clock_limits(dev,clock,limits) \
  671. CGS_CALL(pm_query_clock_limits,dev,clock,limits)
  672. #define cgs_set_camera_voltages(dev,mask,voltages) \
  673. CGS_CALL(set_camera_voltages,dev,mask,voltages)
  674. #define cgs_get_firmware_info(dev, type, info) \
  675. CGS_CALL(get_firmware_info, dev, type, info)
  676. #define cgs_set_powergating_state(dev, block_type, state) \
  677. CGS_CALL(set_powergating_state, dev, block_type, state)
  678. #define cgs_set_clockgating_state(dev, block_type, state) \
  679. CGS_CALL(set_clockgating_state, dev, block_type, state)
  680. #define cgs_notify_dpm_enabled(dev, enabled) \
  681. CGS_CALL(notify_dpm_enabled, dev, enabled)
  682. #define cgs_get_active_displays_info(dev, info) \
  683. CGS_CALL(get_active_displays_info, dev, info)
  684. #define cgs_call_acpi_method(dev, acpi_method, acpi_function, pintput, poutput, output_count, input_size, output_size) \
  685. CGS_CALL(call_acpi_method, dev, acpi_method, acpi_function, pintput, poutput, output_count, input_size, output_size)
  686. #define cgs_query_system_info(dev, sys_info) \
  687. CGS_CALL(query_system_info, dev, sys_info)
  688. #define cgs_get_pci_resource(cgs_device, resource_type, size, offset, \
  689. resource_base) \
  690. CGS_CALL(get_pci_resource, cgs_device, resource_type, size, offset, \
  691. resource_base)
  692. #endif /* _CGS_COMMON_H */