gmc_v7_0.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "cikd.h"
  27. #include "cik.h"
  28. #include "gmc_v7_0.h"
  29. #include "amdgpu_ucode.h"
  30. #include "bif/bif_4_1_d.h"
  31. #include "bif/bif_4_1_sh_mask.h"
  32. #include "gmc/gmc_7_1_d.h"
  33. #include "gmc/gmc_7_1_sh_mask.h"
  34. #include "oss/oss_2_0_d.h"
  35. #include "oss/oss_2_0_sh_mask.h"
  36. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev);
  37. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  38. MODULE_FIRMWARE("radeon/bonaire_mc.bin");
  39. MODULE_FIRMWARE("radeon/hawaii_mc.bin");
  40. MODULE_FIRMWARE("amdgpu/topaz_mc.bin");
  41. static const u32 golden_settings_iceland_a11[] =
  42. {
  43. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  44. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  45. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  46. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  47. };
  48. static const u32 iceland_mgcg_cgcg_init[] =
  49. {
  50. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  51. };
  52. static void gmc_v7_0_init_golden_registers(struct amdgpu_device *adev)
  53. {
  54. switch (adev->asic_type) {
  55. case CHIP_TOPAZ:
  56. amdgpu_program_register_sequence(adev,
  57. iceland_mgcg_cgcg_init,
  58. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  59. amdgpu_program_register_sequence(adev,
  60. golden_settings_iceland_a11,
  61. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  62. break;
  63. default:
  64. break;
  65. }
  66. }
  67. /**
  68. * gmc7_mc_wait_for_idle - wait for MC idle callback.
  69. *
  70. * @adev: amdgpu_device pointer
  71. *
  72. * Wait for the MC (memory controller) to be idle.
  73. * (evergreen+).
  74. * Returns 0 if the MC is idle, -1 if not.
  75. */
  76. int gmc_v7_0_mc_wait_for_idle(struct amdgpu_device *adev)
  77. {
  78. unsigned i;
  79. u32 tmp;
  80. for (i = 0; i < adev->usec_timeout; i++) {
  81. /* read MC_STATUS */
  82. tmp = RREG32(mmSRBM_STATUS) & 0x1F00;
  83. if (!tmp)
  84. return 0;
  85. udelay(1);
  86. }
  87. return -1;
  88. }
  89. void gmc_v7_0_mc_stop(struct amdgpu_device *adev,
  90. struct amdgpu_mode_mc_save *save)
  91. {
  92. u32 blackout;
  93. if (adev->mode_info.num_crtc)
  94. amdgpu_display_stop_mc_access(adev, save);
  95. amdgpu_asic_wait_for_mc_idle(adev);
  96. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  97. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  98. /* Block CPU access */
  99. WREG32(mmBIF_FB_EN, 0);
  100. /* blackout the MC */
  101. blackout = REG_SET_FIELD(blackout,
  102. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  103. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  104. }
  105. /* wait for the MC to settle */
  106. udelay(100);
  107. }
  108. void gmc_v7_0_mc_resume(struct amdgpu_device *adev,
  109. struct amdgpu_mode_mc_save *save)
  110. {
  111. u32 tmp;
  112. /* unblackout the MC */
  113. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  114. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  115. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  116. /* allow CPU access */
  117. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  118. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  119. WREG32(mmBIF_FB_EN, tmp);
  120. if (adev->mode_info.num_crtc)
  121. amdgpu_display_resume_mc_access(adev, save);
  122. }
  123. /**
  124. * gmc_v7_0_init_microcode - load ucode images from disk
  125. *
  126. * @adev: amdgpu_device pointer
  127. *
  128. * Use the firmware interface to load the ucode images into
  129. * the driver (not loaded into hw).
  130. * Returns 0 on success, error on failure.
  131. */
  132. static int gmc_v7_0_init_microcode(struct amdgpu_device *adev)
  133. {
  134. const char *chip_name;
  135. char fw_name[30];
  136. int err;
  137. DRM_DEBUG("\n");
  138. switch (adev->asic_type) {
  139. case CHIP_BONAIRE:
  140. chip_name = "bonaire";
  141. break;
  142. case CHIP_HAWAII:
  143. chip_name = "hawaii";
  144. break;
  145. case CHIP_TOPAZ:
  146. chip_name = "topaz";
  147. break;
  148. case CHIP_KAVERI:
  149. case CHIP_KABINI:
  150. return 0;
  151. default: BUG();
  152. }
  153. if (adev->asic_type == CHIP_TOPAZ)
  154. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  155. else
  156. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  157. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  158. if (err)
  159. goto out;
  160. err = amdgpu_ucode_validate(adev->mc.fw);
  161. out:
  162. if (err) {
  163. printk(KERN_ERR
  164. "cik_mc: Failed to load firmware \"%s\"\n",
  165. fw_name);
  166. release_firmware(adev->mc.fw);
  167. adev->mc.fw = NULL;
  168. }
  169. return err;
  170. }
  171. /**
  172. * gmc_v7_0_mc_load_microcode - load MC ucode into the hw
  173. *
  174. * @adev: amdgpu_device pointer
  175. *
  176. * Load the GDDR MC ucode into the hw (CIK).
  177. * Returns 0 on success, error on failure.
  178. */
  179. static int gmc_v7_0_mc_load_microcode(struct amdgpu_device *adev)
  180. {
  181. const struct mc_firmware_header_v1_0 *hdr;
  182. const __le32 *fw_data = NULL;
  183. const __le32 *io_mc_regs = NULL;
  184. u32 running, blackout = 0;
  185. int i, ucode_size, regs_size;
  186. if (!adev->mc.fw)
  187. return -EINVAL;
  188. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  189. amdgpu_ucode_print_mc_hdr(&hdr->header);
  190. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  191. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  192. io_mc_regs = (const __le32 *)
  193. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  194. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  195. fw_data = (const __le32 *)
  196. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  197. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  198. if (running == 0) {
  199. if (running) {
  200. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  201. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  202. }
  203. /* reset the engine and set to writable */
  204. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  205. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  206. /* load mc io regs */
  207. for (i = 0; i < regs_size; i++) {
  208. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  209. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  210. }
  211. /* load the MC ucode */
  212. for (i = 0; i < ucode_size; i++)
  213. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  214. /* put the engine back into the active state */
  215. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  216. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  217. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  218. /* wait for training to complete */
  219. for (i = 0; i < adev->usec_timeout; i++) {
  220. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  221. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  222. break;
  223. udelay(1);
  224. }
  225. for (i = 0; i < adev->usec_timeout; i++) {
  226. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  227. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  228. break;
  229. udelay(1);
  230. }
  231. if (running)
  232. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  233. }
  234. return 0;
  235. }
  236. static void gmc_v7_0_vram_gtt_location(struct amdgpu_device *adev,
  237. struct amdgpu_mc *mc)
  238. {
  239. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  240. /* leave room for at least 1024M GTT */
  241. dev_warn(adev->dev, "limiting VRAM\n");
  242. mc->real_vram_size = 0xFFC0000000ULL;
  243. mc->mc_vram_size = 0xFFC0000000ULL;
  244. }
  245. amdgpu_vram_location(adev, &adev->mc, 0);
  246. adev->mc.gtt_base_align = 0;
  247. amdgpu_gtt_location(adev, mc);
  248. }
  249. /**
  250. * gmc_v7_0_mc_program - program the GPU memory controller
  251. *
  252. * @adev: amdgpu_device pointer
  253. *
  254. * Set the location of vram, gart, and AGP in the GPU's
  255. * physical address space (CIK).
  256. */
  257. static void gmc_v7_0_mc_program(struct amdgpu_device *adev)
  258. {
  259. struct amdgpu_mode_mc_save save;
  260. u32 tmp;
  261. int i, j;
  262. /* Initialize HDP */
  263. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  264. WREG32((0xb05 + j), 0x00000000);
  265. WREG32((0xb06 + j), 0x00000000);
  266. WREG32((0xb07 + j), 0x00000000);
  267. WREG32((0xb08 + j), 0x00000000);
  268. WREG32((0xb09 + j), 0x00000000);
  269. }
  270. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  271. if (adev->mode_info.num_crtc)
  272. amdgpu_display_set_vga_render_state(adev, false);
  273. gmc_v7_0_mc_stop(adev, &save);
  274. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  275. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  276. }
  277. /* Update configuration */
  278. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  279. adev->mc.vram_start >> 12);
  280. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  281. adev->mc.vram_end >> 12);
  282. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  283. adev->vram_scratch.gpu_addr >> 12);
  284. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  285. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  286. WREG32(mmMC_VM_FB_LOCATION, tmp);
  287. /* XXX double check these! */
  288. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  289. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  290. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  291. WREG32(mmMC_VM_AGP_BASE, 0);
  292. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  293. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  294. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  295. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  296. }
  297. gmc_v7_0_mc_resume(adev, &save);
  298. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  299. tmp = RREG32(mmHDP_MISC_CNTL);
  300. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  301. WREG32(mmHDP_MISC_CNTL, tmp);
  302. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  303. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  304. }
  305. /**
  306. * gmc_v7_0_mc_init - initialize the memory controller driver params
  307. *
  308. * @adev: amdgpu_device pointer
  309. *
  310. * Look up the amount of vram, vram width, and decide how to place
  311. * vram and gart within the GPU's physical address space (CIK).
  312. * Returns 0 for success.
  313. */
  314. static int gmc_v7_0_mc_init(struct amdgpu_device *adev)
  315. {
  316. u32 tmp;
  317. int chansize, numchan;
  318. /* Get VRAM informations */
  319. tmp = RREG32(mmMC_ARB_RAMCFG);
  320. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  321. chansize = 64;
  322. } else {
  323. chansize = 32;
  324. }
  325. tmp = RREG32(mmMC_SHARED_CHMAP);
  326. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  327. case 0:
  328. default:
  329. numchan = 1;
  330. break;
  331. case 1:
  332. numchan = 2;
  333. break;
  334. case 2:
  335. numchan = 4;
  336. break;
  337. case 3:
  338. numchan = 8;
  339. break;
  340. case 4:
  341. numchan = 3;
  342. break;
  343. case 5:
  344. numchan = 6;
  345. break;
  346. case 6:
  347. numchan = 10;
  348. break;
  349. case 7:
  350. numchan = 12;
  351. break;
  352. case 8:
  353. numchan = 16;
  354. break;
  355. }
  356. adev->mc.vram_width = numchan * chansize;
  357. /* Could aper size report 0 ? */
  358. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  359. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  360. /* size in MB on si */
  361. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  362. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  363. adev->mc.visible_vram_size = adev->mc.aper_size;
  364. /* In case the PCI BAR is larger than the actual amount of vram */
  365. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  366. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  367. /* unless the user had overridden it, set the gart
  368. * size equal to the 1024 or vram, whichever is larger.
  369. */
  370. if (amdgpu_gart_size == -1)
  371. adev->mc.gtt_size = max((1024ULL << 20), adev->mc.mc_vram_size);
  372. else
  373. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  374. gmc_v7_0_vram_gtt_location(adev, &adev->mc);
  375. return 0;
  376. }
  377. /*
  378. * GART
  379. * VMID 0 is the physical GPU addresses as used by the kernel.
  380. * VMIDs 1-15 are used for userspace clients and are handled
  381. * by the amdgpu vm/hsa code.
  382. */
  383. /**
  384. * gmc_v7_0_gart_flush_gpu_tlb - gart tlb flush callback
  385. *
  386. * @adev: amdgpu_device pointer
  387. * @vmid: vm instance to flush
  388. *
  389. * Flush the TLB for the requested page table (CIK).
  390. */
  391. static void gmc_v7_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  392. uint32_t vmid)
  393. {
  394. /* flush hdp cache */
  395. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  396. /* bits 0-15 are the VM contexts0-15 */
  397. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  398. }
  399. /**
  400. * gmc_v7_0_gart_set_pte_pde - update the page tables using MMIO
  401. *
  402. * @adev: amdgpu_device pointer
  403. * @cpu_pt_addr: cpu address of the page table
  404. * @gpu_page_idx: entry in the page table to update
  405. * @addr: dst addr to write into pte/pde
  406. * @flags: access flags
  407. *
  408. * Update the page tables using the CPU.
  409. */
  410. static int gmc_v7_0_gart_set_pte_pde(struct amdgpu_device *adev,
  411. void *cpu_pt_addr,
  412. uint32_t gpu_page_idx,
  413. uint64_t addr,
  414. uint32_t flags)
  415. {
  416. void __iomem *ptr = (void *)cpu_pt_addr;
  417. uint64_t value;
  418. value = addr & 0xFFFFFFFFFFFFF000ULL;
  419. value |= flags;
  420. writeq(value, ptr + (gpu_page_idx * 8));
  421. return 0;
  422. }
  423. /**
  424. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  425. *
  426. * @adev: amdgpu_device pointer
  427. * @value: true redirects VM faults to the default page
  428. */
  429. static void gmc_v7_0_set_fault_enable_default(struct amdgpu_device *adev,
  430. bool value)
  431. {
  432. u32 tmp;
  433. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  434. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  435. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  436. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  437. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  438. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  439. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  440. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  441. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  442. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  443. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  444. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  445. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  446. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  447. }
  448. /**
  449. * gmc_v7_0_gart_enable - gart enable
  450. *
  451. * @adev: amdgpu_device pointer
  452. *
  453. * This sets up the TLBs, programs the page tables for VMID0,
  454. * sets up the hw for VMIDs 1-15 which are allocated on
  455. * demand, and sets up the global locations for the LDS, GDS,
  456. * and GPUVM for FSA64 clients (CIK).
  457. * Returns 0 for success, errors for failure.
  458. */
  459. static int gmc_v7_0_gart_enable(struct amdgpu_device *adev)
  460. {
  461. int r, i;
  462. u32 tmp;
  463. if (adev->gart.robj == NULL) {
  464. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  465. return -EINVAL;
  466. }
  467. r = amdgpu_gart_table_vram_pin(adev);
  468. if (r)
  469. return r;
  470. /* Setup TLB control */
  471. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  472. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  473. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  474. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  475. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  476. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  477. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  478. /* Setup L2 cache */
  479. tmp = RREG32(mmVM_L2_CNTL);
  480. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  481. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  482. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  483. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  484. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  485. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  486. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  487. WREG32(mmVM_L2_CNTL, tmp);
  488. tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  489. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  490. WREG32(mmVM_L2_CNTL2, tmp);
  491. tmp = RREG32(mmVM_L2_CNTL3);
  492. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  493. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  494. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  495. WREG32(mmVM_L2_CNTL3, tmp);
  496. /* setup context0 */
  497. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  498. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  499. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  500. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  501. (u32)(adev->dummy_page.addr >> 12));
  502. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  503. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  504. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  505. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  506. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  507. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  508. WREG32(0x575, 0);
  509. WREG32(0x576, 0);
  510. WREG32(0x577, 0);
  511. /* empty context1-15 */
  512. /* FIXME start with 4G, once using 2 level pt switch to full
  513. * vm size space
  514. */
  515. /* set vm size, must be a multiple of 4 */
  516. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  517. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  518. for (i = 1; i < 16; i++) {
  519. if (i < 8)
  520. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  521. adev->gart.table_addr >> 12);
  522. else
  523. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  524. adev->gart.table_addr >> 12);
  525. }
  526. /* enable context1-15 */
  527. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  528. (u32)(adev->dummy_page.addr >> 12));
  529. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  530. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  531. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  532. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  533. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  534. amdgpu_vm_block_size - 9);
  535. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  536. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  537. gmc_v7_0_set_fault_enable_default(adev, false);
  538. else
  539. gmc_v7_0_set_fault_enable_default(adev, true);
  540. if (adev->asic_type == CHIP_KAVERI) {
  541. tmp = RREG32(mmCHUB_CONTROL);
  542. tmp &= ~BYPASS_VM;
  543. WREG32(mmCHUB_CONTROL, tmp);
  544. }
  545. gmc_v7_0_gart_flush_gpu_tlb(adev, 0);
  546. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  547. (unsigned)(adev->mc.gtt_size >> 20),
  548. (unsigned long long)adev->gart.table_addr);
  549. adev->gart.ready = true;
  550. return 0;
  551. }
  552. static int gmc_v7_0_gart_init(struct amdgpu_device *adev)
  553. {
  554. int r;
  555. if (adev->gart.robj) {
  556. WARN(1, "R600 PCIE GART already initialized\n");
  557. return 0;
  558. }
  559. /* Initialize common gart structure */
  560. r = amdgpu_gart_init(adev);
  561. if (r)
  562. return r;
  563. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  564. return amdgpu_gart_table_vram_alloc(adev);
  565. }
  566. /**
  567. * gmc_v7_0_gart_disable - gart disable
  568. *
  569. * @adev: amdgpu_device pointer
  570. *
  571. * This disables all VM page table (CIK).
  572. */
  573. static void gmc_v7_0_gart_disable(struct amdgpu_device *adev)
  574. {
  575. u32 tmp;
  576. /* Disable all tables */
  577. WREG32(mmVM_CONTEXT0_CNTL, 0);
  578. WREG32(mmVM_CONTEXT1_CNTL, 0);
  579. /* Setup TLB control */
  580. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  581. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  582. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  583. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  584. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  585. /* Setup L2 cache */
  586. tmp = RREG32(mmVM_L2_CNTL);
  587. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  588. WREG32(mmVM_L2_CNTL, tmp);
  589. WREG32(mmVM_L2_CNTL2, 0);
  590. amdgpu_gart_table_vram_unpin(adev);
  591. }
  592. /**
  593. * gmc_v7_0_gart_fini - vm fini callback
  594. *
  595. * @adev: amdgpu_device pointer
  596. *
  597. * Tears down the driver GART/VM setup (CIK).
  598. */
  599. static void gmc_v7_0_gart_fini(struct amdgpu_device *adev)
  600. {
  601. amdgpu_gart_table_vram_free(adev);
  602. amdgpu_gart_fini(adev);
  603. }
  604. /*
  605. * vm
  606. * VMID 0 is the physical GPU addresses as used by the kernel.
  607. * VMIDs 1-15 are used for userspace clients and are handled
  608. * by the amdgpu vm/hsa code.
  609. */
  610. /**
  611. * gmc_v7_0_vm_init - cik vm init callback
  612. *
  613. * @adev: amdgpu_device pointer
  614. *
  615. * Inits cik specific vm parameters (number of VMs, base of vram for
  616. * VMIDs 1-15) (CIK).
  617. * Returns 0 for success.
  618. */
  619. static int gmc_v7_0_vm_init(struct amdgpu_device *adev)
  620. {
  621. /*
  622. * number of VMs
  623. * VMID 0 is reserved for System
  624. * amdgpu graphics/compute will use VMIDs 1-7
  625. * amdkfd will use VMIDs 8-15
  626. */
  627. adev->vm_manager.num_ids = AMDGPU_NUM_OF_VMIDS;
  628. amdgpu_vm_manager_init(adev);
  629. /* base offset of vram pages */
  630. if (adev->flags & AMD_IS_APU) {
  631. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  632. tmp <<= 22;
  633. adev->vm_manager.vram_base_offset = tmp;
  634. } else
  635. adev->vm_manager.vram_base_offset = 0;
  636. return 0;
  637. }
  638. /**
  639. * gmc_v7_0_vm_fini - cik vm fini callback
  640. *
  641. * @adev: amdgpu_device pointer
  642. *
  643. * Tear down any asic specific VM setup (CIK).
  644. */
  645. static void gmc_v7_0_vm_fini(struct amdgpu_device *adev)
  646. {
  647. }
  648. /**
  649. * gmc_v7_0_vm_decode_fault - print human readable fault info
  650. *
  651. * @adev: amdgpu_device pointer
  652. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  653. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  654. *
  655. * Print human readable fault information (CIK).
  656. */
  657. static void gmc_v7_0_vm_decode_fault(struct amdgpu_device *adev,
  658. u32 status, u32 addr, u32 mc_client)
  659. {
  660. u32 mc_id;
  661. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  662. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  663. PROTECTIONS);
  664. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  665. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  666. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  667. MEMORY_CLIENT_ID);
  668. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  669. protections, vmid, addr,
  670. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  671. MEMORY_CLIENT_RW) ?
  672. "write" : "read", block, mc_client, mc_id);
  673. }
  674. static const u32 mc_cg_registers[] = {
  675. mmMC_HUB_MISC_HUB_CG,
  676. mmMC_HUB_MISC_SIP_CG,
  677. mmMC_HUB_MISC_VM_CG,
  678. mmMC_XPB_CLK_GAT,
  679. mmATC_MISC_CG,
  680. mmMC_CITF_MISC_WR_CG,
  681. mmMC_CITF_MISC_RD_CG,
  682. mmMC_CITF_MISC_VM_CG,
  683. mmVM_L2_CG,
  684. };
  685. static const u32 mc_cg_ls_en[] = {
  686. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  687. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  688. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  689. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  690. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  691. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  692. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  693. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  694. VM_L2_CG__MEM_LS_ENABLE_MASK,
  695. };
  696. static const u32 mc_cg_en[] = {
  697. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  698. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  699. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  700. MC_XPB_CLK_GAT__ENABLE_MASK,
  701. ATC_MISC_CG__ENABLE_MASK,
  702. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  703. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  704. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  705. VM_L2_CG__ENABLE_MASK,
  706. };
  707. static void gmc_v7_0_enable_mc_ls(struct amdgpu_device *adev,
  708. bool enable)
  709. {
  710. int i;
  711. u32 orig, data;
  712. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  713. orig = data = RREG32(mc_cg_registers[i]);
  714. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
  715. data |= mc_cg_ls_en[i];
  716. else
  717. data &= ~mc_cg_ls_en[i];
  718. if (data != orig)
  719. WREG32(mc_cg_registers[i], data);
  720. }
  721. }
  722. static void gmc_v7_0_enable_mc_mgcg(struct amdgpu_device *adev,
  723. bool enable)
  724. {
  725. int i;
  726. u32 orig, data;
  727. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  728. orig = data = RREG32(mc_cg_registers[i]);
  729. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
  730. data |= mc_cg_en[i];
  731. else
  732. data &= ~mc_cg_en[i];
  733. if (data != orig)
  734. WREG32(mc_cg_registers[i], data);
  735. }
  736. }
  737. static void gmc_v7_0_enable_bif_mgls(struct amdgpu_device *adev,
  738. bool enable)
  739. {
  740. u32 orig, data;
  741. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  742. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS)) {
  743. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  744. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  745. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  746. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  747. } else {
  748. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  749. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  750. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  751. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  752. }
  753. if (orig != data)
  754. WREG32_PCIE(ixPCIE_CNTL2, data);
  755. }
  756. static void gmc_v7_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  757. bool enable)
  758. {
  759. u32 orig, data;
  760. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  761. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  762. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  763. else
  764. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  765. if (orig != data)
  766. WREG32(mmHDP_HOST_PATH_CNTL, data);
  767. }
  768. static void gmc_v7_0_enable_hdp_ls(struct amdgpu_device *adev,
  769. bool enable)
  770. {
  771. u32 orig, data;
  772. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  773. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  774. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  775. else
  776. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  777. if (orig != data)
  778. WREG32(mmHDP_MEM_POWER_LS, data);
  779. }
  780. static int gmc_v7_0_convert_vram_type(int mc_seq_vram_type)
  781. {
  782. switch (mc_seq_vram_type) {
  783. case MC_SEQ_MISC0__MT__GDDR1:
  784. return AMDGPU_VRAM_TYPE_GDDR1;
  785. case MC_SEQ_MISC0__MT__DDR2:
  786. return AMDGPU_VRAM_TYPE_DDR2;
  787. case MC_SEQ_MISC0__MT__GDDR3:
  788. return AMDGPU_VRAM_TYPE_GDDR3;
  789. case MC_SEQ_MISC0__MT__GDDR4:
  790. return AMDGPU_VRAM_TYPE_GDDR4;
  791. case MC_SEQ_MISC0__MT__GDDR5:
  792. return AMDGPU_VRAM_TYPE_GDDR5;
  793. case MC_SEQ_MISC0__MT__HBM:
  794. return AMDGPU_VRAM_TYPE_HBM;
  795. case MC_SEQ_MISC0__MT__DDR3:
  796. return AMDGPU_VRAM_TYPE_DDR3;
  797. default:
  798. return AMDGPU_VRAM_TYPE_UNKNOWN;
  799. }
  800. }
  801. static int gmc_v7_0_early_init(void *handle)
  802. {
  803. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  804. gmc_v7_0_set_gart_funcs(adev);
  805. gmc_v7_0_set_irq_funcs(adev);
  806. return 0;
  807. }
  808. static int gmc_v7_0_late_init(void *handle)
  809. {
  810. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  811. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  812. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  813. else
  814. return 0;
  815. }
  816. static int gmc_v7_0_sw_init(void *handle)
  817. {
  818. int r;
  819. int dma_bits;
  820. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  821. if (adev->flags & AMD_IS_APU) {
  822. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  823. } else {
  824. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  825. tmp &= MC_SEQ_MISC0__MT__MASK;
  826. adev->mc.vram_type = gmc_v7_0_convert_vram_type(tmp);
  827. }
  828. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  829. if (r)
  830. return r;
  831. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  832. if (r)
  833. return r;
  834. /* Adjust VM size here.
  835. * Currently set to 4GB ((1 << 20) 4k pages).
  836. * Max GPUVM size for cayman and SI is 40 bits.
  837. */
  838. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  839. /* Set the internal MC address mask
  840. * This is the max address of the GPU's
  841. * internal address space.
  842. */
  843. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  844. /* set DMA mask + need_dma32 flags.
  845. * PCIE - can handle 40-bits.
  846. * IGP - can handle 40-bits
  847. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  848. */
  849. adev->need_dma32 = false;
  850. dma_bits = adev->need_dma32 ? 32 : 40;
  851. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  852. if (r) {
  853. adev->need_dma32 = true;
  854. dma_bits = 32;
  855. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  856. }
  857. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  858. if (r) {
  859. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  860. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  861. }
  862. r = gmc_v7_0_init_microcode(adev);
  863. if (r) {
  864. DRM_ERROR("Failed to load mc firmware!\n");
  865. return r;
  866. }
  867. r = gmc_v7_0_mc_init(adev);
  868. if (r)
  869. return r;
  870. /* Memory manager */
  871. r = amdgpu_bo_init(adev);
  872. if (r)
  873. return r;
  874. r = gmc_v7_0_gart_init(adev);
  875. if (r)
  876. return r;
  877. if (!adev->vm_manager.enabled) {
  878. r = gmc_v7_0_vm_init(adev);
  879. if (r) {
  880. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  881. return r;
  882. }
  883. adev->vm_manager.enabled = true;
  884. }
  885. return r;
  886. }
  887. static int gmc_v7_0_sw_fini(void *handle)
  888. {
  889. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  890. if (adev->vm_manager.enabled) {
  891. amdgpu_vm_manager_fini(adev);
  892. gmc_v7_0_vm_fini(adev);
  893. adev->vm_manager.enabled = false;
  894. }
  895. gmc_v7_0_gart_fini(adev);
  896. amdgpu_gem_force_release(adev);
  897. amdgpu_bo_fini(adev);
  898. return 0;
  899. }
  900. static int gmc_v7_0_hw_init(void *handle)
  901. {
  902. int r;
  903. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  904. gmc_v7_0_init_golden_registers(adev);
  905. gmc_v7_0_mc_program(adev);
  906. if (!(adev->flags & AMD_IS_APU)) {
  907. r = gmc_v7_0_mc_load_microcode(adev);
  908. if (r) {
  909. DRM_ERROR("Failed to load MC firmware!\n");
  910. return r;
  911. }
  912. }
  913. r = gmc_v7_0_gart_enable(adev);
  914. if (r)
  915. return r;
  916. return r;
  917. }
  918. static int gmc_v7_0_hw_fini(void *handle)
  919. {
  920. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  921. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  922. gmc_v7_0_gart_disable(adev);
  923. return 0;
  924. }
  925. static int gmc_v7_0_suspend(void *handle)
  926. {
  927. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  928. if (adev->vm_manager.enabled) {
  929. gmc_v7_0_vm_fini(adev);
  930. adev->vm_manager.enabled = false;
  931. }
  932. gmc_v7_0_hw_fini(adev);
  933. return 0;
  934. }
  935. static int gmc_v7_0_resume(void *handle)
  936. {
  937. int r;
  938. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  939. r = gmc_v7_0_hw_init(adev);
  940. if (r)
  941. return r;
  942. if (!adev->vm_manager.enabled) {
  943. r = gmc_v7_0_vm_init(adev);
  944. if (r) {
  945. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  946. return r;
  947. }
  948. adev->vm_manager.enabled = true;
  949. }
  950. return r;
  951. }
  952. static bool gmc_v7_0_is_idle(void *handle)
  953. {
  954. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  955. u32 tmp = RREG32(mmSRBM_STATUS);
  956. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  957. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  958. return false;
  959. return true;
  960. }
  961. static int gmc_v7_0_wait_for_idle(void *handle)
  962. {
  963. unsigned i;
  964. u32 tmp;
  965. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  966. for (i = 0; i < adev->usec_timeout; i++) {
  967. /* read MC_STATUS */
  968. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  969. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  970. SRBM_STATUS__MCC_BUSY_MASK |
  971. SRBM_STATUS__MCD_BUSY_MASK |
  972. SRBM_STATUS__VMC_BUSY_MASK);
  973. if (!tmp)
  974. return 0;
  975. udelay(1);
  976. }
  977. return -ETIMEDOUT;
  978. }
  979. static int gmc_v7_0_soft_reset(void *handle)
  980. {
  981. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  982. struct amdgpu_mode_mc_save save;
  983. u32 srbm_soft_reset = 0;
  984. u32 tmp = RREG32(mmSRBM_STATUS);
  985. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  986. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  987. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  988. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  989. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  990. if (!(adev->flags & AMD_IS_APU))
  991. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  992. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  993. }
  994. if (srbm_soft_reset) {
  995. gmc_v7_0_mc_stop(adev, &save);
  996. if (gmc_v7_0_wait_for_idle(adev)) {
  997. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  998. }
  999. tmp = RREG32(mmSRBM_SOFT_RESET);
  1000. tmp |= srbm_soft_reset;
  1001. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1002. WREG32(mmSRBM_SOFT_RESET, tmp);
  1003. tmp = RREG32(mmSRBM_SOFT_RESET);
  1004. udelay(50);
  1005. tmp &= ~srbm_soft_reset;
  1006. WREG32(mmSRBM_SOFT_RESET, tmp);
  1007. tmp = RREG32(mmSRBM_SOFT_RESET);
  1008. /* Wait a little for things to settle down */
  1009. udelay(50);
  1010. gmc_v7_0_mc_resume(adev, &save);
  1011. udelay(50);
  1012. }
  1013. return 0;
  1014. }
  1015. static int gmc_v7_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1016. struct amdgpu_irq_src *src,
  1017. unsigned type,
  1018. enum amdgpu_interrupt_state state)
  1019. {
  1020. u32 tmp;
  1021. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1022. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1023. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1024. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1025. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1026. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1027. switch (state) {
  1028. case AMDGPU_IRQ_STATE_DISABLE:
  1029. /* system context */
  1030. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1031. tmp &= ~bits;
  1032. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1033. /* VMs */
  1034. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1035. tmp &= ~bits;
  1036. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1037. break;
  1038. case AMDGPU_IRQ_STATE_ENABLE:
  1039. /* system context */
  1040. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1041. tmp |= bits;
  1042. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1043. /* VMs */
  1044. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1045. tmp |= bits;
  1046. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1047. break;
  1048. default:
  1049. break;
  1050. }
  1051. return 0;
  1052. }
  1053. static int gmc_v7_0_process_interrupt(struct amdgpu_device *adev,
  1054. struct amdgpu_irq_src *source,
  1055. struct amdgpu_iv_entry *entry)
  1056. {
  1057. u32 addr, status, mc_client;
  1058. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1059. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1060. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1061. /* reset addr and status */
  1062. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1063. if (!addr && !status)
  1064. return 0;
  1065. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1066. gmc_v7_0_set_fault_enable_default(adev, false);
  1067. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1068. entry->src_id, entry->src_data);
  1069. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1070. addr);
  1071. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1072. status);
  1073. gmc_v7_0_vm_decode_fault(adev, status, addr, mc_client);
  1074. return 0;
  1075. }
  1076. static int gmc_v7_0_set_clockgating_state(void *handle,
  1077. enum amd_clockgating_state state)
  1078. {
  1079. bool gate = false;
  1080. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1081. if (state == AMD_CG_STATE_GATE)
  1082. gate = true;
  1083. if (!(adev->flags & AMD_IS_APU)) {
  1084. gmc_v7_0_enable_mc_mgcg(adev, gate);
  1085. gmc_v7_0_enable_mc_ls(adev, gate);
  1086. }
  1087. gmc_v7_0_enable_bif_mgls(adev, gate);
  1088. gmc_v7_0_enable_hdp_mgcg(adev, gate);
  1089. gmc_v7_0_enable_hdp_ls(adev, gate);
  1090. return 0;
  1091. }
  1092. static int gmc_v7_0_set_powergating_state(void *handle,
  1093. enum amd_powergating_state state)
  1094. {
  1095. return 0;
  1096. }
  1097. const struct amd_ip_funcs gmc_v7_0_ip_funcs = {
  1098. .name = "gmc_v7_0",
  1099. .early_init = gmc_v7_0_early_init,
  1100. .late_init = gmc_v7_0_late_init,
  1101. .sw_init = gmc_v7_0_sw_init,
  1102. .sw_fini = gmc_v7_0_sw_fini,
  1103. .hw_init = gmc_v7_0_hw_init,
  1104. .hw_fini = gmc_v7_0_hw_fini,
  1105. .suspend = gmc_v7_0_suspend,
  1106. .resume = gmc_v7_0_resume,
  1107. .is_idle = gmc_v7_0_is_idle,
  1108. .wait_for_idle = gmc_v7_0_wait_for_idle,
  1109. .soft_reset = gmc_v7_0_soft_reset,
  1110. .set_clockgating_state = gmc_v7_0_set_clockgating_state,
  1111. .set_powergating_state = gmc_v7_0_set_powergating_state,
  1112. };
  1113. static const struct amdgpu_gart_funcs gmc_v7_0_gart_funcs = {
  1114. .flush_gpu_tlb = gmc_v7_0_gart_flush_gpu_tlb,
  1115. .set_pte_pde = gmc_v7_0_gart_set_pte_pde,
  1116. };
  1117. static const struct amdgpu_irq_src_funcs gmc_v7_0_irq_funcs = {
  1118. .set = gmc_v7_0_vm_fault_interrupt_state,
  1119. .process = gmc_v7_0_process_interrupt,
  1120. };
  1121. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev)
  1122. {
  1123. if (adev->gart.gart_funcs == NULL)
  1124. adev->gart.gart_funcs = &gmc_v7_0_gart_funcs;
  1125. }
  1126. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1127. {
  1128. adev->mc.vm_fault.num_types = 1;
  1129. adev->mc.vm_fault.funcs = &gmc_v7_0_irq_funcs;
  1130. }