cik_sdma.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "cikd.h"
  30. #include "cik.h"
  31. #include "bif/bif_4_1_d.h"
  32. #include "bif/bif_4_1_sh_mask.h"
  33. #include "gca/gfx_7_2_d.h"
  34. #include "gca/gfx_7_2_enum.h"
  35. #include "gca/gfx_7_2_sh_mask.h"
  36. #include "gmc/gmc_7_1_d.h"
  37. #include "gmc/gmc_7_1_sh_mask.h"
  38. #include "oss/oss_2_0_d.h"
  39. #include "oss/oss_2_0_sh_mask.h"
  40. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  41. {
  42. SDMA0_REGISTER_OFFSET,
  43. SDMA1_REGISTER_OFFSET
  44. };
  45. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
  46. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
  47. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
  48. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
  49. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  50. MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
  51. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  52. MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
  53. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  54. MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
  55. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  56. MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
  57. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  58. MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
  59. u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
  60. /*
  61. * sDMA - System DMA
  62. * Starting with CIK, the GPU has new asynchronous
  63. * DMA engines. These engines are used for compute
  64. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  65. * and each one supports 1 ring buffer used for gfx
  66. * and 2 queues used for compute.
  67. *
  68. * The programming model is very similar to the CP
  69. * (ring buffer, IBs, etc.), but sDMA has it's own
  70. * packet format that is different from the PM4 format
  71. * used by the CP. sDMA supports copying data, writing
  72. * embedded data, solid fills, and a number of other
  73. * things. It also has support for tiling/detiling of
  74. * buffers.
  75. */
  76. /**
  77. * cik_sdma_init_microcode - load ucode images from disk
  78. *
  79. * @adev: amdgpu_device pointer
  80. *
  81. * Use the firmware interface to load the ucode images into
  82. * the driver (not loaded into hw).
  83. * Returns 0 on success, error on failure.
  84. */
  85. static int cik_sdma_init_microcode(struct amdgpu_device *adev)
  86. {
  87. const char *chip_name;
  88. char fw_name[30];
  89. int err = 0, i;
  90. DRM_DEBUG("\n");
  91. switch (adev->asic_type) {
  92. case CHIP_BONAIRE:
  93. chip_name = "bonaire";
  94. break;
  95. case CHIP_HAWAII:
  96. chip_name = "hawaii";
  97. break;
  98. case CHIP_KAVERI:
  99. chip_name = "kaveri";
  100. break;
  101. case CHIP_KABINI:
  102. chip_name = "kabini";
  103. break;
  104. case CHIP_MULLINS:
  105. chip_name = "mullins";
  106. break;
  107. default: BUG();
  108. }
  109. for (i = 0; i < adev->sdma.num_instances; i++) {
  110. if (i == 0)
  111. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  112. else
  113. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
  114. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  115. if (err)
  116. goto out;
  117. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  118. }
  119. out:
  120. if (err) {
  121. printk(KERN_ERR
  122. "cik_sdma: Failed to load firmware \"%s\"\n",
  123. fw_name);
  124. for (i = 0; i < adev->sdma.num_instances; i++) {
  125. release_firmware(adev->sdma.instance[i].fw);
  126. adev->sdma.instance[i].fw = NULL;
  127. }
  128. }
  129. return err;
  130. }
  131. /**
  132. * cik_sdma_ring_get_rptr - get the current read pointer
  133. *
  134. * @ring: amdgpu ring pointer
  135. *
  136. * Get the current rptr from the hardware (CIK+).
  137. */
  138. static uint32_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
  139. {
  140. u32 rptr;
  141. rptr = ring->adev->wb.wb[ring->rptr_offs];
  142. return (rptr & 0x3fffc) >> 2;
  143. }
  144. /**
  145. * cik_sdma_ring_get_wptr - get the current write pointer
  146. *
  147. * @ring: amdgpu ring pointer
  148. *
  149. * Get the current wptr from the hardware (CIK+).
  150. */
  151. static uint32_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
  152. {
  153. struct amdgpu_device *adev = ring->adev;
  154. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  155. return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
  156. }
  157. /**
  158. * cik_sdma_ring_set_wptr - commit the write pointer
  159. *
  160. * @ring: amdgpu ring pointer
  161. *
  162. * Write the wptr back to the hardware (CIK+).
  163. */
  164. static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
  165. {
  166. struct amdgpu_device *adev = ring->adev;
  167. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  168. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
  169. }
  170. static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  171. {
  172. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  173. int i;
  174. for (i = 0; i < count; i++)
  175. if (sdma && sdma->burst_nop && (i == 0))
  176. amdgpu_ring_write(ring, ring->nop |
  177. SDMA_NOP_COUNT(count - 1));
  178. else
  179. amdgpu_ring_write(ring, ring->nop);
  180. }
  181. /**
  182. * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
  183. *
  184. * @ring: amdgpu ring pointer
  185. * @ib: IB object to schedule
  186. *
  187. * Schedule an IB in the DMA ring (CIK).
  188. */
  189. static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
  190. struct amdgpu_ib *ib,
  191. unsigned vm_id, bool ctx_switch)
  192. {
  193. u32 extra_bits = vm_id & 0xf;
  194. u32 next_rptr = ring->wptr + 5;
  195. while ((next_rptr & 7) != 4)
  196. next_rptr++;
  197. next_rptr += 4;
  198. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  199. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  200. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  201. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  202. amdgpu_ring_write(ring, next_rptr);
  203. /* IB packet must end on a 8 DW boundary */
  204. cik_sdma_ring_insert_nop(ring, (12 - (ring->wptr & 7)) % 8);
  205. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  206. amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  207. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  208. amdgpu_ring_write(ring, ib->length_dw);
  209. }
  210. /**
  211. * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  212. *
  213. * @ring: amdgpu ring pointer
  214. *
  215. * Emit an hdp flush packet on the requested DMA ring.
  216. */
  217. static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  218. {
  219. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  220. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  221. u32 ref_and_mask;
  222. if (ring == &ring->adev->sdma.instance[0].ring)
  223. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
  224. else
  225. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
  226. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  227. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  228. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  229. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  230. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  231. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  232. }
  233. static void cik_sdma_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  234. {
  235. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  236. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  237. amdgpu_ring_write(ring, 1);
  238. }
  239. /**
  240. * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
  241. *
  242. * @ring: amdgpu ring pointer
  243. * @fence: amdgpu fence object
  244. *
  245. * Add a DMA fence packet to the ring to write
  246. * the fence seq number and DMA trap packet to generate
  247. * an interrupt if needed (CIK).
  248. */
  249. static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  250. unsigned flags)
  251. {
  252. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  253. /* write the fence */
  254. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  255. amdgpu_ring_write(ring, lower_32_bits(addr));
  256. amdgpu_ring_write(ring, upper_32_bits(addr));
  257. amdgpu_ring_write(ring, lower_32_bits(seq));
  258. /* optionally write high bits as well */
  259. if (write64bit) {
  260. addr += 4;
  261. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  262. amdgpu_ring_write(ring, lower_32_bits(addr));
  263. amdgpu_ring_write(ring, upper_32_bits(addr));
  264. amdgpu_ring_write(ring, upper_32_bits(seq));
  265. }
  266. /* generate an interrupt */
  267. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  268. }
  269. /**
  270. * cik_sdma_gfx_stop - stop the gfx async dma engines
  271. *
  272. * @adev: amdgpu_device pointer
  273. *
  274. * Stop the gfx async dma ring buffers (CIK).
  275. */
  276. static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
  277. {
  278. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  279. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  280. u32 rb_cntl;
  281. int i;
  282. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  283. (adev->mman.buffer_funcs_ring == sdma1))
  284. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  285. for (i = 0; i < adev->sdma.num_instances; i++) {
  286. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  287. rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
  288. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  289. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
  290. }
  291. sdma0->ready = false;
  292. sdma1->ready = false;
  293. }
  294. /**
  295. * cik_sdma_rlc_stop - stop the compute async dma engines
  296. *
  297. * @adev: amdgpu_device pointer
  298. *
  299. * Stop the compute async dma queues (CIK).
  300. */
  301. static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
  302. {
  303. /* XXX todo */
  304. }
  305. /**
  306. * cik_sdma_enable - stop the async dma engines
  307. *
  308. * @adev: amdgpu_device pointer
  309. * @enable: enable/disable the DMA MEs.
  310. *
  311. * Halt or unhalt the async dma engines (CIK).
  312. */
  313. static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
  314. {
  315. u32 me_cntl;
  316. int i;
  317. if (enable == false) {
  318. cik_sdma_gfx_stop(adev);
  319. cik_sdma_rlc_stop(adev);
  320. }
  321. for (i = 0; i < adev->sdma.num_instances; i++) {
  322. me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  323. if (enable)
  324. me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
  325. else
  326. me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
  327. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
  328. }
  329. }
  330. /**
  331. * cik_sdma_gfx_resume - setup and start the async dma engines
  332. *
  333. * @adev: amdgpu_device pointer
  334. *
  335. * Set up the gfx DMA ring buffers and enable them (CIK).
  336. * Returns 0 for success, error for failure.
  337. */
  338. static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
  339. {
  340. struct amdgpu_ring *ring;
  341. u32 rb_cntl, ib_cntl;
  342. u32 rb_bufsz;
  343. u32 wb_offset;
  344. int i, j, r;
  345. for (i = 0; i < adev->sdma.num_instances; i++) {
  346. ring = &adev->sdma.instance[i].ring;
  347. wb_offset = (ring->rptr_offs * 4);
  348. mutex_lock(&adev->srbm_mutex);
  349. for (j = 0; j < 16; j++) {
  350. cik_srbm_select(adev, 0, 0, 0, j);
  351. /* SDMA GFX */
  352. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  353. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  354. /* XXX SDMA RLC - todo */
  355. }
  356. cik_srbm_select(adev, 0, 0, 0, 0);
  357. mutex_unlock(&adev->srbm_mutex);
  358. WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
  359. adev->gfx.config.gb_addr_config & 0x70);
  360. WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
  361. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  362. /* Set ring buffer size in dwords */
  363. rb_bufsz = order_base_2(ring->ring_size / 4);
  364. rb_cntl = rb_bufsz << 1;
  365. #ifdef __BIG_ENDIAN
  366. rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
  367. SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
  368. #endif
  369. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  370. /* Initialize the ring buffer's read and write pointers */
  371. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  372. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  373. /* set the wb address whether it's enabled or not */
  374. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  375. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  376. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  377. ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  378. rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
  379. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  380. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  381. ring->wptr = 0;
  382. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  383. /* enable DMA RB */
  384. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
  385. rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
  386. ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
  387. #ifdef __BIG_ENDIAN
  388. ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
  389. #endif
  390. /* enable DMA IBs */
  391. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  392. ring->ready = true;
  393. r = amdgpu_ring_test_ring(ring);
  394. if (r) {
  395. ring->ready = false;
  396. return r;
  397. }
  398. if (adev->mman.buffer_funcs_ring == ring)
  399. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  400. }
  401. return 0;
  402. }
  403. /**
  404. * cik_sdma_rlc_resume - setup and start the async dma engines
  405. *
  406. * @adev: amdgpu_device pointer
  407. *
  408. * Set up the compute DMA queues and enable them (CIK).
  409. * Returns 0 for success, error for failure.
  410. */
  411. static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
  412. {
  413. /* XXX todo */
  414. return 0;
  415. }
  416. /**
  417. * cik_sdma_load_microcode - load the sDMA ME ucode
  418. *
  419. * @adev: amdgpu_device pointer
  420. *
  421. * Loads the sDMA0/1 ucode.
  422. * Returns 0 for success, -EINVAL if the ucode is not available.
  423. */
  424. static int cik_sdma_load_microcode(struct amdgpu_device *adev)
  425. {
  426. const struct sdma_firmware_header_v1_0 *hdr;
  427. const __le32 *fw_data;
  428. u32 fw_size;
  429. int i, j;
  430. /* halt the MEs */
  431. cik_sdma_enable(adev, false);
  432. for (i = 0; i < adev->sdma.num_instances; i++) {
  433. if (!adev->sdma.instance[i].fw)
  434. return -EINVAL;
  435. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  436. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  437. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  438. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  439. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  440. if (adev->sdma.instance[i].feature_version >= 20)
  441. adev->sdma.instance[i].burst_nop = true;
  442. fw_data = (const __le32 *)
  443. (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  444. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  445. for (j = 0; j < fw_size; j++)
  446. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  447. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  448. }
  449. return 0;
  450. }
  451. /**
  452. * cik_sdma_start - setup and start the async dma engines
  453. *
  454. * @adev: amdgpu_device pointer
  455. *
  456. * Set up the DMA engines and enable them (CIK).
  457. * Returns 0 for success, error for failure.
  458. */
  459. static int cik_sdma_start(struct amdgpu_device *adev)
  460. {
  461. int r;
  462. r = cik_sdma_load_microcode(adev);
  463. if (r)
  464. return r;
  465. /* unhalt the MEs */
  466. cik_sdma_enable(adev, true);
  467. /* start the gfx rings and rlc compute queues */
  468. r = cik_sdma_gfx_resume(adev);
  469. if (r)
  470. return r;
  471. r = cik_sdma_rlc_resume(adev);
  472. if (r)
  473. return r;
  474. return 0;
  475. }
  476. /**
  477. * cik_sdma_ring_test_ring - simple async dma engine test
  478. *
  479. * @ring: amdgpu_ring structure holding ring information
  480. *
  481. * Test the DMA engine by writing using it to write an
  482. * value to memory. (CIK).
  483. * Returns 0 for success, error for failure.
  484. */
  485. static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
  486. {
  487. struct amdgpu_device *adev = ring->adev;
  488. unsigned i;
  489. unsigned index;
  490. int r;
  491. u32 tmp;
  492. u64 gpu_addr;
  493. r = amdgpu_wb_get(adev, &index);
  494. if (r) {
  495. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  496. return r;
  497. }
  498. gpu_addr = adev->wb.gpu_addr + (index * 4);
  499. tmp = 0xCAFEDEAD;
  500. adev->wb.wb[index] = cpu_to_le32(tmp);
  501. r = amdgpu_ring_alloc(ring, 5);
  502. if (r) {
  503. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  504. amdgpu_wb_free(adev, index);
  505. return r;
  506. }
  507. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  508. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  509. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  510. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  511. amdgpu_ring_write(ring, 0xDEADBEEF);
  512. amdgpu_ring_commit(ring);
  513. for (i = 0; i < adev->usec_timeout; i++) {
  514. tmp = le32_to_cpu(adev->wb.wb[index]);
  515. if (tmp == 0xDEADBEEF)
  516. break;
  517. DRM_UDELAY(1);
  518. }
  519. if (i < adev->usec_timeout) {
  520. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  521. } else {
  522. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  523. ring->idx, tmp);
  524. r = -EINVAL;
  525. }
  526. amdgpu_wb_free(adev, index);
  527. return r;
  528. }
  529. /**
  530. * cik_sdma_ring_test_ib - test an IB on the DMA engine
  531. *
  532. * @ring: amdgpu_ring structure holding ring information
  533. *
  534. * Test a simple IB in the DMA ring (CIK).
  535. * Returns 0 on success, error on failure.
  536. */
  537. static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring)
  538. {
  539. struct amdgpu_device *adev = ring->adev;
  540. struct amdgpu_ib ib;
  541. struct fence *f = NULL;
  542. unsigned i;
  543. unsigned index;
  544. int r;
  545. u32 tmp = 0;
  546. u64 gpu_addr;
  547. r = amdgpu_wb_get(adev, &index);
  548. if (r) {
  549. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  550. return r;
  551. }
  552. gpu_addr = adev->wb.gpu_addr + (index * 4);
  553. tmp = 0xCAFEDEAD;
  554. adev->wb.wb[index] = cpu_to_le32(tmp);
  555. memset(&ib, 0, sizeof(ib));
  556. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  557. if (r) {
  558. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  559. goto err0;
  560. }
  561. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  562. ib.ptr[1] = lower_32_bits(gpu_addr);
  563. ib.ptr[2] = upper_32_bits(gpu_addr);
  564. ib.ptr[3] = 1;
  565. ib.ptr[4] = 0xDEADBEEF;
  566. ib.length_dw = 5;
  567. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  568. if (r)
  569. goto err1;
  570. r = fence_wait(f, false);
  571. if (r) {
  572. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  573. goto err1;
  574. }
  575. for (i = 0; i < adev->usec_timeout; i++) {
  576. tmp = le32_to_cpu(adev->wb.wb[index]);
  577. if (tmp == 0xDEADBEEF)
  578. break;
  579. DRM_UDELAY(1);
  580. }
  581. if (i < adev->usec_timeout) {
  582. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  583. ring->idx, i);
  584. goto err1;
  585. } else {
  586. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  587. r = -EINVAL;
  588. }
  589. err1:
  590. fence_put(f);
  591. amdgpu_ib_free(adev, &ib, NULL);
  592. fence_put(f);
  593. err0:
  594. amdgpu_wb_free(adev, index);
  595. return r;
  596. }
  597. /**
  598. * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
  599. *
  600. * @ib: indirect buffer to fill with commands
  601. * @pe: addr of the page entry
  602. * @src: src addr to copy from
  603. * @count: number of page entries to update
  604. *
  605. * Update PTEs by copying them from the GART using sDMA (CIK).
  606. */
  607. static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
  608. uint64_t pe, uint64_t src,
  609. unsigned count)
  610. {
  611. while (count) {
  612. unsigned bytes = count * 8;
  613. if (bytes > 0x1FFFF8)
  614. bytes = 0x1FFFF8;
  615. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
  616. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  617. ib->ptr[ib->length_dw++] = bytes;
  618. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  619. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  620. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  621. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  622. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  623. pe += bytes;
  624. src += bytes;
  625. count -= bytes / 8;
  626. }
  627. }
  628. /**
  629. * cik_sdma_vm_write_pages - update PTEs by writing them manually
  630. *
  631. * @ib: indirect buffer to fill with commands
  632. * @pe: addr of the page entry
  633. * @addr: dst addr to write into pe
  634. * @count: number of page entries to update
  635. * @incr: increase next addr by incr bytes
  636. * @flags: access flags
  637. *
  638. * Update PTEs by writing them manually using sDMA (CIK).
  639. */
  640. static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib,
  641. const dma_addr_t *pages_addr, uint64_t pe,
  642. uint64_t addr, unsigned count,
  643. uint32_t incr, uint32_t flags)
  644. {
  645. uint64_t value;
  646. unsigned ndw;
  647. while (count) {
  648. ndw = count * 2;
  649. if (ndw > 0xFFFFE)
  650. ndw = 0xFFFFE;
  651. /* for non-physically contiguous pages (system) */
  652. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  653. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  654. ib->ptr[ib->length_dw++] = pe;
  655. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  656. ib->ptr[ib->length_dw++] = ndw;
  657. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  658. value = amdgpu_vm_map_gart(pages_addr, addr);
  659. addr += incr;
  660. value |= flags;
  661. ib->ptr[ib->length_dw++] = value;
  662. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  663. }
  664. }
  665. }
  666. /**
  667. * cik_sdma_vm_set_pages - update the page tables using sDMA
  668. *
  669. * @ib: indirect buffer to fill with commands
  670. * @pe: addr of the page entry
  671. * @addr: dst addr to write into pe
  672. * @count: number of page entries to update
  673. * @incr: increase next addr by incr bytes
  674. * @flags: access flags
  675. *
  676. * Update the page tables using sDMA (CIK).
  677. */
  678. static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib,
  679. uint64_t pe,
  680. uint64_t addr, unsigned count,
  681. uint32_t incr, uint32_t flags)
  682. {
  683. uint64_t value;
  684. unsigned ndw;
  685. while (count) {
  686. ndw = count;
  687. if (ndw > 0x7FFFF)
  688. ndw = 0x7FFFF;
  689. if (flags & AMDGPU_PTE_VALID)
  690. value = addr;
  691. else
  692. value = 0;
  693. /* for physically contiguous pages (vram) */
  694. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  695. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  696. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  697. ib->ptr[ib->length_dw++] = flags; /* mask */
  698. ib->ptr[ib->length_dw++] = 0;
  699. ib->ptr[ib->length_dw++] = value; /* value */
  700. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  701. ib->ptr[ib->length_dw++] = incr; /* increment size */
  702. ib->ptr[ib->length_dw++] = 0;
  703. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  704. pe += ndw * 8;
  705. addr += ndw * incr;
  706. count -= ndw;
  707. }
  708. }
  709. /**
  710. * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
  711. *
  712. * @ib: indirect buffer to fill with padding
  713. *
  714. */
  715. static void cik_sdma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  716. {
  717. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  718. u32 pad_count;
  719. int i;
  720. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  721. for (i = 0; i < pad_count; i++)
  722. if (sdma && sdma->burst_nop && (i == 0))
  723. ib->ptr[ib->length_dw++] =
  724. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
  725. SDMA_NOP_COUNT(pad_count - 1);
  726. else
  727. ib->ptr[ib->length_dw++] =
  728. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  729. }
  730. /**
  731. * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
  732. *
  733. * @ring: amdgpu_ring pointer
  734. *
  735. * Make sure all previous operations are completed (CIK).
  736. */
  737. static void cik_sdma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  738. {
  739. uint32_t seq = ring->fence_drv.sync_seq;
  740. uint64_t addr = ring->fence_drv.gpu_addr;
  741. /* wait for idle */
  742. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0,
  743. SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  744. SDMA_POLL_REG_MEM_EXTRA_FUNC(3) | /* equal */
  745. SDMA_POLL_REG_MEM_EXTRA_M));
  746. amdgpu_ring_write(ring, addr & 0xfffffffc);
  747. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  748. amdgpu_ring_write(ring, seq); /* reference */
  749. amdgpu_ring_write(ring, 0xfffffff); /* mask */
  750. amdgpu_ring_write(ring, (0xfff << 16) | 4); /* retry count, poll interval */
  751. }
  752. /**
  753. * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
  754. *
  755. * @ring: amdgpu_ring pointer
  756. * @vm: amdgpu_vm pointer
  757. *
  758. * Update the page table base and flush the VM TLB
  759. * using sDMA (CIK).
  760. */
  761. static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
  762. unsigned vm_id, uint64_t pd_addr)
  763. {
  764. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  765. SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
  766. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  767. if (vm_id < 8) {
  768. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  769. } else {
  770. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  771. }
  772. amdgpu_ring_write(ring, pd_addr >> 12);
  773. /* flush TLB */
  774. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  775. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  776. amdgpu_ring_write(ring, 1 << vm_id);
  777. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  778. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  779. amdgpu_ring_write(ring, 0);
  780. amdgpu_ring_write(ring, 0); /* reference */
  781. amdgpu_ring_write(ring, 0); /* mask */
  782. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  783. }
  784. static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
  785. bool enable)
  786. {
  787. u32 orig, data;
  788. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
  789. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  790. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  791. } else {
  792. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  793. data |= 0xff000000;
  794. if (data != orig)
  795. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  796. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  797. data |= 0xff000000;
  798. if (data != orig)
  799. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  800. }
  801. }
  802. static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
  803. bool enable)
  804. {
  805. u32 orig, data;
  806. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
  807. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  808. data |= 0x100;
  809. if (orig != data)
  810. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  811. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  812. data |= 0x100;
  813. if (orig != data)
  814. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  815. } else {
  816. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  817. data &= ~0x100;
  818. if (orig != data)
  819. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  820. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  821. data &= ~0x100;
  822. if (orig != data)
  823. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  824. }
  825. }
  826. static int cik_sdma_early_init(void *handle)
  827. {
  828. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  829. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  830. cik_sdma_set_ring_funcs(adev);
  831. cik_sdma_set_irq_funcs(adev);
  832. cik_sdma_set_buffer_funcs(adev);
  833. cik_sdma_set_vm_pte_funcs(adev);
  834. return 0;
  835. }
  836. static int cik_sdma_sw_init(void *handle)
  837. {
  838. struct amdgpu_ring *ring;
  839. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  840. int r, i;
  841. r = cik_sdma_init_microcode(adev);
  842. if (r) {
  843. DRM_ERROR("Failed to load sdma firmware!\n");
  844. return r;
  845. }
  846. /* SDMA trap event */
  847. r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
  848. if (r)
  849. return r;
  850. /* SDMA Privileged inst */
  851. r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
  852. if (r)
  853. return r;
  854. /* SDMA Privileged inst */
  855. r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
  856. if (r)
  857. return r;
  858. for (i = 0; i < adev->sdma.num_instances; i++) {
  859. ring = &adev->sdma.instance[i].ring;
  860. ring->ring_obj = NULL;
  861. sprintf(ring->name, "sdma%d", i);
  862. r = amdgpu_ring_init(adev, ring, 1024,
  863. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
  864. &adev->sdma.trap_irq,
  865. (i == 0) ?
  866. AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
  867. AMDGPU_RING_TYPE_SDMA);
  868. if (r)
  869. return r;
  870. }
  871. return r;
  872. }
  873. static int cik_sdma_sw_fini(void *handle)
  874. {
  875. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  876. int i;
  877. for (i = 0; i < adev->sdma.num_instances; i++)
  878. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  879. return 0;
  880. }
  881. static int cik_sdma_hw_init(void *handle)
  882. {
  883. int r;
  884. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  885. r = cik_sdma_start(adev);
  886. if (r)
  887. return r;
  888. return r;
  889. }
  890. static int cik_sdma_hw_fini(void *handle)
  891. {
  892. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  893. cik_sdma_enable(adev, false);
  894. return 0;
  895. }
  896. static int cik_sdma_suspend(void *handle)
  897. {
  898. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  899. return cik_sdma_hw_fini(adev);
  900. }
  901. static int cik_sdma_resume(void *handle)
  902. {
  903. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  904. return cik_sdma_hw_init(adev);
  905. }
  906. static bool cik_sdma_is_idle(void *handle)
  907. {
  908. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  909. u32 tmp = RREG32(mmSRBM_STATUS2);
  910. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  911. SRBM_STATUS2__SDMA1_BUSY_MASK))
  912. return false;
  913. return true;
  914. }
  915. static int cik_sdma_wait_for_idle(void *handle)
  916. {
  917. unsigned i;
  918. u32 tmp;
  919. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  920. for (i = 0; i < adev->usec_timeout; i++) {
  921. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  922. SRBM_STATUS2__SDMA1_BUSY_MASK);
  923. if (!tmp)
  924. return 0;
  925. udelay(1);
  926. }
  927. return -ETIMEDOUT;
  928. }
  929. static int cik_sdma_soft_reset(void *handle)
  930. {
  931. u32 srbm_soft_reset = 0;
  932. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  933. u32 tmp = RREG32(mmSRBM_STATUS2);
  934. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  935. /* sdma0 */
  936. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  937. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  938. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  939. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  940. }
  941. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  942. /* sdma1 */
  943. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  944. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  945. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  946. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  947. }
  948. if (srbm_soft_reset) {
  949. tmp = RREG32(mmSRBM_SOFT_RESET);
  950. tmp |= srbm_soft_reset;
  951. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  952. WREG32(mmSRBM_SOFT_RESET, tmp);
  953. tmp = RREG32(mmSRBM_SOFT_RESET);
  954. udelay(50);
  955. tmp &= ~srbm_soft_reset;
  956. WREG32(mmSRBM_SOFT_RESET, tmp);
  957. tmp = RREG32(mmSRBM_SOFT_RESET);
  958. /* Wait a little for things to settle down */
  959. udelay(50);
  960. }
  961. return 0;
  962. }
  963. static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
  964. struct amdgpu_irq_src *src,
  965. unsigned type,
  966. enum amdgpu_interrupt_state state)
  967. {
  968. u32 sdma_cntl;
  969. switch (type) {
  970. case AMDGPU_SDMA_IRQ_TRAP0:
  971. switch (state) {
  972. case AMDGPU_IRQ_STATE_DISABLE:
  973. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  974. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  975. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  976. break;
  977. case AMDGPU_IRQ_STATE_ENABLE:
  978. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  979. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  980. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  981. break;
  982. default:
  983. break;
  984. }
  985. break;
  986. case AMDGPU_SDMA_IRQ_TRAP1:
  987. switch (state) {
  988. case AMDGPU_IRQ_STATE_DISABLE:
  989. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  990. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  991. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  992. break;
  993. case AMDGPU_IRQ_STATE_ENABLE:
  994. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  995. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  996. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  997. break;
  998. default:
  999. break;
  1000. }
  1001. break;
  1002. default:
  1003. break;
  1004. }
  1005. return 0;
  1006. }
  1007. static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
  1008. struct amdgpu_irq_src *source,
  1009. struct amdgpu_iv_entry *entry)
  1010. {
  1011. u8 instance_id, queue_id;
  1012. instance_id = (entry->ring_id & 0x3) >> 0;
  1013. queue_id = (entry->ring_id & 0xc) >> 2;
  1014. DRM_DEBUG("IH: SDMA trap\n");
  1015. switch (instance_id) {
  1016. case 0:
  1017. switch (queue_id) {
  1018. case 0:
  1019. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1020. break;
  1021. case 1:
  1022. /* XXX compute */
  1023. break;
  1024. case 2:
  1025. /* XXX compute */
  1026. break;
  1027. }
  1028. break;
  1029. case 1:
  1030. switch (queue_id) {
  1031. case 0:
  1032. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1033. break;
  1034. case 1:
  1035. /* XXX compute */
  1036. break;
  1037. case 2:
  1038. /* XXX compute */
  1039. break;
  1040. }
  1041. break;
  1042. }
  1043. return 0;
  1044. }
  1045. static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
  1046. struct amdgpu_irq_src *source,
  1047. struct amdgpu_iv_entry *entry)
  1048. {
  1049. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1050. schedule_work(&adev->reset_work);
  1051. return 0;
  1052. }
  1053. static int cik_sdma_set_clockgating_state(void *handle,
  1054. enum amd_clockgating_state state)
  1055. {
  1056. bool gate = false;
  1057. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1058. if (state == AMD_CG_STATE_GATE)
  1059. gate = true;
  1060. cik_enable_sdma_mgcg(adev, gate);
  1061. cik_enable_sdma_mgls(adev, gate);
  1062. return 0;
  1063. }
  1064. static int cik_sdma_set_powergating_state(void *handle,
  1065. enum amd_powergating_state state)
  1066. {
  1067. return 0;
  1068. }
  1069. const struct amd_ip_funcs cik_sdma_ip_funcs = {
  1070. .name = "cik_sdma",
  1071. .early_init = cik_sdma_early_init,
  1072. .late_init = NULL,
  1073. .sw_init = cik_sdma_sw_init,
  1074. .sw_fini = cik_sdma_sw_fini,
  1075. .hw_init = cik_sdma_hw_init,
  1076. .hw_fini = cik_sdma_hw_fini,
  1077. .suspend = cik_sdma_suspend,
  1078. .resume = cik_sdma_resume,
  1079. .is_idle = cik_sdma_is_idle,
  1080. .wait_for_idle = cik_sdma_wait_for_idle,
  1081. .soft_reset = cik_sdma_soft_reset,
  1082. .set_clockgating_state = cik_sdma_set_clockgating_state,
  1083. .set_powergating_state = cik_sdma_set_powergating_state,
  1084. };
  1085. static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
  1086. .get_rptr = cik_sdma_ring_get_rptr,
  1087. .get_wptr = cik_sdma_ring_get_wptr,
  1088. .set_wptr = cik_sdma_ring_set_wptr,
  1089. .parse_cs = NULL,
  1090. .emit_ib = cik_sdma_ring_emit_ib,
  1091. .emit_fence = cik_sdma_ring_emit_fence,
  1092. .emit_pipeline_sync = cik_sdma_ring_emit_pipeline_sync,
  1093. .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
  1094. .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
  1095. .emit_hdp_invalidate = cik_sdma_ring_emit_hdp_invalidate,
  1096. .test_ring = cik_sdma_ring_test_ring,
  1097. .test_ib = cik_sdma_ring_test_ib,
  1098. .insert_nop = cik_sdma_ring_insert_nop,
  1099. .pad_ib = cik_sdma_ring_pad_ib,
  1100. };
  1101. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
  1102. {
  1103. int i;
  1104. for (i = 0; i < adev->sdma.num_instances; i++)
  1105. adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
  1106. }
  1107. static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
  1108. .set = cik_sdma_set_trap_irq_state,
  1109. .process = cik_sdma_process_trap_irq,
  1110. };
  1111. static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
  1112. .process = cik_sdma_process_illegal_inst_irq,
  1113. };
  1114. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
  1115. {
  1116. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1117. adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
  1118. adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
  1119. }
  1120. /**
  1121. * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
  1122. *
  1123. * @ring: amdgpu_ring structure holding ring information
  1124. * @src_offset: src GPU address
  1125. * @dst_offset: dst GPU address
  1126. * @byte_count: number of bytes to xfer
  1127. *
  1128. * Copy GPU buffers using the DMA engine (CIK).
  1129. * Used by the amdgpu ttm implementation to move pages if
  1130. * registered as the asic copy callback.
  1131. */
  1132. static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
  1133. uint64_t src_offset,
  1134. uint64_t dst_offset,
  1135. uint32_t byte_count)
  1136. {
  1137. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
  1138. ib->ptr[ib->length_dw++] = byte_count;
  1139. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1140. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1141. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1142. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1143. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1144. }
  1145. /**
  1146. * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
  1147. *
  1148. * @ring: amdgpu_ring structure holding ring information
  1149. * @src_data: value to write to buffer
  1150. * @dst_offset: dst GPU address
  1151. * @byte_count: number of bytes to xfer
  1152. *
  1153. * Fill GPU buffers using the DMA engine (CIK).
  1154. */
  1155. static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
  1156. uint32_t src_data,
  1157. uint64_t dst_offset,
  1158. uint32_t byte_count)
  1159. {
  1160. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
  1161. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1162. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1163. ib->ptr[ib->length_dw++] = src_data;
  1164. ib->ptr[ib->length_dw++] = byte_count;
  1165. }
  1166. static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
  1167. .copy_max_bytes = 0x1fffff,
  1168. .copy_num_dw = 7,
  1169. .emit_copy_buffer = cik_sdma_emit_copy_buffer,
  1170. .fill_max_bytes = 0x1fffff,
  1171. .fill_num_dw = 5,
  1172. .emit_fill_buffer = cik_sdma_emit_fill_buffer,
  1173. };
  1174. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
  1175. {
  1176. if (adev->mman.buffer_funcs == NULL) {
  1177. adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
  1178. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1179. }
  1180. }
  1181. static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
  1182. .copy_pte = cik_sdma_vm_copy_pte,
  1183. .write_pte = cik_sdma_vm_write_pte,
  1184. .set_pte_pde = cik_sdma_vm_set_pte_pde,
  1185. };
  1186. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
  1187. {
  1188. unsigned i;
  1189. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1190. adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
  1191. for (i = 0; i < adev->sdma.num_instances; i++)
  1192. adev->vm_manager.vm_pte_rings[i] =
  1193. &adev->sdma.instance[i].ring;
  1194. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1195. }
  1196. }