amdgpu_vm.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/amdgpu_drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_trace.h"
  32. /*
  33. * GPUVM
  34. * GPUVM is similar to the legacy gart on older asics, however
  35. * rather than there being a single global gart table
  36. * for the entire GPU, there are multiple VM page tables active
  37. * at any given time. The VM page tables can contain a mix
  38. * vram pages and system memory pages and system memory pages
  39. * can be mapped as snooped (cached system pages) or unsnooped
  40. * (uncached system pages).
  41. * Each VM has an ID associated with it and there is a page table
  42. * associated with each VMID. When execting a command buffer,
  43. * the kernel tells the the ring what VMID to use for that command
  44. * buffer. VMIDs are allocated dynamically as commands are submitted.
  45. * The userspace drivers maintain their own address space and the kernel
  46. * sets up their pages tables accordingly when they submit their
  47. * command buffers and a VMID is assigned.
  48. * Cayman/Trinity support up to 8 active VMs at any given time;
  49. * SI supports 16.
  50. */
  51. /* Special value that no flush is necessary */
  52. #define AMDGPU_VM_NO_FLUSH (~0ll)
  53. /**
  54. * amdgpu_vm_num_pde - return the number of page directory entries
  55. *
  56. * @adev: amdgpu_device pointer
  57. *
  58. * Calculate the number of page directory entries.
  59. */
  60. static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
  61. {
  62. return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
  63. }
  64. /**
  65. * amdgpu_vm_directory_size - returns the size of the page directory in bytes
  66. *
  67. * @adev: amdgpu_device pointer
  68. *
  69. * Calculate the size of the page directory in bytes.
  70. */
  71. static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
  72. {
  73. return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
  74. }
  75. /**
  76. * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
  77. *
  78. * @vm: vm providing the BOs
  79. * @validated: head of validation list
  80. * @entry: entry to add
  81. *
  82. * Add the page directory to the list of BOs to
  83. * validate for command submission.
  84. */
  85. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  86. struct list_head *validated,
  87. struct amdgpu_bo_list_entry *entry)
  88. {
  89. entry->robj = vm->page_directory;
  90. entry->priority = 0;
  91. entry->tv.bo = &vm->page_directory->tbo;
  92. entry->tv.shared = true;
  93. entry->user_pages = NULL;
  94. list_add(&entry->tv.head, validated);
  95. }
  96. /**
  97. * amdgpu_vm_get_bos - add the vm BOs to a duplicates list
  98. *
  99. * @vm: vm providing the BOs
  100. * @duplicates: head of duplicates list
  101. *
  102. * Add the page directory to the BO duplicates list
  103. * for command submission.
  104. */
  105. void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates)
  106. {
  107. unsigned i;
  108. /* add the vm page table to the list */
  109. for (i = 0; i <= vm->max_pde_used; ++i) {
  110. struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;
  111. if (!entry->robj)
  112. continue;
  113. list_add(&entry->tv.head, duplicates);
  114. }
  115. }
  116. /**
  117. * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
  118. *
  119. * @adev: amdgpu device instance
  120. * @vm: vm providing the BOs
  121. *
  122. * Move the PT BOs to the tail of the LRU.
  123. */
  124. void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
  125. struct amdgpu_vm *vm)
  126. {
  127. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  128. unsigned i;
  129. spin_lock(&glob->lru_lock);
  130. for (i = 0; i <= vm->max_pde_used; ++i) {
  131. struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;
  132. if (!entry->robj)
  133. continue;
  134. ttm_bo_move_to_lru_tail(&entry->robj->tbo);
  135. }
  136. spin_unlock(&glob->lru_lock);
  137. }
  138. /**
  139. * amdgpu_vm_grab_id - allocate the next free VMID
  140. *
  141. * @vm: vm to allocate id for
  142. * @ring: ring we want to submit job to
  143. * @sync: sync object where we add dependencies
  144. * @fence: fence protecting ID from reuse
  145. *
  146. * Allocate an id for the vm, adding fences to the sync obj as necessary.
  147. */
  148. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  149. struct amdgpu_sync *sync, struct fence *fence,
  150. unsigned *vm_id, uint64_t *vm_pd_addr)
  151. {
  152. uint64_t pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
  153. struct amdgpu_device *adev = ring->adev;
  154. struct amdgpu_vm_id *id = &vm->ids[ring->idx];
  155. struct fence *updates = sync->last_vm_update;
  156. int r;
  157. mutex_lock(&adev->vm_manager.lock);
  158. /* check if the id is still valid */
  159. if (id->mgr_id) {
  160. struct fence *flushed = id->flushed_updates;
  161. bool is_later;
  162. long owner;
  163. if (!flushed)
  164. is_later = true;
  165. else if (!updates)
  166. is_later = false;
  167. else
  168. is_later = fence_is_later(updates, flushed);
  169. owner = atomic_long_read(&id->mgr_id->owner);
  170. if (!is_later && owner == (long)id &&
  171. pd_addr == id->pd_gpu_addr) {
  172. r = amdgpu_sync_fence(ring->adev, sync,
  173. id->mgr_id->active);
  174. if (r) {
  175. mutex_unlock(&adev->vm_manager.lock);
  176. return r;
  177. }
  178. fence_put(id->mgr_id->active);
  179. id->mgr_id->active = fence_get(fence);
  180. list_move_tail(&id->mgr_id->list,
  181. &adev->vm_manager.ids_lru);
  182. *vm_id = id->mgr_id - adev->vm_manager.ids;
  183. *vm_pd_addr = AMDGPU_VM_NO_FLUSH;
  184. trace_amdgpu_vm_grab_id(vm, ring->idx, *vm_id,
  185. *vm_pd_addr);
  186. mutex_unlock(&adev->vm_manager.lock);
  187. return 0;
  188. }
  189. }
  190. id->mgr_id = list_first_entry(&adev->vm_manager.ids_lru,
  191. struct amdgpu_vm_manager_id,
  192. list);
  193. r = amdgpu_sync_fence(ring->adev, sync, id->mgr_id->active);
  194. if (!r) {
  195. fence_put(id->mgr_id->active);
  196. id->mgr_id->active = fence_get(fence);
  197. fence_put(id->flushed_updates);
  198. id->flushed_updates = fence_get(updates);
  199. id->pd_gpu_addr = pd_addr;
  200. list_move_tail(&id->mgr_id->list, &adev->vm_manager.ids_lru);
  201. atomic_long_set(&id->mgr_id->owner, (long)id);
  202. *vm_id = id->mgr_id - adev->vm_manager.ids;
  203. *vm_pd_addr = pd_addr;
  204. trace_amdgpu_vm_grab_id(vm, ring->idx, *vm_id, *vm_pd_addr);
  205. }
  206. mutex_unlock(&adev->vm_manager.lock);
  207. return r;
  208. }
  209. /**
  210. * amdgpu_vm_flush - hardware flush the vm
  211. *
  212. * @ring: ring to use for flush
  213. * @vm_id: vmid number to use
  214. * @pd_addr: address of the page directory
  215. *
  216. * Emit a VM flush when it is necessary.
  217. */
  218. void amdgpu_vm_flush(struct amdgpu_ring *ring,
  219. unsigned vm_id, uint64_t pd_addr,
  220. uint32_t gds_base, uint32_t gds_size,
  221. uint32_t gws_base, uint32_t gws_size,
  222. uint32_t oa_base, uint32_t oa_size)
  223. {
  224. struct amdgpu_device *adev = ring->adev;
  225. struct amdgpu_vm_manager_id *mgr_id = &adev->vm_manager.ids[vm_id];
  226. bool gds_switch_needed = ring->funcs->emit_gds_switch && (
  227. mgr_id->gds_base != gds_base ||
  228. mgr_id->gds_size != gds_size ||
  229. mgr_id->gws_base != gws_base ||
  230. mgr_id->gws_size != gws_size ||
  231. mgr_id->oa_base != oa_base ||
  232. mgr_id->oa_size != oa_size);
  233. if (ring->funcs->emit_pipeline_sync && (
  234. pd_addr != AMDGPU_VM_NO_FLUSH || gds_switch_needed))
  235. amdgpu_ring_emit_pipeline_sync(ring);
  236. if (pd_addr != AMDGPU_VM_NO_FLUSH) {
  237. trace_amdgpu_vm_flush(pd_addr, ring->idx, vm_id);
  238. amdgpu_ring_emit_vm_flush(ring, vm_id, pd_addr);
  239. }
  240. if (gds_switch_needed) {
  241. mgr_id->gds_base = gds_base;
  242. mgr_id->gds_size = gds_size;
  243. mgr_id->gws_base = gws_base;
  244. mgr_id->gws_size = gws_size;
  245. mgr_id->oa_base = oa_base;
  246. mgr_id->oa_size = oa_size;
  247. amdgpu_ring_emit_gds_switch(ring, vm_id,
  248. gds_base, gds_size,
  249. gws_base, gws_size,
  250. oa_base, oa_size);
  251. }
  252. }
  253. /**
  254. * amdgpu_vm_reset_id - reset VMID to zero
  255. *
  256. * @adev: amdgpu device structure
  257. * @vm_id: vmid number to use
  258. *
  259. * Reset saved GDW, GWS and OA to force switch on next flush.
  260. */
  261. void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
  262. {
  263. struct amdgpu_vm_manager_id *mgr_id = &adev->vm_manager.ids[vm_id];
  264. mgr_id->gds_base = 0;
  265. mgr_id->gds_size = 0;
  266. mgr_id->gws_base = 0;
  267. mgr_id->gws_size = 0;
  268. mgr_id->oa_base = 0;
  269. mgr_id->oa_size = 0;
  270. }
  271. /**
  272. * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
  273. *
  274. * @vm: requested vm
  275. * @bo: requested buffer object
  276. *
  277. * Find @bo inside the requested vm.
  278. * Search inside the @bos vm list for the requested vm
  279. * Returns the found bo_va or NULL if none is found
  280. *
  281. * Object has to be reserved!
  282. */
  283. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  284. struct amdgpu_bo *bo)
  285. {
  286. struct amdgpu_bo_va *bo_va;
  287. list_for_each_entry(bo_va, &bo->va, bo_list) {
  288. if (bo_va->vm == vm) {
  289. return bo_va;
  290. }
  291. }
  292. return NULL;
  293. }
  294. /**
  295. * amdgpu_vm_update_pages - helper to call the right asic function
  296. *
  297. * @adev: amdgpu_device pointer
  298. * @gtt: GART instance to use for mapping
  299. * @gtt_flags: GTT hw access flags
  300. * @ib: indirect buffer to fill with commands
  301. * @pe: addr of the page entry
  302. * @addr: dst addr to write into pe
  303. * @count: number of page entries to update
  304. * @incr: increase next addr by incr bytes
  305. * @flags: hw access flags
  306. *
  307. * Traces the parameters and calls the right asic functions
  308. * to setup the page table using the DMA.
  309. */
  310. static void amdgpu_vm_update_pages(struct amdgpu_device *adev,
  311. struct amdgpu_gart *gtt,
  312. uint32_t gtt_flags,
  313. struct amdgpu_ib *ib,
  314. uint64_t pe, uint64_t addr,
  315. unsigned count, uint32_t incr,
  316. uint32_t flags)
  317. {
  318. trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);
  319. if ((gtt == &adev->gart) && (flags == gtt_flags)) {
  320. uint64_t src = gtt->table_addr + (addr >> 12) * 8;
  321. amdgpu_vm_copy_pte(adev, ib, pe, src, count);
  322. } else if (gtt) {
  323. dma_addr_t *pages_addr = gtt->pages_addr;
  324. amdgpu_vm_write_pte(adev, ib, pages_addr, pe, addr,
  325. count, incr, flags);
  326. } else if (count < 3) {
  327. amdgpu_vm_write_pte(adev, ib, NULL, pe, addr,
  328. count, incr, flags);
  329. } else {
  330. amdgpu_vm_set_pte_pde(adev, ib, pe, addr,
  331. count, incr, flags);
  332. }
  333. }
  334. /**
  335. * amdgpu_vm_clear_bo - initially clear the page dir/table
  336. *
  337. * @adev: amdgpu_device pointer
  338. * @bo: bo to clear
  339. *
  340. * need to reserve bo first before calling it.
  341. */
  342. static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
  343. struct amdgpu_vm *vm,
  344. struct amdgpu_bo *bo)
  345. {
  346. struct amdgpu_ring *ring;
  347. struct fence *fence = NULL;
  348. struct amdgpu_job *job;
  349. unsigned entries;
  350. uint64_t addr;
  351. int r;
  352. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  353. r = reservation_object_reserve_shared(bo->tbo.resv);
  354. if (r)
  355. return r;
  356. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  357. if (r)
  358. goto error;
  359. addr = amdgpu_bo_gpu_offset(bo);
  360. entries = amdgpu_bo_size(bo) / 8;
  361. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  362. if (r)
  363. goto error;
  364. amdgpu_vm_update_pages(adev, NULL, 0, &job->ibs[0], addr, 0, entries,
  365. 0, 0);
  366. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  367. WARN_ON(job->ibs[0].length_dw > 64);
  368. r = amdgpu_job_submit(job, ring, &vm->entity,
  369. AMDGPU_FENCE_OWNER_VM, &fence);
  370. if (r)
  371. goto error_free;
  372. amdgpu_bo_fence(bo, fence, true);
  373. fence_put(fence);
  374. return 0;
  375. error_free:
  376. amdgpu_job_free(job);
  377. error:
  378. return r;
  379. }
  380. /**
  381. * amdgpu_vm_map_gart - Resolve gart mapping of addr
  382. *
  383. * @pages_addr: optional DMA address to use for lookup
  384. * @addr: the unmapped addr
  385. *
  386. * Look up the physical address of the page that the pte resolves
  387. * to and return the pointer for the page table entry.
  388. */
  389. uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
  390. {
  391. uint64_t result;
  392. if (pages_addr) {
  393. /* page table offset */
  394. result = pages_addr[addr >> PAGE_SHIFT];
  395. /* in case cpu page size != gpu page size*/
  396. result |= addr & (~PAGE_MASK);
  397. } else {
  398. /* No mapping required */
  399. result = addr;
  400. }
  401. result &= 0xFFFFFFFFFFFFF000ULL;
  402. return result;
  403. }
  404. /**
  405. * amdgpu_vm_update_pdes - make sure that page directory is valid
  406. *
  407. * @adev: amdgpu_device pointer
  408. * @vm: requested vm
  409. * @start: start of GPU address range
  410. * @end: end of GPU address range
  411. *
  412. * Allocates new page tables if necessary
  413. * and updates the page directory.
  414. * Returns 0 for success, error for failure.
  415. */
  416. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  417. struct amdgpu_vm *vm)
  418. {
  419. struct amdgpu_ring *ring;
  420. struct amdgpu_bo *pd = vm->page_directory;
  421. uint64_t pd_addr = amdgpu_bo_gpu_offset(pd);
  422. uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
  423. uint64_t last_pde = ~0, last_pt = ~0;
  424. unsigned count = 0, pt_idx, ndw;
  425. struct amdgpu_job *job;
  426. struct amdgpu_ib *ib;
  427. struct fence *fence = NULL;
  428. int r;
  429. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  430. /* padding, etc. */
  431. ndw = 64;
  432. /* assume the worst case */
  433. ndw += vm->max_pde_used * 6;
  434. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  435. if (r)
  436. return r;
  437. ib = &job->ibs[0];
  438. /* walk over the address space and update the page directory */
  439. for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
  440. struct amdgpu_bo *bo = vm->page_tables[pt_idx].entry.robj;
  441. uint64_t pde, pt;
  442. if (bo == NULL)
  443. continue;
  444. pt = amdgpu_bo_gpu_offset(bo);
  445. if (vm->page_tables[pt_idx].addr == pt)
  446. continue;
  447. vm->page_tables[pt_idx].addr = pt;
  448. pde = pd_addr + pt_idx * 8;
  449. if (((last_pde + 8 * count) != pde) ||
  450. ((last_pt + incr * count) != pt)) {
  451. if (count) {
  452. amdgpu_vm_update_pages(adev, NULL, 0, ib,
  453. last_pde, last_pt,
  454. count, incr,
  455. AMDGPU_PTE_VALID);
  456. }
  457. count = 1;
  458. last_pde = pde;
  459. last_pt = pt;
  460. } else {
  461. ++count;
  462. }
  463. }
  464. if (count)
  465. amdgpu_vm_update_pages(adev, NULL, 0, ib, last_pde, last_pt,
  466. count, incr, AMDGPU_PTE_VALID);
  467. if (ib->length_dw != 0) {
  468. amdgpu_ring_pad_ib(ring, ib);
  469. amdgpu_sync_resv(adev, &job->sync, pd->tbo.resv,
  470. AMDGPU_FENCE_OWNER_VM);
  471. WARN_ON(ib->length_dw > ndw);
  472. r = amdgpu_job_submit(job, ring, &vm->entity,
  473. AMDGPU_FENCE_OWNER_VM, &fence);
  474. if (r)
  475. goto error_free;
  476. amdgpu_bo_fence(pd, fence, true);
  477. fence_put(vm->page_directory_fence);
  478. vm->page_directory_fence = fence_get(fence);
  479. fence_put(fence);
  480. } else {
  481. amdgpu_job_free(job);
  482. }
  483. return 0;
  484. error_free:
  485. amdgpu_job_free(job);
  486. return r;
  487. }
  488. /**
  489. * amdgpu_vm_frag_ptes - add fragment information to PTEs
  490. *
  491. * @adev: amdgpu_device pointer
  492. * @gtt: GART instance to use for mapping
  493. * @gtt_flags: GTT hw mapping flags
  494. * @ib: IB for the update
  495. * @pe_start: first PTE to handle
  496. * @pe_end: last PTE to handle
  497. * @addr: addr those PTEs should point to
  498. * @flags: hw mapping flags
  499. */
  500. static void amdgpu_vm_frag_ptes(struct amdgpu_device *adev,
  501. struct amdgpu_gart *gtt,
  502. uint32_t gtt_flags,
  503. struct amdgpu_ib *ib,
  504. uint64_t pe_start, uint64_t pe_end,
  505. uint64_t addr, uint32_t flags)
  506. {
  507. /**
  508. * The MC L1 TLB supports variable sized pages, based on a fragment
  509. * field in the PTE. When this field is set to a non-zero value, page
  510. * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
  511. * flags are considered valid for all PTEs within the fragment range
  512. * and corresponding mappings are assumed to be physically contiguous.
  513. *
  514. * The L1 TLB can store a single PTE for the whole fragment,
  515. * significantly increasing the space available for translation
  516. * caching. This leads to large improvements in throughput when the
  517. * TLB is under pressure.
  518. *
  519. * The L2 TLB distributes small and large fragments into two
  520. * asymmetric partitions. The large fragment cache is significantly
  521. * larger. Thus, we try to use large fragments wherever possible.
  522. * Userspace can support this by aligning virtual base address and
  523. * allocation size to the fragment size.
  524. */
  525. /* SI and newer are optimized for 64KB */
  526. uint64_t frag_flags = AMDGPU_PTE_FRAG_64KB;
  527. uint64_t frag_align = 0x80;
  528. uint64_t frag_start = ALIGN(pe_start, frag_align);
  529. uint64_t frag_end = pe_end & ~(frag_align - 1);
  530. unsigned count;
  531. /* Abort early if there isn't anything to do */
  532. if (pe_start == pe_end)
  533. return;
  534. /* system pages are non continuously */
  535. if (gtt || !(flags & AMDGPU_PTE_VALID) || (frag_start >= frag_end)) {
  536. count = (pe_end - pe_start) / 8;
  537. amdgpu_vm_update_pages(adev, gtt, gtt_flags, ib, pe_start,
  538. addr, count, AMDGPU_GPU_PAGE_SIZE,
  539. flags);
  540. return;
  541. }
  542. /* handle the 4K area at the beginning */
  543. if (pe_start != frag_start) {
  544. count = (frag_start - pe_start) / 8;
  545. amdgpu_vm_update_pages(adev, NULL, 0, ib, pe_start, addr,
  546. count, AMDGPU_GPU_PAGE_SIZE, flags);
  547. addr += AMDGPU_GPU_PAGE_SIZE * count;
  548. }
  549. /* handle the area in the middle */
  550. count = (frag_end - frag_start) / 8;
  551. amdgpu_vm_update_pages(adev, NULL, 0, ib, frag_start, addr, count,
  552. AMDGPU_GPU_PAGE_SIZE, flags | frag_flags);
  553. /* handle the 4K area at the end */
  554. if (frag_end != pe_end) {
  555. addr += AMDGPU_GPU_PAGE_SIZE * count;
  556. count = (pe_end - frag_end) / 8;
  557. amdgpu_vm_update_pages(adev, NULL, 0, ib, frag_end, addr,
  558. count, AMDGPU_GPU_PAGE_SIZE, flags);
  559. }
  560. }
  561. /**
  562. * amdgpu_vm_update_ptes - make sure that page tables are valid
  563. *
  564. * @adev: amdgpu_device pointer
  565. * @gtt: GART instance to use for mapping
  566. * @gtt_flags: GTT hw mapping flags
  567. * @vm: requested vm
  568. * @start: start of GPU address range
  569. * @end: end of GPU address range
  570. * @dst: destination address to map to
  571. * @flags: mapping flags
  572. *
  573. * Update the page tables in the range @start - @end.
  574. */
  575. static void amdgpu_vm_update_ptes(struct amdgpu_device *adev,
  576. struct amdgpu_gart *gtt,
  577. uint32_t gtt_flags,
  578. struct amdgpu_vm *vm,
  579. struct amdgpu_ib *ib,
  580. uint64_t start, uint64_t end,
  581. uint64_t dst, uint32_t flags)
  582. {
  583. const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;
  584. uint64_t last_pe_start = ~0, last_pe_end = ~0, last_dst = ~0;
  585. uint64_t addr;
  586. /* walk over the address space and update the page tables */
  587. for (addr = start; addr < end; ) {
  588. uint64_t pt_idx = addr >> amdgpu_vm_block_size;
  589. struct amdgpu_bo *pt = vm->page_tables[pt_idx].entry.robj;
  590. unsigned nptes;
  591. uint64_t pe_start;
  592. if ((addr & ~mask) == (end & ~mask))
  593. nptes = end - addr;
  594. else
  595. nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);
  596. pe_start = amdgpu_bo_gpu_offset(pt);
  597. pe_start += (addr & mask) * 8;
  598. if (last_pe_end != pe_start) {
  599. amdgpu_vm_frag_ptes(adev, gtt, gtt_flags, ib,
  600. last_pe_start, last_pe_end,
  601. last_dst, flags);
  602. last_pe_start = pe_start;
  603. last_pe_end = pe_start + 8 * nptes;
  604. last_dst = dst;
  605. } else {
  606. last_pe_end += 8 * nptes;
  607. }
  608. addr += nptes;
  609. dst += nptes * AMDGPU_GPU_PAGE_SIZE;
  610. }
  611. amdgpu_vm_frag_ptes(adev, gtt, gtt_flags, ib,
  612. last_pe_start, last_pe_end,
  613. last_dst, flags);
  614. }
  615. /**
  616. * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
  617. *
  618. * @adev: amdgpu_device pointer
  619. * @gtt: GART instance to use for mapping
  620. * @gtt_flags: flags as they are used for GTT
  621. * @vm: requested vm
  622. * @start: start of mapped range
  623. * @last: last mapped entry
  624. * @flags: flags for the entries
  625. * @addr: addr to set the area to
  626. * @fence: optional resulting fence
  627. *
  628. * Fill in the page table entries between @start and @last.
  629. * Returns 0 for success, -EINVAL for failure.
  630. */
  631. static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
  632. struct amdgpu_gart *gtt,
  633. uint32_t gtt_flags,
  634. struct amdgpu_vm *vm,
  635. uint64_t start, uint64_t last,
  636. uint32_t flags, uint64_t addr,
  637. struct fence **fence)
  638. {
  639. struct amdgpu_ring *ring;
  640. void *owner = AMDGPU_FENCE_OWNER_VM;
  641. unsigned nptes, ncmds, ndw;
  642. struct amdgpu_job *job;
  643. struct amdgpu_ib *ib;
  644. struct fence *f = NULL;
  645. int r;
  646. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  647. /* sync to everything on unmapping */
  648. if (!(flags & AMDGPU_PTE_VALID))
  649. owner = AMDGPU_FENCE_OWNER_UNDEFINED;
  650. nptes = last - start + 1;
  651. /*
  652. * reserve space for one command every (1 << BLOCK_SIZE)
  653. * entries or 2k dwords (whatever is smaller)
  654. */
  655. ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;
  656. /* padding, etc. */
  657. ndw = 64;
  658. if ((gtt == &adev->gart) && (flags == gtt_flags)) {
  659. /* only copy commands needed */
  660. ndw += ncmds * 7;
  661. } else if (gtt) {
  662. /* header for write data commands */
  663. ndw += ncmds * 4;
  664. /* body of write data command */
  665. ndw += nptes * 2;
  666. } else {
  667. /* set page commands needed */
  668. ndw += ncmds * 10;
  669. /* two extra commands for begin/end of fragment */
  670. ndw += 2 * 10;
  671. }
  672. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  673. if (r)
  674. return r;
  675. ib = &job->ibs[0];
  676. r = amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
  677. owner);
  678. if (r)
  679. goto error_free;
  680. r = reservation_object_reserve_shared(vm->page_directory->tbo.resv);
  681. if (r)
  682. goto error_free;
  683. amdgpu_vm_update_ptes(adev, gtt, gtt_flags, vm, ib, start, last + 1,
  684. addr, flags);
  685. amdgpu_ring_pad_ib(ring, ib);
  686. WARN_ON(ib->length_dw > ndw);
  687. r = amdgpu_job_submit(job, ring, &vm->entity,
  688. AMDGPU_FENCE_OWNER_VM, &f);
  689. if (r)
  690. goto error_free;
  691. amdgpu_bo_fence(vm->page_directory, f, true);
  692. if (fence) {
  693. fence_put(*fence);
  694. *fence = fence_get(f);
  695. }
  696. fence_put(f);
  697. return 0;
  698. error_free:
  699. amdgpu_job_free(job);
  700. return r;
  701. }
  702. /**
  703. * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
  704. *
  705. * @adev: amdgpu_device pointer
  706. * @gtt: GART instance to use for mapping
  707. * @vm: requested vm
  708. * @mapping: mapped range and flags to use for the update
  709. * @addr: addr to set the area to
  710. * @gtt_flags: flags as they are used for GTT
  711. * @fence: optional resulting fence
  712. *
  713. * Split the mapping into smaller chunks so that each update fits
  714. * into a SDMA IB.
  715. * Returns 0 for success, -EINVAL for failure.
  716. */
  717. static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
  718. struct amdgpu_gart *gtt,
  719. uint32_t gtt_flags,
  720. struct amdgpu_vm *vm,
  721. struct amdgpu_bo_va_mapping *mapping,
  722. uint64_t addr, struct fence **fence)
  723. {
  724. const uint64_t max_size = 64ULL * 1024ULL * 1024ULL / AMDGPU_GPU_PAGE_SIZE;
  725. uint64_t start = mapping->it.start;
  726. uint32_t flags = gtt_flags;
  727. int r;
  728. /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
  729. * but in case of something, we filter the flags in first place
  730. */
  731. if (!(mapping->flags & AMDGPU_PTE_READABLE))
  732. flags &= ~AMDGPU_PTE_READABLE;
  733. if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
  734. flags &= ~AMDGPU_PTE_WRITEABLE;
  735. trace_amdgpu_vm_bo_update(mapping);
  736. addr += mapping->offset;
  737. if (!gtt || ((gtt == &adev->gart) && (flags == gtt_flags)))
  738. return amdgpu_vm_bo_update_mapping(adev, gtt, gtt_flags, vm,
  739. start, mapping->it.last,
  740. flags, addr, fence);
  741. while (start != mapping->it.last + 1) {
  742. uint64_t last;
  743. last = min((uint64_t)mapping->it.last, start + max_size - 1);
  744. r = amdgpu_vm_bo_update_mapping(adev, gtt, gtt_flags, vm,
  745. start, last, flags, addr,
  746. fence);
  747. if (r)
  748. return r;
  749. start = last + 1;
  750. addr += max_size * AMDGPU_GPU_PAGE_SIZE;
  751. }
  752. return 0;
  753. }
  754. /**
  755. * amdgpu_vm_bo_update - update all BO mappings in the vm page table
  756. *
  757. * @adev: amdgpu_device pointer
  758. * @bo_va: requested BO and VM object
  759. * @mem: ttm mem
  760. *
  761. * Fill in the page table entries for @bo_va.
  762. * Returns 0 for success, -EINVAL for failure.
  763. *
  764. * Object have to be reserved and mutex must be locked!
  765. */
  766. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  767. struct amdgpu_bo_va *bo_va,
  768. struct ttm_mem_reg *mem)
  769. {
  770. struct amdgpu_vm *vm = bo_va->vm;
  771. struct amdgpu_bo_va_mapping *mapping;
  772. struct amdgpu_gart *gtt = NULL;
  773. uint32_t flags;
  774. uint64_t addr;
  775. int r;
  776. if (mem) {
  777. addr = (u64)mem->start << PAGE_SHIFT;
  778. switch (mem->mem_type) {
  779. case TTM_PL_TT:
  780. gtt = &bo_va->bo->adev->gart;
  781. break;
  782. case TTM_PL_VRAM:
  783. addr += adev->vm_manager.vram_base_offset;
  784. break;
  785. default:
  786. break;
  787. }
  788. } else {
  789. addr = 0;
  790. }
  791. flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
  792. spin_lock(&vm->status_lock);
  793. if (!list_empty(&bo_va->vm_status))
  794. list_splice_init(&bo_va->valids, &bo_va->invalids);
  795. spin_unlock(&vm->status_lock);
  796. list_for_each_entry(mapping, &bo_va->invalids, list) {
  797. r = amdgpu_vm_bo_split_mapping(adev, gtt, flags, vm, mapping, addr,
  798. &bo_va->last_pt_update);
  799. if (r)
  800. return r;
  801. }
  802. if (trace_amdgpu_vm_bo_mapping_enabled()) {
  803. list_for_each_entry(mapping, &bo_va->valids, list)
  804. trace_amdgpu_vm_bo_mapping(mapping);
  805. list_for_each_entry(mapping, &bo_va->invalids, list)
  806. trace_amdgpu_vm_bo_mapping(mapping);
  807. }
  808. spin_lock(&vm->status_lock);
  809. list_splice_init(&bo_va->invalids, &bo_va->valids);
  810. list_del_init(&bo_va->vm_status);
  811. if (!mem)
  812. list_add(&bo_va->vm_status, &vm->cleared);
  813. spin_unlock(&vm->status_lock);
  814. return 0;
  815. }
  816. /**
  817. * amdgpu_vm_clear_freed - clear freed BOs in the PT
  818. *
  819. * @adev: amdgpu_device pointer
  820. * @vm: requested vm
  821. *
  822. * Make sure all freed BOs are cleared in the PT.
  823. * Returns 0 for success.
  824. *
  825. * PTs have to be reserved and mutex must be locked!
  826. */
  827. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  828. struct amdgpu_vm *vm)
  829. {
  830. struct amdgpu_bo_va_mapping *mapping;
  831. int r;
  832. while (!list_empty(&vm->freed)) {
  833. mapping = list_first_entry(&vm->freed,
  834. struct amdgpu_bo_va_mapping, list);
  835. list_del(&mapping->list);
  836. r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, vm, mapping,
  837. 0, NULL);
  838. kfree(mapping);
  839. if (r)
  840. return r;
  841. }
  842. return 0;
  843. }
  844. /**
  845. * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
  846. *
  847. * @adev: amdgpu_device pointer
  848. * @vm: requested vm
  849. *
  850. * Make sure all invalidated BOs are cleared in the PT.
  851. * Returns 0 for success.
  852. *
  853. * PTs have to be reserved and mutex must be locked!
  854. */
  855. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
  856. struct amdgpu_vm *vm, struct amdgpu_sync *sync)
  857. {
  858. struct amdgpu_bo_va *bo_va = NULL;
  859. int r = 0;
  860. spin_lock(&vm->status_lock);
  861. while (!list_empty(&vm->invalidated)) {
  862. bo_va = list_first_entry(&vm->invalidated,
  863. struct amdgpu_bo_va, vm_status);
  864. spin_unlock(&vm->status_lock);
  865. r = amdgpu_vm_bo_update(adev, bo_va, NULL);
  866. if (r)
  867. return r;
  868. spin_lock(&vm->status_lock);
  869. }
  870. spin_unlock(&vm->status_lock);
  871. if (bo_va)
  872. r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
  873. return r;
  874. }
  875. /**
  876. * amdgpu_vm_bo_add - add a bo to a specific vm
  877. *
  878. * @adev: amdgpu_device pointer
  879. * @vm: requested vm
  880. * @bo: amdgpu buffer object
  881. *
  882. * Add @bo into the requested vm.
  883. * Add @bo to the list of bos associated with the vm
  884. * Returns newly added bo_va or NULL for failure
  885. *
  886. * Object has to be reserved!
  887. */
  888. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  889. struct amdgpu_vm *vm,
  890. struct amdgpu_bo *bo)
  891. {
  892. struct amdgpu_bo_va *bo_va;
  893. bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
  894. if (bo_va == NULL) {
  895. return NULL;
  896. }
  897. bo_va->vm = vm;
  898. bo_va->bo = bo;
  899. bo_va->ref_count = 1;
  900. INIT_LIST_HEAD(&bo_va->bo_list);
  901. INIT_LIST_HEAD(&bo_va->valids);
  902. INIT_LIST_HEAD(&bo_va->invalids);
  903. INIT_LIST_HEAD(&bo_va->vm_status);
  904. list_add_tail(&bo_va->bo_list, &bo->va);
  905. return bo_va;
  906. }
  907. /**
  908. * amdgpu_vm_bo_map - map bo inside a vm
  909. *
  910. * @adev: amdgpu_device pointer
  911. * @bo_va: bo_va to store the address
  912. * @saddr: where to map the BO
  913. * @offset: requested offset in the BO
  914. * @flags: attributes of pages (read/write/valid/etc.)
  915. *
  916. * Add a mapping of the BO at the specefied addr into the VM.
  917. * Returns 0 for success, error for failure.
  918. *
  919. * Object has to be reserved and unreserved outside!
  920. */
  921. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  922. struct amdgpu_bo_va *bo_va,
  923. uint64_t saddr, uint64_t offset,
  924. uint64_t size, uint32_t flags)
  925. {
  926. struct amdgpu_bo_va_mapping *mapping;
  927. struct amdgpu_vm *vm = bo_va->vm;
  928. struct interval_tree_node *it;
  929. unsigned last_pfn, pt_idx;
  930. uint64_t eaddr;
  931. int r;
  932. /* validate the parameters */
  933. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  934. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  935. return -EINVAL;
  936. /* make sure object fit at this offset */
  937. eaddr = saddr + size - 1;
  938. if ((saddr >= eaddr) || (offset + size > amdgpu_bo_size(bo_va->bo)))
  939. return -EINVAL;
  940. last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
  941. if (last_pfn >= adev->vm_manager.max_pfn) {
  942. dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
  943. last_pfn, adev->vm_manager.max_pfn);
  944. return -EINVAL;
  945. }
  946. saddr /= AMDGPU_GPU_PAGE_SIZE;
  947. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  948. it = interval_tree_iter_first(&vm->va, saddr, eaddr);
  949. if (it) {
  950. struct amdgpu_bo_va_mapping *tmp;
  951. tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
  952. /* bo and tmp overlap, invalid addr */
  953. dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
  954. "0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
  955. tmp->it.start, tmp->it.last + 1);
  956. r = -EINVAL;
  957. goto error;
  958. }
  959. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  960. if (!mapping) {
  961. r = -ENOMEM;
  962. goto error;
  963. }
  964. INIT_LIST_HEAD(&mapping->list);
  965. mapping->it.start = saddr;
  966. mapping->it.last = eaddr;
  967. mapping->offset = offset;
  968. mapping->flags = flags;
  969. list_add(&mapping->list, &bo_va->invalids);
  970. interval_tree_insert(&mapping->it, &vm->va);
  971. /* Make sure the page tables are allocated */
  972. saddr >>= amdgpu_vm_block_size;
  973. eaddr >>= amdgpu_vm_block_size;
  974. BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));
  975. if (eaddr > vm->max_pde_used)
  976. vm->max_pde_used = eaddr;
  977. /* walk over the address space and allocate the page tables */
  978. for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
  979. struct reservation_object *resv = vm->page_directory->tbo.resv;
  980. struct amdgpu_bo_list_entry *entry;
  981. struct amdgpu_bo *pt;
  982. entry = &vm->page_tables[pt_idx].entry;
  983. if (entry->robj)
  984. continue;
  985. r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
  986. AMDGPU_GPU_PAGE_SIZE, true,
  987. AMDGPU_GEM_DOMAIN_VRAM,
  988. AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
  989. NULL, resv, &pt);
  990. if (r)
  991. goto error_free;
  992. /* Keep a reference to the page table to avoid freeing
  993. * them up in the wrong order.
  994. */
  995. pt->parent = amdgpu_bo_ref(vm->page_directory);
  996. r = amdgpu_vm_clear_bo(adev, vm, pt);
  997. if (r) {
  998. amdgpu_bo_unref(&pt);
  999. goto error_free;
  1000. }
  1001. entry->robj = pt;
  1002. entry->priority = 0;
  1003. entry->tv.bo = &entry->robj->tbo;
  1004. entry->tv.shared = true;
  1005. entry->user_pages = NULL;
  1006. vm->page_tables[pt_idx].addr = 0;
  1007. }
  1008. return 0;
  1009. error_free:
  1010. list_del(&mapping->list);
  1011. interval_tree_remove(&mapping->it, &vm->va);
  1012. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1013. kfree(mapping);
  1014. error:
  1015. return r;
  1016. }
  1017. /**
  1018. * amdgpu_vm_bo_unmap - remove bo mapping from vm
  1019. *
  1020. * @adev: amdgpu_device pointer
  1021. * @bo_va: bo_va to remove the address from
  1022. * @saddr: where to the BO is mapped
  1023. *
  1024. * Remove a mapping of the BO at the specefied addr from the VM.
  1025. * Returns 0 for success, error for failure.
  1026. *
  1027. * Object has to be reserved and unreserved outside!
  1028. */
  1029. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  1030. struct amdgpu_bo_va *bo_va,
  1031. uint64_t saddr)
  1032. {
  1033. struct amdgpu_bo_va_mapping *mapping;
  1034. struct amdgpu_vm *vm = bo_va->vm;
  1035. bool valid = true;
  1036. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1037. list_for_each_entry(mapping, &bo_va->valids, list) {
  1038. if (mapping->it.start == saddr)
  1039. break;
  1040. }
  1041. if (&mapping->list == &bo_va->valids) {
  1042. valid = false;
  1043. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1044. if (mapping->it.start == saddr)
  1045. break;
  1046. }
  1047. if (&mapping->list == &bo_va->invalids)
  1048. return -ENOENT;
  1049. }
  1050. list_del(&mapping->list);
  1051. interval_tree_remove(&mapping->it, &vm->va);
  1052. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1053. if (valid)
  1054. list_add(&mapping->list, &vm->freed);
  1055. else
  1056. kfree(mapping);
  1057. return 0;
  1058. }
  1059. /**
  1060. * amdgpu_vm_bo_rmv - remove a bo to a specific vm
  1061. *
  1062. * @adev: amdgpu_device pointer
  1063. * @bo_va: requested bo_va
  1064. *
  1065. * Remove @bo_va->bo from the requested vm.
  1066. *
  1067. * Object have to be reserved!
  1068. */
  1069. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  1070. struct amdgpu_bo_va *bo_va)
  1071. {
  1072. struct amdgpu_bo_va_mapping *mapping, *next;
  1073. struct amdgpu_vm *vm = bo_va->vm;
  1074. list_del(&bo_va->bo_list);
  1075. spin_lock(&vm->status_lock);
  1076. list_del(&bo_va->vm_status);
  1077. spin_unlock(&vm->status_lock);
  1078. list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
  1079. list_del(&mapping->list);
  1080. interval_tree_remove(&mapping->it, &vm->va);
  1081. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1082. list_add(&mapping->list, &vm->freed);
  1083. }
  1084. list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
  1085. list_del(&mapping->list);
  1086. interval_tree_remove(&mapping->it, &vm->va);
  1087. kfree(mapping);
  1088. }
  1089. fence_put(bo_va->last_pt_update);
  1090. kfree(bo_va);
  1091. }
  1092. /**
  1093. * amdgpu_vm_bo_invalidate - mark the bo as invalid
  1094. *
  1095. * @adev: amdgpu_device pointer
  1096. * @vm: requested vm
  1097. * @bo: amdgpu buffer object
  1098. *
  1099. * Mark @bo as invalid.
  1100. */
  1101. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  1102. struct amdgpu_bo *bo)
  1103. {
  1104. struct amdgpu_bo_va *bo_va;
  1105. list_for_each_entry(bo_va, &bo->va, bo_list) {
  1106. spin_lock(&bo_va->vm->status_lock);
  1107. if (list_empty(&bo_va->vm_status))
  1108. list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
  1109. spin_unlock(&bo_va->vm->status_lock);
  1110. }
  1111. }
  1112. /**
  1113. * amdgpu_vm_init - initialize a vm instance
  1114. *
  1115. * @adev: amdgpu_device pointer
  1116. * @vm: requested vm
  1117. *
  1118. * Init @vm fields.
  1119. */
  1120. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1121. {
  1122. const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
  1123. AMDGPU_VM_PTE_COUNT * 8);
  1124. unsigned pd_size, pd_entries;
  1125. unsigned ring_instance;
  1126. struct amdgpu_ring *ring;
  1127. struct amd_sched_rq *rq;
  1128. int i, r;
  1129. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1130. vm->ids[i].mgr_id = NULL;
  1131. vm->ids[i].flushed_updates = NULL;
  1132. }
  1133. vm->va = RB_ROOT;
  1134. spin_lock_init(&vm->status_lock);
  1135. INIT_LIST_HEAD(&vm->invalidated);
  1136. INIT_LIST_HEAD(&vm->cleared);
  1137. INIT_LIST_HEAD(&vm->freed);
  1138. pd_size = amdgpu_vm_directory_size(adev);
  1139. pd_entries = amdgpu_vm_num_pdes(adev);
  1140. /* allocate page table array */
  1141. vm->page_tables = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
  1142. if (vm->page_tables == NULL) {
  1143. DRM_ERROR("Cannot allocate memory for page table array\n");
  1144. return -ENOMEM;
  1145. }
  1146. /* create scheduler entity for page table updates */
  1147. ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
  1148. ring_instance %= adev->vm_manager.vm_pte_num_rings;
  1149. ring = adev->vm_manager.vm_pte_rings[ring_instance];
  1150. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  1151. r = amd_sched_entity_init(&ring->sched, &vm->entity,
  1152. rq, amdgpu_sched_jobs);
  1153. if (r)
  1154. return r;
  1155. vm->page_directory_fence = NULL;
  1156. r = amdgpu_bo_create(adev, pd_size, align, true,
  1157. AMDGPU_GEM_DOMAIN_VRAM,
  1158. AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
  1159. NULL, NULL, &vm->page_directory);
  1160. if (r)
  1161. goto error_free_sched_entity;
  1162. r = amdgpu_bo_reserve(vm->page_directory, false);
  1163. if (r)
  1164. goto error_free_page_directory;
  1165. r = amdgpu_vm_clear_bo(adev, vm, vm->page_directory);
  1166. amdgpu_bo_unreserve(vm->page_directory);
  1167. if (r)
  1168. goto error_free_page_directory;
  1169. return 0;
  1170. error_free_page_directory:
  1171. amdgpu_bo_unref(&vm->page_directory);
  1172. vm->page_directory = NULL;
  1173. error_free_sched_entity:
  1174. amd_sched_entity_fini(&ring->sched, &vm->entity);
  1175. return r;
  1176. }
  1177. /**
  1178. * amdgpu_vm_fini - tear down a vm instance
  1179. *
  1180. * @adev: amdgpu_device pointer
  1181. * @vm: requested vm
  1182. *
  1183. * Tear down @vm.
  1184. * Unbind the VM and remove all bos from the vm bo list
  1185. */
  1186. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1187. {
  1188. struct amdgpu_bo_va_mapping *mapping, *tmp;
  1189. int i;
  1190. amd_sched_entity_fini(vm->entity.sched, &vm->entity);
  1191. if (!RB_EMPTY_ROOT(&vm->va)) {
  1192. dev_err(adev->dev, "still active bo inside vm\n");
  1193. }
  1194. rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
  1195. list_del(&mapping->list);
  1196. interval_tree_remove(&mapping->it, &vm->va);
  1197. kfree(mapping);
  1198. }
  1199. list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
  1200. list_del(&mapping->list);
  1201. kfree(mapping);
  1202. }
  1203. for (i = 0; i < amdgpu_vm_num_pdes(adev); i++)
  1204. amdgpu_bo_unref(&vm->page_tables[i].entry.robj);
  1205. drm_free_large(vm->page_tables);
  1206. amdgpu_bo_unref(&vm->page_directory);
  1207. fence_put(vm->page_directory_fence);
  1208. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1209. struct amdgpu_vm_id *id = &vm->ids[i];
  1210. if (id->mgr_id)
  1211. atomic_long_cmpxchg(&id->mgr_id->owner,
  1212. (long)id, 0);
  1213. fence_put(id->flushed_updates);
  1214. }
  1215. }
  1216. /**
  1217. * amdgpu_vm_manager_init - init the VM manager
  1218. *
  1219. * @adev: amdgpu_device pointer
  1220. *
  1221. * Initialize the VM manager structures
  1222. */
  1223. void amdgpu_vm_manager_init(struct amdgpu_device *adev)
  1224. {
  1225. unsigned i;
  1226. INIT_LIST_HEAD(&adev->vm_manager.ids_lru);
  1227. /* skip over VMID 0, since it is the system VM */
  1228. for (i = 1; i < adev->vm_manager.num_ids; ++i) {
  1229. amdgpu_vm_reset_id(adev, i);
  1230. list_add_tail(&adev->vm_manager.ids[i].list,
  1231. &adev->vm_manager.ids_lru);
  1232. }
  1233. atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
  1234. }
  1235. /**
  1236. * amdgpu_vm_manager_fini - cleanup VM manager
  1237. *
  1238. * @adev: amdgpu_device pointer
  1239. *
  1240. * Cleanup the VM manager and free resources.
  1241. */
  1242. void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
  1243. {
  1244. unsigned i;
  1245. for (i = 0; i < AMDGPU_NUM_VM; ++i)
  1246. fence_put(adev->vm_manager.ids[i].active);
  1247. }