amdgpu_gem.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <drm/drmP.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  33. {
  34. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  35. if (robj) {
  36. if (robj->gem_base.import_attach)
  37. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  38. amdgpu_mn_unregister(robj);
  39. amdgpu_bo_unref(&robj);
  40. }
  41. }
  42. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  43. int alignment, u32 initial_domain,
  44. u64 flags, bool kernel,
  45. struct drm_gem_object **obj)
  46. {
  47. struct amdgpu_bo *robj;
  48. unsigned long max_size;
  49. int r;
  50. *obj = NULL;
  51. /* At least align on page size */
  52. if (alignment < PAGE_SIZE) {
  53. alignment = PAGE_SIZE;
  54. }
  55. if (!(initial_domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
  56. /* Maximum bo size is the unpinned gtt size since we use the gtt to
  57. * handle vram to system pool migrations.
  58. */
  59. max_size = adev->mc.gtt_size - adev->gart_pin_size;
  60. if (size > max_size) {
  61. DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
  62. size >> 20, max_size >> 20);
  63. return -ENOMEM;
  64. }
  65. }
  66. retry:
  67. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  68. flags, NULL, NULL, &robj);
  69. if (r) {
  70. if (r != -ERESTARTSYS) {
  71. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  72. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  73. goto retry;
  74. }
  75. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  76. size, initial_domain, alignment, r);
  77. }
  78. return r;
  79. }
  80. *obj = &robj->gem_base;
  81. return 0;
  82. }
  83. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  84. {
  85. struct drm_device *ddev = adev->ddev;
  86. struct drm_file *file;
  87. mutex_lock(&ddev->struct_mutex);
  88. list_for_each_entry(file, &ddev->filelist, lhead) {
  89. struct drm_gem_object *gobj;
  90. int handle;
  91. WARN_ONCE(1, "Still active user space clients!\n");
  92. spin_lock(&file->table_lock);
  93. idr_for_each_entry(&file->object_idr, gobj, handle) {
  94. WARN_ONCE(1, "And also active allocations!\n");
  95. drm_gem_object_unreference(gobj);
  96. }
  97. idr_destroy(&file->object_idr);
  98. spin_unlock(&file->table_lock);
  99. }
  100. mutex_unlock(&ddev->struct_mutex);
  101. }
  102. /*
  103. * Call from drm_gem_handle_create which appear in both new and open ioctl
  104. * case.
  105. */
  106. int amdgpu_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv)
  107. {
  108. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(obj);
  109. struct amdgpu_device *adev = rbo->adev;
  110. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  111. struct amdgpu_vm *vm = &fpriv->vm;
  112. struct amdgpu_bo_va *bo_va;
  113. int r;
  114. r = amdgpu_bo_reserve(rbo, false);
  115. if (r)
  116. return r;
  117. bo_va = amdgpu_vm_bo_find(vm, rbo);
  118. if (!bo_va) {
  119. bo_va = amdgpu_vm_bo_add(adev, vm, rbo);
  120. } else {
  121. ++bo_va->ref_count;
  122. }
  123. amdgpu_bo_unreserve(rbo);
  124. return 0;
  125. }
  126. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  127. struct drm_file *file_priv)
  128. {
  129. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  130. struct amdgpu_device *adev = bo->adev;
  131. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  132. struct amdgpu_vm *vm = &fpriv->vm;
  133. struct amdgpu_bo_list_entry vm_pd;
  134. struct list_head list, duplicates;
  135. struct ttm_validate_buffer tv;
  136. struct ww_acquire_ctx ticket;
  137. struct amdgpu_bo_va *bo_va;
  138. int r;
  139. INIT_LIST_HEAD(&list);
  140. INIT_LIST_HEAD(&duplicates);
  141. tv.bo = &bo->tbo;
  142. tv.shared = true;
  143. list_add(&tv.head, &list);
  144. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  145. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  146. if (r) {
  147. dev_err(adev->dev, "leaking bo va because "
  148. "we fail to reserve bo (%d)\n", r);
  149. return;
  150. }
  151. bo_va = amdgpu_vm_bo_find(vm, bo);
  152. if (bo_va) {
  153. if (--bo_va->ref_count == 0) {
  154. amdgpu_vm_bo_rmv(adev, bo_va);
  155. }
  156. }
  157. ttm_eu_backoff_reservation(&ticket, &list);
  158. }
  159. static int amdgpu_gem_handle_lockup(struct amdgpu_device *adev, int r)
  160. {
  161. if (r == -EDEADLK) {
  162. r = amdgpu_gpu_reset(adev);
  163. if (!r)
  164. r = -EAGAIN;
  165. }
  166. return r;
  167. }
  168. /*
  169. * GEM ioctls.
  170. */
  171. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  172. struct drm_file *filp)
  173. {
  174. struct amdgpu_device *adev = dev->dev_private;
  175. union drm_amdgpu_gem_create *args = data;
  176. uint64_t size = args->in.bo_size;
  177. struct drm_gem_object *gobj;
  178. uint32_t handle;
  179. bool kernel = false;
  180. int r;
  181. /* create a gem object to contain this object in */
  182. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  183. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  184. kernel = true;
  185. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  186. size = size << AMDGPU_GDS_SHIFT;
  187. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  188. size = size << AMDGPU_GWS_SHIFT;
  189. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  190. size = size << AMDGPU_OA_SHIFT;
  191. else {
  192. r = -EINVAL;
  193. goto error_unlock;
  194. }
  195. }
  196. size = roundup(size, PAGE_SIZE);
  197. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  198. (u32)(0xffffffff & args->in.domains),
  199. args->in.domain_flags,
  200. kernel, &gobj);
  201. if (r)
  202. goto error_unlock;
  203. r = drm_gem_handle_create(filp, gobj, &handle);
  204. /* drop reference from allocate - handle holds it now */
  205. drm_gem_object_unreference_unlocked(gobj);
  206. if (r)
  207. goto error_unlock;
  208. memset(args, 0, sizeof(*args));
  209. args->out.handle = handle;
  210. return 0;
  211. error_unlock:
  212. r = amdgpu_gem_handle_lockup(adev, r);
  213. return r;
  214. }
  215. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  216. struct drm_file *filp)
  217. {
  218. struct amdgpu_device *adev = dev->dev_private;
  219. struct drm_amdgpu_gem_userptr *args = data;
  220. struct drm_gem_object *gobj;
  221. struct amdgpu_bo *bo;
  222. uint32_t handle;
  223. int r;
  224. if (offset_in_page(args->addr | args->size))
  225. return -EINVAL;
  226. /* reject unknown flag values */
  227. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  228. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  229. AMDGPU_GEM_USERPTR_REGISTER))
  230. return -EINVAL;
  231. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) && (
  232. !(args->flags & AMDGPU_GEM_USERPTR_ANONONLY) ||
  233. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER))) {
  234. /* if we want to write to it we must require anonymous
  235. memory and install a MMU notifier */
  236. return -EACCES;
  237. }
  238. /* create a gem object to contain this object in */
  239. r = amdgpu_gem_object_create(adev, args->size, 0,
  240. AMDGPU_GEM_DOMAIN_CPU, 0,
  241. 0, &gobj);
  242. if (r)
  243. goto handle_lockup;
  244. bo = gem_to_amdgpu_bo(gobj);
  245. bo->prefered_domains = AMDGPU_GEM_DOMAIN_GTT;
  246. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  247. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  248. if (r)
  249. goto release_object;
  250. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  251. r = amdgpu_mn_register(bo, args->addr);
  252. if (r)
  253. goto release_object;
  254. }
  255. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  256. down_read(&current->mm->mmap_sem);
  257. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  258. bo->tbo.ttm->pages);
  259. if (r)
  260. goto unlock_mmap_sem;
  261. r = amdgpu_bo_reserve(bo, true);
  262. if (r)
  263. goto free_pages;
  264. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  265. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  266. amdgpu_bo_unreserve(bo);
  267. if (r)
  268. goto free_pages;
  269. up_read(&current->mm->mmap_sem);
  270. }
  271. r = drm_gem_handle_create(filp, gobj, &handle);
  272. /* drop reference from allocate - handle holds it now */
  273. drm_gem_object_unreference_unlocked(gobj);
  274. if (r)
  275. goto handle_lockup;
  276. args->handle = handle;
  277. return 0;
  278. free_pages:
  279. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages, false);
  280. unlock_mmap_sem:
  281. up_read(&current->mm->mmap_sem);
  282. release_object:
  283. drm_gem_object_unreference_unlocked(gobj);
  284. handle_lockup:
  285. r = amdgpu_gem_handle_lockup(adev, r);
  286. return r;
  287. }
  288. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  289. struct drm_device *dev,
  290. uint32_t handle, uint64_t *offset_p)
  291. {
  292. struct drm_gem_object *gobj;
  293. struct amdgpu_bo *robj;
  294. gobj = drm_gem_object_lookup(dev, filp, handle);
  295. if (gobj == NULL) {
  296. return -ENOENT;
  297. }
  298. robj = gem_to_amdgpu_bo(gobj);
  299. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  300. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  301. drm_gem_object_unreference_unlocked(gobj);
  302. return -EPERM;
  303. }
  304. *offset_p = amdgpu_bo_mmap_offset(robj);
  305. drm_gem_object_unreference_unlocked(gobj);
  306. return 0;
  307. }
  308. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  309. struct drm_file *filp)
  310. {
  311. union drm_amdgpu_gem_mmap *args = data;
  312. uint32_t handle = args->in.handle;
  313. memset(args, 0, sizeof(*args));
  314. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  315. }
  316. /**
  317. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  318. *
  319. * @timeout_ns: timeout in ns
  320. *
  321. * Calculate the timeout in jiffies from an absolute timeout in ns.
  322. */
  323. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  324. {
  325. unsigned long timeout_jiffies;
  326. ktime_t timeout;
  327. /* clamp timeout if it's to large */
  328. if (((int64_t)timeout_ns) < 0)
  329. return MAX_SCHEDULE_TIMEOUT;
  330. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  331. if (ktime_to_ns(timeout) < 0)
  332. return 0;
  333. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  334. /* clamp timeout to avoid unsigned-> signed overflow */
  335. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  336. return MAX_SCHEDULE_TIMEOUT - 1;
  337. return timeout_jiffies;
  338. }
  339. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  340. struct drm_file *filp)
  341. {
  342. struct amdgpu_device *adev = dev->dev_private;
  343. union drm_amdgpu_gem_wait_idle *args = data;
  344. struct drm_gem_object *gobj;
  345. struct amdgpu_bo *robj;
  346. uint32_t handle = args->in.handle;
  347. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  348. int r = 0;
  349. long ret;
  350. gobj = drm_gem_object_lookup(dev, filp, handle);
  351. if (gobj == NULL) {
  352. return -ENOENT;
  353. }
  354. robj = gem_to_amdgpu_bo(gobj);
  355. if (timeout == 0)
  356. ret = reservation_object_test_signaled_rcu(robj->tbo.resv, true);
  357. else
  358. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true, timeout);
  359. /* ret == 0 means not signaled,
  360. * ret > 0 means signaled
  361. * ret < 0 means interrupted before timeout
  362. */
  363. if (ret >= 0) {
  364. memset(args, 0, sizeof(*args));
  365. args->out.status = (ret == 0);
  366. } else
  367. r = ret;
  368. drm_gem_object_unreference_unlocked(gobj);
  369. r = amdgpu_gem_handle_lockup(adev, r);
  370. return r;
  371. }
  372. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  373. struct drm_file *filp)
  374. {
  375. struct drm_amdgpu_gem_metadata *args = data;
  376. struct drm_gem_object *gobj;
  377. struct amdgpu_bo *robj;
  378. int r = -1;
  379. DRM_DEBUG("%d \n", args->handle);
  380. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  381. if (gobj == NULL)
  382. return -ENOENT;
  383. robj = gem_to_amdgpu_bo(gobj);
  384. r = amdgpu_bo_reserve(robj, false);
  385. if (unlikely(r != 0))
  386. goto out;
  387. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  388. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  389. r = amdgpu_bo_get_metadata(robj, args->data.data,
  390. sizeof(args->data.data),
  391. &args->data.data_size_bytes,
  392. &args->data.flags);
  393. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  394. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  395. r = -EINVAL;
  396. goto unreserve;
  397. }
  398. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  399. if (!r)
  400. r = amdgpu_bo_set_metadata(robj, args->data.data,
  401. args->data.data_size_bytes,
  402. args->data.flags);
  403. }
  404. unreserve:
  405. amdgpu_bo_unreserve(robj);
  406. out:
  407. drm_gem_object_unreference_unlocked(gobj);
  408. return r;
  409. }
  410. /**
  411. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  412. *
  413. * @adev: amdgpu_device pointer
  414. * @bo_va: bo_va to update
  415. *
  416. * Update the bo_va directly after setting it's address. Errors are not
  417. * vital here, so they are not reported back to userspace.
  418. */
  419. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  420. struct amdgpu_bo_va *bo_va, uint32_t operation)
  421. {
  422. struct ttm_validate_buffer tv, *entry;
  423. struct amdgpu_bo_list_entry vm_pd;
  424. struct ww_acquire_ctx ticket;
  425. struct list_head list, duplicates;
  426. unsigned domain;
  427. int r;
  428. INIT_LIST_HEAD(&list);
  429. INIT_LIST_HEAD(&duplicates);
  430. tv.bo = &bo_va->bo->tbo;
  431. tv.shared = true;
  432. list_add(&tv.head, &list);
  433. amdgpu_vm_get_pd_bo(bo_va->vm, &list, &vm_pd);
  434. /* Provide duplicates to avoid -EALREADY */
  435. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  436. if (r)
  437. goto error_print;
  438. amdgpu_vm_get_pt_bos(bo_va->vm, &duplicates);
  439. list_for_each_entry(entry, &list, head) {
  440. domain = amdgpu_mem_type_to_domain(entry->bo->mem.mem_type);
  441. /* if anything is swapped out don't swap it in here,
  442. just abort and wait for the next CS */
  443. if (domain == AMDGPU_GEM_DOMAIN_CPU)
  444. goto error_unreserve;
  445. }
  446. list_for_each_entry(entry, &duplicates, head) {
  447. domain = amdgpu_mem_type_to_domain(entry->bo->mem.mem_type);
  448. /* if anything is swapped out don't swap it in here,
  449. just abort and wait for the next CS */
  450. if (domain == AMDGPU_GEM_DOMAIN_CPU)
  451. goto error_unreserve;
  452. }
  453. r = amdgpu_vm_update_page_directory(adev, bo_va->vm);
  454. if (r)
  455. goto error_unreserve;
  456. r = amdgpu_vm_clear_freed(adev, bo_va->vm);
  457. if (r)
  458. goto error_unreserve;
  459. if (operation == AMDGPU_VA_OP_MAP)
  460. r = amdgpu_vm_bo_update(adev, bo_va, &bo_va->bo->tbo.mem);
  461. error_unreserve:
  462. ttm_eu_backoff_reservation(&ticket, &list);
  463. error_print:
  464. if (r && r != -ERESTARTSYS)
  465. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  466. }
  467. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  468. struct drm_file *filp)
  469. {
  470. struct drm_amdgpu_gem_va *args = data;
  471. struct drm_gem_object *gobj;
  472. struct amdgpu_device *adev = dev->dev_private;
  473. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  474. struct amdgpu_bo *rbo;
  475. struct amdgpu_bo_va *bo_va;
  476. struct ttm_validate_buffer tv, tv_pd;
  477. struct ww_acquire_ctx ticket;
  478. struct list_head list, duplicates;
  479. uint32_t invalid_flags, va_flags = 0;
  480. int r = 0;
  481. if (!adev->vm_manager.enabled)
  482. return -ENOTTY;
  483. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  484. dev_err(&dev->pdev->dev,
  485. "va_address 0x%lX is in reserved area 0x%X\n",
  486. (unsigned long)args->va_address,
  487. AMDGPU_VA_RESERVED_SIZE);
  488. return -EINVAL;
  489. }
  490. invalid_flags = ~(AMDGPU_VM_DELAY_UPDATE | AMDGPU_VM_PAGE_READABLE |
  491. AMDGPU_VM_PAGE_WRITEABLE | AMDGPU_VM_PAGE_EXECUTABLE);
  492. if ((args->flags & invalid_flags)) {
  493. dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n",
  494. args->flags, invalid_flags);
  495. return -EINVAL;
  496. }
  497. switch (args->operation) {
  498. case AMDGPU_VA_OP_MAP:
  499. case AMDGPU_VA_OP_UNMAP:
  500. break;
  501. default:
  502. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  503. args->operation);
  504. return -EINVAL;
  505. }
  506. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  507. if (gobj == NULL)
  508. return -ENOENT;
  509. rbo = gem_to_amdgpu_bo(gobj);
  510. INIT_LIST_HEAD(&list);
  511. INIT_LIST_HEAD(&duplicates);
  512. tv.bo = &rbo->tbo;
  513. tv.shared = true;
  514. list_add(&tv.head, &list);
  515. tv_pd.bo = &fpriv->vm.page_directory->tbo;
  516. tv_pd.shared = true;
  517. list_add(&tv_pd.head, &list);
  518. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  519. if (r) {
  520. drm_gem_object_unreference_unlocked(gobj);
  521. return r;
  522. }
  523. bo_va = amdgpu_vm_bo_find(&fpriv->vm, rbo);
  524. if (!bo_va) {
  525. ttm_eu_backoff_reservation(&ticket, &list);
  526. drm_gem_object_unreference_unlocked(gobj);
  527. return -ENOENT;
  528. }
  529. switch (args->operation) {
  530. case AMDGPU_VA_OP_MAP:
  531. if (args->flags & AMDGPU_VM_PAGE_READABLE)
  532. va_flags |= AMDGPU_PTE_READABLE;
  533. if (args->flags & AMDGPU_VM_PAGE_WRITEABLE)
  534. va_flags |= AMDGPU_PTE_WRITEABLE;
  535. if (args->flags & AMDGPU_VM_PAGE_EXECUTABLE)
  536. va_flags |= AMDGPU_PTE_EXECUTABLE;
  537. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  538. args->offset_in_bo, args->map_size,
  539. va_flags);
  540. break;
  541. case AMDGPU_VA_OP_UNMAP:
  542. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  543. break;
  544. default:
  545. break;
  546. }
  547. ttm_eu_backoff_reservation(&ticket, &list);
  548. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) &&
  549. !amdgpu_vm_debug)
  550. amdgpu_gem_va_update_vm(adev, bo_va, args->operation);
  551. drm_gem_object_unreference_unlocked(gobj);
  552. return r;
  553. }
  554. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  555. struct drm_file *filp)
  556. {
  557. struct drm_amdgpu_gem_op *args = data;
  558. struct drm_gem_object *gobj;
  559. struct amdgpu_bo *robj;
  560. int r;
  561. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  562. if (gobj == NULL) {
  563. return -ENOENT;
  564. }
  565. robj = gem_to_amdgpu_bo(gobj);
  566. r = amdgpu_bo_reserve(robj, false);
  567. if (unlikely(r))
  568. goto out;
  569. switch (args->op) {
  570. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  571. struct drm_amdgpu_gem_create_in info;
  572. void __user *out = (void __user *)(long)args->value;
  573. info.bo_size = robj->gem_base.size;
  574. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  575. info.domains = robj->prefered_domains;
  576. info.domain_flags = robj->flags;
  577. amdgpu_bo_unreserve(robj);
  578. if (copy_to_user(out, &info, sizeof(info)))
  579. r = -EFAULT;
  580. break;
  581. }
  582. case AMDGPU_GEM_OP_SET_PLACEMENT:
  583. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  584. r = -EPERM;
  585. amdgpu_bo_unreserve(robj);
  586. break;
  587. }
  588. robj->prefered_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  589. AMDGPU_GEM_DOMAIN_GTT |
  590. AMDGPU_GEM_DOMAIN_CPU);
  591. robj->allowed_domains = robj->prefered_domains;
  592. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  593. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  594. amdgpu_bo_unreserve(robj);
  595. break;
  596. default:
  597. amdgpu_bo_unreserve(robj);
  598. r = -EINVAL;
  599. }
  600. out:
  601. drm_gem_object_unreference_unlocked(gobj);
  602. return r;
  603. }
  604. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  605. struct drm_device *dev,
  606. struct drm_mode_create_dumb *args)
  607. {
  608. struct amdgpu_device *adev = dev->dev_private;
  609. struct drm_gem_object *gobj;
  610. uint32_t handle;
  611. int r;
  612. args->pitch = amdgpu_align_pitch(adev, args->width, args->bpp, 0) * ((args->bpp + 1) / 8);
  613. args->size = (u64)args->pitch * args->height;
  614. args->size = ALIGN(args->size, PAGE_SIZE);
  615. r = amdgpu_gem_object_create(adev, args->size, 0,
  616. AMDGPU_GEM_DOMAIN_VRAM,
  617. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  618. ttm_bo_type_device,
  619. &gobj);
  620. if (r)
  621. return -ENOMEM;
  622. r = drm_gem_handle_create(file_priv, gobj, &handle);
  623. /* drop reference from allocate - handle holds it now */
  624. drm_gem_object_unreference_unlocked(gobj);
  625. if (r) {
  626. return r;
  627. }
  628. args->handle = handle;
  629. return 0;
  630. }
  631. #if defined(CONFIG_DEBUG_FS)
  632. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  633. {
  634. struct drm_gem_object *gobj = ptr;
  635. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  636. struct seq_file *m = data;
  637. unsigned domain;
  638. const char *placement;
  639. unsigned pin_count;
  640. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  641. switch (domain) {
  642. case AMDGPU_GEM_DOMAIN_VRAM:
  643. placement = "VRAM";
  644. break;
  645. case AMDGPU_GEM_DOMAIN_GTT:
  646. placement = " GTT";
  647. break;
  648. case AMDGPU_GEM_DOMAIN_CPU:
  649. default:
  650. placement = " CPU";
  651. break;
  652. }
  653. seq_printf(m, "\t0x%08x: %12ld byte %s @ 0x%010Lx",
  654. id, amdgpu_bo_size(bo), placement,
  655. amdgpu_bo_gpu_offset(bo));
  656. pin_count = ACCESS_ONCE(bo->pin_count);
  657. if (pin_count)
  658. seq_printf(m, " pin count %d", pin_count);
  659. seq_printf(m, "\n");
  660. return 0;
  661. }
  662. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  663. {
  664. struct drm_info_node *node = (struct drm_info_node *)m->private;
  665. struct drm_device *dev = node->minor->dev;
  666. struct drm_file *file;
  667. int r;
  668. r = mutex_lock_interruptible(&dev->struct_mutex);
  669. if (r)
  670. return r;
  671. list_for_each_entry(file, &dev->filelist, lhead) {
  672. struct task_struct *task;
  673. /*
  674. * Although we have a valid reference on file->pid, that does
  675. * not guarantee that the task_struct who called get_pid() is
  676. * still alive (e.g. get_pid(current) => fork() => exit()).
  677. * Therefore, we need to protect this ->comm access using RCU.
  678. */
  679. rcu_read_lock();
  680. task = pid_task(file->pid, PIDTYPE_PID);
  681. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  682. task ? task->comm : "<unknown>");
  683. rcu_read_unlock();
  684. spin_lock(&file->table_lock);
  685. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  686. spin_unlock(&file->table_lock);
  687. }
  688. mutex_unlock(&dev->struct_mutex);
  689. return 0;
  690. }
  691. static struct drm_info_list amdgpu_debugfs_gem_list[] = {
  692. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  693. };
  694. #endif
  695. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  696. {
  697. #if defined(CONFIG_DEBUG_FS)
  698. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  699. #endif
  700. return 0;
  701. }