rtc-cmos.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266
  1. /*
  2. * RTC class driver for "CMOS RTC": PCs, ACPI, etc
  3. *
  4. * Copyright (C) 1996 Paul Gortmaker (drivers/char/rtc.c)
  5. * Copyright (C) 2006 David Brownell (convert to new framework)
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. /*
  13. * The original "cmos clock" chip was an MC146818 chip, now obsolete.
  14. * That defined the register interface now provided by all PCs, some
  15. * non-PC systems, and incorporated into ACPI. Modern PC chipsets
  16. * integrate an MC146818 clone in their southbridge, and boards use
  17. * that instead of discrete clones like the DS12887 or M48T86. There
  18. * are also clones that connect using the LPC bus.
  19. *
  20. * That register API is also used directly by various other drivers
  21. * (notably for integrated NVRAM), infrastructure (x86 has code to
  22. * bypass the RTC framework, directly reading the RTC during boot
  23. * and updating minutes/seconds for systems using NTP synch) and
  24. * utilities (like userspace 'hwclock', if no /dev node exists).
  25. *
  26. * So **ALL** calls to CMOS_READ and CMOS_WRITE must be done with
  27. * interrupts disabled, holding the global rtc_lock, to exclude those
  28. * other drivers and utilities on correctly configured systems.
  29. */
  30. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  31. #include <linux/kernel.h>
  32. #include <linux/module.h>
  33. #include <linux/init.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/log2.h>
  38. #include <linux/pm.h>
  39. #include <linux/of.h>
  40. #include <linux/of_platform.h>
  41. /* this is for "generic access to PC-style RTC" using CMOS_READ/CMOS_WRITE */
  42. #include <asm-generic/rtc.h>
  43. struct cmos_rtc {
  44. struct rtc_device *rtc;
  45. struct device *dev;
  46. int irq;
  47. struct resource *iomem;
  48. time64_t alarm_expires;
  49. void (*wake_on)(struct device *);
  50. void (*wake_off)(struct device *);
  51. u8 enabled_wake;
  52. u8 suspend_ctrl;
  53. /* newer hardware extends the original register set */
  54. u8 day_alrm;
  55. u8 mon_alrm;
  56. u8 century;
  57. };
  58. /* both platform and pnp busses use negative numbers for invalid irqs */
  59. #define is_valid_irq(n) ((n) > 0)
  60. static const char driver_name[] = "rtc_cmos";
  61. /* The RTC_INTR register may have e.g. RTC_PF set even if RTC_PIE is clear;
  62. * always mask it against the irq enable bits in RTC_CONTROL. Bit values
  63. * are the same: PF==PIE, AF=AIE, UF=UIE; so RTC_IRQMASK works with both.
  64. */
  65. #define RTC_IRQMASK (RTC_PF | RTC_AF | RTC_UF)
  66. static inline int is_intr(u8 rtc_intr)
  67. {
  68. if (!(rtc_intr & RTC_IRQF))
  69. return 0;
  70. return rtc_intr & RTC_IRQMASK;
  71. }
  72. /*----------------------------------------------------------------*/
  73. /* Much modern x86 hardware has HPETs (10+ MHz timers) which, because
  74. * many BIOS programmers don't set up "sane mode" IRQ routing, are mostly
  75. * used in a broken "legacy replacement" mode. The breakage includes
  76. * HPET #1 hijacking the IRQ for this RTC, and being unavailable for
  77. * other (better) use.
  78. *
  79. * When that broken mode is in use, platform glue provides a partial
  80. * emulation of hardware RTC IRQ facilities using HPET #1. We don't
  81. * want to use HPET for anything except those IRQs though...
  82. */
  83. #ifdef CONFIG_HPET_EMULATE_RTC
  84. #include <asm/hpet.h>
  85. #else
  86. static inline int is_hpet_enabled(void)
  87. {
  88. return 0;
  89. }
  90. static inline int hpet_mask_rtc_irq_bit(unsigned long mask)
  91. {
  92. return 0;
  93. }
  94. static inline int hpet_set_rtc_irq_bit(unsigned long mask)
  95. {
  96. return 0;
  97. }
  98. static inline int
  99. hpet_set_alarm_time(unsigned char hrs, unsigned char min, unsigned char sec)
  100. {
  101. return 0;
  102. }
  103. static inline int hpet_set_periodic_freq(unsigned long freq)
  104. {
  105. return 0;
  106. }
  107. static inline int hpet_rtc_dropped_irq(void)
  108. {
  109. return 0;
  110. }
  111. static inline int hpet_rtc_timer_init(void)
  112. {
  113. return 0;
  114. }
  115. extern irq_handler_t hpet_rtc_interrupt;
  116. static inline int hpet_register_irq_handler(irq_handler_t handler)
  117. {
  118. return 0;
  119. }
  120. static inline int hpet_unregister_irq_handler(irq_handler_t handler)
  121. {
  122. return 0;
  123. }
  124. #endif
  125. /*----------------------------------------------------------------*/
  126. #ifdef RTC_PORT
  127. /* Most newer x86 systems have two register banks, the first used
  128. * for RTC and NVRAM and the second only for NVRAM. Caller must
  129. * own rtc_lock ... and we won't worry about access during NMI.
  130. */
  131. #define can_bank2 true
  132. static inline unsigned char cmos_read_bank2(unsigned char addr)
  133. {
  134. outb(addr, RTC_PORT(2));
  135. return inb(RTC_PORT(3));
  136. }
  137. static inline void cmos_write_bank2(unsigned char val, unsigned char addr)
  138. {
  139. outb(addr, RTC_PORT(2));
  140. outb(val, RTC_PORT(3));
  141. }
  142. #else
  143. #define can_bank2 false
  144. static inline unsigned char cmos_read_bank2(unsigned char addr)
  145. {
  146. return 0;
  147. }
  148. static inline void cmos_write_bank2(unsigned char val, unsigned char addr)
  149. {
  150. }
  151. #endif
  152. /*----------------------------------------------------------------*/
  153. static int cmos_read_time(struct device *dev, struct rtc_time *t)
  154. {
  155. /* REVISIT: if the clock has a "century" register, use
  156. * that instead of the heuristic in get_rtc_time().
  157. * That'll make Y3K compatility (year > 2070) easy!
  158. */
  159. get_rtc_time(t);
  160. return 0;
  161. }
  162. static int cmos_set_time(struct device *dev, struct rtc_time *t)
  163. {
  164. /* REVISIT: set the "century" register if available
  165. *
  166. * NOTE: this ignores the issue whereby updating the seconds
  167. * takes effect exactly 500ms after we write the register.
  168. * (Also queueing and other delays before we get this far.)
  169. */
  170. return set_rtc_time(t);
  171. }
  172. static int cmos_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  173. {
  174. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  175. unsigned char rtc_control;
  176. if (!is_valid_irq(cmos->irq))
  177. return -EIO;
  178. /* Basic alarms only support hour, minute, and seconds fields.
  179. * Some also support day and month, for alarms up to a year in
  180. * the future.
  181. */
  182. t->time.tm_mday = -1;
  183. t->time.tm_mon = -1;
  184. spin_lock_irq(&rtc_lock);
  185. t->time.tm_sec = CMOS_READ(RTC_SECONDS_ALARM);
  186. t->time.tm_min = CMOS_READ(RTC_MINUTES_ALARM);
  187. t->time.tm_hour = CMOS_READ(RTC_HOURS_ALARM);
  188. if (cmos->day_alrm) {
  189. /* ignore upper bits on readback per ACPI spec */
  190. t->time.tm_mday = CMOS_READ(cmos->day_alrm) & 0x3f;
  191. if (!t->time.tm_mday)
  192. t->time.tm_mday = -1;
  193. if (cmos->mon_alrm) {
  194. t->time.tm_mon = CMOS_READ(cmos->mon_alrm);
  195. if (!t->time.tm_mon)
  196. t->time.tm_mon = -1;
  197. }
  198. }
  199. rtc_control = CMOS_READ(RTC_CONTROL);
  200. spin_unlock_irq(&rtc_lock);
  201. if (!(rtc_control & RTC_DM_BINARY) || RTC_ALWAYS_BCD) {
  202. if (((unsigned)t->time.tm_sec) < 0x60)
  203. t->time.tm_sec = bcd2bin(t->time.tm_sec);
  204. else
  205. t->time.tm_sec = -1;
  206. if (((unsigned)t->time.tm_min) < 0x60)
  207. t->time.tm_min = bcd2bin(t->time.tm_min);
  208. else
  209. t->time.tm_min = -1;
  210. if (((unsigned)t->time.tm_hour) < 0x24)
  211. t->time.tm_hour = bcd2bin(t->time.tm_hour);
  212. else
  213. t->time.tm_hour = -1;
  214. if (cmos->day_alrm) {
  215. if (((unsigned)t->time.tm_mday) <= 0x31)
  216. t->time.tm_mday = bcd2bin(t->time.tm_mday);
  217. else
  218. t->time.tm_mday = -1;
  219. if (cmos->mon_alrm) {
  220. if (((unsigned)t->time.tm_mon) <= 0x12)
  221. t->time.tm_mon = bcd2bin(t->time.tm_mon)-1;
  222. else
  223. t->time.tm_mon = -1;
  224. }
  225. }
  226. }
  227. t->time.tm_year = -1;
  228. t->enabled = !!(rtc_control & RTC_AIE);
  229. t->pending = 0;
  230. return 0;
  231. }
  232. static void cmos_checkintr(struct cmos_rtc *cmos, unsigned char rtc_control)
  233. {
  234. unsigned char rtc_intr;
  235. /* NOTE after changing RTC_xIE bits we always read INTR_FLAGS;
  236. * allegedly some older rtcs need that to handle irqs properly
  237. */
  238. rtc_intr = CMOS_READ(RTC_INTR_FLAGS);
  239. if (is_hpet_enabled())
  240. return;
  241. rtc_intr &= (rtc_control & RTC_IRQMASK) | RTC_IRQF;
  242. if (is_intr(rtc_intr))
  243. rtc_update_irq(cmos->rtc, 1, rtc_intr);
  244. }
  245. static void cmos_irq_enable(struct cmos_rtc *cmos, unsigned char mask)
  246. {
  247. unsigned char rtc_control;
  248. /* flush any pending IRQ status, notably for update irqs,
  249. * before we enable new IRQs
  250. */
  251. rtc_control = CMOS_READ(RTC_CONTROL);
  252. cmos_checkintr(cmos, rtc_control);
  253. rtc_control |= mask;
  254. CMOS_WRITE(rtc_control, RTC_CONTROL);
  255. hpet_set_rtc_irq_bit(mask);
  256. cmos_checkintr(cmos, rtc_control);
  257. }
  258. static void cmos_irq_disable(struct cmos_rtc *cmos, unsigned char mask)
  259. {
  260. unsigned char rtc_control;
  261. rtc_control = CMOS_READ(RTC_CONTROL);
  262. rtc_control &= ~mask;
  263. CMOS_WRITE(rtc_control, RTC_CONTROL);
  264. hpet_mask_rtc_irq_bit(mask);
  265. cmos_checkintr(cmos, rtc_control);
  266. }
  267. static int cmos_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  268. {
  269. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  270. unsigned char mon, mday, hrs, min, sec, rtc_control;
  271. if (!is_valid_irq(cmos->irq))
  272. return -EIO;
  273. mon = t->time.tm_mon + 1;
  274. mday = t->time.tm_mday;
  275. hrs = t->time.tm_hour;
  276. min = t->time.tm_min;
  277. sec = t->time.tm_sec;
  278. rtc_control = CMOS_READ(RTC_CONTROL);
  279. if (!(rtc_control & RTC_DM_BINARY) || RTC_ALWAYS_BCD) {
  280. /* Writing 0xff means "don't care" or "match all". */
  281. mon = (mon <= 12) ? bin2bcd(mon) : 0xff;
  282. mday = (mday >= 1 && mday <= 31) ? bin2bcd(mday) : 0xff;
  283. hrs = (hrs < 24) ? bin2bcd(hrs) : 0xff;
  284. min = (min < 60) ? bin2bcd(min) : 0xff;
  285. sec = (sec < 60) ? bin2bcd(sec) : 0xff;
  286. }
  287. spin_lock_irq(&rtc_lock);
  288. /* next rtc irq must not be from previous alarm setting */
  289. cmos_irq_disable(cmos, RTC_AIE);
  290. /* update alarm */
  291. CMOS_WRITE(hrs, RTC_HOURS_ALARM);
  292. CMOS_WRITE(min, RTC_MINUTES_ALARM);
  293. CMOS_WRITE(sec, RTC_SECONDS_ALARM);
  294. /* the system may support an "enhanced" alarm */
  295. if (cmos->day_alrm) {
  296. CMOS_WRITE(mday, cmos->day_alrm);
  297. if (cmos->mon_alrm)
  298. CMOS_WRITE(mon, cmos->mon_alrm);
  299. }
  300. /* FIXME the HPET alarm glue currently ignores day_alrm
  301. * and mon_alrm ...
  302. */
  303. hpet_set_alarm_time(t->time.tm_hour, t->time.tm_min, t->time.tm_sec);
  304. if (t->enabled)
  305. cmos_irq_enable(cmos, RTC_AIE);
  306. spin_unlock_irq(&rtc_lock);
  307. cmos->alarm_expires = rtc_tm_to_time64(&t->time);
  308. return 0;
  309. }
  310. static int cmos_alarm_irq_enable(struct device *dev, unsigned int enabled)
  311. {
  312. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  313. unsigned long flags;
  314. if (!is_valid_irq(cmos->irq))
  315. return -EINVAL;
  316. spin_lock_irqsave(&rtc_lock, flags);
  317. if (enabled)
  318. cmos_irq_enable(cmos, RTC_AIE);
  319. else
  320. cmos_irq_disable(cmos, RTC_AIE);
  321. spin_unlock_irqrestore(&rtc_lock, flags);
  322. return 0;
  323. }
  324. #if defined(CONFIG_RTC_INTF_PROC) || defined(CONFIG_RTC_INTF_PROC_MODULE)
  325. static int cmos_procfs(struct device *dev, struct seq_file *seq)
  326. {
  327. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  328. unsigned char rtc_control, valid;
  329. spin_lock_irq(&rtc_lock);
  330. rtc_control = CMOS_READ(RTC_CONTROL);
  331. valid = CMOS_READ(RTC_VALID);
  332. spin_unlock_irq(&rtc_lock);
  333. /* NOTE: at least ICH6 reports battery status using a different
  334. * (non-RTC) bit; and SQWE is ignored on many current systems.
  335. */
  336. seq_printf(seq,
  337. "periodic_IRQ\t: %s\n"
  338. "update_IRQ\t: %s\n"
  339. "HPET_emulated\t: %s\n"
  340. // "square_wave\t: %s\n"
  341. "BCD\t\t: %s\n"
  342. "DST_enable\t: %s\n"
  343. "periodic_freq\t: %d\n"
  344. "batt_status\t: %s\n",
  345. (rtc_control & RTC_PIE) ? "yes" : "no",
  346. (rtc_control & RTC_UIE) ? "yes" : "no",
  347. is_hpet_enabled() ? "yes" : "no",
  348. // (rtc_control & RTC_SQWE) ? "yes" : "no",
  349. (rtc_control & RTC_DM_BINARY) ? "no" : "yes",
  350. (rtc_control & RTC_DST_EN) ? "yes" : "no",
  351. cmos->rtc->irq_freq,
  352. (valid & RTC_VRT) ? "okay" : "dead");
  353. return 0;
  354. }
  355. #else
  356. #define cmos_procfs NULL
  357. #endif
  358. static const struct rtc_class_ops cmos_rtc_ops = {
  359. .read_time = cmos_read_time,
  360. .set_time = cmos_set_time,
  361. .read_alarm = cmos_read_alarm,
  362. .set_alarm = cmos_set_alarm,
  363. .proc = cmos_procfs,
  364. .alarm_irq_enable = cmos_alarm_irq_enable,
  365. };
  366. /*----------------------------------------------------------------*/
  367. /*
  368. * All these chips have at least 64 bytes of address space, shared by
  369. * RTC registers and NVRAM. Most of those bytes of NVRAM are used
  370. * by boot firmware. Modern chips have 128 or 256 bytes.
  371. */
  372. #define NVRAM_OFFSET (RTC_REG_D + 1)
  373. static ssize_t
  374. cmos_nvram_read(struct file *filp, struct kobject *kobj,
  375. struct bin_attribute *attr,
  376. char *buf, loff_t off, size_t count)
  377. {
  378. int retval;
  379. off += NVRAM_OFFSET;
  380. spin_lock_irq(&rtc_lock);
  381. for (retval = 0; count; count--, off++, retval++) {
  382. if (off < 128)
  383. *buf++ = CMOS_READ(off);
  384. else if (can_bank2)
  385. *buf++ = cmos_read_bank2(off);
  386. else
  387. break;
  388. }
  389. spin_unlock_irq(&rtc_lock);
  390. return retval;
  391. }
  392. static ssize_t
  393. cmos_nvram_write(struct file *filp, struct kobject *kobj,
  394. struct bin_attribute *attr,
  395. char *buf, loff_t off, size_t count)
  396. {
  397. struct cmos_rtc *cmos;
  398. int retval;
  399. cmos = dev_get_drvdata(container_of(kobj, struct device, kobj));
  400. /* NOTE: on at least PCs and Ataris, the boot firmware uses a
  401. * checksum on part of the NVRAM data. That's currently ignored
  402. * here. If userspace is smart enough to know what fields of
  403. * NVRAM to update, updating checksums is also part of its job.
  404. */
  405. off += NVRAM_OFFSET;
  406. spin_lock_irq(&rtc_lock);
  407. for (retval = 0; count; count--, off++, retval++) {
  408. /* don't trash RTC registers */
  409. if (off == cmos->day_alrm
  410. || off == cmos->mon_alrm
  411. || off == cmos->century)
  412. buf++;
  413. else if (off < 128)
  414. CMOS_WRITE(*buf++, off);
  415. else if (can_bank2)
  416. cmos_write_bank2(*buf++, off);
  417. else
  418. break;
  419. }
  420. spin_unlock_irq(&rtc_lock);
  421. return retval;
  422. }
  423. static struct bin_attribute nvram = {
  424. .attr = {
  425. .name = "nvram",
  426. .mode = S_IRUGO | S_IWUSR,
  427. },
  428. .read = cmos_nvram_read,
  429. .write = cmos_nvram_write,
  430. /* size gets set up later */
  431. };
  432. /*----------------------------------------------------------------*/
  433. static struct cmos_rtc cmos_rtc;
  434. static irqreturn_t cmos_interrupt(int irq, void *p)
  435. {
  436. u8 irqstat;
  437. u8 rtc_control;
  438. spin_lock(&rtc_lock);
  439. /* When the HPET interrupt handler calls us, the interrupt
  440. * status is passed as arg1 instead of the irq number. But
  441. * always clear irq status, even when HPET is in the way.
  442. *
  443. * Note that HPET and RTC are almost certainly out of phase,
  444. * giving different IRQ status ...
  445. */
  446. irqstat = CMOS_READ(RTC_INTR_FLAGS);
  447. rtc_control = CMOS_READ(RTC_CONTROL);
  448. if (is_hpet_enabled())
  449. irqstat = (unsigned long)irq & 0xF0;
  450. /* If we were suspended, RTC_CONTROL may not be accurate since the
  451. * bios may have cleared it.
  452. */
  453. if (!cmos_rtc.suspend_ctrl)
  454. irqstat &= (rtc_control & RTC_IRQMASK) | RTC_IRQF;
  455. else
  456. irqstat &= (cmos_rtc.suspend_ctrl & RTC_IRQMASK) | RTC_IRQF;
  457. /* All Linux RTC alarms should be treated as if they were oneshot.
  458. * Similar code may be needed in system wakeup paths, in case the
  459. * alarm woke the system.
  460. */
  461. if (irqstat & RTC_AIE) {
  462. cmos_rtc.suspend_ctrl &= ~RTC_AIE;
  463. rtc_control &= ~RTC_AIE;
  464. CMOS_WRITE(rtc_control, RTC_CONTROL);
  465. hpet_mask_rtc_irq_bit(RTC_AIE);
  466. CMOS_READ(RTC_INTR_FLAGS);
  467. }
  468. spin_unlock(&rtc_lock);
  469. if (is_intr(irqstat)) {
  470. rtc_update_irq(p, 1, irqstat);
  471. return IRQ_HANDLED;
  472. } else
  473. return IRQ_NONE;
  474. }
  475. #ifdef CONFIG_PNP
  476. #define INITSECTION
  477. #else
  478. #define INITSECTION __init
  479. #endif
  480. static int INITSECTION
  481. cmos_do_probe(struct device *dev, struct resource *ports, int rtc_irq)
  482. {
  483. struct cmos_rtc_board_info *info = dev_get_platdata(dev);
  484. int retval = 0;
  485. unsigned char rtc_control;
  486. unsigned address_space;
  487. u32 flags = 0;
  488. /* there can be only one ... */
  489. if (cmos_rtc.dev)
  490. return -EBUSY;
  491. if (!ports)
  492. return -ENODEV;
  493. /* Claim I/O ports ASAP, minimizing conflict with legacy driver.
  494. *
  495. * REVISIT non-x86 systems may instead use memory space resources
  496. * (needing ioremap etc), not i/o space resources like this ...
  497. */
  498. if (RTC_IOMAPPED)
  499. ports = request_region(ports->start, resource_size(ports),
  500. driver_name);
  501. else
  502. ports = request_mem_region(ports->start, resource_size(ports),
  503. driver_name);
  504. if (!ports) {
  505. dev_dbg(dev, "i/o registers already in use\n");
  506. return -EBUSY;
  507. }
  508. cmos_rtc.irq = rtc_irq;
  509. cmos_rtc.iomem = ports;
  510. /* Heuristic to deduce NVRAM size ... do what the legacy NVRAM
  511. * driver did, but don't reject unknown configs. Old hardware
  512. * won't address 128 bytes. Newer chips have multiple banks,
  513. * though they may not be listed in one I/O resource.
  514. */
  515. #if defined(CONFIG_ATARI)
  516. address_space = 64;
  517. #elif defined(__i386__) || defined(__x86_64__) || defined(__arm__) \
  518. || defined(__sparc__) || defined(__mips__) \
  519. || defined(__powerpc__)
  520. address_space = 128;
  521. #else
  522. #warning Assuming 128 bytes of RTC+NVRAM address space, not 64 bytes.
  523. address_space = 128;
  524. #endif
  525. if (can_bank2 && ports->end > (ports->start + 1))
  526. address_space = 256;
  527. /* For ACPI systems extension info comes from the FADT. On others,
  528. * board specific setup provides it as appropriate. Systems where
  529. * the alarm IRQ isn't automatically a wakeup IRQ (like ACPI, and
  530. * some almost-clones) can provide hooks to make that behave.
  531. *
  532. * Note that ACPI doesn't preclude putting these registers into
  533. * "extended" areas of the chip, including some that we won't yet
  534. * expect CMOS_READ and friends to handle.
  535. */
  536. if (info) {
  537. if (info->flags)
  538. flags = info->flags;
  539. if (info->address_space)
  540. address_space = info->address_space;
  541. if (info->rtc_day_alarm && info->rtc_day_alarm < 128)
  542. cmos_rtc.day_alrm = info->rtc_day_alarm;
  543. if (info->rtc_mon_alarm && info->rtc_mon_alarm < 128)
  544. cmos_rtc.mon_alrm = info->rtc_mon_alarm;
  545. if (info->rtc_century && info->rtc_century < 128)
  546. cmos_rtc.century = info->rtc_century;
  547. if (info->wake_on && info->wake_off) {
  548. cmos_rtc.wake_on = info->wake_on;
  549. cmos_rtc.wake_off = info->wake_off;
  550. }
  551. }
  552. cmos_rtc.dev = dev;
  553. dev_set_drvdata(dev, &cmos_rtc);
  554. cmos_rtc.rtc = rtc_device_register(driver_name, dev,
  555. &cmos_rtc_ops, THIS_MODULE);
  556. if (IS_ERR(cmos_rtc.rtc)) {
  557. retval = PTR_ERR(cmos_rtc.rtc);
  558. goto cleanup0;
  559. }
  560. rename_region(ports, dev_name(&cmos_rtc.rtc->dev));
  561. spin_lock_irq(&rtc_lock);
  562. if (!(flags & CMOS_RTC_FLAGS_NOFREQ)) {
  563. /* force periodic irq to CMOS reset default of 1024Hz;
  564. *
  565. * REVISIT it's been reported that at least one x86_64 ALI
  566. * mobo doesn't use 32KHz here ... for portability we might
  567. * need to do something about other clock frequencies.
  568. */
  569. cmos_rtc.rtc->irq_freq = 1024;
  570. hpet_set_periodic_freq(cmos_rtc.rtc->irq_freq);
  571. CMOS_WRITE(RTC_REF_CLCK_32KHZ | 0x06, RTC_FREQ_SELECT);
  572. }
  573. /* disable irqs */
  574. if (is_valid_irq(rtc_irq))
  575. cmos_irq_disable(&cmos_rtc, RTC_PIE | RTC_AIE | RTC_UIE);
  576. rtc_control = CMOS_READ(RTC_CONTROL);
  577. spin_unlock_irq(&rtc_lock);
  578. /* FIXME:
  579. * <asm-generic/rtc.h> doesn't know 12-hour mode either.
  580. */
  581. if (is_valid_irq(rtc_irq) && !(rtc_control & RTC_24H)) {
  582. dev_warn(dev, "only 24-hr supported\n");
  583. retval = -ENXIO;
  584. goto cleanup1;
  585. }
  586. if (is_valid_irq(rtc_irq)) {
  587. irq_handler_t rtc_cmos_int_handler;
  588. if (is_hpet_enabled()) {
  589. rtc_cmos_int_handler = hpet_rtc_interrupt;
  590. retval = hpet_register_irq_handler(cmos_interrupt);
  591. if (retval) {
  592. dev_warn(dev, "hpet_register_irq_handler "
  593. " failed in rtc_init().");
  594. goto cleanup1;
  595. }
  596. } else
  597. rtc_cmos_int_handler = cmos_interrupt;
  598. retval = request_irq(rtc_irq, rtc_cmos_int_handler,
  599. 0, dev_name(&cmos_rtc.rtc->dev),
  600. cmos_rtc.rtc);
  601. if (retval < 0) {
  602. dev_dbg(dev, "IRQ %d is already in use\n", rtc_irq);
  603. goto cleanup1;
  604. }
  605. }
  606. hpet_rtc_timer_init();
  607. /* export at least the first block of NVRAM */
  608. nvram.size = address_space - NVRAM_OFFSET;
  609. retval = sysfs_create_bin_file(&dev->kobj, &nvram);
  610. if (retval < 0) {
  611. dev_dbg(dev, "can't create nvram file? %d\n", retval);
  612. goto cleanup2;
  613. }
  614. dev_info(dev, "%s%s, %zd bytes nvram%s\n",
  615. !is_valid_irq(rtc_irq) ? "no alarms" :
  616. cmos_rtc.mon_alrm ? "alarms up to one year" :
  617. cmos_rtc.day_alrm ? "alarms up to one month" :
  618. "alarms up to one day",
  619. cmos_rtc.century ? ", y3k" : "",
  620. nvram.size,
  621. is_hpet_enabled() ? ", hpet irqs" : "");
  622. return 0;
  623. cleanup2:
  624. if (is_valid_irq(rtc_irq))
  625. free_irq(rtc_irq, cmos_rtc.rtc);
  626. cleanup1:
  627. cmos_rtc.dev = NULL;
  628. rtc_device_unregister(cmos_rtc.rtc);
  629. cleanup0:
  630. if (RTC_IOMAPPED)
  631. release_region(ports->start, resource_size(ports));
  632. else
  633. release_mem_region(ports->start, resource_size(ports));
  634. return retval;
  635. }
  636. static void cmos_do_shutdown(int rtc_irq)
  637. {
  638. spin_lock_irq(&rtc_lock);
  639. if (is_valid_irq(rtc_irq))
  640. cmos_irq_disable(&cmos_rtc, RTC_IRQMASK);
  641. spin_unlock_irq(&rtc_lock);
  642. }
  643. static void __exit cmos_do_remove(struct device *dev)
  644. {
  645. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  646. struct resource *ports;
  647. cmos_do_shutdown(cmos->irq);
  648. sysfs_remove_bin_file(&dev->kobj, &nvram);
  649. if (is_valid_irq(cmos->irq)) {
  650. free_irq(cmos->irq, cmos->rtc);
  651. hpet_unregister_irq_handler(cmos_interrupt);
  652. }
  653. rtc_device_unregister(cmos->rtc);
  654. cmos->rtc = NULL;
  655. ports = cmos->iomem;
  656. if (RTC_IOMAPPED)
  657. release_region(ports->start, resource_size(ports));
  658. else
  659. release_mem_region(ports->start, resource_size(ports));
  660. cmos->iomem = NULL;
  661. cmos->dev = NULL;
  662. }
  663. static int cmos_aie_poweroff(struct device *dev)
  664. {
  665. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  666. struct rtc_time now;
  667. time64_t t_now;
  668. int retval = 0;
  669. unsigned char rtc_control;
  670. if (!cmos->alarm_expires)
  671. return -EINVAL;
  672. spin_lock_irq(&rtc_lock);
  673. rtc_control = CMOS_READ(RTC_CONTROL);
  674. spin_unlock_irq(&rtc_lock);
  675. /* We only care about the situation where AIE is disabled. */
  676. if (rtc_control & RTC_AIE)
  677. return -EBUSY;
  678. cmos_read_time(dev, &now);
  679. t_now = rtc_tm_to_time64(&now);
  680. /*
  681. * When enabling "RTC wake-up" in BIOS setup, the machine reboots
  682. * automatically right after shutdown on some buggy boxes.
  683. * This automatic rebooting issue won't happen when the alarm
  684. * time is larger than now+1 seconds.
  685. *
  686. * If the alarm time is equal to now+1 seconds, the issue can be
  687. * prevented by cancelling the alarm.
  688. */
  689. if (cmos->alarm_expires == t_now + 1) {
  690. struct rtc_wkalrm alarm;
  691. /* Cancel the AIE timer by configuring the past time. */
  692. rtc_time64_to_tm(t_now - 1, &alarm.time);
  693. alarm.enabled = 0;
  694. retval = cmos_set_alarm(dev, &alarm);
  695. } else if (cmos->alarm_expires > t_now + 1) {
  696. retval = -EBUSY;
  697. }
  698. return retval;
  699. }
  700. #ifdef CONFIG_PM
  701. static int cmos_suspend(struct device *dev)
  702. {
  703. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  704. unsigned char tmp;
  705. /* only the alarm might be a wakeup event source */
  706. spin_lock_irq(&rtc_lock);
  707. cmos->suspend_ctrl = tmp = CMOS_READ(RTC_CONTROL);
  708. if (tmp & (RTC_PIE|RTC_AIE|RTC_UIE)) {
  709. unsigned char mask;
  710. if (device_may_wakeup(dev))
  711. mask = RTC_IRQMASK & ~RTC_AIE;
  712. else
  713. mask = RTC_IRQMASK;
  714. tmp &= ~mask;
  715. CMOS_WRITE(tmp, RTC_CONTROL);
  716. hpet_mask_rtc_irq_bit(mask);
  717. cmos_checkintr(cmos, tmp);
  718. }
  719. spin_unlock_irq(&rtc_lock);
  720. if (tmp & RTC_AIE) {
  721. cmos->enabled_wake = 1;
  722. if (cmos->wake_on)
  723. cmos->wake_on(dev);
  724. else
  725. enable_irq_wake(cmos->irq);
  726. }
  727. dev_dbg(dev, "suspend%s, ctrl %02x\n",
  728. (tmp & RTC_AIE) ? ", alarm may wake" : "",
  729. tmp);
  730. return 0;
  731. }
  732. /* We want RTC alarms to wake us from e.g. ACPI G2/S5 "soft off", even
  733. * after a detour through G3 "mechanical off", although the ACPI spec
  734. * says wakeup should only work from G1/S4 "hibernate". To most users,
  735. * distinctions between S4 and S5 are pointless. So when the hardware
  736. * allows, don't draw that distinction.
  737. */
  738. static inline int cmos_poweroff(struct device *dev)
  739. {
  740. return cmos_suspend(dev);
  741. }
  742. #ifdef CONFIG_PM_SLEEP
  743. static int cmos_resume(struct device *dev)
  744. {
  745. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  746. unsigned char tmp;
  747. if (cmos->enabled_wake) {
  748. if (cmos->wake_off)
  749. cmos->wake_off(dev);
  750. else
  751. disable_irq_wake(cmos->irq);
  752. cmos->enabled_wake = 0;
  753. }
  754. spin_lock_irq(&rtc_lock);
  755. tmp = cmos->suspend_ctrl;
  756. cmos->suspend_ctrl = 0;
  757. /* re-enable any irqs previously active */
  758. if (tmp & RTC_IRQMASK) {
  759. unsigned char mask;
  760. if (device_may_wakeup(dev))
  761. hpet_rtc_timer_init();
  762. do {
  763. CMOS_WRITE(tmp, RTC_CONTROL);
  764. hpet_set_rtc_irq_bit(tmp & RTC_IRQMASK);
  765. mask = CMOS_READ(RTC_INTR_FLAGS);
  766. mask &= (tmp & RTC_IRQMASK) | RTC_IRQF;
  767. if (!is_hpet_enabled() || !is_intr(mask))
  768. break;
  769. /* force one-shot behavior if HPET blocked
  770. * the wake alarm's irq
  771. */
  772. rtc_update_irq(cmos->rtc, 1, mask);
  773. tmp &= ~RTC_AIE;
  774. hpet_mask_rtc_irq_bit(RTC_AIE);
  775. } while (mask & RTC_AIE);
  776. }
  777. spin_unlock_irq(&rtc_lock);
  778. dev_dbg(dev, "resume, ctrl %02x\n", tmp);
  779. return 0;
  780. }
  781. #endif
  782. #else
  783. static inline int cmos_poweroff(struct device *dev)
  784. {
  785. return -ENOSYS;
  786. }
  787. #endif
  788. static SIMPLE_DEV_PM_OPS(cmos_pm_ops, cmos_suspend, cmos_resume);
  789. /*----------------------------------------------------------------*/
  790. /* On non-x86 systems, a "CMOS" RTC lives most naturally on platform_bus.
  791. * ACPI systems always list these as PNPACPI devices, and pre-ACPI PCs
  792. * probably list them in similar PNPBIOS tables; so PNP is more common.
  793. *
  794. * We don't use legacy "poke at the hardware" probing. Ancient PCs that
  795. * predate even PNPBIOS should set up platform_bus devices.
  796. */
  797. #ifdef CONFIG_ACPI
  798. #include <linux/acpi.h>
  799. static u32 rtc_handler(void *context)
  800. {
  801. struct device *dev = context;
  802. pm_wakeup_event(dev, 0);
  803. acpi_clear_event(ACPI_EVENT_RTC);
  804. acpi_disable_event(ACPI_EVENT_RTC, 0);
  805. return ACPI_INTERRUPT_HANDLED;
  806. }
  807. static inline void rtc_wake_setup(struct device *dev)
  808. {
  809. acpi_install_fixed_event_handler(ACPI_EVENT_RTC, rtc_handler, dev);
  810. /*
  811. * After the RTC handler is installed, the Fixed_RTC event should
  812. * be disabled. Only when the RTC alarm is set will it be enabled.
  813. */
  814. acpi_clear_event(ACPI_EVENT_RTC);
  815. acpi_disable_event(ACPI_EVENT_RTC, 0);
  816. }
  817. static void rtc_wake_on(struct device *dev)
  818. {
  819. acpi_clear_event(ACPI_EVENT_RTC);
  820. acpi_enable_event(ACPI_EVENT_RTC, 0);
  821. }
  822. static void rtc_wake_off(struct device *dev)
  823. {
  824. acpi_disable_event(ACPI_EVENT_RTC, 0);
  825. }
  826. /* Every ACPI platform has a mc146818 compatible "cmos rtc". Here we find
  827. * its device node and pass extra config data. This helps its driver use
  828. * capabilities that the now-obsolete mc146818 didn't have, and informs it
  829. * that this board's RTC is wakeup-capable (per ACPI spec).
  830. */
  831. static struct cmos_rtc_board_info acpi_rtc_info;
  832. static void cmos_wake_setup(struct device *dev)
  833. {
  834. if (acpi_disabled)
  835. return;
  836. rtc_wake_setup(dev);
  837. acpi_rtc_info.wake_on = rtc_wake_on;
  838. acpi_rtc_info.wake_off = rtc_wake_off;
  839. /* workaround bug in some ACPI tables */
  840. if (acpi_gbl_FADT.month_alarm && !acpi_gbl_FADT.day_alarm) {
  841. dev_dbg(dev, "bogus FADT month_alarm (%d)\n",
  842. acpi_gbl_FADT.month_alarm);
  843. acpi_gbl_FADT.month_alarm = 0;
  844. }
  845. acpi_rtc_info.rtc_day_alarm = acpi_gbl_FADT.day_alarm;
  846. acpi_rtc_info.rtc_mon_alarm = acpi_gbl_FADT.month_alarm;
  847. acpi_rtc_info.rtc_century = acpi_gbl_FADT.century;
  848. /* NOTE: S4_RTC_WAKE is NOT currently useful to Linux */
  849. if (acpi_gbl_FADT.flags & ACPI_FADT_S4_RTC_WAKE)
  850. dev_info(dev, "RTC can wake from S4\n");
  851. dev->platform_data = &acpi_rtc_info;
  852. /* RTC always wakes from S1/S2/S3, and often S4/STD */
  853. device_init_wakeup(dev, 1);
  854. }
  855. #else
  856. static void cmos_wake_setup(struct device *dev)
  857. {
  858. }
  859. #endif
  860. #ifdef CONFIG_PNP
  861. #include <linux/pnp.h>
  862. static int cmos_pnp_probe(struct pnp_dev *pnp, const struct pnp_device_id *id)
  863. {
  864. cmos_wake_setup(&pnp->dev);
  865. if (pnp_port_start(pnp, 0) == 0x70 && !pnp_irq_valid(pnp, 0))
  866. /* Some machines contain a PNP entry for the RTC, but
  867. * don't define the IRQ. It should always be safe to
  868. * hardcode it in these cases
  869. */
  870. return cmos_do_probe(&pnp->dev,
  871. pnp_get_resource(pnp, IORESOURCE_IO, 0), 8);
  872. else
  873. return cmos_do_probe(&pnp->dev,
  874. pnp_get_resource(pnp, IORESOURCE_IO, 0),
  875. pnp_irq(pnp, 0));
  876. }
  877. static void __exit cmos_pnp_remove(struct pnp_dev *pnp)
  878. {
  879. cmos_do_remove(&pnp->dev);
  880. }
  881. static void cmos_pnp_shutdown(struct pnp_dev *pnp)
  882. {
  883. struct device *dev = &pnp->dev;
  884. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  885. if (system_state == SYSTEM_POWER_OFF) {
  886. int retval = cmos_poweroff(dev);
  887. if (cmos_aie_poweroff(dev) < 0 && !retval)
  888. return;
  889. }
  890. cmos_do_shutdown(cmos->irq);
  891. }
  892. static const struct pnp_device_id rtc_ids[] = {
  893. { .id = "PNP0b00", },
  894. { .id = "PNP0b01", },
  895. { .id = "PNP0b02", },
  896. { },
  897. };
  898. MODULE_DEVICE_TABLE(pnp, rtc_ids);
  899. static struct pnp_driver cmos_pnp_driver = {
  900. .name = (char *) driver_name,
  901. .id_table = rtc_ids,
  902. .probe = cmos_pnp_probe,
  903. .remove = __exit_p(cmos_pnp_remove),
  904. .shutdown = cmos_pnp_shutdown,
  905. /* flag ensures resume() gets called, and stops syslog spam */
  906. .flags = PNP_DRIVER_RES_DO_NOT_CHANGE,
  907. .driver = {
  908. .pm = &cmos_pm_ops,
  909. },
  910. };
  911. #endif /* CONFIG_PNP */
  912. #ifdef CONFIG_OF
  913. static const struct of_device_id of_cmos_match[] = {
  914. {
  915. .compatible = "motorola,mc146818",
  916. },
  917. { },
  918. };
  919. MODULE_DEVICE_TABLE(of, of_cmos_match);
  920. static __init void cmos_of_init(struct platform_device *pdev)
  921. {
  922. struct device_node *node = pdev->dev.of_node;
  923. struct rtc_time time;
  924. int ret;
  925. const __be32 *val;
  926. if (!node)
  927. return;
  928. val = of_get_property(node, "ctrl-reg", NULL);
  929. if (val)
  930. CMOS_WRITE(be32_to_cpup(val), RTC_CONTROL);
  931. val = of_get_property(node, "freq-reg", NULL);
  932. if (val)
  933. CMOS_WRITE(be32_to_cpup(val), RTC_FREQ_SELECT);
  934. get_rtc_time(&time);
  935. ret = rtc_valid_tm(&time);
  936. if (ret) {
  937. struct rtc_time def_time = {
  938. .tm_year = 1,
  939. .tm_mday = 1,
  940. };
  941. set_rtc_time(&def_time);
  942. }
  943. }
  944. #else
  945. static inline void cmos_of_init(struct platform_device *pdev) {}
  946. #endif
  947. /*----------------------------------------------------------------*/
  948. /* Platform setup should have set up an RTC device, when PNP is
  949. * unavailable ... this could happen even on (older) PCs.
  950. */
  951. static int __init cmos_platform_probe(struct platform_device *pdev)
  952. {
  953. struct resource *resource;
  954. int irq;
  955. cmos_of_init(pdev);
  956. cmos_wake_setup(&pdev->dev);
  957. if (RTC_IOMAPPED)
  958. resource = platform_get_resource(pdev, IORESOURCE_IO, 0);
  959. else
  960. resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  961. irq = platform_get_irq(pdev, 0);
  962. if (irq < 0)
  963. irq = -1;
  964. return cmos_do_probe(&pdev->dev, resource, irq);
  965. }
  966. static int __exit cmos_platform_remove(struct platform_device *pdev)
  967. {
  968. cmos_do_remove(&pdev->dev);
  969. return 0;
  970. }
  971. static void cmos_platform_shutdown(struct platform_device *pdev)
  972. {
  973. struct device *dev = &pdev->dev;
  974. struct cmos_rtc *cmos = dev_get_drvdata(dev);
  975. if (system_state == SYSTEM_POWER_OFF) {
  976. int retval = cmos_poweroff(dev);
  977. if (cmos_aie_poweroff(dev) < 0 && !retval)
  978. return;
  979. }
  980. cmos_do_shutdown(cmos->irq);
  981. }
  982. /* work with hotplug and coldplug */
  983. MODULE_ALIAS("platform:rtc_cmos");
  984. static struct platform_driver cmos_platform_driver = {
  985. .remove = __exit_p(cmos_platform_remove),
  986. .shutdown = cmos_platform_shutdown,
  987. .driver = {
  988. .name = driver_name,
  989. #ifdef CONFIG_PM
  990. .pm = &cmos_pm_ops,
  991. #endif
  992. .of_match_table = of_match_ptr(of_cmos_match),
  993. }
  994. };
  995. #ifdef CONFIG_PNP
  996. static bool pnp_driver_registered;
  997. #endif
  998. static bool platform_driver_registered;
  999. static int __init cmos_init(void)
  1000. {
  1001. int retval = 0;
  1002. #ifdef CONFIG_PNP
  1003. retval = pnp_register_driver(&cmos_pnp_driver);
  1004. if (retval == 0)
  1005. pnp_driver_registered = true;
  1006. #endif
  1007. if (!cmos_rtc.dev) {
  1008. retval = platform_driver_probe(&cmos_platform_driver,
  1009. cmos_platform_probe);
  1010. if (retval == 0)
  1011. platform_driver_registered = true;
  1012. }
  1013. if (retval == 0)
  1014. return 0;
  1015. #ifdef CONFIG_PNP
  1016. if (pnp_driver_registered)
  1017. pnp_unregister_driver(&cmos_pnp_driver);
  1018. #endif
  1019. return retval;
  1020. }
  1021. module_init(cmos_init);
  1022. static void __exit cmos_exit(void)
  1023. {
  1024. #ifdef CONFIG_PNP
  1025. if (pnp_driver_registered)
  1026. pnp_unregister_driver(&cmos_pnp_driver);
  1027. #endif
  1028. if (platform_driver_registered)
  1029. platform_driver_unregister(&cmos_platform_driver);
  1030. }
  1031. module_exit(cmos_exit);
  1032. MODULE_AUTHOR("David Brownell");
  1033. MODULE_DESCRIPTION("Driver for PC-style 'CMOS' RTCs");
  1034. MODULE_LICENSE("GPL");