tcb_clksrc.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. #include <linux/init.h>
  2. #include <linux/clocksource.h>
  3. #include <linux/clockchips.h>
  4. #include <linux/interrupt.h>
  5. #include <linux/irq.h>
  6. #include <linux/clk.h>
  7. #include <linux/err.h>
  8. #include <linux/ioport.h>
  9. #include <linux/io.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/atmel_tc.h>
  12. /*
  13. * We're configured to use a specific TC block, one that's not hooked
  14. * up to external hardware, to provide a time solution:
  15. *
  16. * - Two channels combine to create a free-running 32 bit counter
  17. * with a base rate of 5+ MHz, packaged as a clocksource (with
  18. * resolution better than 200 nsec).
  19. * - Some chips support 32 bit counter. A single channel is used for
  20. * this 32 bit free-running counter. the second channel is not used.
  21. *
  22. * - The third channel may be used to provide a 16-bit clockevent
  23. * source, used in either periodic or oneshot mode. This runs
  24. * at 32 KiHZ, and can handle delays of up to two seconds.
  25. *
  26. * A boot clocksource and clockevent source are also currently needed,
  27. * unless the relevant platforms (ARM/AT91, AVR32/AT32) are changed so
  28. * this code can be used when init_timers() is called, well before most
  29. * devices are set up. (Some low end AT91 parts, which can run uClinux,
  30. * have only the timers in one TC block... they currently don't support
  31. * the tclib code, because of that initialization issue.)
  32. *
  33. * REVISIT behavior during system suspend states... we should disable
  34. * all clocks and save the power. Easily done for clockevent devices,
  35. * but clocksources won't necessarily get the needed notifications.
  36. * For deeper system sleep states, this will be mandatory...
  37. */
  38. static void __iomem *tcaddr;
  39. static cycle_t tc_get_cycles(struct clocksource *cs)
  40. {
  41. unsigned long flags;
  42. u32 lower, upper;
  43. raw_local_irq_save(flags);
  44. do {
  45. upper = __raw_readl(tcaddr + ATMEL_TC_REG(1, CV));
  46. lower = __raw_readl(tcaddr + ATMEL_TC_REG(0, CV));
  47. } while (upper != __raw_readl(tcaddr + ATMEL_TC_REG(1, CV)));
  48. raw_local_irq_restore(flags);
  49. return (upper << 16) | lower;
  50. }
  51. static cycle_t tc_get_cycles32(struct clocksource *cs)
  52. {
  53. return __raw_readl(tcaddr + ATMEL_TC_REG(0, CV));
  54. }
  55. static struct clocksource clksrc = {
  56. .name = "tcb_clksrc",
  57. .rating = 200,
  58. .read = tc_get_cycles,
  59. .mask = CLOCKSOURCE_MASK(32),
  60. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  61. };
  62. #ifdef CONFIG_GENERIC_CLOCKEVENTS
  63. struct tc_clkevt_device {
  64. struct clock_event_device clkevt;
  65. struct clk *clk;
  66. void __iomem *regs;
  67. };
  68. static struct tc_clkevt_device *to_tc_clkevt(struct clock_event_device *clkevt)
  69. {
  70. return container_of(clkevt, struct tc_clkevt_device, clkevt);
  71. }
  72. /* For now, we always use the 32K clock ... this optimizes for NO_HZ,
  73. * because using one of the divided clocks would usually mean the
  74. * tick rate can never be less than several dozen Hz (vs 0.5 Hz).
  75. *
  76. * A divided clock could be good for high resolution timers, since
  77. * 30.5 usec resolution can seem "low".
  78. */
  79. static u32 timer_clock;
  80. static int tc_shutdown(struct clock_event_device *d)
  81. {
  82. struct tc_clkevt_device *tcd = to_tc_clkevt(d);
  83. void __iomem *regs = tcd->regs;
  84. __raw_writel(0xff, regs + ATMEL_TC_REG(2, IDR));
  85. __raw_writel(ATMEL_TC_CLKDIS, regs + ATMEL_TC_REG(2, CCR));
  86. clk_disable(tcd->clk);
  87. return 0;
  88. }
  89. static int tc_set_oneshot(struct clock_event_device *d)
  90. {
  91. struct tc_clkevt_device *tcd = to_tc_clkevt(d);
  92. void __iomem *regs = tcd->regs;
  93. if (clockevent_state_oneshot(d) || clockevent_state_periodic(d))
  94. tc_shutdown(d);
  95. clk_enable(tcd->clk);
  96. /* slow clock, count up to RC, then irq and stop */
  97. __raw_writel(timer_clock | ATMEL_TC_CPCSTOP | ATMEL_TC_WAVE |
  98. ATMEL_TC_WAVESEL_UP_AUTO, regs + ATMEL_TC_REG(2, CMR));
  99. __raw_writel(ATMEL_TC_CPCS, regs + ATMEL_TC_REG(2, IER));
  100. /* set_next_event() configures and starts the timer */
  101. return 0;
  102. }
  103. static int tc_set_periodic(struct clock_event_device *d)
  104. {
  105. struct tc_clkevt_device *tcd = to_tc_clkevt(d);
  106. void __iomem *regs = tcd->regs;
  107. if (clockevent_state_oneshot(d) || clockevent_state_periodic(d))
  108. tc_shutdown(d);
  109. /* By not making the gentime core emulate periodic mode on top
  110. * of oneshot, we get lower overhead and improved accuracy.
  111. */
  112. clk_enable(tcd->clk);
  113. /* slow clock, count up to RC, then irq and restart */
  114. __raw_writel(timer_clock | ATMEL_TC_WAVE | ATMEL_TC_WAVESEL_UP_AUTO,
  115. regs + ATMEL_TC_REG(2, CMR));
  116. __raw_writel((32768 + HZ / 2) / HZ, tcaddr + ATMEL_TC_REG(2, RC));
  117. /* Enable clock and interrupts on RC compare */
  118. __raw_writel(ATMEL_TC_CPCS, regs + ATMEL_TC_REG(2, IER));
  119. /* go go gadget! */
  120. __raw_writel(ATMEL_TC_CLKEN | ATMEL_TC_SWTRG, regs +
  121. ATMEL_TC_REG(2, CCR));
  122. return 0;
  123. }
  124. static int tc_next_event(unsigned long delta, struct clock_event_device *d)
  125. {
  126. __raw_writel(delta, tcaddr + ATMEL_TC_REG(2, RC));
  127. /* go go gadget! */
  128. __raw_writel(ATMEL_TC_CLKEN | ATMEL_TC_SWTRG,
  129. tcaddr + ATMEL_TC_REG(2, CCR));
  130. return 0;
  131. }
  132. static struct tc_clkevt_device clkevt = {
  133. .clkevt = {
  134. .name = "tc_clkevt",
  135. .features = CLOCK_EVT_FEAT_PERIODIC |
  136. CLOCK_EVT_FEAT_ONESHOT,
  137. /* Should be lower than at91rm9200's system timer */
  138. .rating = 125,
  139. .set_next_event = tc_next_event,
  140. .set_state_shutdown = tc_shutdown,
  141. .set_state_periodic = tc_set_periodic,
  142. .set_state_oneshot = tc_set_oneshot,
  143. },
  144. };
  145. static irqreturn_t ch2_irq(int irq, void *handle)
  146. {
  147. struct tc_clkevt_device *dev = handle;
  148. unsigned int sr;
  149. sr = __raw_readl(dev->regs + ATMEL_TC_REG(2, SR));
  150. if (sr & ATMEL_TC_CPCS) {
  151. dev->clkevt.event_handler(&dev->clkevt);
  152. return IRQ_HANDLED;
  153. }
  154. return IRQ_NONE;
  155. }
  156. static int __init setup_clkevents(struct atmel_tc *tc, int clk32k_divisor_idx)
  157. {
  158. int ret;
  159. struct clk *t2_clk = tc->clk[2];
  160. int irq = tc->irq[2];
  161. /* try to enable t2 clk to avoid future errors in mode change */
  162. ret = clk_prepare_enable(t2_clk);
  163. if (ret)
  164. return ret;
  165. clk_disable(t2_clk);
  166. clkevt.regs = tc->regs;
  167. clkevt.clk = t2_clk;
  168. timer_clock = clk32k_divisor_idx;
  169. clkevt.clkevt.cpumask = cpumask_of(0);
  170. ret = request_irq(irq, ch2_irq, IRQF_TIMER, "tc_clkevt", &clkevt);
  171. if (ret) {
  172. clk_disable_unprepare(t2_clk);
  173. return ret;
  174. }
  175. clockevents_config_and_register(&clkevt.clkevt, 32768, 1, 0xffff);
  176. return ret;
  177. }
  178. #else /* !CONFIG_GENERIC_CLOCKEVENTS */
  179. static int __init setup_clkevents(struct atmel_tc *tc, int clk32k_divisor_idx)
  180. {
  181. /* NOTHING */
  182. return 0;
  183. }
  184. #endif
  185. static void __init tcb_setup_dual_chan(struct atmel_tc *tc, int mck_divisor_idx)
  186. {
  187. /* channel 0: waveform mode, input mclk/8, clock TIOA0 on overflow */
  188. __raw_writel(mck_divisor_idx /* likely divide-by-8 */
  189. | ATMEL_TC_WAVE
  190. | ATMEL_TC_WAVESEL_UP /* free-run */
  191. | ATMEL_TC_ACPA_SET /* TIOA0 rises at 0 */
  192. | ATMEL_TC_ACPC_CLEAR, /* (duty cycle 50%) */
  193. tcaddr + ATMEL_TC_REG(0, CMR));
  194. __raw_writel(0x0000, tcaddr + ATMEL_TC_REG(0, RA));
  195. __raw_writel(0x8000, tcaddr + ATMEL_TC_REG(0, RC));
  196. __raw_writel(0xff, tcaddr + ATMEL_TC_REG(0, IDR)); /* no irqs */
  197. __raw_writel(ATMEL_TC_CLKEN, tcaddr + ATMEL_TC_REG(0, CCR));
  198. /* channel 1: waveform mode, input TIOA0 */
  199. __raw_writel(ATMEL_TC_XC1 /* input: TIOA0 */
  200. | ATMEL_TC_WAVE
  201. | ATMEL_TC_WAVESEL_UP, /* free-run */
  202. tcaddr + ATMEL_TC_REG(1, CMR));
  203. __raw_writel(0xff, tcaddr + ATMEL_TC_REG(1, IDR)); /* no irqs */
  204. __raw_writel(ATMEL_TC_CLKEN, tcaddr + ATMEL_TC_REG(1, CCR));
  205. /* chain channel 0 to channel 1*/
  206. __raw_writel(ATMEL_TC_TC1XC1S_TIOA0, tcaddr + ATMEL_TC_BMR);
  207. /* then reset all the timers */
  208. __raw_writel(ATMEL_TC_SYNC, tcaddr + ATMEL_TC_BCR);
  209. }
  210. static void __init tcb_setup_single_chan(struct atmel_tc *tc, int mck_divisor_idx)
  211. {
  212. /* channel 0: waveform mode, input mclk/8 */
  213. __raw_writel(mck_divisor_idx /* likely divide-by-8 */
  214. | ATMEL_TC_WAVE
  215. | ATMEL_TC_WAVESEL_UP, /* free-run */
  216. tcaddr + ATMEL_TC_REG(0, CMR));
  217. __raw_writel(0xff, tcaddr + ATMEL_TC_REG(0, IDR)); /* no irqs */
  218. __raw_writel(ATMEL_TC_CLKEN, tcaddr + ATMEL_TC_REG(0, CCR));
  219. /* then reset all the timers */
  220. __raw_writel(ATMEL_TC_SYNC, tcaddr + ATMEL_TC_BCR);
  221. }
  222. static int __init tcb_clksrc_init(void)
  223. {
  224. static char bootinfo[] __initdata
  225. = KERN_DEBUG "%s: tc%d at %d.%03d MHz\n";
  226. struct platform_device *pdev;
  227. struct atmel_tc *tc;
  228. struct clk *t0_clk;
  229. u32 rate, divided_rate = 0;
  230. int best_divisor_idx = -1;
  231. int clk32k_divisor_idx = -1;
  232. int i;
  233. int ret;
  234. tc = atmel_tc_alloc(CONFIG_ATMEL_TCB_CLKSRC_BLOCK);
  235. if (!tc) {
  236. pr_debug("can't alloc TC for clocksource\n");
  237. return -ENODEV;
  238. }
  239. tcaddr = tc->regs;
  240. pdev = tc->pdev;
  241. t0_clk = tc->clk[0];
  242. ret = clk_prepare_enable(t0_clk);
  243. if (ret) {
  244. pr_debug("can't enable T0 clk\n");
  245. goto err_free_tc;
  246. }
  247. /* How fast will we be counting? Pick something over 5 MHz. */
  248. rate = (u32) clk_get_rate(t0_clk);
  249. for (i = 0; i < 5; i++) {
  250. unsigned divisor = atmel_tc_divisors[i];
  251. unsigned tmp;
  252. /* remember 32 KiHz clock for later */
  253. if (!divisor) {
  254. clk32k_divisor_idx = i;
  255. continue;
  256. }
  257. tmp = rate / divisor;
  258. pr_debug("TC: %u / %-3u [%d] --> %u\n", rate, divisor, i, tmp);
  259. if (best_divisor_idx > 0) {
  260. if (tmp < 5 * 1000 * 1000)
  261. continue;
  262. }
  263. divided_rate = tmp;
  264. best_divisor_idx = i;
  265. }
  266. printk(bootinfo, clksrc.name, CONFIG_ATMEL_TCB_CLKSRC_BLOCK,
  267. divided_rate / 1000000,
  268. ((divided_rate + 500000) % 1000000) / 1000);
  269. if (tc->tcb_config && tc->tcb_config->counter_width == 32) {
  270. /* use apropriate function to read 32 bit counter */
  271. clksrc.read = tc_get_cycles32;
  272. /* setup ony channel 0 */
  273. tcb_setup_single_chan(tc, best_divisor_idx);
  274. } else {
  275. /* tclib will give us three clocks no matter what the
  276. * underlying platform supports.
  277. */
  278. ret = clk_prepare_enable(tc->clk[1]);
  279. if (ret) {
  280. pr_debug("can't enable T1 clk\n");
  281. goto err_disable_t0;
  282. }
  283. /* setup both channel 0 & 1 */
  284. tcb_setup_dual_chan(tc, best_divisor_idx);
  285. }
  286. /* and away we go! */
  287. ret = clocksource_register_hz(&clksrc, divided_rate);
  288. if (ret)
  289. goto err_disable_t1;
  290. /* channel 2: periodic and oneshot timer support */
  291. ret = setup_clkevents(tc, clk32k_divisor_idx);
  292. if (ret)
  293. goto err_unregister_clksrc;
  294. return 0;
  295. err_unregister_clksrc:
  296. clocksource_unregister(&clksrc);
  297. err_disable_t1:
  298. if (!tc->tcb_config || tc->tcb_config->counter_width != 32)
  299. clk_disable_unprepare(tc->clk[1]);
  300. err_disable_t0:
  301. clk_disable_unprepare(t0_clk);
  302. err_free_tc:
  303. atmel_tc_free(tc);
  304. return ret;
  305. }
  306. arch_initcall(tcb_clksrc_init);